## FEATURES

Single-supply operation: 3 V to $\mathbf{3 0 V}$
Wide input voltage range
Rail-to-rail output swing
Low supply current: $\mathbf{2 0 0} \mu \mathrm{A} /$ amplifier
Wide bandwidth: 1.4 MHz
High phase margin: $69^{\circ}$
Slew rate: $0.4 \mathrm{~V} / \mu \mathrm{s}$
Low offset voltage: $\mathbf{1 . 5 0} \mathbf{~ m V}$ maximum
No phase reversal
Overvoltage protection (OVP)
25 V above/below supply rails at $\pm 5 \mathrm{~V}$
12 V above/below supply rails at $\pm 15 \mathrm{~V}$

## APPLICATIONS

Industrial process control
Battery-powered instrumentation
Power supply control and protection
Telecommunications
Remote sensors
Low voltage strain gage amplifiers
DAC output amplifiers

## GENERAL DESCRIPTION

The ADA4092-4 quad is a micropower, single-supply, 1.4 MHz bandwidth amplifier featuring rail-to-rail inputs and outputs. It is guaranteed to operate from $\mathrm{a}+3 \mathrm{~V}$ to +30 V single supply as well as from $\pm 1.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ dual supplies.

The ADA4092-4 features a unique input stage that allows the input voltage to exceed either supply safely without any phase reversal or latch-up; this is called overvoltage protection (OVP).
Applications for these amplifiers include portable telecommunications equipment, power supply control and protection, and interface for transducers with wide output ranges. Sensors requiring a rail-to-rail input amplifier include Hall effect, piezoelectric, and resistive transducers.
The ability to swing rail-to-rail at both the input and output enables designers, for example, to build multistage filters in single-supply systems and to maintain high signal-to-noise ratios (SNR).

PIN CONFIGURATION


Figure 1. 14-Lead TSSOP (RU-14)

The ADA4092-4 is specified over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The ADA4092-4 is part of the growing selection of 30 V , low power op amps from Analog Devices, Inc., see Table 1.

The ADA4092-4 is available in the 14-lead TSSOP surface-mount package.

Table 1. Low Power, 30 V Operational Amplifiers

| Family | Rail-to-Rail I/O | RRIO <br> Precision | PJFET | Low <br> Noise |
| :--- | :--- | :--- | :--- | :--- |
| Single |  |  |  | OP1177 <br> Dual |
| Quad | ADA4092-4 | ADA4091-2 | AD8682 | OP2177 |

Rev. B

## ADA4092-4

## TABLE OF CONTENTS

Features1
Applications ..... 1
Pin Configuration .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Specifications ..... 3
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
REVISION HISTORY
6/11-Rev. A to Rev. B
Changes to Single-Supply Operating Range .....  1
5/10-Rev. 0 to Rev. A
Changes to Data Sheet Title, General Description,and Table 1
$\qquad$ 1
ESD Caution ..... 6
Typical Performance Characteristics .....  7
Theory of Operation ..... 15
Input Stage ..... 15
Output Stage ..... 15
Input Overvoltage Protection ..... 16
Comparator Operation ..... 16
Outline Dimensions ..... 17
Ordering Guide ..... 17

4/10—Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL SPECIFICATIONS

$\mathrm{V}_{\mathrm{SY}}= \pm 1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


## ADA4092-4

$\mathrm{V}_{\mathrm{SY}}= \pm 5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

$\mathrm{V}_{\mathrm{SY}}= \pm 15.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.


## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 36 V |
| Input Voltage | Refer to the Input |
|  | Overvoltage |
|  | Protection |
| section |  |
| Differential Input Voltage | $\pm \mathrm{V}_{5 Y}$ |
| Input Current | $\pm 5 \mathrm{~mA}$ |
| Output Short-Circuit Duration to GND | Indefinite |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 sec ) | $300^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{IA}}$ is specified for the device soldered on a 4-layer JEDEC standard printed circuit board (PCB) with zero airflow.

Table 6. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{JC}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 14-Lead TSSOP (RU-14) | 112 | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge patented or proprietary protection circuitry damage may occur on devices subjected to high energy ESD avoid performance degradation or loss of functionality.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 2. Input Offset Voltage Distribution, 3 V


Figure 3. Input Offset Voltage Distribution, 10 V


Figure 4. Input Offset Voltage Distribution, 30 V


Figure 5. TCV ${ }_{\text {os }}$ Distribution, 3 V


Figure 6. TCV ${ }_{\text {OS }}$ Distribution, 10 V


Figure 7. TCV os Distribution, 30 V


Figure 8. Input Offset Voltage vs. Common-Mode Voltage, 3 V


Figure 9. Input Offset Voltage vs. Common-Mode Voltage, 10 V


Figure 10. Input Offset Voltage vs. Common-Mode Voltage, 30 V


Figure 11. Input Bias Current vs. Common-Mode Voltage, 3 V


Figure 12. Input Bias Current vs. Common-Mode Voltage, 10 V


Figure 13. Input Bias Current vs. Common-Mode Voltage, 30 V


Figure 14. Dropout Voltage vs. Load Current, 3 V


Figure 15. Dropout Voltage vs. Load Current, 10 V


Figure 16. Dropout Voltage vs. Load Current, 30 V


Figure 17. Open-Loop Gain and Phase vs. Frequency, 3 V


Figure 18. Open-Loop Gain and Phase vs. Frequency, 10 V


Figure 19. Open-Loop Gain and Phase vs. Frequency, 30 V

## ADA4092-4



Figure 20. Closed-Loop Gain vs. Frequency, 3 V


Figure 21. Closed-Loop Gain vs. Frequency, 10 V


Figure 22. Closed-Loop Gain vs. Frequency, 30 V


Figure 23. Closed-Loop Output Impedance vs. Frequency, 3 V


Figure 24. Closed-Loop Output Impedance vs. Frequency, 10 V


Figure 25. Output Impedance vs. Frequency, 30 V


Figure 26. CMRR vs. Frequency, 3 V


Figure 27. CMRR vs. Frequency, 10 V


Figure 28. CMRR vs. Frequency, 30 V


Figure 29. PSRR vs. Frequency, 3 V


Figure 30. PSRR vs. Frequency, 10 V


Figure 31. PSRR vs. Frequency, 30 V


Figure 32. Large Signal Transient Response, 3 V


Figure 33. Large Signal Transient Response, 10 V


Figure 34. Large Signal Transient Response, 30 V


Figure 35. Small Signal Transient Response, 3 V


Figure 36. Small Signal Transient Response, 10 V


Figure 37. Small Signal Transient Response, 30 V


Figure 38. Positive Overload Recovery, 3 V


Figure 39. Positive Overload Recovery, 10 V


Figure 40. Positive Overload Recovery, 30 V


Figure 41. Negative Overload Recovery, 3 V


Figure 42. Negative Overload Recovery, 10 V


Figure 43. Negative Overload Recovery, 30 V


Figure 44. Peak-to-Peak Voltage Noise


Figure 45. Supply Current vs. Supply Voltage


Figure 46. Voltage Noise Density


Figure 47. Channel Separation vs. Frequency

## THEORY OF OPERATION

The ADA4092-4 is a single-supply, micropower amplifier featuring rail-to-rail inputs and outputs. To achieve wide input and output ranges, these amplifiers employ unique input and output stages.

## INPUT STAGE

In Figure 48, the input stage comprises two differential pairs, a PNP pair (PNP input stage) and an NPN pair (NPN input stage). These input stages do not work in parallel. Instead, only one stage is on for any given input common-mode signal level. The PNP stage (Transistor Q1 and Transistor Q2) is required to ensure that the amplifier remains in the linear region when the input voltage approaches and reaches the negative rail. Alternatively, the NPN stage (Transistor Q5 and Transistor Q6) is needed for input voltages up to, and including, the positive rail.
For the majority of the input common-mode range, the PNP stage is active, as shown in Figure 8 through Figure 13. Notice that the $\mathrm{V}_{\text {OS }}$ shifts and that the bias current switches direction at approximately 1.5 V below the positive rail. At voltages below this level, the bias current flows out of the ADA4092-4 input, from the PNP input stage. However, above this voltage, the bias current enters the device due to the NPN stage. The actual mechanism within the amplifier for switching between the input stages comprises Q3, Q4, and Q7. As the input common-mode voltage increases, the emitters of Q1 and Q2 follow that voltage plus a diode drop. Eventually, the emitters of Q1 and Q2 are high enough to turn on Q3, which diverts the tail current away from the PNP input stage, turning it off. The tail current of the PNP pair is diverted to the Q4/Q7 current mirror to activate the NPN input stage, as shown in Figure 48.

A common practice in bipolar amplifiers to protect the input transistors from large differential voltages is to include series resistors and differential diodes. See Figure 49 for the full input protection circuitry. These diodes turn on whenever the differential voltage exceeds approximately 0.6 V . In this condition, current flows between the input pins, limited only by the two $5 \mathrm{k} \Omega$ resistors. Evaluate each application carefully to make sure that the increase in current does not affect performance.

## OUTPUT STAGE

The output stage in the ADA4092-4 device uses a PNP and an NPN transistor, as do most output stages. However, Q32 and Q33, the output transistors, connect with their collectors to an output pin to achieve the rail-to-rail output swing.
As the output voltage approaches either the positive or the negative rail, these transistors begin to saturate. Thus, the final limit on output voltage is the saturation voltage of these transistors, which is about 50 mV . The output stage has inherent gain arising from the transistor output impedance, as well as any external load impedance; consequently, the open-loop gain of the op amp is dependent on the load resistance and decreases when the output voltage is close to either rail.


Figure 48. Simplified Schematic Without Input Protection (See Figure 49)

## ADA4092-4

## INPUT OVERVOLTAGE PROTECTION

The ADA4092-4 has two different ESD circuits for enhanced protection, as shown in Figure 49.


Figure 49. Complete Input Protection Network
One circuit is a series resistor of $5 \mathrm{k} \Omega$ to the internal inputs and diodes (D1 and D2 or D5 and D6) from the internal inputs to the supply rails. The other protection circuit is a circuit with two DIACs (D3 and D4 or D7 and D8) to the supply rails. A DIAC can be considered a bidirectional Zener diode with a transfer characteristic, as shown in Figure 50.


Figure 50. DIAC Transfer Characteristic
For a worst-case design analysis, consider two cases. The ADA4092-4 has a normal ESD structure from the internal op amp inputs to the supply rails. In addition, it has 42 V DIACs from the external inputs to the rails, as shown in Figure 48.

Therefore, consider two conditions to determine which case is the limiting factor.

1. Consider, for example, that when operating on $\pm 15 \mathrm{~V}$, the inputs can go +42 V above the negative supply rail. With the -V pin equal to $-15 \mathrm{~V},+42 \mathrm{~V}$ above this supply (the negative supply) is +27 V .
2. There is a restriction on the input current of 5 mA through a $5 \mathrm{k} \Omega$ resistor to the ESD structure to the positive rail. In the first condition, +27 V through the $5 \mathrm{k} \Omega$ resistor to +15 V gives a current of 2.4 mA . Thus, the DIAC is the limiting factor. If the ADA4092-4 supply voltages are changed to $\pm 5 \mathrm{~V}$, then $-5 \mathrm{~V}+42 \mathrm{~V}=+37 \mathrm{~V}$. However, $+5 \mathrm{~V}+(5 \mathrm{k} \Omega \times 5 \mathrm{~mA})=$ 30 V . Thus, the normal resistor diode structure is the limitation when running on lower supply voltages.

Additional resistance can be added externally in series with each input to protect against higher peak voltages; however, the additional thermal noise of the resistors must be considered.
The flatband voltage noise of the ADA4092-4 is approximately $25 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, and a $5 \mathrm{k} \Omega$ resistor has a noise of $9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. Adding an additional $5 \mathrm{k} \Omega$ resistor increases the total noise by less than $15 \%$ root sum square (rss). Therefore, maintain resistor values below this value ( $5 \mathrm{k} \Omega$ ) when overall noise performance is critical.

Note that this represents input protection under abnormal conditions only. The correct amplifier operation input voltage range (IVR) is specified in Table 2, Table 3, and Table 4.

## COMPARATOR OPERATION

Although op amps are quite different from comparators, occasionally an unused section of a dual or a quad op amp can be pressed into service as a comparator; however, this is not recommended. For rail-to-rail output op amps, the output stage is generally a ratioed current mirror with bipolar or MOSFET transistors. With the part operating open loop, the second stage increases the current drive to the ratioed mirror to close the loop, but it cannot, which results in an increase in supply current. With three of the op amps operating normally and the fourth one in comparator mode, the supply current increases by about $200 \mu \mathrm{~A}$ (see Figure 51).


Figure 51. Comparator Supply Current

## OUTLINE DIMENSIONS




COMPLIANT TO JEDEC STANDARDS MO-153-AB-1
©
©
©
©
Figure 52. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14)
Dimensions shown in millimeters

| ORDERING GUIDE | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| Model $^{1}$ | Thatin |  |  |
| ADA4092-4ARUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $14-$ Lead Thin Shrink Small Outline Package [TSSOP] | RU-14 |
| ADA4092-4ARUZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $14-$-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14 |

[^0]
## ADA4092-4

NOTES

NOTES

## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Precision Amplifiers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
561681F LT6005HGN\#PBF LT6238CGN\#PBF LT6238HGN\#PBF OP05CN8\#PBF OP227GN\#PBF LT6020IDD-1\#PBF LT1124CS8\#TR NCV20166SN2T1G NCS21802MUTBG LT1637MPS8 LT1498IS8 LT1492CS8 TLC27L7CP TLV2473CDR LMP2234AMA/NOPB LMP7707MA/NOPB 5962-8859301M2A LMP2231AMAE/NOPB LMP2234AMTE/NOPB LMC6022IM/NOPB LMC6024IM/NOPB LMC6081IMX/NOPB LMP2011MA/NOPB LMP2231AMFE/NOPB LMP2232BMA/NOPB LMP2234AMAE/NOPB LMP7717MAE/NOPB LMV2011MA/NOPB TLC2201AMDG4 TLE2024BMDWG4 TLV2474AQDRG4Q1 TLV2472QDRQ1 TLC4502IDR TLC27M2ACP TLC2652Q-8DG4 OPA2107APG4 TL054AIDR TLC272CD AD8539ARMZ LTC6084HDD\#PBF LT1638CMS8\#TRPBF
LTC1050CN8\#PBF LT1112ACN8\#PBF LT1996AIDD\#PBF LT1112CN8\#PBF LTC6087CDD\#PBF LT1078S8\#PBF LT1079ACN\#PBF LTC6242HVCDHC\#PBF


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part.

