### 2.5 V/3.3 V, Four LVPECL Outputs, SiGe Clock Fanout Buffer

## FEATURES

Operating frequency: 7.0 GHz
Broadband random jitter: $\mathbf{5 0}$ fs rms
On-chip input terminations
Power supply ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ): 2.5 V to $\mathbf{3 . 3} \mathbf{V}$

## APPLICATIONS

Low jitter clock distribution
Clock and data signal restoration
Level translation
Wireless communications
Wired communications
Medical and industrial imaging
ATE and high performance instrumentation

## GENERAL DESCRIPTION

The ADCLK944 is an ultrafast clock fanout buffer fabricated on the Analog Devices, Inc., proprietary XFCB3 silicon germanium (SiGe) bipolar process. This device is designed for high speed applications requiring low jitter.

The device has a differential input equipped with center-tapped, differential, $100 \Omega$ on-chip termination resistors. The input can accept dc-coupled LVPECL, CML, 3.3 V CMOS (single-ended), and ac-coupled 1.8 V CMOS, LVDS, and LVPECL inputs. A Vref pin is available for biasing ac-coupled inputs.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

The ADCLK944 features four full-swing emitter-coupled logic (ECL) output drivers. For LVPECL (positive ECL) operation, bias $\mathrm{V}_{\mathrm{CC}}$ to the positive supply and $\mathrm{V}_{\mathrm{EE}}$ to ground. For ECL operation, bias $\mathrm{V}_{\mathrm{CC}}$ to ground and $\mathrm{V}_{\mathrm{EE}}$ to the negative supply.
The ECL output stages are designed to directly drive 800 mV each side into $50 \Omega$ terminated to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ for a total differential output swing of 1.6 V .

The ADCLK944 is available in a 16-lead LFCSP and is specified for operation over the standard industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Rev. 0

## ADCLK944

## TABLE OF CONTENTS

Features .....  1
Applications ..... 1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications .....  3
Clock Inputs and Outputs .....  3
Timing Characteristics ..... 3
Power. ..... 4
Absolute Maximum Ratings ..... 5
Determining Junction Temperature .....  5
ESD Caution .....  5
Thermal Performance ..... 5
Pin Configuration and Function Descriptions ..... 6
Typical Performance Characteristics .....  7
Theory of Operation .....  9
Clock Inputs .....  9
Clock Outputs .....  9
PCB Layout Considerations ..... 10
Input Termination Options. ..... 11
Outline Dimensions ..... 12
Ordering Guide ..... 12

## REVISION HISTORY

3/10—Revision 0: Initial Version

## SPECIFICATIONS

Typical values are given for $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=3.3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum and maximum values are given for the full $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=3.3 \mathrm{~V}+10 \%$ to $2.5 \mathrm{~V}-5 \%$ and $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ variation, unless otherwise noted.

## CLOCK INPUTS AND OUTPUTS

Table 1.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC INPUT CHARACTERISTICS <br> Input Common-Mode Voltage <br> Input Differential Voltage <br> Input Capacitance <br> Input Resistance <br> Single-Ended Mode <br> Differential Mode <br> Common Mode <br> Input Bias Current | $\begin{aligned} & \mathrm{V}_{\text {CM }} \\ & \mathrm{V}_{\text {ID }} \\ & \mathrm{C}_{\text {IN }} \\ & \mathrm{R}_{\mathrm{IN}} \end{aligned}$ | $\begin{aligned} & V_{E E}+1.35 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 50 \\ & 100 \\ & 50 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{c c}-0.1 \\ & 3.4 \end{aligned}$ | V <br> Vp-p <br> pF <br> $\Omega$ <br> $\Omega$ <br> k $\Omega$ <br> $\mu \mathrm{A}$ | $\pm 1.7 \mathrm{~V}$ between input pins <br> $V_{T}$ open |
| DC OUTPUT CHARACTERISTICS <br> Output Voltage High Level <br> Output Voltage Low Level <br> Output Voltage, Single-Ended Voltage Reference Output Voltage Output Resistance | Voн <br> Vol <br> $V_{0}$ <br> $V_{\text {REF }}$ | $\begin{aligned} & V_{\mathrm{cc}}-1.26 \\ & \mathrm{~V}_{\mathrm{cc}}-1.99 \\ & 600 \end{aligned}$ | $\begin{aligned} & \left(V_{c c}+1\right) / 2 \\ & 250 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}-0.76 \\ & \mathrm{~V}_{\mathrm{cc}}-1.54 \\ & 960 \end{aligned}$ | V <br> V <br> mV <br> V <br> $\Omega$ | $\begin{aligned} & \text { Load }=50 \Omega \text { to }\left(\mathrm{V}_{\mathrm{cc}}-2.0 \mathrm{~V}\right) \\ & \text { Load }=50 \Omega \text { to }\left(\mathrm{V}_{\mathrm{cc}}-2.0 \mathrm{~V}\right) \\ & \mathrm{V}_{\text {oH }}-\mathrm{V}_{\mathrm{oL}, \text { outp }} \text { ) } \\ & -500 \mu \mathrm{~A} \text { to }+500 \mu \mathrm{~A} \end{aligned}$ |

## TIMING CHARACTERISTICS

Table 2.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC PERFORMANCE <br> Maximum Output Frequency <br> Output Rise/Fall Time <br> Propagation Delay Temperature Coefficient <br> Output-to-Output Skew ${ }^{1}$ <br> Part-to-Part Skew <br> Additive Time Jitter Integrated Random Jitter Broadband Random Jitter ${ }^{2}$ | $\begin{aligned} & \mathrm{t}_{\mathrm{R}} \\ & \mathrm{t}_{\mathrm{PD}} \end{aligned}$ | $\begin{aligned} & 6.2 \\ & 35 \\ & 70 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 50 \\ & 100 \\ & 75 \\ & \\ & \\ & 26 \\ & 50 \end{aligned}$ | $\begin{aligned} & 75 \\ & 130 \\ & 15 \\ & 35 \end{aligned}$ | GHz <br> ps <br> ps <br> fs $/{ }^{\circ} \mathrm{C}$ <br> ps <br> ps <br> fs rms <br> fs rms | Differential output voltage swing $>0.8 \mathrm{~V}$ (see Figure 4) <br> $20 \%$ to $80 \%$, measured differentially $V_{I D}=1.6 \mathrm{~V} \mathrm{p-p}$ $\mathrm{V}_{\mathrm{ID}}=1.6 \mathrm{~V} \mathrm{p}-\mathrm{p}$ $\begin{aligned} & \mathrm{BW}=12 \mathrm{kHz} \text { to } 20 \mathrm{MHz}, \mathrm{CLK}=1 \mathrm{GHz} \\ & \mathrm{~V}_{\mathrm{ID}}=1.6 \mathrm{Vp}-\mathrm{p}, 8 \mathrm{~V} / \mathrm{ns}, \mathrm{~V}_{1 \mathrm{CM}}=2 \mathrm{~V} \end{aligned}$ |
| CLOCK OUTPUT PHASE NOISE Absolute Phase Noise $\mathrm{fin}_{\mathrm{I}}=1 \mathrm{GHz}$ |  |  | $\begin{aligned} & -118 \\ & -135 \\ & -144 \\ & -150 \\ & -150 \end{aligned}$ |  | $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ | ```Input slew rate > \(1 \mathrm{~V} / \mathrm{ns}\) (see Figure 11) 100 Hz offset 1 kHz offset 10 kHz offset 100 kHz offset \(>1 \mathrm{MHz}\) offset``` |

[^0]
## ADCLK944

## POWER

Table 3.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |  |  |  |
| Supply Voltage Requirement | $\mathrm{V}_{\text {cC }}-\mathrm{V}_{\text {EE }}$ | 2.375 |  | 3.63 | V | $3.3 \mathrm{~V}+10 \%$ to $2.5 \mathrm{~V}-5 \%$ |
| Power Supply Current |  |  |  |  |  | Static |
| Negative Supply Current | Ivee |  | 35 |  | mA | $\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {EE }}=2.5 \mathrm{~V} \pm 5 \%$ |
|  | Ivee |  | 37 | 49 | mA | $\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {EE }}=3.3 \mathrm{~V} \pm 10 \%$ |
| Positive Supply Current | Ivce |  | 139 |  | mA | $V_{\text {CC }}-V_{\text {EE }}=2.5 \mathrm{~V} \pm 5 \%$ |
|  | Ivce |  | 138 | 165 | mA | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\text {EE }}=3.3 \mathrm{~V} \pm 10 \%$ |
| Power Supply Rejection ${ }^{1}$ | PSRucc |  | -3 |  | ps/V |  |
| Output Swing Supply Rejection ${ }^{2}$ | PSRvcc |  | 28 |  | dB |  |

${ }^{1}$ Change in $t_{\text {PD }}$ per change in $V_{C C}$.
${ }^{2}$ Change in output swing per change in $\mathrm{V}_{\mathrm{cc}}$.

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage |  |
| $\quad \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ | 6.0 V |
| Input Voltage |  |
| $\quad \mathrm{CLK}, \overline{\mathrm{CLK}}$ | $\mathrm{V}_{\mathrm{EE}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| $\quad \mathrm{CLK}$ to $\overline{\mathrm{CLK}}$ | $\pm 1.8 \mathrm{~V}$ |
| $\quad$ Input Termination, $\mathrm{V}_{\mathrm{T}}$ to $\mathrm{CLK}, \overline{\mathrm{CLK}}$ | $\pm 2 \mathrm{~V}$ |
| Input Current, CLK, $\overline{\mathrm{CLK}}$ to $\mathrm{V}_{\mathrm{T}}$ Pin | $\pm 40 \mathrm{~mA}$ |
| $\quad$ (CML, LVPECL Termination) |  |
| Maximum Voltage on Output Pins | $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Maximum Output Current | 35 mA |
| Voltage Reference (V $\mathrm{V}_{\mathrm{REF}}$ ) | $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ |
| Operating Temperature |  |
| $\quad$ Ambient Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\quad$ Junction | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DETERMINING JUNCTION TEMPERATURE

To determine the junction temperature on the application printed circuit board (PCB), use the following equation:

$$
T_{J}=T_{C A S E}+\left(\Psi_{I T} \times P_{D}\right)
$$

where:
$T_{J}$ is the junction temperature $\left({ }^{\circ} \mathrm{C}\right)$.
$T_{\text {CASE }}$ is the case temperature $\left({ }^{\circ} \mathrm{C}\right)$ measured by the customer at the top center of the package.
$\Psi_{J T}$ is as indicated in Table 5.
$P_{D}$ is the power dissipation.
Values of $\theta_{J A}$ are provided for package comparison and PCB design considerations. $\theta_{J A}$ can be used for a first-order approximation of $\mathrm{T}_{J}$ using the following equation:

$$
T_{J}=T_{A}+\left(\theta_{I A} \times P_{D}\right)
$$

where $T_{A}$ is the ambient temperature $\left({ }^{\circ} \mathrm{C}\right)$.
Values of $\theta_{\text {Јв }}$ are provided in Table 5 for package comparison and PCB design considerations.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## THERMAL PERFORMANCE

Table 5.

| Parameter | Symbol | Description | Value ${ }^{1}$ | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Junction-to-Ambient Thermal Resistance <br> Still Air <br> $0.0 \mathrm{~m} / \mathrm{sec}$ Airflow <br> Moving Air <br> $1.0 \mathrm{~m} / \mathrm{sec}$ Airflow <br> $2.5 \mathrm{~m} / \mathrm{sec}$ Airflow | $\theta_{\mathrm{JA}}$ <br> $\theta_{\text {Jма }}$ | Per JEDEC JESD51-2 <br> Per JEDEC JESD51-6 | $\begin{aligned} & 78 \\ & 68 \\ & 61 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| Junction-to-Board Thermal Resistance <br> Moving Air $1.0 \mathrm{~m} / \mathrm{sec}$ Airflow | $\theta_{\text {נв }}$ | Per JEDEC JESD51-8 | 49 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ```Junction-to-Case Thermal Resistance (Die-to-Heat Sink) Still Air 0.0 m/sec Airflow``` | $\theta$ ¢ | Per MIL-STD-883, Method 1012.1 | 1.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ```Junction-to-Top-of-Package Characterization Parameter Still Air 0.0 m/sec Airflow``` | $\Psi_{\text {JT }}$ | Per JEDEC JESD51-2 | 2.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

[^1]
## ADCLK944

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration
Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | CLK | Differential Input (Positive). |
| 2 | $\mathrm{~V}_{\mathrm{T}}$ | Center Tap. This pin provides the center tap of a $100 \Omega$ input resistor for the CLK and $\overline{C L K}$ inputs. |
| 3 | $\overline{V_{\text {REF }}}$ | Reference Voltage. This pin provides the reference voltage for biasing ac-coupled CLK and $\overline{\text { CLK }}$ inputs. |
| 4 | $\overline{\text { CLK }}$ | Differential Input (Negative). |
| 5,16 | $\overline{V_{E E}}$ | Negative Supply Pin. |
| 6,7 | $\overline{\text { Q3, Q3 }}$ | Differential LVPECL Outputs. |
| 8,13 | $\overline{V_{C C}}$ | Positive Supply Pin. |
| 9,10 | $\overline{\text { Q2, Q2 }}$ | Differential LVPECL Outputs. |
| 11,12 | $\overline{\text { Q1 }, ~ Q 1 ~}$ | Differential LVPECL Outputs. |
| 14,15 | $\overline{\text { Q0, Q0 }}$ | Differential LVPECL Outputs. |
|  | EPAD | The exposed pad must be connected to $V_{\text {EE. }}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{ICM}}=\mathrm{V}_{\mathrm{REF}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, clock outputs terminated at $50 \Omega$ to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$, unless otherwise noted.


Figure 3. LVPECL Differential Output Waveform at 200 MHz


Figure 4. Differential Output Voltage Swing vs. Frequency


Figure 5. Propagation Delay vs. Differential Input Voltage Swing


Figure 6. LVPECL Differential Output Waveform at 1000 MHz


Figure 7. Differential Output Voltage Swing vs. Power Supply Voltage and Temperature, $V_{I D}=1.6 \mathrm{Vp}-\mathrm{p}$


Figure 8. Propagation Delay vs. DC Common-Mode Voltage

## ADCLK944



Figure 9. Power Supply Current vs. Power Supply Voltage and Temperature, All Outputs Loaded ( $50 \Omega$ to $V_{c c}-2$ V)


Figure 10. Absolute Phase Noise Measured at 1 GHz with Agilent E5052B


Figure 11. Random Jitter vs. Input Slew Rate, $V_{I D}$ Method

## THEORY OF OPERATION

## CLOCK INPUTS

The ADCLK944 accepts a differential clock input and distributes it to all four LVPECL outputs. The maximum specified frequency is the point at which the output voltage swing is $50 \%$ of the standard LVPECL swing (see Figure 4).
The device has a differential input equipped with center-tapped, differential, $100 \Omega$ on-chip termination resistors. The input can accept dc-coupled LVPECL, CML, 3.3 V CMOS (single-ended, 3.3 V operation only), and ac-coupled 1.8 V CMOS, LVDS, and LVPECL inputs. A $\mathrm{V}_{\text {ref }}$ pin is available for biasing ac-coupled inputs (see Figure 20 and Figure 21).
Maintain the differential input voltage swing from approximately 400 mV p-p to no more than 3.4 V p-p. See Figure 18 through Figure 21 for various clock input termination schemes.

Output jitter performance is significantly degraded by an input slew rate below $1 \mathrm{~V} / \mathrm{ns}$, as shown in Figure 11. The ADCLK944 is specifically designed to minimize added random jitter over a wide input slew rate range. Whenever possible, clamp excessively large input signals with fast Schottky diodes because attenuators reduce the slew rate. Input signal runs of more than a few centimeters should be over low loss dielectrics or cables with good high frequency characteristics.

## CLOCK OUTPUTS

The specified performance necessitates using proper transmission line terminations. The LVPECL outputs of the ADCLK944 are designed to directly drive 800 mV into a $50 \Omega$ cable or into microstrip/stripline transmission lines terminated with $50 \Omega$ referenced to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$, as shown in Figure 13. The LVPECL output stage is shown in Figure 12. The outputs are designed for best transmission line matching. If high speed signals must be routed more than a centimeter, either the microstrip or the stripline technique is required to ensure proper transition times and to prevent excessive output ringing and pulse-width-dependent propagation delay dispersion.


Figure 12. Simplified Schematic Diagram of the LVPECL Output Stage

Figure 13 through Figure 16 depict various LVPECL output termination schemes. When dc-coupled, $\mathrm{V}_{\mathrm{Cc}}$ of the receiving buffer should match VS_DRV.


Figure 13. DC-Coupled, 3.3 V LVPECL
Thevenin-equivalent termination uses a resistor network to provide $50 \Omega$ termination to a dc voltage that is below Vol of the LVPECL driver. In this case, VS_DRV on the ADCLK944 should equal $\mathrm{V}_{\mathrm{CC}}$ of the receiving buffer. Although the resistor combination shown in Figure 14 results in a dc bias point of VS_DRV - 2 V, the actual common-mode voltage is VS_DRV - 1.3 V because there is additional current flowing from the ADCLK944 LVPECL driver through the pull-down resistor.


Figure 14. DC-Coupled, 3.3 V LVPECL Far-End Thevenin Termination
LVPECL Y-termination (see Figure 15) is an elegant termination scheme that uses the fewest components and offers both oddand even-mode impedance matching. Even-mode impedance matching is an important consideration for closely coupled transmission lines at high frequencies. Its main drawback is that it offers limited flexibility for varying the drive strength of the emitterfollower LVPECL driver. This can be an important consideration when driving long trace lengths but is usually not an issue.


Figure 15. DC-Coupled, 3.3 V LVPECL $Y$-Termination


Figure 16. AC-Coupled LVPECL with Parallel Transmission Line

## ADCLK944

## PCB LAYOUT CONSIDERATIONS

The ADCLK944 buffer is designed for very high speed applications. Consequently, high speed design techniques must be used to achieve the specified performance. It is critically important to use low impedance supply planes for both the negative supply $\left(\mathrm{V}_{\mathrm{EE}}\right)$ and the positive supply $\left(\mathrm{V}_{\mathrm{CC}}\right)$ planes as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application.
The following references to the ground plane assume that the $\mathrm{V}_{\mathrm{EE}}$ power plane is grounded for LVPECL operation. Note that, for ECL operation, the $V_{C C}$ power plane becomes the ground plane.
It is also important to adequately bypass the input and output supplies. Place a $1 \mu \mathrm{~F}$ electrolytic bypass capacitor within several inches of each $V_{C C}$ power supply pin to the ground plane. In addition, place multiple high quality $0.001 \mu \mathrm{~F}$ bypass capacitors as close as possible to each $\mathrm{V}_{\mathrm{CC}}$ supply pin, and connect the capacitors to the ground plane with redundant vias. Select high frequency bypass capacitors for minimum inductance and ESR. To improve the effectiveness of the bypass at high frequencies, minimize parasitic layout inductance. Also, avoid discontinuities along input and output transmission lines; such discontinuities can affect jitter performance.
In a $50 \Omega$ environment, input and output matching have a significant impact on performance. The buffer provides internal $50 \Omega$ termination resistors for both the CLK and $\overline{C L K}$ inputs. Normally, the return side is connected to the reference pin that is provided. Bypass the termination potential using ceramic capacitors to prevent undesired aberrations on the input signal due to parasitic inductance in the termination return path. If the inputs are dccoupled to a source, take care to ensure that the pins are within the rated input differential and common-mode voltage ranges.

If the return is floated, the device exhibits a $100 \Omega$ cross-termination, but the source must then control the common-mode voltage and supply the input bias currents.
ESD/clamp diodes between the input pins prevent the application from developing excessive offsets to the input transistors. ESD diodes are not optimized for best ac performance. When a clamp is required, it is recommended that appropriate external diodes be used.

## Exposed Metal Paddle

The exposed metal paddle on the ADCLK944 package is both an electrical connection and a thermal enhancement. For the device to function properly, the paddle must be properly attached to the $V_{\text {Ee }}$ pins.
When properly mounted, the ADCLK944 also dissipates heat through its exposed paddle. The PCB acts as a heat sink for the ADCLK944. The PCB attachment must provide a good thermal path to a larger heat dissipation area. This requires a grid of vias from the top layer of the PCB down to the $\mathrm{V}_{\mathrm{EE}}$ power plane (see Figure 17). The ADCLK944 evaluation board (ADCLK944/PCBZ) provides an example of how to attach the part to the PCB.


## INPUT TERMINATION OPTIONS



Figure 18. Interfacing to CML Inputs


Figure 19. Interfacing to PECL Inputs


Figure 20. AC Coupling Differential Signal Inputs, Such as LVDS


CONNECT $\mathrm{V}_{\mathrm{T}}, \mathrm{V}_{\text {REF }}$, AND $\overline{\text { CLK }}$ TOGETHER. PLACE A BYPASS CAPACITOR FROM $\mathrm{V}_{\mathrm{T}}$ TO GROUND.
ALTERNATIVELY, $\mathrm{V}_{\mathrm{T}}, \mathrm{V}_{\text {REF }}$, AND CLK CAN bE
CONNECTED TOGETHER, GIVING A CLEANER
LAYOUT AND A $180^{\circ}$ PHASE SHIFT.
Figure 21. Interfacing to AC-Coupled, Single-Ended Inputs

## ADCLK944

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WEED-6.

Figure 22. 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin Quad (CP-16-18)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding Code |
| :--- | :--- | :--- | :--- | :--- |
| ADCLK944BCPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Lead LFCSP_WQ | $\mathrm{CP}-16-18$ | Y2K |
| ADCLK944BCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Lead LFCSP_WQ | $\mathrm{CP}-16-18$ | Y2K |
| ADCLK944BCPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Lead LFCSP_WQ | CP-16-18 | Y2K |
| ADCLK944/PCBZ |  | Evaluation Board |  |  |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Clock Buffer category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
MPC962309EJ-1H NB4N121KMNG IDT49FCT805ASO MK2308S-1HILF PL133-27GI-R NB3L02FCT2G NB3L03FCT2G
ZL40203LDG1 ZL40200LDG1 ZL40205LDG1 9FG1200DF-1LF 9FG1001BGLF ZL40202LDG1 PI49FCT20802QE SL2305SC-1T PI6C4931502-04LIE NB7L1008MNG NB7L14MN1G PI49FCT20807QE PI6C4931502-04LIEX ZL80002QAB1 PI6C4931504-04LIEX

PI6C10806BLEX ZL40226LDG1 ZL40219LDG1 8T73S208B-01NLGI SY75578LMG PI49FCT32805QEX PL133-27GC-R
MC10LVEP11DG MC10EP11DTG MC100LVEP11DG MC100E111FNG MC100EP11DTG NB6N11SMNG NB7L14MMNG

NB6L11MMNG NB6L14MMNR2G NB6L611MNG PL123-02NGI-R NB3N111KMNR4G ADCLK944BCPZ-R7 ZL40217LDG1
NB7LQ572MNG HMC940LC4BTR ADCLK946BCPZ-REEL7 ADCLK946BCPZ ADCLK846BCPZ-REEL7 ADCLK854BCPZ-REEL7
ADCLK905BCPZ-R2


[^0]:    ${ }^{1}$ The output-to-output skew is the difference between any two similar delay paths while operating at the same voltage and temperature.
    ${ }^{2}$ Measured at the rising edge of the clock signal; calculated using the SNR of the ADC method.

[^1]:    ' Results are from simulations. The PCB is a JEDEC multilayer type. Thermal performance for actual applications requires careful inspection of the conditions in the application to determine whether they are similar to those assumed in these calculations.

