

### **Data Sheet**

### **FEATURES**

Latch-up proof 8 kV HBM ESD rating Low on resistance (<10 Ω) ±9 V to ±22 V dual-supply operation 9 V to 40 V single-supply operation 48 V supply maximum ratings Fully specified at ±15 V, ±20 V, +12 V, and +36 V Vss to VDD analog signal range

#### **APPLICATIONS**

Relay replacement Automatic test equipment Data acquisition Instrumentation Avionics Audio and video switching Communication systems

# High Voltage Latch-Up Proof, Dual SPDT Switches

# ADG5436

### FUNCTIONAL BLOCK DIAGRAMS



### **GENERAL DESCRIPTION**

The ADG5436 is a monolithic CMOS device containing two independently selectable single-pole/double-throw (SPDT) switches. An EN input on the LFCSP package enables or disables the device. When disabled, all channels switch off. Each switch conducts equally well in both directions when on and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked. Both switches exhibit break-before-make switching action for use in multiplexer applications.

The on-resistance profile is very flat over the full analog input range, ensuring excellent linearity and low distortion when switching audio signals.

### **PRODUCT HIGHLIGHTS**

- Trench isolation guards against latch-up. A dielectric trench separates the P and N channel transistors thereby preventing latch-up even under severe overvoltage conditions.
- 2. Low Ron.
- 3. Dual-supply operation. For applications where the analog signal is bipolar, the ADG5436 can be operated from dual supplies up to ±22 V.
- 4. Single-supply operation. For applications where the analog signal is unipolar, the ADG5436 can be operated from a single-rail power supply up to 40 V.
- 5. 3 V logic compatible digital inputs:  $V_{INH} = 2.0$  V,  $V_{INL} = 0.8$  V.
- 6. No  $V_L$  logic power supply required.

Rev. C

Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### **TABLE OF CONTENTS**

| Features                                 | .1  |
|------------------------------------------|-----|
| Applications                             | .1  |
| Functional Block Diagrams                | . 1 |
| General Description                      | . 1 |
| Product Highlights                       | . 1 |
| Revision History                         | . 2 |
| Specifications                           | . 3 |
| ±15 V Dual Supply                        | . 3 |
| ±20 V Dual Supply                        | .4  |
| 12 V Single Supply                       | . 5 |
| 36 V Single Supply                       | .6  |
| Continuous Current per Channel, Sx or Dx | .7  |

### **REVISION HISTORY**

#### 11/2017—Rev. B to Rev. C

| Changes to Source Off Leakage, Is (Off) Parameter, Table 1 3 |
|--------------------------------------------------------------|
| Changes to Source Off Leakage, Is (Off) Parameter, Table 2 4 |
| Changes to Source Off Leakage, Is (Off) Parameter, Table 3 5 |
| Changes to Source Off Leakage, Is (Off) Parameter, Table 4 6 |
| Updated Outline Dimensions 19                                |
| Change to Ordering Guide19                                   |
|                                                              |

#### 8/2015—Rev. A to Rev. B

| Changes to General Description Section | . 1 |
|----------------------------------------|-----|
| Changes to Figure 4                    | . 9 |

#### 6/2011-Rev. 0 to Rev. A

| Added Iss -40°C to +125°C Parameter | 5  |
|-------------------------------------|----|
| Updated Outline Dimensions          | 19 |
| Changes to Ordering Guide           | 19 |

7/2010—Revision 0: Initial Version

| Absolute Maximum Ratings                     | 8  |
|----------------------------------------------|----|
| ESD Caution                                  | 8  |
| Pin Configurations and Function Descriptions | 9  |
| Truth Table For Switches                     | 9  |
| Typical Performance Characteristics          | 10 |
| Test Circuits                                | 14 |
| Terminology                                  | 16 |
| Trench Isolation                             | 17 |
| Applications Information                     | 18 |
| Outline Dimensions                           |    |
| Ordering Guide                               | 19 |
|                                              |    |

### ±15 V DUAL SUPPLY

 $V_{\text{DD}}$  = +15 V  $\pm$  10%,  $V_{\text{SS}}$  = –15 V  $\pm$  10%, GND = 0 V, unless otherwise noted.

| Table | 1. |
|-------|----|
|       |    |

| Parameter                                                    | 25°C  | –40°C to +85°C | -40°C to +125°C                    | Unit    | Test Conditions/Comments                                                      |
|--------------------------------------------------------------|-------|----------------|------------------------------------|---------|-------------------------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                                    |         |                                                                               |
| Analog Signal Range                                          |       |                | V <sub>DD</sub> to V <sub>SS</sub> | V       |                                                                               |
| On Resistance, Ron                                           | 9.8   |                |                                    | Ωtyp    | $V_s = \pm 10 V$ , $I_s = -10 mA$ ; see Figure 25                             |
|                                                              | 11    | 14             | 16                                 | Ωmax    | $V_{DD} = +13.5 V, V_{SS} = -13.5 V$                                          |
| On-Resistance Match<br>Between Channels, ΔR <sub>on</sub>    | 0.35  |                |                                    | Ωtyp    | $V_{s}=\pm10V,I_{s}=-10\;mA$                                                  |
|                                                              | 0.7   | 0.9            | 1.1                                | Ωmax    |                                                                               |
| On-Resistance Flatness, RFLAT (ON)                           | 1.2   |                |                                    | Ωtyp    | $V_s = \pm 10 V$ , $I_s = -10 mA$                                             |
|                                                              | 1.6   | 2              | 2.2                                | Ωmax    |                                                                               |
| LEAKAGE CURRENTS                                             |       |                |                                    |         | $V_{DD} = +16.5 V, V_{SS} = -16.5 V$                                          |
| Source Off Leakage, Is (Off)                                 | ±0.05 |                |                                    | nA typ  | $V_S = \pm 10 \text{ V}, V_D = \mp 10 \text{ V}; \text{ see Figure 28}$       |
|                                                              | ±0.25 | ±0.75          | ±6                                 | nA max  | _                                                                             |
| Drain Off Leakage, I <sub>D</sub> (Off)                      | ±0.1  |                |                                    | nA typ  | $V_s = \pm 10 V$ , $V_D = \mp 10 V$ ; see Figure 28                           |
| -                                                            | ±0.4  | ±2             | ±12                                | nA max  |                                                                               |
| Channel On Leakage, I <sub>D</sub> (On), I <sub>S</sub> (On) | ±0.1  |                |                                    | nA typ  | $V_{s} = V_{D} = \pm 10 V$ ; see Figure 24                                    |
| <u> </u>                                                     | ±0.4  | ±2             | ±12                                | nA max  |                                                                               |
| DIGITAL INPUTS                                               |       |                |                                    |         |                                                                               |
| Input High Voltage, V <sub>INH</sub>                         |       |                | 2.0                                | V min   |                                                                               |
| Input Low Voltage, Vinl                                      |       |                | 0.8                                | V max   |                                                                               |
| Input Current, linL or linh                                  | 0.002 |                | 0.0                                | μA typ  | $V_{IN} = V_{GND} \text{ or } V_{DD}$                                         |
|                                                              | 0.002 |                | ±0.1                               | μA max  |                                                                               |
| Digital Input Capacitance, C <sub>IN</sub>                   | 5     |                | ±0.1                               | pF typ  |                                                                               |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                         | 5     |                |                                    | P: 0P   |                                                                               |
| Transition Time, t <sub>TRANSITION</sub>                     | 170   |                |                                    | ns typ  | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                           |
|                                                              | 235   | 285            | 316                                | ns max  | $V_s = 10 V$ ; see Figure 31                                                  |
| t <sub>on</sub>                                              | 173   | 205            | 510                                | ns typ  | $R_L = 300 \Omega, C_L = 35 \text{ pF}$                                       |
| CON                                                          | 230   | 280            | 351                                | ns max  | $V_s = 10 V$ ; see Figure 33                                                  |
| t <sub>OFF</sub>                                             | 124   | 200            | 551                                | ns typ  | $R_L = 300 \Omega, C_L = 35 \text{ pF}$                                       |
| •OFF                                                         | 160   | 193            | 218                                | ns max  | $V_s = 10 V$ ; see Figure 33                                                  |
| Break-Before-Make Time Delay, t <sub>D</sub>                 | 55    | 155            | 210                                | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                               |
| break before make time beidy, to                             | 55    |                | 18                                 | ns min  | $V_{s1} = V_{s2} = 10 V$ ; see Figure 32                                      |
| Charge Injection, Q <sub>INJ</sub>                           | 200   |                |                                    | pC typ  | $V_s = 0 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ;<br>see Figure 34              |
| Off Isolation                                                | -78   |                |                                    | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 27             |
| Channel-to-Channel Crosstalk                                 | -58   |                |                                    | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 26             |
| Total Harmonic Distortion + Noise                            | 0.009 |                |                                    | % typ   | $R_{L} = 1 \text{ k}\Omega$ , 15 V p-p, f = 20 Hz to 20 kHz;<br>see Figure 29 |
| –3 dB Bandwidth                                              | 102   |                |                                    | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30                              |
| Insertion Loss                                               | -0.7  |                |                                    | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 30             |
| Cs (Off)                                                     | 18    |                |                                    | pF typ  | $V_s = 0 V$ , $f = 1 MHz$                                                     |
| C <sub>D</sub> (Off)                                         | 62    |                |                                    | pF typ  | $V_s = 0 V$ , $f = 1 MHz$                                                     |
| C <sub>D</sub> (On), C <sub>s</sub> (On)                     | 83    |                |                                    | pF typ  | $V_s = 0 V$ , $f = 1 MHz$                                                     |

| Parameter                        | 25°C  | –40°C to +85°C | –40°C to +125°C | Unit        | Test Conditions/Comments                  |
|----------------------------------|-------|----------------|-----------------|-------------|-------------------------------------------|
| POWER REQUIREMENTS               |       |                |                 |             | $V_{DD} = +16.5 V$ , $V_{SS} = -16.5 V$   |
| ldd                              | 45    |                |                 | μA typ      | Digital inputs = $0 V \text{ or } V_{DD}$ |
|                                  | 55    |                | 70              | μA max      |                                           |
| lss                              | 0.001 |                |                 | μA typ      | Digital inputs = $0 V \text{ or } V_{DD}$ |
|                                  |       |                | 1               | μA max      |                                           |
| V <sub>DD</sub> /V <sub>SS</sub> |       |                | ±9/±22          | V min/V max | GND = 0V                                  |

<sup>1</sup> Guaranteed by design; not subject to production test.

### ±20 V DUAL SUPPLY

 $V_{\text{DD}}$  = +20 V  $\pm$  10%,  $V_{\text{SS}}$  = -20 V  $\pm$  10%, GND = 0 V, unless otherwise noted.

### Table 2.

| Parameter                                                    | 25°C  | -40°C to +85°C | -40°C to +125°C                    | Unit    | <b>Test Conditions/Comments</b>                                                |
|--------------------------------------------------------------|-------|----------------|------------------------------------|---------|--------------------------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                                    |         |                                                                                |
| Analog Signal Range                                          |       |                | V <sub>DD</sub> to V <sub>SS</sub> | V       |                                                                                |
| On Resistance, R <sub>on</sub>                               | 9     |                |                                    | Ωtyp    | $V_s = \pm 15 \text{ V}, \text{ I}_s = -10 \text{ mA}; \text{ see Figure 2}$   |
|                                                              | 10    | 13             | 15                                 | Ωmax    | $V_{DD} = +18 V, V_{SS} = -18 V$                                               |
| On-Resistance Match                                          | 0.35  |                |                                    | Ωtyp    | $V_{s} = \pm 15 V$ , $I_{s} = -10 mA$                                          |
| Between Channels, ΔRon                                       |       |                |                                    |         |                                                                                |
|                                                              | 0.7   | 0.9            | 1.1                                | Ωmax    |                                                                                |
| On-Resistance Flatness, R <sub>FLAT (ON)</sub>               | 1.5   |                |                                    | Ωtyp    | $V_s = \pm 15 V$ , $I_s = -10 mA$                                              |
|                                                              | 1.8   | 2.2            | 2.5                                | Ωmax    |                                                                                |
| LEAKAGE CURRENTS                                             |       |                |                                    |         | $V_{DD} = +22 V, V_{SS} = -22 V$                                               |
| Source Off Leakage, Is (Off)                                 | ±0.05 |                |                                    | nA typ  | $V_{s} = \pm 15 \text{ V}, V_{D} = \mp 15 \text{ V}; \text{ see Figure 28}$    |
|                                                              | ±0.25 | ±0.75          | ±6                                 | nA max  |                                                                                |
| Drain Off Leakage, I <sub>D</sub> (Off)                      | ±0.1  |                |                                    | nA typ  | $V_{S} = \pm 15 \text{ V}, V_{D} = \mp 15 \text{ V}; \text{ see Figure 28}$    |
|                                                              | ±0.4  | ±2             | ±12                                | nA max  |                                                                                |
| Channel On Leakage, I <sub>D</sub> (On), I <sub>s</sub> (On) | ±0.1  |                |                                    | nA typ  | $V_s = V_D = \pm 15 V$ ; see Figure 24                                         |
|                                                              | ±0.4  | ±2             | ±12                                | nA max  | _                                                                              |
| DIGITAL INPUTS                                               |       |                |                                    |         |                                                                                |
| Input High Voltage, V <sub>INH</sub>                         |       |                | 2.0                                | V min   |                                                                                |
| Input Low Voltage, V <sub>INL</sub>                          |       |                | 0.8                                | V max   |                                                                                |
| Input Current, Incl or Inh                                   | 0.002 |                |                                    | μA typ  | $V_{IN} = V_{GND} \text{ or } V_{DD}$                                          |
|                                                              |       |                | ±0.1                               | µA max  |                                                                                |
| Digital Input Capacitance, C <sub>IN</sub>                   | 5     |                |                                    | pF typ  |                                                                                |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                         |       |                |                                    |         |                                                                                |
| Transition Time, t <sub>TRANSITION</sub>                     | 158   |                |                                    | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                                |
|                                                              | 217   | 260            | 293                                | ns max  | $V_s = 10 V$ ; see Figure 31                                                   |
| t <sub>on</sub>                                              | 164   |                |                                    | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                                |
|                                                              | 213   | 256            | 287                                | ns max  | $V_s = 10 V$ ; see Figure 33                                                   |
| t <sub>OFF</sub>                                             | 110   |                |                                    | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                                |
|                                                              | 152   | 173            | 194                                | ns max  | $V_s = 10 V$ ; see Figure 33                                                   |
| Break-Before-Make Time Delay, t <sub>D</sub>                 | 50    |                |                                    | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                                |
|                                                              |       |                | 15                                 | ns min  | $V_{s1} = V_{s2} = 10$ V; see Figure 32                                        |
| Charge Injection, Q <sub>INJ</sub>                           | 250   |                |                                    | pC typ  | $V_s = 0 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ; see<br>Figure 34               |
| Off Isolation                                                | -78   |                |                                    | dB typ  | Figure 54<br>$R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 27 |
| Channel-to-Channel Crosstalk                                 | -58   |                |                                    | dB typ  | R <sub>L</sub> = 50 Ω, C <sub>L</sub> = 5 pF, f = 1 MHz;<br>see Figure 26      |
| Total Harmonic Distortion + Noise                            | 0.007 |                |                                    | % typ   | R <sub>L</sub> = 1 kΩ, 20 V p-p, f = 20 Hz to 20 kHz;<br>see Figure 29         |
| –3 dB Bandwidth                                              | 100   |                |                                    | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30                               |

### **Data Sheet**

# ADG5436

| Parameter                                | 25°C  | –40°C to +85°C | -40°C to +125°C | Unit        | Test Conditions/Comments                                          |
|------------------------------------------|-------|----------------|-----------------|-------------|-------------------------------------------------------------------|
| Insertion Loss                           | -0.6  |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 30 |
| C <sub>s</sub> (Off)                     | 18    |                |                 | pF typ      | $V_{s} = 0 V, f = 1 MHz$                                          |
| C <sub>D</sub> (Off)                     | 63    |                |                 | pF typ      | $V_{s} = 0 V, f = 1 MHz$                                          |
| C <sub>D</sub> (On), C <sub>s</sub> (On) | 82    |                |                 | pF typ      | $V_{s} = 0 V, f = 1 MHz$                                          |
| POWER REQUIREMENTS                       |       |                |                 |             | $V_{DD} = +22 V, V_{SS} = -22 V$                                  |
| I <sub>DD</sub>                          | 50    |                |                 | μA typ      | Digital inputs = $0 V \text{ or } V_{DD}$                         |
|                                          | 70    |                | 110             | μA max      |                                                                   |
| Iss                                      | 0.001 |                |                 | μA typ      | Digital inputs = $0 V \text{ or } V_{DD}$                         |
|                                          |       |                | 1               | μA max      |                                                                   |
| V <sub>DD</sub> /V <sub>SS</sub>         |       |                | ±9/±22          | V min/V max | GND = 0V                                                          |

<sup>1</sup> Guaranteed by design; not subject to production test.

#### **12 V SINGLE SUPPLY**

 $V_{\text{DD}}$  = 12 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted.

#### Table 3.

| Parameter                                                    | 25°C  | -40°C to +85°C | -40°C to +125°C   | Unit   | <b>Test Conditions/Comments</b>                                                                   |
|--------------------------------------------------------------|-------|----------------|-------------------|--------|---------------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                   |        |                                                                                                   |
| Analog Signal Range                                          |       |                | $0 V$ to $V_{DD}$ | V      |                                                                                                   |
| On Resistance, Ron                                           | 19    |                |                   | Ωtyp   | $V_s = 0 V$ to 10 V, $I_s = -10 mA$ ; see Figure 25                                               |
|                                                              | 22    | 27             | 31                | Ωmax   | $V_{DD} = 10.8 V, V_{SS} = 0 V$                                                                   |
| On-Resistance Match<br>Between Channels, ΔR <sub>ON</sub>    | 0.4   |                |                   | Ωtyp   | $V_{\text{S}}=0V$ to 10 V, $I_{\text{S}}=-10\text{mA}$                                            |
|                                                              | 0.8   | 1              | 1.2               | Ωmax   |                                                                                                   |
| On-Resistance Flatness, R <sub>FLAT (ON)</sub>               | 4.4   |                |                   | Ωtyp   | $V_s = 0 V$ to 10 V, $I_s = -10 mA$                                                               |
|                                                              | 5.5   | 6.5            | 7.5               | Ωmax   |                                                                                                   |
| LEAKAGE CURRENTS                                             |       |                |                   |        | $V_{DD} = 13.2 V, V_{SS} = 0 V$                                                                   |
| Source Off Leakage, $I_s$ (Off)                              | ±0.05 |                |                   | nA typ | $V_{\text{S}} = 1 \text{ V}/10 \text{ V}, V_{\text{D}} = 10 \text{ V}/1 \text{ V};$ see Figure 28 |
|                                                              | ±0.25 | ±0.75          | ±6                | nA max |                                                                                                   |
| Drain Off Leakage, I <sub>D</sub> (Off)                      | ±0.1  |                |                   | nA typ | $V_s = 1 \text{ V}/10 \text{ V}, V_D = 10 \text{ V}/1 \text{ V};$<br>see Figure 28                |
|                                                              | ±0.4  | ±2             | ±12               | nA max |                                                                                                   |
| Channel On Leakage, I <sub>D</sub> (On), I <sub>s</sub> (On) | ±0.1  |                |                   | nA typ | $V_S = V_D = 1 \text{ V}/10 \text{ V}$ ; see Figure 24                                            |
|                                                              | ±0.4  | ±2             | ±12               | nA max |                                                                                                   |
| DIGITAL INPUTS                                               |       |                |                   |        |                                                                                                   |
| Input High Voltage, V <sub>INH</sub>                         |       |                | 2.0               | V min  |                                                                                                   |
| Input Low Voltage, V <sub>INL</sub>                          |       |                | 0.8               | V max  |                                                                                                   |
| Input Current, IINL or IINH                                  | 0.002 |                |                   | μA typ | $V_{IN} = V_{GND} \text{ or } V_{DD}$                                                             |
|                                                              |       |                | ±0.1              | µA max |                                                                                                   |
| Digital Input Capacitance, C <sub>IN</sub>                   | 5     |                |                   | pF typ |                                                                                                   |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                         |       |                |                   |        |                                                                                                   |
| Transition Time, transition                                  | 250   |                |                   | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                |
|                                                              | 346   | 437            | 501               | ns max | Vs = 8 V; see Figure 31                                                                           |
| ton                                                          | 250   |                |                   | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                |
|                                                              | 358   | 445            | 512               | ns max | $V_s = 8 V$ ; see Figure 33                                                                       |
| toff                                                         | 135   |                |                   | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                |
|                                                              | 178   | 212            | 237               | ns max | $V_s = 8 V$ ; see Figure 33                                                                       |
| Break-Before-Make Time Delay, $t_{\text{D}}$                 | 125   |                |                   | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                |
|                                                              |       |                | 50                | ns min | $V_{51} = V_{52} = 8 V$ ; see Figure 32                                                           |
| Charge Injection, $Q_{INJ}$                                  | 80    |                |                   | pC typ | $V_s = 6 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ; see Figure 34                                     |

| Parameter                                | 25°C  | –40°C to +85°C | –40°C to +125°C | Unit        | Test Conditions/Comments                                          |
|------------------------------------------|-------|----------------|-----------------|-------------|-------------------------------------------------------------------|
| Off Isolation                            | -78   |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 27 |
| Channel-to-Channel Crosstalk             | -58   |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 26 |
| Total Harmonic Distortion + Noise        | 0.075 |                |                 | % typ       | R∟ = 1 kΩ, 6 V p-p, f = 20 Hz to 20 kHz<br>see Figure 29          |
| –3 dB Bandwidth                          | 106   |                |                 | MHz typ     | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30                  |
| Insertion Loss                           | -1.3  |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 30 |
| Cs (Off)                                 | 22    |                |                 | pF typ      | $V_{s} = 6 V, f = 1 MHz$                                          |
| C <sub>D</sub> (Off)                     | 67    |                |                 | pF typ      | $V_{s} = 6 V, f = 1 MHz$                                          |
| C <sub>D</sub> (On), C <sub>s</sub> (On) | 85    |                |                 | pF typ      | $V_{s} = 6 V, f = 1 MHz$                                          |
| POWER REQUIREMENTS                       |       |                |                 |             | $V_{DD} = 13.2 V$                                                 |
| IDD                                      | 40    |                |                 | μA typ      | Digital inputs = $0 V$ or $V_{DD}$                                |
|                                          | 50    |                | 65              | μA max      |                                                                   |
| V <sub>DD</sub>                          |       |                | 9/40            | V min/V max | $GND = 0 V, V_{ss} = 0 V$                                         |

<sup>1</sup> Guaranteed by design; not subject to production test.

### **36 V SINGLE SUPPLY**

 $V_{\text{DD}}$  = 36 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted.

### Table 4.

| Parameter                                                    | 25°C  | -40°C to +85°C | -40°C to +125°C   | Unit   | <b>Test Conditions/Comments</b>                                                    |
|--------------------------------------------------------------|-------|----------------|-------------------|--------|------------------------------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                   |        |                                                                                    |
| Analog Signal Range                                          |       |                | $0 V$ to $V_{DD}$ | V      |                                                                                    |
| On Resistance, Ron                                           | 10.6  |                |                   | Ωtyp   | $V_s = 0 V$ to 30 V, $I_s = -10 mA$ ;<br>see Figure 25                             |
|                                                              | 12    | 15             | 17                | Ωmax   | $V_{DD} = 32.4 V, V_{SS} = 0 V$                                                    |
| On-Resistance Match<br>Between Channels, ΔR <sub>on</sub>    | 0.35  |                |                   | Ωtyp   | $V_{s}=0V\ to\ 30V,\ I_{s}=-10\ mA$                                                |
|                                                              | 0.7   | 0.9            | 1.1               | Ωmax   |                                                                                    |
| On-Resistance Flatness, R <sub>FLAT(ON)</sub>                | 2.7   |                |                   | Ωtyp   | $V_s = 0 V$ to 30 V, $I_s = -10 mA$                                                |
|                                                              | 3.2   | 3.8            | 4.5               | Ωmax   |                                                                                    |
| LEAKAGE CURRENTS                                             |       |                |                   |        | $V_{DD} = 39.6 V, V_{SS} = 0 V$                                                    |
| Source Off Leakage, $I_s$ (Off)                              | ±0.05 |                |                   | nA typ | $V_s = 1 \text{ V}/30 \text{ V}, V_D = 30 \text{ V}/1 \text{ V};$<br>see Figure 28 |
|                                                              | ±0.25 | ±0.75          | ±6                | nA max |                                                                                    |
| Drain Off Leakage, I <sub>D</sub> (Off)                      | ±0.1  |                |                   | nA typ | $V_s = 1 \text{ V}/30 \text{ V}, V_D = 30 \text{ V}/1 \text{ V};$ see Figure 28    |
|                                                              | ±0.4  | ±2             | ±12               | nA max |                                                                                    |
| Channel On Leakage, I <sub>D</sub> (On), I <sub>s</sub> (On) | ±0.1  |                |                   | nA typ | $V_S = V_D = 1 \text{ V}/30 \text{ V}$ ; see Figure 24                             |
|                                                              | ±0.4  | ±2             | ±12               | nA max |                                                                                    |
| DIGITAL INPUTS                                               |       |                |                   |        |                                                                                    |
| Input High Voltage, V <sub>INH</sub>                         |       |                | 2.0               | V min  |                                                                                    |
| Input Low Voltage, V <sub>INL</sub>                          |       |                | 0.8               | V max  |                                                                                    |
| Input Current, IINL or IINH                                  | 0.002 |                |                   | μA typ | $V_{IN} = V_{GND} \text{ or } V_{DD}$                                              |
|                                                              |       |                | ±0.1              | µA max |                                                                                    |
| Digital Input Capacitance, C <sub>IN</sub>                   | 5     |                |                   | pF typ |                                                                                    |

### **Data Sheet**

| Parameter                                    | 25°C | –40°C to +85°C | -40°C to +125°C | Unit        | Test Conditions/Comments                                          |
|----------------------------------------------|------|----------------|-----------------|-------------|-------------------------------------------------------------------|
| DYNAMIC CHARACTERISTICS <sup>1</sup>         |      |                |                 |             |                                                                   |
| Transition Time, transition                  | 174  |                |                 | ns typ      | $R_L = 300 \Omega$ , $C_L = 35 pF$                                |
|                                              | 246  | 270            | 303             | ns max      | Vs = 18 V; see Figure 31                                          |
| ton                                          | 180  |                |                 | ns typ      | $R_L = 300 \Omega, C_L = 35 pF$                                   |
|                                              | 247  | 270            | 301             | ns max      | Vs = 18 V; see Figure 33                                          |
| toff                                         | 127  |                |                 | ns typ      | $R_L = 300 \Omega$ , $C_L = 35 pF$                                |
|                                              | 179  | 193            | 215             | ns max      | Vs = 18 V; see Figure 33                                          |
| Break-Before-Make Time Delay, t <sub>D</sub> | 55   |                |                 | ns typ      | $R_L = 300 \Omega$ , $C_L = 35 pF$                                |
|                                              |      |                | 18              | ns min      | $V_{S1} = V_{S2} = 18 V$ ; see Figure 32                          |
| Charge Injection, Q <sub>INJ</sub>           | 250  |                |                 | pC typ      | $V_s = 18 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ;<br>see Figure 34 |
| Off Isolation                                | -78  |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 27 |
| Channel-to-Channel Crosstalk                 | -58  |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 26 |
| Total Harmonic Distortion + Noise            | 0.03 |                |                 | % typ       | R∟ = 1 kΩ, 18 V p-p, f = 20 Hz to<br>20 kHz; see Figure 29        |
| –3 dB Bandwidth                              | 98   |                |                 | MHz typ     | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30                  |
| Insertion Loss                               | -0.8 |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 30 |
| C <sub>s</sub> (Off)                         | 19   |                |                 | pF typ      | $V_{s} = 18 V, f = 1 MHz$                                         |
| C <sub>D</sub> (Off)                         | 40   |                |                 | pF typ      | $V_{s} = 18 V, f = 1 MHz$                                         |
| C <sub>D</sub> (On), C <sub>s</sub> (On)     | 78   |                |                 | pF typ      | $V_{s} = 18 V$ , f = 1 MHz                                        |
| POWER REQUIREMENTS                           |      |                |                 |             | V <sub>DD</sub> = 39.6 V                                          |
| ldd                                          | 80   |                |                 | μA typ      | Digital inputs = $0 V \text{ or } V_{DD}$                         |
|                                              | 100  |                | 130             | µA max      |                                                                   |
| V <sub>DD</sub>                              |      |                | 9/40            | V min/V max | $GND = 0 V, V_{ss} = 0 V$                                         |

<sup>1</sup> Guaranteed by design; not subject to production test.

### CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx

| Table 5.                                                 |      |      |       |            |
|----------------------------------------------------------|------|------|-------|------------|
| Parameter                                                | 25°C | 85°C | 125°C | Unit       |
| CONTINUOUS CURRENT, Sx OR Dx                             |      |      |       |            |
| $V_{DD} = +15 V, V_{SS} = -15 V$                         |      |      |       |            |
| TSSOP ( $\theta_{JA} = 112.6^{\circ}C/W$ )               | 122  | 77   | 44    | mA maximum |
| LFCSP ( $\theta_{JA} = 30.4^{\circ}C/W$ )                | 217  | 116  | 53    | mA maximum |
| $V_{DD} = +20 \text{ V}, \text{ V}_{SS} = -20 \text{ V}$ |      |      |       |            |
| TSSOP ( $\theta_{JA} = 112.6^{\circ}C/W$ )               | 130  | 80   | 45    | mA maximum |
| LFCSP ( $\theta_{JA} = 30.4^{\circ}C/W$ )                | 229  | 121  | 54    | mA maximum |
| $V_{DD} = 12 V, V_{SS} = 0 V$                            |      |      |       |            |
| TSSOP ( $\theta_{JA} = 112.6^{\circ}C/W$ )               | 84   | 56   | 36    | mA maximum |
| LFCSP ( $\theta_{JA} = 30.4^{\circ}C/W$ )                | 150  | 90   | 48    | mA maximum |
| $V_{DD} = 36 V, V_{SS} = 0 V$                            |      |      |       |            |
| TSSOP ( $\theta_{JA} = 112.6^{\circ}C/W$ )               | 110  | 70   | 42    | mA maximum |
| LFCSP ( $\theta_{JA} = 30.4^{\circ}C/W$ )                | 196  | 109  | 52    | mA maximum |

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 6.

| Parameter                                     | Rating                                                                |
|-----------------------------------------------|-----------------------------------------------------------------------|
| V <sub>DD</sub> to V <sub>SS</sub>            | 48 V                                                                  |
| V <sub>DD</sub> to GND                        | –0.3 V to +48 V                                                       |
| Vss to GND                                    | +0.3 V to -48 V                                                       |
| Analog Inputs <sup>1</sup>                    | $V_{SS} - 0.3 V$ to $V_{DD} + 0.3 V$ or 30 mA, whichever occurs first |
| Digital Inputs <sup>1</sup>                   | $V_{ss} - 0.3$ V to $V_{DD} + 0.3$ V or 30 mA, whichever occurs first |
| Peak Current, Sx or Dx Pins                   | 375 mA (pulsed at 1 ms,<br>10% duty cycle maximum)                    |
| Continuous Current, Sx or Dx <sup>2</sup>     | Data + 15%                                                            |
| Temperature Range                             |                                                                       |
| Operating                                     | -40°C to +125°C                                                       |
| Storage                                       | –65°C to +150°C                                                       |
| Junction Temperature                          | 150°C                                                                 |
| Thermal Impedance, θ <sub>JA</sub>            |                                                                       |
| 16-Lead TSSOP (4-Layer<br>Board)              | 112°C/W                                                               |
| 16-Lead LFCSP                                 | 30.4°C/W                                                              |
| Reflow Soldering Peak<br>Temperature, Pb Free | 260(+0/-5)°C                                                          |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Only one absolute maximum rating can be applied at any one time.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>1</sup> Overvoltages at the INx, Sx, and Dx pins are clamped by internal diodes.

Current should be limited to the maximum ratings given.

<sup>2</sup> See Table 5.

### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS





Figure 3. TSSOP Pin Configuration

#### **Table 7. Pin Function Descriptions**

| Pin N          | о.           |                 |                                                                                                                                                                                                 |  |
|----------------|--------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TSSOP          | LFCSP        | Mnemonic        | Function                                                                                                                                                                                        |  |
| 1              | 15           | IN1             | Logic Control Input 1.                                                                                                                                                                          |  |
| 2              | 16           | S1A             | Source Terminal 1A. This pin can be an input or output.                                                                                                                                         |  |
| 3              | 1            | D1              | Drain Terminal 1. This pin can be an input or output.                                                                                                                                           |  |
| 4              | 2            | S1B             | Source Terminal 1B. This pin can be an input or output.                                                                                                                                         |  |
| 5              | 3            | V <sub>ss</sub> | Most Negative Power Supply Potential.                                                                                                                                                           |  |
| 6              | 4            | GND             | Ground (0 V) Reference.                                                                                                                                                                         |  |
| 7, 8, 14 to 16 | 5, 7, 13, 14 | NC              | No Connect.                                                                                                                                                                                     |  |
| 9              | 6            | IN2             | Logic Control Input 2.                                                                                                                                                                          |  |
| 10             | 8            | S2A             | Source Terminal 2A. This pin can be an input or output.                                                                                                                                         |  |
| 11             | 9            | D2              | Drain Terminal 2. This pin can be an input or output.                                                                                                                                           |  |
| 12             | 10           | S2B             | Source Terminal 2B. This pin can be an input or output.                                                                                                                                         |  |
| 13             | 11           | V <sub>DD</sub> | Most Positive Power Supply Potential.                                                                                                                                                           |  |
| Not applicable | 12           | EN              | Active High Digital Input. When this pin is low, the device is disabled and all switches are off. When this pin is high, INx logic inputs determine the on switches.                            |  |
| Not applicable |              | EPAD            | The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the pad be soldered to the substrate, $V_{ss}$ . |  |

#### **TRUTH TABLE FOR SWITCHES**

#### Table 8. ADG5436 TSSOP Truth Table

| INx | SxA | SxB |
|-----|-----|-----|
| 0   | Off | On  |
| 1   | On  | Off |

### Table 9. ADG5436 LFCSP Truth Table

| EN | INx            | SxA | SxB |
|----|----------------|-----|-----|
| 0  | X <sup>1</sup> | Off | Off |
| 1  | 0              | Off | On  |
| 1  | 1              | On  | Off |

<sup>1</sup> X is don't care.

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 5. On Resistance vs. Vs, VD (Dual Supply)





Figure 7. On Resistance vs. Vs, VD (Single Supply)



Figure 8. On Resistance vs. V<sub>s</sub>, V<sub>D</sub> (Single Supply)



Figure 9. On Resistance vs.  $V_D$  or  $V_S$  for Different Temperatures,  $\pm 15$  V Dual Supply



Figure 10. On Resistance vs.  $V_D$  or  $V_S$  for Different Temperatures,  $\pm 20$  V Dual Supply



Figure 11. On Resistance vs. V<sub>D</sub> or V<sub>S</sub> for Different Temperatures, 12 V Single Supply



Figure 12. On Resistance vs. V<sub>s</sub> (V<sub>D</sub>) for Different Temperatures, 36 V Single Supply



*Figure 13. Leakage Currents vs. Temperature,* ±15 V Dual Supply



*Figure 14. Leakage Currents vs. Temperature, ±20 V Single Supply* 











09204-033

09204-031

#### **TEST CIRCUITS** I<sub>D</sub> (ON) I<sub>D</sub> (OFF) I<sub>S</sub> (OFF) SxA/SxB Dx SxA/SxB NCC 09204-024 9204-025 NC = NO CONNECT Figure 24. On Leakage Figure 28. Off Leakage VDD 0.1µF 0.1µF ₽. L 뉴구 AUDIO PRECISION VDD v<sub>ss</sub> $R_S$ SxA/SxB v INX Vр | V<sub>IN</sub> 'Dx SxA/SxB Dx о v<sub>out</sub> Ø IDS GND 09204-023 Ą Figure 25. On Resistance Figure 29. THD + Noise 0.1µF 0.1µ VDD Ł ╢╌ 0.1µF 0.1µF ₹¦ NETWORK ANALYZER Ţ NETWORK ANALYZER ν<sub>dd</sub> Vss SxA V<sub>OUT</sub> O VDD Vss -0 F) R<sub>L</sub> 50Ω € 50Ω ţ ≹ 50Ω ∀ SxA SxB SxB Dx 50Ω IN> ٧ç ₹ INx O β 'Dx RL 50Ω ウ ον<sub>ουτ</sub> ls. $V_{IN}$ GND GND $\uparrow$ $\uparrow$ CHANNEL-TO-CHANNEL CROSSTALK = 20 log $\frac{V_{OUT}}{V_S}$ V<sub>OUT</sub> WITH SWITCH INSERTION LOSS = 20 log VOUT WITHOUT SWITCH 09204-032 Figure 30. Bandwidth Figure 26. Channel-to-Channel Crosstalk





### TERMINOLOGY

#### IDD

 $I_{\mbox{\scriptsize DD}}$  represents the positive supply current.

### Iss

Iss represents the negative supply current.

### VD, Vs

 $V_{\rm D}$  and  $V_{\rm S}$  represent the analog voltage on Terminal D and Terminal S, respectively.

### Ron

 $R_{\mbox{\scriptsize ON}}$  represents the ohmic resistance between Terminal D and Terminal S.

### $\Delta R_{ON}$

 $\Delta R_{\rm ON}$  represents the difference between the  $R_{\rm ON}$  of any two channels.

### R<sub>FLAT (ON)</sub>

Flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range is represented by  $R_{FLAT (ON)}$ .

### Is (Off)

 $I_{\text{S}}\left(\text{Off}\right)$  is the source leakage current with the switch off.

### I<sub>D</sub> (Off)

 $I_{\rm D}$  (Off) is the drain leakage current with the switch off.

### $I_{D}$ (On), $I_{S}$ (On)

 $I_{\rm D}$  (On) and  $I_{\rm S}$  (On) represent the channel leakage currents with the switch on.

### VINL

 $V_{\mbox{\scriptsize INL}}$  is the maximum input voltage for Logic 0.

### VINH

 $V_{\mbox{\scriptsize INH}}$  is the minimum input voltage for Logic 1.

### $I_{\rm INL}, I_{\rm INH}$

 $I_{\rm INL}$  and  $I_{\rm INH}$  represent the low and high input currents of the digital inputs.

### C<sub>D</sub> (Off)

 $C_D$  (Off) represents the off switch drain capacitance, which is measured with reference to ground.

### Cs (Off)

C<sub>s</sub> (Off) represents the off switch source capacitance, which is measured with reference to ground.

### $C_D$ (On), $C_S$ (On)

 $C_{\text{D}}$  (On) and  $C_{\text{S}}$  (On) represent on switch capacitances, which are measured with reference to ground.

### CIN

C<sub>IN</sub> is the digital input capacitance.

### ton

 $t_{\rm ON}$  represents the delay between applying the digital control input and the output switching on.

#### toff

 $t_{\rm OFF}$  represents the delay between applying the digital control input and the output switching off.

#### t<sub>D</sub>

 $t_{\rm D}$  represents the off time measured between the 80% point of both switches when switching from one address state to another.

### **Off Isolation**

Off isolation is a measure of unwanted signal coupling through an off switch.

### **Charge Injection**

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

#### Crosstalk

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

### Bandwidth

Bandwidth is the frequency at which the output is attenuated by 3 dB.

### On Response

On response is the frequency response of the on switch.

#### **Insertion Loss**

Insertion loss is the loss due to the on resistance of the switch.

### Total Harmonic Distortion + Noise (THD + N)

The ratio of the harmonic amplitude plus noise of the signal to the fundamental is represented by THD + N.

### AC Power Supply Rejection Ratio (ACPSRR)

ACPSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. This is a measure of the ability of the part to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

### **TRENCH ISOLATION**

In the ADG5436, an insulating oxide layer (trench) is placed between the NMOS and the PMOS transistors of each CMOS switch. Parasitic junctions, which occur between the transistors in junction isolated switches, are eliminated, and the result is a completely latch-up proof switch.

In junction isolation, the N and P wells of the PMOS and NMOS transistors form a diode that is reverse-biased under normal operation. However, during overvoltage conditions, this diode can become forward-biased. A silicon controlled rectifier (SCR) type circuit is formed by the two transistors causing a significant amplification of the current that, in turn, leads to latch-up. With trench isolation, this diode is removed, and the result is a latch-up proof switch.



Figure 35. Trench Isolation

### **APPLICATIONS INFORMATION**

The Analog Devices, Inc., family of switches and multiplexers provide a robust solution for instrumentation, industrial, automotive, aerospace and other harsh environments that are prone to latch-up, which is an undesirable high current state that can lead to device failure and persist until the power supply is turned off. The ADG5436 high voltage switches allow singlesupply operation from +9 V to +40 V and dual-supply operation from  $\pm$ 9 V to  $\pm$ 22 V. The ADG5436 (as well as other select devices within this family) achieves an 8 kV human body model ESD rating, which provides a robust solution eliminating the need for separate protect circuitry designs in some applications.

### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-220-WGGC. Figure 37. 16-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.75 mm Package Height (CP-16-17) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                               | Package Option |
|--------------------|-------------------|---------------------------------------------------|----------------|
| ADG5436BRUZ        | -40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG5436BRUZ-REEL7  | -40°C to +125°C   | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16          |
| ADG5436BCPZ-REEL7  | -40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP]     | CP-16-17       |

<sup>1</sup> Z = RoHS Compliant Part.

©2010–2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09204-0-11/17(C)



www.analog.com

Rev. C | Page 19 of 19

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analogue Switch ICs category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below :

FSA3051TMX NLAS4684FCTCG NLAS5223BLMNR2G NLVAS4599DTT1G NLX2G66DMUTCG 425541DB 425528R 099044FB NLAS5123MNR2G PI5A4157CEX PI5A4599BCEX NLAS4717EPFCT1G PI5A3167CCEX SLAS3158MNR2G PI5A392AQE PI5A4157ZUEX PI5A3166TAEX FSA634UCX TC4066BP(N,F) DG302BDJ-E3 PI5A100QEX HV2605FG-G HV2301FG-G RS2117YUTQK10 RS2118YUTQK10 RS2227XUTQK10 ADG452BRZ-REEL7 MAX4066ESD+ MAX391CPE+ MAX4730EXT+T MAX314CPE+ BU4066BCFV-E2 MAX313CPE+ BU4S66G2-TR NLAS3158MNR2G NLASB3157MTR2G TS3A4751PWR NLAS4157DFT2G NLAS4599DFT2G NLASB3157DFT2G NLAST4599DFT2G NLAST4599DTT1G DG300BDJ-E3 DG2503DB-T2-GE1 DG2502DB-T2-GE1 TC4W53FU(TE12L,F) 74HC2G66DC.125 ADG619BRMZ-REEL ADG1611BRUZ-REEL7 LTC201ACN#PBF