# +3 V/+5 V/±5 V, CMOS, 8-Channel Analog Multiplexer Enhanced Product ADG658-EP #### **FEATURES** ±2 V to ±6 V dual supply 2 V to 12 V single supply <0.1 nA leakage currents (typical) 45 Ω typical on resistance over full signal range Rail-to-rail switching operation Single, 8 to 1 multiplexer 16-lead TSSOP package 0.01 μA typical supply current TTL/CMOS compatible inputs #### **ENHANCED PRODUCT FEATURES** Supports defense and aerospace applications (AQEC standard) Military temperature range: -55°C to +125°C Controlled manufacturing baseline One assembly/test site One fabrication site Enhanced product change notification Qualification data available on request #### **APPLICATIONS** Automatic test equipment Data acquisition systems Battery-powered systems Communication systems Audio and video signal routing Relay replacement Sample-and-hold systems Industrial control systems #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. #### **GENERAL DESCRIPTION** The ADG658-EP is a low voltage, CMOS analog multiplexer comprised of eight single channels. The ADG658-EP switches one of eight inputs (S1 to S8) to a common output, D, as determined by the 3-bit binary address lines A0, A1, and A2. An $\overline{\text{EN}}$ input enables or disables the device. When disabled, all channels are switched off. The ADG658-EP is designed on an enhanced process that provides lower power dissipation yet gives high switching speeds. It can operate equally well as either a multiplexer or a demultiplexer, and has an input range that extends to the supplies. All channels exhibit break-before-make switching action, preventing momentary shorting when switching channels. All digital inputs have $+0.8~\rm V$ to $+2.4~\rm V$ logic thresholds, ensuring TTL/CMOS logic compatibility when using single $+5~\rm V$ or dual $\pm5~\rm V$ supplies. The ADG658-EP is available in a 16-lead TSSOP package. Additional application and technical information can be found in the ADG658 data sheet. #### **PRODUCT HIGHLIGHTS** - 1. Single-supply and dual-supply operation. The ADG658-EP offers high performance and is fully specified and guaranteed with $\pm 5$ V, $\pm 5$ V, and $\pm 3$ V supply rails. - 2. Military temperature range −55°C to +125°C. - 3. Low supply current, typically 0.01 $\mu$ A. - 4. 16-lead TSSOP package. # **TABLE OF CONTENTS** | reatures | | |---------------------------|-----| | | | | Enhanced Product Features | . 1 | | Applications | . 1 | | Functional Block Diagram | . 1 | | General Description | . 1 | | Product Highlights | . 1 | | Revision History | . 2 | | Specifications | | | Dual Supply | | | 5 V Single Supply | 3 | |----------------------------------------------|----| | 2.7 V to 3.6 V Single Supply | | | Absolute Maximum Ratings | | | ESD Caution | | | Pin Configurations and Function Descriptions | | | Typical Performance Characteristics | 8 | | Outline Dimensions | 10 | | Ordering Guide | 10 | ## **REVISION HISTORY** 8/2017—Revision 0: Initial Version # **SPECIFICATIONS** ## **DUAL SUPPLY** $V_{\text{DD}}$ = 5 V $\pm$ 10%, $V_{\text{SS}}$ = –5 V $\pm$ 10%, GND = 0 V, unless otherwise noted. Table 1. | Parameter | +25°C | −55°C to<br>+125°C | Unit | Test Conditions/Comments | |---------------------------------------------------------|--------|------------------------------------|-----------|-----------------------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | Analog Signal Range | | V <sub>SS</sub> to V <sub>DD</sub> | V | $V_{DD} = +4.5 \text{ V}, V_{SS} = -4.5 \text{ V}$ | | On Resistance, R <sub>ON</sub> | 45 | | Ωtyp | Source voltage $(V_s) = \pm 4.5 V$ , source current $(I_s) = 1 \text{ mA}$ | | | 75 | 100 | Ωmax | | | On Resistance Match Between | 1.3 | | Ωtyp | | | Channels, ΔR <sub>ON</sub> | 3 | 3.5 | Ω max | $V_S = 3.5 \text{ V}, I_S = 1 \text{ mA}$ | | On Resistance Flatness, R <sub>FLAT(ON)</sub> | 10 | | Ωtyp | $V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V}$ | | | 16 | 18 | Ωmax | $V_S = \pm 3 \text{ V}, I_S = 1 \text{ mA}$ | | LEAKAGE CURRENTS | | | | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$ | | Source Off Leakage, Is (OFF) | ±0.005 | | nA typ | Drain voltage $(V_D) = \pm 4.5 \text{ V}, V_S = \mp 4.5 \text{ V}$ | | 3,7 | ±0.2 | ±5 | nA max | 2.a voltage (15) = 115 1, 13 | | Drain Off Leakage, I <sub>D</sub> (OFF) | ±0.005 | | nA typ | $V_D = \pm 4.5 \text{ V}, V_S = \mp 4.5 \text{ V}$ | | Drain on Leanage, is (orr) | ±0.2 | ±5 | nA max | VD - ±4.5 V, VS - + 4.5 V | | Channel On Leakage ID, IS (ON) | ±0.205 | 1 - 3 | nA typ | $V_D = V_S = \pm 4.5 \text{ V}$ | | Charmer On Leakage ID, IS (ON) | ±0.003 | ±5 | nA max | VD - VS - ±4.3 V | | DIGITAL INPUTS | ±0.2 | ±3 | IIA IIIax | | | | | 2.4 | \/ i | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.8 | V max | | | Input Current | 0.005 | | | | | I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | μA typ | Input voltage $(V_{IN}) = V_{INL}$ or $V_{INH}$ | | D: :: II | | ±1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 2 | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | (5) 25 5 | | Transition Time, t <sub>TRANSITION</sub> | 80 | | ns typ | Load resistance (R <sub>L</sub> ) = 300 $\Omega$ , load capacitance (C <sub>L</sub> ) = 35 pF | | <del></del> | 115 | 165 | ns max | $V_S = 3V$ | | EN On Time, t <sub>on</sub> (EN) | 80 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | _ | 115 | 165 | ns max | $V_S = 3 V$ | | $\overline{EN}$ Off Time, $t_{OFF}$ ( $\overline{EN}$ ) | 30 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 45 | 55 | ns max | $V_S = 3 V$ | | Break-Before-Make Time Delay, t <sub>BBM</sub> | 50 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | | 10 | ns min | Source 1 voltage $(V_{S1}) = 3 V$ , source 2 voltage $(V_{S2}) = 3 V$ | | Charge Injection | 2 | | pC typ | $V_S = 0 V$ , $R_S = 0 \Omega$ | | | 4 | | pC max | $C_L = 1 \text{ nF}$ | | Off Isolation | -90 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ | | Total Harmonic Distortion Plus Noise, THD + N | 0.025 | | % typ | $R_L = 600 \Omega$ , 2 V p-p, f = 20 Hz to 20 kHz | | –3 dB Bandwidth | 210 | | MHz | $R_L = 50 \Omega$ , $C_L = 5 pF$ | | | | | typ | | | Source Capacitance, C <sub>s</sub> (OFF) | 4 | | pF typ | f = 1 MHz | | Drain Capacitance, C <sub>D</sub> (OFF) | 23 | | pF typ | f = 1 MHz | | $C_D, C_S$ (ON) | 28 | | pF typ | f = 1 MHz | | POWER REQUIREMENTS | | | | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$ | | Positive Power Supply Current, I <sub>DD</sub> | 0.01 | | μA typ | Digital inputs = 0 V or 5.5 V | | | | 1 | μA max | | | Negative Power Supply Current, Iss | 0.01 | | μA typ | Digital inputs = 0 V or 5.5 V | | | | 1 | μA max | | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. ## **5 V SINGLE SUPPLY** $V_{DD}$ = 5 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V, unless otherwise noted. Table 2. | Parameter | +25°C | −55°C to +125°C | Unit | Test Conditions/Comments | |------------------------------------------------|--------|----------------------|---------|---------------------------------------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | Analog Signal Range | | 0 to V <sub>DD</sub> | V | $V_{DD} = 4.5 \text{ V}, V_{SS} = 0 \text{ V}$ | | On Resistance, Ron | 85 | | Ωtyp | $V_S = 0 V \text{ to } 4.5 V, I_S = 1 \text{ mA}$ | | | 150 | 200 | Ω max | | | On Resistance Match Between | 4.5 | | Ωtyp | $V_S = 3.5 \text{ V}, I_S = 1 \text{ mA}$ | | Channels, ΔR <sub>ON</sub> | 8 | 10 | Ω max | | | On Resistance Flatness, R <sub>FLAT(ON)</sub> | 13 | 16 | Ω typ | $V_{DD} = 5 \text{ V}, V_{SS} = 0 \text{ V}, V_S = 1.5 \text{ V} \text{ to } 4 \text{ V}, I_S = 1 \text{ mA}$ | | LEAKAGE CURRENTS | | | | $V_{DD} = 5.5 \text{ V}$ | | Source Off Leakage, Is (OFF) | ±0.005 | | nA typ | $V_S = 1 \text{ V}/4.5 \text{ V}, V_D = 4.5 \text{ V}/1 \text{ V}$ | | | ±0.2 | ±5 | nA max | | | Drain Off Leakage, I <sub>D</sub> (OFF) | ±0.005 | | nA typ | $V_S = 1 \text{ V}/4.5 \text{ V}, V_D = 4.5 \text{ V}/1 \text{ V}$ | | _ | ±0.2 | ±5 | nA max | | | Channel On Leakage ID, IS (ON) | ±0.005 | | nA typ | $V_S = V_D = 1 \text{ V or } 4.5 \text{ V}$ | | - | ±0.2 | ±5 | nA max | | | DIGITAL INPUTS | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.8 | V max | | | Input Current | | | | | | I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | ±1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 2 | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | Transition Time, transition | 120 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 200 | 300 | ns max | $V_S = 3 V$ | | EN On Time, ton (EN) | 120 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 190 | 280 | ns max | $V_5 = 3 \text{ V}$ | | EN Off Time, t <sub>OFF</sub> (EN) | 35 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 50 | 70 | ns max | $V_S = 3 V$ | | Break-Before-Make Time Delay, tbbm | 100 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | Dream Deroite mane inite Deray, toom | | 10 | ns min | $V_{S1} = V_{S2} = 3 \text{ V}$ | | Charge Injection | 0.5 | | pC typ | $V_S = 2.5 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF}$ | | charge injection | 1 | | pC max | 73 213 77 13 0 127 02 1 1 111 | | Off Isolation | _90 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ | | –3 dB Bandwidth | 180 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ | | Source Capacitance, C <sub>S</sub> (OFF) | 5 | | pF typ | f = 1 MHz | | Drain Capacitance, C <sub>D</sub> (OFF) | 29 | | pF typ | f = 1 MHz | | C <sub>D</sub> , C <sub>S</sub> (ON) | 30 | | pF typ | f = 1 MHz | | POWER REQUIREMENTS | | | ۲۰ ۰۶۲ | $V_{DD} = 5.5 \text{ V}$ | | Positive Power Supply Current, I <sub>DD</sub> | 0.01 | | μA typ | Digital inputs = 0 V or 5.5 V | | . ostave i ovver supply carrette, ibb | 0.01 | 1 | μA max | | $<sup>^{\</sup>mbox{\tiny 1}}$ Guaranteed by design; not subject to production test. ## 2.7 V TO 3.6 V SINGLE SUPPLY $V_{\text{DD}}$ = 2.7 to 3.6 V, $V_{\text{SS}}$ = 0 V, GND = 0 V, unless otherwise noted. Table 3. | Parameter | +25°C | −55°C to +125°C | Unit | <b>Test Conditions/Comments</b> | |-------------------------------------------------------|--------|----------------------|------------------|----------------------------------------------------------------| | ANALOG SWITCH | | | | | | Analog Signal Range | | 0 to V <sub>DD</sub> | V | $V_{DD} = 2.7 \text{ V}, V_{SS} = 0 \text{ V}$ | | On Resistance, Ron | 185 | | Ωtyp | $V_S = 0 \text{ V to } 2.7 \text{ V}, I_S = 0.1 \text{ mA}$ | | | 300 | 400 | Ω max | | | On Resistance Match Between | 2 | | Ωtyp | $V_S = 1.5 \text{ V}, I_S = 0.1 \text{ mA}$ | | Channels, ΔR <sub>ON</sub> | 4.5 | 7 | Ω max | | | LEAKAGE CURRENTS | | | | $V_{DD} = 3.3 \text{ V}$ | | Source Off Leakage, Is (OFF) | ±0.005 | | nA typ | $V_S = 1 \text{ V/3 V, } V_D = 3 \text{ V/1 V}$ | | | ±0.2 | ±5 | nA max | · · | | Drain Off Leakage, ID (OFF) | ±0.005 | | nA typ | $V_S = 1 \text{ V}/3 \text{ V}, V_D = 3 \text{ V}/1 \text{ V}$ | | <b>5</b> | ±0.2 | ±5 | nA max | | | Channel On Leakage ID, Is (ON) | ±0.005 | | nA typ | $V_S = V_D = 1 \text{ V or } 3 \text{ V}$ | | | ±0.2 | ±5 | nA max | | | DIGITAL INPUTS | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.0 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.5 | V max | | | Input Current | | | | | | lint or linh | 0.005 | | μΑ typ | V <sub>IN</sub> = V <sub>INI</sub> or V <sub>INH</sub> | | | | ±1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 2 | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | 1 /1 | | | Transition Time, transition | 200 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | • | 370 | 490 | ns max | $V_{S} = 1.5 \text{ V}$ | | $\overline{EN}$ On Time, $t_{ON}$ ( $\overline{EN}$ ) | 230 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | , , , | 370 | 490 | ns max | $V_{S} = 1.5 \text{ V}$ | | EN Off Time, toff (EN) | 50 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | , | 80 | 110 | ns max | V <sub>S</sub> = 1.5 V | | Break-Before-Make Time Delay, t <sub>BBM</sub> | 200 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | 2. Car Delore Make Mile Delay, Cook | 200 | 10 | ns min | $V_{S1} = V_{S2} = 1.5 \text{ V}$ | | Charge Injection | 1 | | pC typ | $V_S = 1.5 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF}$ | | a.s. ge injection | 2 | | pC typ<br>pC max | 15 115 1/113 0 12/ 51 - 1 111 | | Off Isolation | _90 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ | | –3 dB Bandwidth | 160 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ | | Source Capacitance, C <sub>S</sub> (OFF) | 5 | | pF typ | f = 1 MHz | | Drain Capacitance, $C_D$ (OFF) | 29 | | pF typ | f = 1 MHz | | C <sub>D</sub> , C <sub>S</sub> (ON) | 30 | | pF typ | f = 1 MHz | | POWER REQUIREMENTS | | | P. 9P | $V_{DD} = 3.6 \text{ V}$ | | Positive Power Supply Current, I <sub>DD</sub> | 0.01 | | μA typ | Digital inputs = 0 V or 3.6 V | | . Ostave i over Supply Current, ibb | 0.01 | 1 | μΑ typ | 5.g.tai inpats = 0 v oi 3.0 v | | | | • | μιτιιαλ | | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 4. | Table 4. | | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Rating | | V <sub>DD</sub> to V <sub>SS</sub> | 13 V | | $V_{DD}$ to GND | −0.3 V to +13 V | | V <sub>SS</sub> to GND | +0.3 V to -6.5 V | | Analog Inputs <sup>1</sup> | $V_{SS} - 0.3 V$ to $V_{DD} + 0.3 V$ | | Digital Inputs <sup>1</sup> | $\begin{aligned} &\text{GND} - 0.3 \text{V to V}_{\text{DD}} + 0.3 \text{V} \\ &\text{or 10 mA, whichever} \\ &\text{occurs first} \end{aligned}$ | | Peak Current, Sx or D | 40 mA | | (Pulsed at 1 ms, 10% duty cycle max) | | | Continuous Current, Sx or D | 20 mA | | Operating Temperature Range | −55°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | $\theta_{JA}$ Thermal Impedance | | | 16-Lead TSSOP | 150.4°C/W | | Lead Temperature, Soldering | | | Vapor Phase (60 sec) | 215°C | | Infrared (15 sec) | 220°C | | ESD (Human Body Model) | 4.0 kV | | | | $<sup>^1</sup>$ Overvoltages at Ax, $\overline{\text{EN}},$ Sx, or D are clamped by internal diodes. Current must be limited to the maximum ratings. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ## **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. Table 5. Truth Table | A2 | A1 | A0 | EN | Switch Condition | |----------------|----------------|----------------|----|------------------| | X <sup>1</sup> | X <sup>1</sup> | X <sup>1</sup> | 1 | None | | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 1 | 0 | 0 | 3 | | 0 | 1 | 1 | 0 | 4 | | 1 | 0 | 0 | 0 | 5 | | 1 | 0 | 1 | 0 | 6 | | 1 | 1 | 0 | 0 | 7 | | 1 | 1 | 1 | 0 | 8 | <sup>&</sup>lt;sup>1</sup> X means don't care # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. 16-Lead TSSOP Pin Configuration ## **Table 6. 16-Lead TSSOP Pin Function Descriptions** | Pin No. | Mnemonic | Description | |-------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 4, 5, 12, 13,<br>14, 15 | S1 to S8 | Source Terminals. Can be an input or output. | | 3 | D | Drain Terminal. Can be an input or output. | | 6 | EN | Active Low Digital Input. When high, device is disabled and all switches are off. When low, Ax logic inputs determine on switch. | | 7 | $V_{SS}$ | Most Negative Power Supply Potential. | | 8 | GND | Ground (0 V) Reference. | | 9, 10, 11 | A0 to A2 | Logic Control Inputs. | | 16 | $V_{DD}$ | Most Positive Power Supply Potential. | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. On Resistance vs. $V_D$ ( $V_S$ ) for Different Temperatures (Dual Supply) Figure 4. On Resistance vs. $V_D$ ( $V_S$ ) for Different Temperatures (Single Supply) Figure 5. On Resistance vs. $V_D$ ( $V_S$ ) for Different Temperatures (Single Supply) Figure 6. Leakage Current vs. Temperature (Dual Supply) Figure 7. Leakage Current vs. Temperature (Single Supply) Figure 8. $t_{ON}/t_{OFF}$ Time vs. Temperature (Dual Supply) Figure 9. t<sub>ON</sub>/t<sub>OFF</sub> Time vs. Temperature (Single Supply) # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-153-AB Figure 10. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|---------------------------------------------------|----------------| | ADG658TRUZ-EP | −55°C to +125°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADG658TRUZ-EP-RL7 | −55°C to +125°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Multiplexer Switch ICs category: Click to view products by Analog Devices manufacturer: Other Similar products are found below: NLV74HC4066ADR2G HEF4051BP MC74HC4067ADTG DG508AAK/883B NLV14051BDG 016400E PI3V512QE 7705201EC PI2SSD3212NCE NLAS3257CMX2TCG PI3DBS12412AZLEX PI3V512QEX PI3DBS16213ZLEX PI3DBS16415ZHEX MUX36S16IRSNR 74LVC1G3157GM-Q10X TC7W53FK,LF CD4053BM96 MC74HC4053ADWR2G SN74LV4051APWR HEF4053BT.653 ADG5408BRUZ-REEL7 ADG1404YRUZ-REEL7 ADG1208YRZ-REEL7 MAX4704EUB+T ADG1406BRUZ-REEL7 LTC4305IDHD#PBF CD4053BPWRG4 74HC4053D.653 74HCT4052PW.118 74LVC2G53DP.125 74HC4052DB.112 74HC4052PW.112 74HC4053DB.112 74HC4067DB.112 74HC4351DB.112 74HCT4052D.112 74HCT4052DB.112 74HCT4053DB.112 74HCT4067D.112 74HCT4351D.112 74LV4051PW.112 FSA1256L8X\_F113 PI5V330QE PI5V331QE 5962-8771601EA 5962-87716022A ADG5249FBRUZ ADG1438BRUZ AD7506JNZ