

# Low Voltage, 300 MHz Quad 2:1 Mux Analog HDTV Audio/Video Switch

# ADG794

#### **FEATURES**

Bandwidth: 300 MHz

Low insertion loss and on resistance: 5 Ω typical On-resistance flatness: 0.7 Ω typical Single 3.3 V/5 V supply operation Low quiescent supply current: 1 nA typical Fast switching times toN, 7 ns toFF, 5 ns TTL/CMOS compatible ESD protection 2 kV human body model (HBM) 200 V machine model (MM) 1 kV field-induced charged device model (FICDM)

### **APPLICATIONS**

RGB switches HDTV DVD-R Audio/video switches

### **GENERAL DESCRIPTION**

The ADG794 is a monolithic CMOS device comprising four 2:1 multiplexers/demultiplexers with high impedance outputs. The CMOS process provides low power dissipation yet gives high switching speed and low on resistance. The on-resistance variation is less than 1.2  $\Omega$  over the input signal range.

The wide bandwidth of the ADG794 (300 MHz typical), coupled with low distortion (0.18% typical), makes the part suitable for switching analog audio/video signals.

The ADG794 operates from a single 3.3 V/5 V supply and is TTL logic compatible. The switches are controlled by the logic inputs IN and  $\overline{\text{EN}}$ , as shown in Table 4. The  $\overline{\text{EN}}$  pin allows the user to disable all switches.

These switches conduct equally well in both directions when on. In the off condition, signal levels up to the supplies are blocked. The ADG794 switches exhibit break-before-make switching action.

The ADG794 is available in a 16-lead QSOP.

### FUNCTIONAL BLOCK DIAGRAM



### **PRODUCT HIGHLIGHTS**

- 1. Wide bandwidth: 300 MHz.
- 2. Ultralow power dissipation.
- 3. Crosstalk: -70 dB (typical) at 10 MHz.
- 4. Off isolation: -65 dB (typical) at 10 MHz.
- 5. ESD protection tested as per ESD Association Standards:

2 kV HBM (ANSI/ESD STM5.1-2001) 200 V MM (ANSI/ESD STM5.2-1999) 1 kV FICDM (ANSI/ESD STM5.3.1-1999)

Rev. B Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## TABLE OF CONTENTS

| Features                  | L |
|---------------------------|---|
| Applications1             | L |
| Functional Block Diagram1 | L |
| General Description1      | L |
| Product Highlights        | L |
| Revision History          | 2 |
| Specifications            | 3 |
| Single Supply             | 3 |
| Absolute Maximum Ratings  | 5 |
|                           |   |

### **REVISION HISTORY**

### 2/08—Rev A to Rev B

| Changes to Absolute Maximum Ratings Section, | Table 3 5 |
|----------------------------------------------|-----------|
| Updated Outline Dimensions                   |           |
| Changes to Ordering Guide                    |           |

| ESD Caution                                 | 5  |
|---------------------------------------------|----|
| Pin Configuration and Function Descriptions | 6  |
| Terminology                                 | 7  |
| Typical Performance Characteristics         | 8  |
| Typical Application                         | 9  |
| Test Circuits                               | 10 |
| Outline Dimensions                          |    |
| Ordering Guide                              |    |

#### 4/06—Rev. 0 to Rev. A

| Changes to Features Section                    | 1 |
|------------------------------------------------|---|
| Changes to Product Highlights Section          | 1 |
| Changes to Specifications Section              |   |
| Changes to Typical Performance Characteristics |   |
| C /1                                           |   |

10/04—Revision 0: Initial Version

### **SPECIFICATIONS**

### SINGLE SUPPLY

 $V_{\text{DD}}$  = 5 V  $\pm$  10%, GND = 0 V. All specifications  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$  unless otherwise noted.

### Table 1.

|                                                          | B Version <sup>1</sup> |                        |         |                                                             |  |
|----------------------------------------------------------|------------------------|------------------------|---------|-------------------------------------------------------------|--|
| Parameter                                                | 25°C                   | $T_{MIN}$ to $T_{MAX}$ | Unit    | <b>Test Conditions/Comments</b>                             |  |
| ANALOG SWITCH                                            |                        |                        |         |                                                             |  |
| Analog Signal Range                                      |                        | 0 to 2.5               | V       |                                                             |  |
| On Resistance, Ron                                       | 5                      |                        | Ωtyp    | $V_D = 0 V$ to 1 V; $I_S = -10 mA$ ; Figure 8               |  |
|                                                          | 7                      | 8                      | Ωmax    |                                                             |  |
| On-Resistance Match Between Channels, $\Delta R_{ON}$    | 0.4                    |                        | Ωtyp    | $V_D = 0 V$ to 1 V; $I_S = -10 mA$                          |  |
|                                                          |                        | 1.2                    | Ωmax    |                                                             |  |
| On-Resistance Flatness, R <sub>FLAT(ON)</sub>            | 0.7                    |                        | Ωtyp    | $V_D = 0 V$ to 1 V; $I_S = -10 mA$                          |  |
|                                                          |                        | 1.35                   | Ωmax    |                                                             |  |
| LEAKAGE CURRENTS                                         |                        |                        |         |                                                             |  |
| Source Off Leakage, Is (Off)                             | ±0.001                 |                        | nA typ  | $V_{s} = 3 V/1 V$ ; $V_{D} = 1 V/3 V$ ; Figure 9            |  |
| Drain Off Leakage, I <sub>D</sub> (Off)                  | ±0.001                 |                        | nA typ  | $V_{S} = 3 V/1 V$ ; $V_{D} = 1 V/3 V$ ; Figure 9            |  |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On) | ±0.001                 |                        | nA typ  | $V_D = V_S = 3 V/1 V$ ; Figure 10                           |  |
| DIGITAL INPUTS                                           |                        |                        |         |                                                             |  |
| Input High Voltage, VINH                                 |                        | 2.0                    | V min   |                                                             |  |
| Input Low Voltage, V <sub>INL</sub>                      |                        | 0.8                    | V max   |                                                             |  |
| Input Current                                            |                        |                        |         |                                                             |  |
| I <sub>INL</sub> or I <sub>INH</sub>                     | 0.001                  |                        | μA typ  | $V_{\text{IN}} = V_{\text{INL}} \text{ or } V_{\text{INH}}$ |  |
|                                                          |                        | ±0.1                   | μA max  |                                                             |  |
| Digital Input Capacitance, C <sub>IN</sub>               |                        | 3                      | pF typ  |                                                             |  |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     |                        |                        |         |                                                             |  |
| ton, ton (EN)                                            | 7                      |                        | ns typ  | $C_L = 35 \text{ pF}; R_L = 50 \Omega$                      |  |
|                                                          |                        | 14                     | ns max  | $V_s = 2 V$ ; Figure 11                                     |  |
| t <sub>off</sub> , t <sub>off</sub> (EN)                 | 5                      |                        | ns typ  | $C_L = 35 \text{ pF}; R_L = 50 \Omega$                      |  |
|                                                          |                        | 8                      | ns max  | $V_s = 2 V$ ; Figure 11                                     |  |
| Break-Before-Make Time Delay, t <sub>D</sub>             | 3                      |                        | ns typ  | $C_L = 35 \text{ pF}; R_L = 50 \Omega$                      |  |
| ·                                                        |                        | 1                      | ns min  | $V_{s1} = V_{s2} = 2 V$ ; Figure 12                         |  |
| Off Isolation                                            | -65                    |                        | dB typ  | f = 10 MHz; R <sub>L</sub> = 50 Ω; Figure 14                |  |
| Channel-to-Channel Crosstalk                             | -70                    |                        | dB typ  | f = 10 MHz; $R_L$ = 50 Ω; Figure 15                         |  |
| Bandwidth –3 dB                                          | 300                    |                        | MHz typ | R∟ = 50 Ω; Figure 13                                        |  |
| THD + N                                                  | 0.18                   |                        | % typ   | $R_L = 100 \Omega$                                          |  |
| Charge Injection                                         | 7.5                    |                        | pC typ  | $C_{L} = 1 \text{ nF}; V_{S} = 0 \text{ V}; Figure 16$      |  |
| C <sub>s</sub> (Off)                                     | 8                      |                        | pF typ  | -                                                           |  |
| C <sub>D</sub> (Off)                                     | 14                     |                        | pF typ  |                                                             |  |
| C <sub>D</sub> , C <sub>S</sub> (On)                     | 23                     |                        | pF typ  |                                                             |  |
| POWER REQUIREMENTS                                       |                        |                        |         | $V_{DD} = 5.5 \text{ V}$ ; digital inputs = 0 V or $V_{DD}$ |  |
| lod                                                      | 0.001                  |                        | μA typ  |                                                             |  |
|                                                          |                        | 1                      | µA max  |                                                             |  |

 $^1$  Temperature range for B version is  $-40^\circ C$  to  $+85^\circ C.$   $^2$  Guaranteed by design, not subject to production test.

 $V_{\text{DD}}$  = 3 V  $\pm$  10%, GND = 0 V. All specifications  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$  unless otherwise noted.

#### Table 2.

| Parameter                                                | 25°C   | T <sub>MIN</sub> to T <sub>MAX</sub> | Unit    | Test Conditions/Comments                                    |
|----------------------------------------------------------|--------|--------------------------------------|---------|-------------------------------------------------------------|
| ANALOG SWITCH                                            |        |                                      |         |                                                             |
| Analog Signal Range                                      |        | 0 to 1.5                             | V       |                                                             |
| On Resistance, R <sub>ON</sub>                           | 7      |                                      | Ωtyp    | $V_D = 0 V$ to 1 V; $I_s = -10 mA$ ; Figure 8               |
|                                                          | 9.5    | 11                                   | Ωmax    |                                                             |
| On-Resistance Match between Channels, $\Delta R_{ON}$    | 0.3    |                                      | Ωtyp    | $V_D = 0 V$ to 1 V; $I_S = -10 mA$                          |
|                                                          |        | 0.9                                  | Ωmax    |                                                             |
| On-Resistance Flatness, R <sub>FLAT(ON)</sub>            | 2.6    |                                      | Ωtyp    | $V_D = 0 V$ to 1 V; $I_S = -10 mA$                          |
|                                                          |        | 5                                    | Ωmax    |                                                             |
| LEAKAGE CURRENTS                                         |        |                                      |         |                                                             |
| Source Off Leakage, Is (Off)                             | ±0.001 |                                      | nA typ  | $V_{s} = 2 V/1 V; V_{D} = 1 V/2 V;$ Figure 9                |
| Drain Off Leakage, I₀ (Off)                              | ±0.001 |                                      | nA typ  | $V_{s} = 2 V/1 V; V_{D} = 1 V/2 V;$ Figure 9                |
| Channel On Leakage, I <sub>D</sub> , I <sub>s</sub> (On) | ±0.001 |                                      | nA typ  | $V_D = V_S = 2 V/1 V$ ; Figure 10                           |
| DIGITAL INPUTS                                           |        |                                      |         |                                                             |
| Input High Voltage, V <sub>INH</sub>                     |        | 2.0                                  | V min   |                                                             |
| Input Low Voltage, V <sub>INL</sub>                      |        | 0.8                                  | V max   |                                                             |
| Input Current                                            |        |                                      |         |                                                             |
| Inl or Inh                                               | 0.001  |                                      | μA typ  | $V_{IN} = V_{INL} \text{ or } V_{INH}$                      |
|                                                          |        | ±0.1                                 | μA max  |                                                             |
| Digital Input Capacitance, C <sub>IN</sub>               |        | 3                                    | pF typ  |                                                             |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     |        |                                      |         |                                                             |
| t <sub>on</sub> , t <sub>on</sub> ( <del>EN</del> )      | 10     |                                      | ns typ  | $C_L = 35 \text{ pF; } R_L = 50 \Omega$                     |
|                                                          |        | 16                                   | ns max  | Vs = 1.5 V; Figure 11                                       |
| toff, toff (EN)                                          | 6      |                                      | ns typ  | $C_{L} = 35 \text{ pF; } R_{L} = 50 \Omega$                 |
|                                                          |        | 10                                   | ns max  | Vs = 1.5 V; Figure 11                                       |
| Break-Before-Make Time Delay, t <sub>D</sub>             | 3      |                                      | ns typ  | $C_{L} = 35 \text{ pF; } R_{L} = 50 \Omega$                 |
|                                                          |        | 1                                    | ns min  | $V_{s1} = V_{s2} = 1.5 V$ ; Figure 12                       |
| Off Isolation                                            | -65    |                                      | dB typ  | $f = 10 \text{ MHz}; R_L = 50 \Omega;$ Figure 14            |
| Channel-to-Channel Crosstalk                             | -70    |                                      | dB typ  | f = 10 MHz; R <sub>L</sub> = 50 Ω; Figure 15                |
| Bandwidth –3 dB                                          | 300    |                                      | MHz typ | $R_{L} = 50 \Omega$ ; Figure 13                             |
| THD + N                                                  | 0.18   |                                      | % typ   | $R_L = 100 \Omega$                                          |
| Charge Injection                                         | 4      |                                      | pC typ  | $C_L = 1 \text{ nF}; V_s = 0 \text{ V}; Figure 16$          |
| C <sub>s</sub> (Off)                                     | 8      |                                      | pF typ  |                                                             |
| C <sub>D</sub> (Off)                                     | 14     |                                      | pF typ  |                                                             |
| C <sub>D</sub> , C <sub>s</sub> (On)                     | 23     |                                      | pF typ  |                                                             |
| POWER REQUIREMENTS                                       |        |                                      |         | $V_{DD} = 3.3 \text{ V}$ ; digital inputs = 0 V or $V_{DD}$ |
| l <sub>DD</sub>                                          | 0.001  |                                      | μA typ  |                                                             |
|                                                          |        | 1                                    | µA max  |                                                             |

 $^1$  Temperature range for B version is  $-40^\circ$  C to  $+85^\circ$  C.  $^2$  Guaranteed by design, not subject to production test.

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 3.

| Table 5.                            |                                                                    |
|-------------------------------------|--------------------------------------------------------------------|
| Parameters                          | Ratings                                                            |
| V <sub>DD</sub> to GND              | –0.3 V to +6 V                                                     |
| Analog, Digital Inputs <sup>1</sup> | -0.3 V to V <sub>DD</sub> + 0.3 V or 30 mA, whichever occurs first |
| Continuous Current, S or D          | 100 mA                                                             |
| Peak Current, S or D                | 300 mA (pulsed at 1 ms,<br>10% duty cycle maximum)                 |
| Operating Temperature Range         |                                                                    |
| Industrial (B Version)              | –40°C to +85°C                                                     |
| Storage Temperature Range           | –65°C to +150°C                                                    |
| Junction Temperature                | 150°C                                                              |
| QSOP Package, Power Dissipation     | 566 mW                                                             |
| θ <sub>JA</sub> Thermal Impedance   | 149.97°C/W                                                         |
| Lead Temperature, Soldering         |                                                                    |
| Reflow, Peak Temperature            | 260(+0/-5)°C                                                       |
| Time at Peak Temperature            | 20 sec to 40 sec                                                   |

<sup>1</sup> Overvoltages at IN, S, or D are clamped by internal diodes. Current should be limited to the maximum ratings given.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Only one absolute maximum rating may be applied at any one time.

#### Table 4. Truth Table

| EN | IN | D1     | D2     | D3     | D4     | Function |
|----|----|--------|--------|--------|--------|----------|
| 1  | Х  | High-Z | High-Z | High-Z | High-Z | Disable  |
| 0  | 0  | S1A    | S2A    | S3A    | S4A    | IN = 0   |
| 0  | 1  | S1B    | S2B    | S3B    | S4B    | IN = 1   |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**





#### **Table 5. Pin Function Descriptions**

| Pin N0. | Mnemonic        | Description                                                                                                  |
|---------|-----------------|--------------------------------------------------------------------------------------------------------------|
| 1       | IN              | Logic Control Input. The logic level at this input controls the operation of the multiplexers (see Table 4). |
| 2       | S1A             | A-Side Source Terminal of Mux1. Can be an input or an output.                                                |
| 3       | S1B             | B-Side Source Terminal of Mux1. Can be an input or an output.                                                |
| 4       | D1              | Drain Terminal of Mux1. Can be an input or an output.                                                        |
| 5       | S2A             | A-Side Source Terminal of Mux2. Can be an input or an output.                                                |
| 6       | S2B             | B-Side Source Terminal of Mux2. Can be an input or an output.                                                |
| 7       | D2              | Drain Terminal of Mux2. Can be an input or an output.                                                        |
| 8       | GND             | Ground Reference.                                                                                            |
| 9       | D3              | Drain Terminal of Mux3. Can be an input or an output.                                                        |
| 10      | S3B             | B-Side Source Terminal of Mux3. Can be an input or an output.                                                |
| 11      | S3A             | A-Side Source Terminal of Mux3. Can be an input or an output.                                                |
| 12      | D4              | Drain Terminal of Mux4. Can be an input or an output.                                                        |
| 13      | S4B             | B-Side Source Terminal of Mux4. Can be an input or an output.                                                |
| 14      | S4A             | A-Side Source Terminal of Mux4. Can be an input or an output.                                                |
| 15      | ĒN              | Mux Enable Logic Input. Enables or disables the multiplexers (see Table 4).                                  |
| 16      | V <sub>DD</sub> | Positive Power Supply Voltage.                                                                               |

### TERMINOLOGY

#### VDD

Most positive power supply potential.

 $\mathbf{I}_{DD}$ 

Positive supply current.

### GND

Ground (0 V) reference.

#### S

Source terminal. Can be either an input or an output.

#### D

Drain terminal. Can be either an input or an output.

IN Logic control input.

V<sub>D</sub> (Vs) Analog voltage on Terminal D and Terminal S.

Ron

Ohmic resistance between Terminal D and Terminal S.

 $\mathbf{R}_{\text{FLAT (ON)}}$ Flatness is defined as the difference between the maximum and minimum value of on resistance as measured.

 $\Delta R_{\text{ON}}$ On-resistance match between any two channels.

Is (Off) Source leakage current with the switch off.

I<sub>D</sub> (Off) Drain leakage current with the switch off.

I<sub>D</sub>, I<sub>s</sub> (On) Channel leakage current with the switch on.

V<sub>INL</sub> Maximum input voltage for Logic 0.

V<sub>INH</sub> Minimum input voltage for Logic 1.

I<sub>INL</sub> (I<sub>INH</sub>) Input current of the digital input.

### Cs (Off)

Off switch source capacitance. Measured with reference to ground.

 $C_D$  (Off) Off switch drain capacitance. Measured with reference to ground.

C<sub>D</sub>, C<sub>s</sub> (On) On switch capacitance. Measured with reference to ground.

C<sub>IN</sub> Digital input capacitance.

 $t_{ON}$  Delay time between the 50% and the 90% points of the digital input and switch on condition.

 $t_{OFF}$ Delay time between the 50% and the 90% points of the digital input and switch off condition.

### t<sub>BBM</sub>

On or off time measured between the 80% points of both switches when switching from one to another.

### **Charge Injection** A measure of the glitch impulse transferred from the digital input

to the analog output during on/off switching.

**Off Isolation** A measure of unwanted signal coupling through an off switch.

**Crosstalk** A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

**-3 dB Bandwidth** The frequency at which the output is attenuated by 3 dB.

On Response The frequency response of the on switch. Insertion Loss The loss due to the on resistance of the switch.

**THD** + **N** The ratio of the harmonic amplitudes plus the noise of a signal to the fundamental.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. Off Isolation vs. Frequency



Figure 4. Crosstalk vs. Frequency



Figure 5. Bandwidth



Figure 6. Output Voltage vs. Input Voltage

### **TYPICAL APPLICATION**



### **TEST CIRCUITS**



Figure 8. On Resistance



Figure 10. On Leakage











Figure 13. Bandwidth



Figure 14. Off Isolation



Figure 15. Channel-to-Channel Crosstalk



Figure 16. Charge Injection

### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-137-AB CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

> Figure 17. 16-Lead Shrink Small Outline Package [QSOP] (RQ-16)

Dimensions shown in inches and (millimeters)

#### **ORDERING GUIDE**

| Model                        | Temperature Range | Package Description                         | Package Option |
|------------------------------|-------------------|---------------------------------------------|----------------|
| ADG794BRQZ <sup>1</sup>      | -40°C to +85°C    | 16-Lead Shrink Small Outline Package (QSOP) | RQ-16          |
| ADG794BRQZ-500RL71           | –40°C to +85°C    | 16-Lead Shrink Small Outline Package (QSOP) | RQ-16          |
| ADG794BRQZ-REEL <sup>1</sup> | –40°C to +85°C    | 16-Lead Shrink Small Outline Package (QSOP) | RQ-16          |
| ADG794BRQZ-REEL71            | -40°C to +85°C    | 16-Lead Shrink Small Outline Package (QSOP) | RQ-16          |

 $^{1}$  Z = RoHS Compliant Part.

©2004–2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05150-0-2/08(B)



www.analog.com

012808-A

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Multiplexer Switch ICs category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below :

NLV74HC4066ADR2G HEF4051BP MC74HC4067ADTG DG508AAK/883B NLV14051BDG 016400E PI3V512QE 7705201EC PI2SSD3212NCE NLAS3257CMX2TCG PI3DBS12412AZLEX PI3V512QEX PI3DBS16213ZLEX PI3DBS16415ZHEX MUX36S16IRSNR 74LVC1G3157GM-Q10X TC7W53FK,LF CD4053BM96 MC74HC4053ADWR2G SN74LV4051APWR HEF4053BT.653 ADG5408BRUZ-REEL7 ADG1404YRUZ-REEL7 ADG1208YRZ-REEL7 MAX4704EUB+T ADG1406BRUZ-REEL7 LTC4305IDHD#PBF CD4053BPWRG4 74HC4053D.653 74HCT4052PW.118 74LVC2G53DP.125 74HC4052DB.112 74HC4052PW.112 74HC4053DB.112 74HC4067DB.112 74HC4351DB.112 74HCT4052D.112 74HCT4052DB.112 74HCT4053DB.112 74HCT4067D.112 74HC4053DB.112 74HC4067DB.112 FSA1256L8X\_F113 PI5V330QE PI5V331QE 5962-8771601EA 5962-87716022A ADG5249FBRUZ ADG1438BRUZ AD7506JNZ