# 

### **Data Sheet**

# ADGS1408/ADGS1409

#### FEATURES

SPI interface with error detection Includes CRC, invalid read/write address, and SCLK count error detection Supports burst mode and daisy-chain mode Industry-standard SPI Mode 0 and SPI Mode 3 interface compatible Round robin mode allows switching times comparable with a parallel interface General-purpose digital outputs to control other devices, such as parallel switches from Analog Devices, Inc. 4 Ω typical on resistance at 25°C 0.5 Ω typical on-resistance flatness at 25°C 0.2 Ω typical on-resistance match between channels at 25°C Vss to VDD analog signal range Fully specified at ±15 V, ±5 V, and +12 V Power-up sequence of V<sub>DD</sub>, V<sub>SS</sub>, and GND before applying V<sub>L</sub> and digital/analog inputs 1.8 V logic compatibility with 2.7 V  $\leq$  V<sub>L</sub>  $\leq$  3.3 V

24-lead LFCSP package

#### APPLICATIONS

Automated test equipment Data acquisition systems Battery-powered systems Sample-and-hold systems Audio signal routing Video signal routing Communications systems Relay replacement GENERAL DESCRIPTION

The ADGS1408/ADGS1409 are analog multiplexers comprising eight single channels and four differential channels, respectively. A serial peripheral interface (SPI) controls the switches. The SPI interface has robust error detection features such as cyclic redundancy check (CRC) error detection, invalid read/write address detection, and SCLK count error detection.

It is possible to daisy-chain multiple ADGS1408/ADGS1409 devices together. Daisy-chain mode enables the configuration of multiple devices with a minimal amount of digital lines. The ADGS1408/ADGS1409 can also operate in burst mode to decrease the time between SPI commands.

*i*CMOS construction ensures ultra low power dissipation, making the devices ideally suited for portable and battery-powered instruments.

Each switch conducts equally well in both directions when on, and each switch has an input signal range that extends to the

Rev. 0 Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of pattents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### FUNCTIONAL BLOCK DIAGRAMS



Figure 1. ADGS1408 Functional Block Diagram



Figure 2. ADGS1409 Functional Block Diagram

supplies. In the off condition, signal levels up to the supplies are blocked.

The on-resistance profile is flat over the full analog input range, which ensures linearity and low distortion when switching audio signals.

#### **PRODUCT HIGHLIGHTS**

- 1. SPI interface removes the need for parallel conversion, logic traces, and reduces GPIO channel count.
- 2. Daisy-chain mode removes additional logic traces when multiple devices are used.
- 3. CRC error detection, invalid read/write address detection, and SCLK count error detection ensure a robust digital interface.
- 4. CRC and error detection capabilities allow the use of the ADGS1408/ADGS1409 in safety critical systems.
- 5. Minimal distortion.

### **TABLE OF CONTENTS**

| Features                                     | 1    |
|----------------------------------------------|------|
| Applications                                 | 1    |
| Functional Block Diagrams                    | 1    |
| General Description                          | 1    |
| Product Highlights                           | 1    |
| Revision History                             | 2    |
| Specifications                               | 3    |
| ±15 V Dual Supply                            | 3    |
| ±5 V Dual Supply                             | 5    |
| 12 V Single Supply                           | 7    |
| Continuous Current per Channel, Sx or Dx     | 9    |
| Timing Characteristics                       | . 10 |
| Absolute Maximum Ratings                     | . 12 |
| Thermal Resistance                           | . 12 |
| ESD Caution                                  | . 12 |
| Pin Configurations and Function Descriptions | . 13 |
| Typical Performance Characteristics          | . 15 |
| Test Circuits                                | . 19 |
| Terminology                                  | . 22 |
| Theory of Operation                          | . 23 |
| Address Mode                                 | . 23 |
| Error Detection Features                     | . 23 |
| Clearing the Error Flags Register            | . 24 |
| Burst Mode                                   | .24  |

### General-Purpose Outputs (GPOs) ...... 27 Round Robin Channel Configuration Register ...... 32 CNV Edge Select Register ...... 33 Software Reset Register ...... 33

#### **REVISION HISTORY**

6/2018—Revision 0: Initial Version

### **SPECIFICATIONS**

### ±15 V DUAL SUPPLY

 $V_{\text{DD}}$  = +15 V  $\pm$  10%,  $V_{\text{SS}}$  = –15 V  $\pm$  10%,  $V_{\text{L}}$  = 2.7 V to 5.5 V, and GND = 0 V, unless otherwise noted.

#### Table 1.

| Parameter                                                    | +25°C | -40°C to +85°C | -40°C to +125°C                    | Unit   | <b>Test Conditions/Comments</b>                             |
|--------------------------------------------------------------|-------|----------------|------------------------------------|--------|-------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                                    |        |                                                             |
| Analog Signal Range                                          |       |                | V <sub>DD</sub> to V <sub>SS</sub> | V      |                                                             |
| On Resistance, R <sub>ON</sub>                               | 4     |                |                                    | Ωtyp   | $V_{s} = \pm 10 V$ , $I_{s} = -10 mA$ , see Figure 32       |
| · · · · · · · · · · · · · · · · · · ·                        | 4.7   | 5.7            | 6.7                                | Ωmax   | $V_{DD} = +13.5 \text{ V}, \text{V}_{SS} = -13.5 \text{ V}$ |
| On-Resistance Match Between                                  | 0.2   | 5.7            | 0.7                                | Ωtyp   | $V_{s} = \pm 10 \text{ V}, \text{ I}_{s} = -10 \text{ mA}$  |
| Channels, $\Delta R_{ON}$                                    | 0.2   |                |                                    | 32 (9) | VS - ±10 V, IS - 10 IIIA                                    |
|                                                              | 0.78  | 0.85           | 1.1                                | Ωmax   |                                                             |
| On-Resistance Flatness, R <sub>FLAT (ON)</sub>               | 0.5   | 0.05           | 1.1                                | Ωtyp   | $V_{s} = \pm 10 V$ , $I_{s} = -10 mA$                       |
| OIT-RESISTANCE FIATILESS, RELAT (ON)                         |       | 0.77           | 0.02                               |        | $v_{s} = \pm 10 v, i_{s} = -10 \text{ IIIA}$                |
|                                                              | 0.72  | 0.77           | 0.92                               | Ωmax   |                                                             |
| LEAKAGE CURRENTS                                             |       |                |                                    |        | $V_{DD} = +16.5 V, V_{SS} = -16.5 V$                        |
| Source Off Leakage, I <sub>s</sub> (Off)                     | ±0.04 |                |                                    | nA typ | $V_s = \pm 10 V$ , $V_D = 10 V$ , see Figure 35             |
|                                                              | ±0.2  | ±0.6           | ±5.0                               | nA max |                                                             |
| Drain Off Leakage, I <sub>D</sub> (Off)                      | ±0.04 |                |                                    | nA typ | $V_s = \pm 10 V$ , $V_D = 10 V$ , see Figure 35             |
|                                                              | ±0.45 | ±2.0           | ±30.0                              | nA max |                                                             |
| Channel On Leakage, I <sub>D</sub> (On), I <sub>s</sub> (On) | ±0.1  |                |                                    | nA typ | $V_s = V_D = \pm 10 V$ , see Figure 31                      |
| <b>5</b> • • • • • •                                         | ±1.5  | ±3.0           | ±30.0                              | nA max |                                                             |
| DIGITAL OUTPUTS                                              |       |                |                                    |        |                                                             |
| SDO                                                          |       |                |                                    |        |                                                             |
|                                                              |       |                |                                    |        |                                                             |
| Output Voltage                                               |       |                |                                    |        |                                                             |
| Low, Vol                                                     |       |                | 0.4                                | V max  | $I_{SINK} = 5 \text{ mA}$                                   |
|                                                              |       |                | 0.2                                | V max  | $I_{SINK} = 1 \text{ mA}$                                   |
| High Impedance Leakage                                       | 0.001 |                |                                    | μA typ | $V_{OUT} = V_{GND} \text{ or } V_L$                         |
| Current                                                      |       |                |                                    |        |                                                             |
|                                                              |       |                | ±0.1                               | μA max |                                                             |
| High Impedance Output                                        | 4     |                |                                    | pF typ |                                                             |
| Capacitance                                                  |       |                |                                    |        |                                                             |
| GPOx                                                         |       |                |                                    |        |                                                             |
| Output Voltage                                               |       |                |                                    |        |                                                             |
| High, V <sub>он</sub>                                        |       |                | $V_L - 0.2 V$                      | V min  | $I_{SOURCE} = 100 \ \mu A$                                  |
| Low, Vol                                                     |       |                | 0.2                                | V max  | I <sub>SINK</sub> = 100 μA                                  |
| Timing                                                       |       |                |                                    |        |                                                             |
| t <sub>on</sub> (GPO)                                        | 95    |                |                                    | ns typ | C∟ = 15 pF, see Figure 43                                   |
|                                                              | 115   | 115            | 115                                | ns max |                                                             |
| toff (GPO)                                                   | 15    | 115            | 115                                | ns typ | $C_L = 15 \text{ pF}$ , see Figure 43                       |
|                                                              | 20    | 25             | 25                                 |        | $C_{L} = 15 \text{ pr}, \text{ see Figure 45}$              |
| Dural Dafava Males Times Dalay                               |       | 25             | 25                                 | ns max |                                                             |
| Break-Before-Make Time Delay,                                | 50    |                |                                    | ns typ | $C_{L} = 15 \text{ pF}$ , see Figure 44                     |
| t <sub>D</sub>                                               |       |                | 25                                 |        |                                                             |
|                                                              |       |                | 35                                 | ns min |                                                             |
| DIGITAL INPUTS                                               |       |                |                                    |        |                                                             |
| Input Voltage                                                |       |                |                                    |        |                                                             |
| High, V <sub>INH</sub>                                       |       |                | 2                                  | V min  | $3.3 V < V_L \le 5.5 V$                                     |
|                                                              |       |                | 1.35                               | V min  | $2.7~V \leq V_L \leq 3.3~V$                                 |
| Low, V <sub>INL</sub>                                        |       |                | 0.8                                | V max  | $3.3 V < V_L \le 5.5 V$                                     |
|                                                              |       |                | 0.8                                | V max  | $2.7 \text{ V} \leq \text{V}_{\text{L}} \leq 3.3 \text{ V}$ |
| Input Current, IINL or IINH                                  | 0.001 |                |                                    | μA typ | $V_{IN} = V_{GND} \text{ or } V_L$                          |
|                                                              |       |                | ±0.1                               | µA max |                                                             |
| Digital Input Capacitance C                                  | 4     |                |                                    | -      |                                                             |
| Digital Input Capacitance, C <sub>IN</sub>                   | 4     |                |                                    | pF typ |                                                             |

| Total Harmonic Distortion + Noise       0.025       96 typ       Re E Gigure 33        3 dB Bandwidth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Parameter                            | +25°C | -40°C to +85°C | -40°C to +125°C | Unit     | <b>Test Conditions/Comments</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------|----------------|-----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 185         220         245         ns max<br>ns typ         V <sub>1</sub> = 10 v, see Figure 40<br>ms typ         V <sub>1</sub> = 10 v, see Figure 41<br>ms typ           torr (EN)         125         ns max         V <sub>1</sub> = 10 v, see Figure 41<br>ms typ         Ns = 100 v, C <sub>1</sub> = 35 pF           Break-Before-Make Time Delay, to<br>Charge Injection, Q <sub>A0</sub> 40         20         ns max         V <sub>2</sub> = 10 v, see Figure 41           Off isolation         -64         20         pC typ         V <sub>2</sub> = 10 v, see Figure 42           Off isolation         -64         48 typ         R <sub>2</sub> = 50 0, C <sub>2</sub> = 5 pF, f = 1 MHz,<br>see Figure 33           Total Harmonic Distortion + Noise         0.025         9 typ         R <sub>2</sub> = 50 0, C <sub>2</sub> = 5 pF, f = 1 MHz,<br>see Figure 33           -3 dB Bandwidth         -70         48 typ         R <sub>2</sub> = 50 0, C <sub>2</sub> = 5 pF, f = 1 MHz,<br>see Figure 33         R <sub>2</sub> = 50 0, C <sub>2</sub> = 5 pF, f = 1 MHz,<br>see Figure 30           -3 dB Bandwidth         -70         9 typ         R <sub>2</sub> = 10 0, 15 v - p, f = 20 Hz,<br>20 kHz, see Figure 36         R <sub>2</sub> = 50 0, C <sub>2</sub> = 5 pF, f = 1 MHz,<br>see Figure 30 and Figure 27           -3 dB Bandwidth         -70         9 typ         NHz typ         N <sub>2</sub> = 50 0, C <sub>2</sub> = 5 pF, f = 1 MHz,<br>see Figure 30         R <sub>2</sub> = 50 0, C <sub>2</sub> = 5 pF, f = 1 MHz,<br>see Figure 30         R <sub>2</sub> = 50 0, C <sub>1</sub> = 5 pF, f = 1 MHz,<br>see Figure 30         R <sub>2</sub> = 50 0, C <sub>1</sub> = 5 pF, f = 1 MHz,<br>see Figure 30         R <sub>2</sub> = 50 0, C <sub>1</sub> = 5 pF, f = 1 MHz,<br>see Figure 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DYNAMIC CHARACTERISTICS <sup>1</sup> |       |                |                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ton (EN)         120         ns typ         R = 100 Q, C = $\frac{2}{5}$ 5 p F           tor (EN)         125         185         200         ns max         V = 10 V, see Figure 41           tor (EN)         125         175         195         ns max         V = 10 V, see Figure 41           Break-Before-Make Time Delay, to         40         ns typ         R = 100 Q, C = $\frac{2}{5}$ 5 p F           Charge Injection, Q <sub>nu</sub> -50         20         ns min         V = V = 0V, R = 0, Q, C = 1 nF, see Figure 32           Off Isolation         -64         20         R = 50 Q, C = 5 p F = 1 MHz, see Figure 34         R = 50 Q, C = 5 p F = 1 MHz, see Figure 34           Total Harmonic Distortion + Noise         0.025         9 typ         R = 100 Q, C = 5 p F, f = 1 MHz, see Figure 34           ADGS1408         60         MHz typ         R = 50 Q, C = 5 p F, f = 1 MHz, see Figure 36           ADGS1409         115         MHz typ         R = 50 Q, C = 5 p F, f = 1 MHz, see Figure 26 and Figure 27           V = OV, f = 1 MHZ         0 B typ         R = 50 Q, C = 5 p F, f = 1 MHz, see Figure 26 and Figure 27           V = OV, f = 1 MHZ         0 B typ         R = 50 Q, C = 5 p F, f = 1 MHz, see Figure 26 and Figure 27           V = O(f)         40         P F typ         P F typ           ADGS1409         40         P F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transition Time, transition          | 145   |                |                 | ns typ   | $R_L = 100 \Omega, C_L = 35 pF$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                      | 185   | 220            | 245             | ns max   | V <sub>s</sub> = 10 V, see Figure 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | t <sub>on</sub> (EN)                 | 120   |                |                 | ns typ   | $R_L = 100 \ \Omega$ , $C_L = 35 \ pF$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                      | 165   | 185            | 200             | ns max   | $V_s = 10 V$ , see Figure 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Break-Before-Make Time Delay, $t_p$ 40       ns typ $R_i = 100 \Omega, C_i = 35 pF$ Charge Injection, $Q_{BU}$ -50       20       ns min $V_i = V_i = V_i = V_i = 0, C_i = 1 nF_i$ , see Figure 32         Off Isolation       -64       dB typ $R_i = 50 \Omega, C_i = 5 pF_i f = 1 MHz_i$ , see Figure 33         Channel to Channel Crosstalk       -70       dB typ $R_i = 50 \Omega, C_i = 5 pF_i f = 1 MHz_i$ , see Figure 33         Total Harmonic Distortion + Noise       0.025       9% typ $R_i = 100 \Omega, 1SV p, p_i f = 20 Hz_i$ -3 dB Bandwidth       -70       -70       R_i = 50 \Omega, C_i = 5 pF_i see Figure 33         -3 dB Bandwidth       -70       R_i = 50 \Omega, C_i = 5 pF_i see Figure 34         ADGS1408       60       MHz typ       R_i = 50 \Omega, C_i = 5 pF_i see Figure 24         ADGS1409       115       MHz typ       MHz typ         Insertion Loss       0.24       B typ $R_i = 50 \Omega, C_i = 5 pF_i see Figure 27         C_0 (Off)       14       PF typ       V_i = 0 V, f = 1 MHz_i       see Figure 34         ADGS1409       90       90       PF typ       V_i = 0 V, f = 1 MHz_i V_i = 0 V, f = 1 MHz_i         ADGS1408       135       90       PF typ       V_i = 0 V, f = 1 MHz_i V_i = 0 V, f = 1 MHz_i         Io$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | t <sub>off</sub> (EN)                | 125   |                |                 | ns typ   | $R_L = 100 \Omega, C_L = 35 pF$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Break-Before-Make Time Delay, $t_p$ 40       ns typ $R_i = 100 \Omega, C_i = 35 pF$ Charge Injection, $Q_{90}$ -50       20       ns min $V_i = V_i = V_i = V_i = 0, C_i = 1 nF_i$ , see Figure 32         Off Isolation       -64       dB typ $R_i = 50 \Omega, C_i = 5 pF_i f = 1 MHz_i$ , see Figure 33         Channel to Channel Crosstalk       -70       dB typ $R_i = 50 \Omega, C_i = 5 pF_i f = 1 MHz_i$ , see Figure 33         Total Harmonic Distortion + Noise       0.025 $9^{\circ}$ typ $R_i = 100 \Omega, 1SV p, p_i f = 20 Hz_i$ -3 dB Bandwidth       -70       as Engure 33 $R_i = 50 \Omega, C_i = 5 pF_i see Figure 34         ADGS1408       60       MHz typ       R_i = 50 \Omega, C_i = 5 pF_i see Figure 34         Insertion Loss       0.24       B typ       R_i = 50 \Omega, C_i = 5 pF_i see Figure 27         V_i = 0V(F1)       14       V_i = 0V, f = 1 MHz_i       see Figure 24 and Figure 27         ADGS1409       40       V_i = 0V, f = 1 MHz_i V_i = 0V, f = 1 MHz_i         ADGS1408       80       PF typ PF typ V_i = 0V, f = 1 MHz_i         ADGS1409       90       PF typ V_i = 0V, f = 1 MHz_i V_i = 0V, f = 1 MHz_i         ADGS1409       90       PF typ PF typ V_i = 0V, f = 1 MHz_i V_i = 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                      | 155   | 175            | 195             | ns max   | Vs = 10 V, see Figure 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Break-Before-Make Time Delay to      | 40    |                |                 | ns typ   | , and the second s |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | break before make time belay, to     | 10    |                | 20              |          | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Channel to Channel Crosstalk         -70         see Figure 34           Total Harmonic Distortion + Noise         0.025         % typ         R <sub>2</sub> = 50 Ω, C <sub>4</sub> = 5 pF, f = 1 MHz, see Figure 33           -3 dB Bandwidth         ADGS1408         60         MHz typ         R <sub>4</sub> = 50 Ω, C <sub>4</sub> = 5 pF, f = 1 MHz, see Figure 36           Insertion Loss         0.24         MHz typ         MHz typ         R <sub>4</sub> = 50 Ω, C <sub>4</sub> = 5 pF, f = 1 MHz, see Figure 36 and Figure 27           C <sub>5</sub> (Off)         14         pF typ         V <sub>3</sub> = 0 Ω, C <sub>4</sub> = 5 pF, f = 1 MHz, see Figure 36 and Figure 27           C <sub>5</sub> (Off)         14         pF typ         V <sub>3</sub> = 0 Ω, C <sub>4</sub> = 5 pF, f = 1 MHz, see Figure 36 and Figure 27           C <sub>5</sub> (Off)         14         pF typ         V <sub>3</sub> = 0 ∪, f = 1 MHz           ADGS1408         80         pF typ         V <sub>3</sub> = 0 ∪, f = 1 MHz           ADGS1408         135         pF typ         V <sub>3</sub> = 0 ∪, f = 1 MHz           ADGS1408         135         pF typ         V <sub>3</sub> = 0 ∪, f = 1 MHz           ADGS1408         135         pF typ         All switches open           ADGS1408         135         pF typ         All switches open           Ibo         0.0002         1         µA max         µA typ           Ibo         14         µA max         µA typ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Charge Injection, Q <sub>INJ</sub>   | -50   |                |                 |          | $V_{s} = 0 V, R_{s} = 0 \Omega, C_{L} = 1 nF,$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Total Harmonic Distortion + Noise       0.025       See Figure 33       See Figure 33       See Figure 32       See Figure 33       See Figure 36       R = 110 $\Omega$ , 15 V p-p, f = 20 Hz       20 Hitz, see Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , see Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , see Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 5 p$ , f, ee Figure 36       R = 50 $\Omega$ , $C_{L} = 1 MHz$ N = 50 $\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Off Isolation                        | -64   |                |                 | dB typ   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -3 dB Bandwidth         20 kHz, see Figure 36           ADGS1408         60           ADGS1409         115           Insertion Loss         0.24           Bandwidth         R = 50 Ω, C <sub>1</sub> = 5 pF, 5 = Figure           MHz typ         R = 50 Ω, C <sub>1</sub> = 5 pF, 5 = 1 MHz, see Figure 27           Cs (Off)         14           Co (Off)         14           ADGS1409         40           Co (Off)         14           ADGS1409         40           Co (Off)         14           ADGS1409         90           Co (On), Cs (On)         PF typ           ADGS1408         80           ADGS1409         90           POWER REQUIREMENTS         0.002           L         μA typ           220         380           μA typ         S8/S4A closed, V <sub>L</sub> = 5.5 V           μA typ         Yes = 0 V or V.           L         Hamax           Inactive, SCLK = 1 MHz         14           7         SCLK = 50 MHz           210         μA typ           Inactive, SDI = 1 MHz         14           7         μA typ           SCLK = 50 MHz         390           210                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Channel to Channel Crosstalk         | -70   |                |                 | dB typ   | $R_L$ = 50 $\Omega,$ $C_L$ = 5 pF, $f$ = 1 MHz, see Figure 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Total Harmonic Distortion + Noise    | 0.025 |                |                 | % typ    | $R_L$ = 110 Ω, 15 V p-p, f = 20 Hz to<br>20 kHz, see Figure 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                      |       |                |                 |          | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                      |       |                |                 | ,,       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Cs (Off)         14         pF typ         see Figure 26 and Figure 27           Cs (Off)         14         pF typ         pF typ         Vs = 0 V, f = 1 MHz           ADGS1408         80         pF typ         pF typ         Vs = 0 V, f = 1 MHz           ADGS1409         40         pF typ         pF typ         Vs = 0 V, f = 1 MHz           ADGS1408         135         pF typ         pF typ         Vs = 0 V, f = 1 MHz           ADGS1408         135         pF typ         pF typ         Vs = 0 V, f = 1 MHz           ADGS1408         135         pF typ         Vs = 0 V, f = 1 MHz         Vs = 0 V, f = 1 MHz           POWER REQUIREMENTS         0.002         µA typ         All switches open         All switches open           IbD         0.002         1         µA max         µA typ         S8/S4A closed, VL = 5.5 V           Inactive         6.3         8.0         µA max         µA typ         S8/S4A closed, VL = 2.7 V           Inactive, SCLK = 1 MHz         14         7         µA typ         CS = VL and SDI = 0 V or V_U, VL = 5           SCLK = 50 MHz         390         210         µA typ         CS = VL and SDI = 0 V or V_U, VL = 5           Inactive, SDI = 1 MHz         15         7.5         µA typ <td< td=""><td></td><td>-</td><td></td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                      | -     |                |                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $ \begin{array}{c} C_{D} (Off) \\ ADGS1408 \\ ADGS1409 \\ C_{D} (On), C_{S} (On) \\ ADGS1408 \\ ADGS1408 \\ ADGS1408 \\ ADGS1408 \\ ADGS1408 \\ ADGS1409 \\ 90 \\ \end{array} \begin{array}{c} 80 \\ 40 \\ 40 \\ ADGS1408 \\ ADGS1408 \\ ADGS1409 \\ 90 \\ \end{array} \begin{array}{c} 90 \\ 90 \\ PF typ \\ POWER REQUIREMENTS \\ I_{DD} \\ POWER REQUIREMENTS \\ I_{DD} \\ 220 \\ 270 \\ All switches open \\ Add typ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                      |       |                |                 |          | see Figure 26 and Figure 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ADGS1408<br>ADGS1409         80<br>40         pF typ<br>pF typ         pF typ<br>pF typ         pF typ<br>pF typ         vs = 0 V, f = 1 MHz         NHz           ADGS1408         135         90         pF typ         pF typ         pF typ           POWER REQUIREMENTS         0.002         µA typ         All switches open         µA typ           Ibo         0.002         1         µA max         µA typ         S8/S4A closed, V <sub>L</sub> = 5.5 V           220         380         µA max         µA typ         S8/S4A closed, V <sub>L</sub> = 5.5 V           Inactive         6.3         8.0         µA typ         Digital inputs = 0 V or V_L           Inactive, SCLK = 1 MHz         14         µA typ         CS = V <sub>L</sub> and SDI = 0 V or V_L, V <sub>L</sub> = 1           SCLK = 50 MHz         390         210         µA typ         CS = V <sub>L</sub> and SDI = 0 V or V_L, V <sub>L</sub> = 1           Inactive, SDI = 1 MHz         15         7.5         µA typ         CS = V <sub>L</sub> and SDI = 0 V or V <sub>L</sub> , V <sub>L</sub> = 1           SDI = 25 MHz         230         µA typ         CS and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                      | 14    |                |                 | pF typ   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ADGS1409         40         μF typ         Vs = 0 V, f = 1 MHz           ADGS1408         135         pF typ         Vs = 0 V, f = 1 MHz           ADGS1408         135         pF typ         Vs = 0 V, f = 1 MHz           ADGS1409         90         pF typ         Vs = 0 V, f = 1 MHz           POWER REQUIREMENTS         0.002         μA typ         All switches open           Ibo         0.002         1         μA max           220         380         μA max           220         440         μA max           Inactive         6.3         μA typ         S8/S4A closed, VL = 5.5 V           Inactive, SCLK = 1 MHz         14         μA typ         Digital inputs = 0 V or VL           Inactive, SCLK = 1 MHz         14         μA typ         CS = VL and SDI = 0 V or VL, VL = 5           SCLK = 50 MHz         390         210         μA typ         CS = VL and SDI = 0 V or VL, VL = 5           Inactive, SDI = 1 MHz         15         μA typ         CS and SCLK = 0 V or VL, VL = 5           SDI = 25 MHz         230         μA typ         CS and SCLK = 0 V or VL, VL = 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                      |       |                |                 | -        | $V_{s} = 0 V, t = 1 MHz$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $ \begin{array}{cccc} C_{D}(On), C_{S}(On) & & & & & & & & & & & & & & & & & & &$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                      |       |                |                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ADGS1408<br>ADGS1409       135<br>90       pF typ<br>pF typ       pF typ<br>pF typ         POWER REQUIREMENTS<br>IbD       0.002       μA typ<br>μA typ       VD0 = +16.5 V, VS5 = -16.5 V         IbD       0.002       μA typ<br>μA max       All switches open         220       μA typ       S8/S4A closed, VL = 5.5 V         380       μA max       S8/S4A closed, VL = 5.5 V         440       μA max       S8/S4A closed, VL = 2.7 V         Inactive       6.3       μA typ       S8/S4A closed, VL = 2.7 V         Inactive, SCLK = 1 MHz       14       μA typ       CS = VL and SDI = 0 V or VL, VL =<br>μA typ         SCLK = 50 MHz       390       μA typ       CS = VL and SDI = 0 V or VL, VL =<br>μA typ         Inactive, SDI = 1 MHz       15       μA typ       CS = VL and SDI = 0 V or VL, VL =<br>μA typ         SDI = 25 MHz       230       230       μA typ       CS and SCLK = 0 V or VL, VL = 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                      | 40    |                |                 | рғ тур   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ADGS1409         90         pF typ           POWER REQUIREMENTS         0.002         μA typ         VDD = +16.5 V, VSS = -16.5 V           IbD         0.002         μA typ         All switches open           220         μA max         μA typ         S8/S4A closed, VL = 5.5 V           220         μA max         μA typ         S8/S4A closed, VL = 5.5 V           270         μA typ         S8/S4A closed, VL = 2.7 V           440         μA max         Figure 1000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                      | 125   |                |                 | n E turn | $v_s = 0 v, t = 1 MHz$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| POWER REQUIREMENTS         0.002         μA typ         VDD = +16.5 V, VSS = -16.5 V           IbD         0.002         1         μA typ         All switches open           220         μA typ         s8/S4A closed, VL = 5.5 V         S8/S4A closed, VL = 5.5 V           270         440         μA max         s8/S4A closed, VL = 2.7 V           Inactive         6.3         μA typ         Digital inputs = 0 V or VL           Inactive, SCLK = 1 MHz         14         μA typ         CS = VL and SDI = 0 V or VL, VL =           SCLK = 50 MHz         390         μA typ         CS = VL and SDI = 0 V or VL, VL =           Inactive, SDI = 1 MHz         15         μA typ         CS and SDL = 0 V or VL, VL = 5           SDI = 25 MHz         230         μA typ         CS and SCLK = 0 V or VL, VL = 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      |       |                |                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Ibb         0.002         μA typ         All switches open           220         1         μA typ         S8/S4A closed, VL = 5.5 V           380         μA typ         S8/S4A closed, VL = 5.5 V           270         440         μA typ           Inactive         6.3         μA typ           Inactive, SCLK = 1 MHz         14           7         8.0         μA typ           SCLK = 50 MHz         390           210         μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS = VL and SDI = 0 V or VL, VL =           μA typ         CS and SCLK = 0 V or VL, VL =           μA typ         CS and SCLK = 0 V or VL, VL =           μA typ         CS and SCLK = 0 V or VL, VL =           μA typ         CS and SCLK = 0 V or VL, VL =           μA typ         CS and SCLK = 0 V or VL, VL =           μA typ         CS and SCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                      | 90    |                |                 | prtyp    | $V_{PP} = \pm 165 \text{ V} \text{ V}_{cc} = -165 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $\begin{bmatrix} 1 & \mu A \max \\ \mu A typ \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = V_L and SDI = 0 V or V_L, V_L = ST \\ \mu A typ \\ CS = 0 V CS \\ CS \\ CS = 0 V CS \\ CS$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                      | 0.002 |                |                 | uA typ   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $\begin{bmatrix} 220 \\ 270 \\ 270 \\ 10 \\ 10 \\ 10 \\ 10 \\ 10 \\ 10 \\ 10 \\ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                      | 0.002 |                | 1               |          | An switches open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| $\begin{bmatrix} 270 \\ 140 \\ 140 \end{bmatrix} = \begin{bmatrix} 400 \\ 140 \\ 140 \end{bmatrix} = \begin{bmatrix} 140 \\ 140 \\ 140 \\ 140 \end{bmatrix} = \begin{bmatrix} 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 140 \\ 14$                                                                                                                                                                                                                                                                                                                                    |                                      | 220   |                |                 |          | $S8/S4A$ closed. $V_1 = 5.5 V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $\begin{bmatrix} 270 \\ \mu \\ M \\ M$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                      |       |                | 380             |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Inactive6.3440μA maxInactive, SCLK = 1 MHz14μA typDigital inputs = 0 V or VLInactive, SCLK = 1 MHz147SCLK = 50 MHz390μA typCS = VL and SDI = 0 V or VL, VL =210210μA typCS = VL and SDI = 0 V or VL, VL =Inactive, SDI = 1 MHz15μA typCS = VL and SDI = 0 V or VL, VL =SDI = 25 MHz230230μA typCS and SCLK = 0 V or VL, VL =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                      | 270   |                |                 | •        | S8/S4A closed, V <sub>L</sub> = 2.7 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Inactive6.3 $\mu A typ$ Digital inputs = 0 V or VLInactive, SCLK = 1 MHz14 $\mu A typ$ $\overline{CS} = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L an$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                      |       |                | 440             |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Inactive, SCLK = 1 MHz148.0 $\mu A \max \mu A typ$ $\overline{CS} = V_L and SDI = 0 V or V_L, V_L = 0 $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | l.                                   |       |                |                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Inactive, SCLK = 1 MHz14 $\mu A typ$ $\overline{CS} = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L, V_L = V_L and SDI = 0 V or V_L and SDI =$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Inactive                             | 6.3   |                |                 | μA typ   | Digital inputs = $0 V$ or $V_L$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $ \begin{array}{c} 7 \\ SCLK = 50 \text{ MHz} \\ 10 \\ Inactive, SDI = 1 \text{ MHz} \\ SDI = 25 \text{ MHz} \end{array} \begin{array}{c} 7 \\ 390 \\ 210 \\ 15 \\ 7.5 \\ SDI = 25 \text{ MHz} \end{array} \begin{array}{c} 7 \\ 390 \\ 210 \\ 15 \\ 7.5 \\ 230 \end{array} \begin{array}{c} 7 \\ \mu A \text{ typ} \\ 7.5 \\ 230 \end{array} \begin{array}{c} \overline{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 0 \\ \mu A \text{ typ} \\ \overline{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 0 \\ \mu A \text{ typ} \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \mu A \text{ typ} \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \mu A \text{ typ} \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 0 \\ \overline{CS} \text{ A V or } V_L, V_L = 0 \\ \overline{CS} \text{ A V or } V_L, V_L = 0 \\ \overline{CS} \text{ A V or } V_L  A$ |                                      |       |                | 8.0             | μA max   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SCLK = 50 MHz390<br>210 $\mu$ A typ $\overline{CS} = V_L$ and SDI = 0 V or $V_L, V_L =$<br>$\mu$ A typInactive, SDI = 1 MHz15<br>7.5 $\mu$ A typ $\overline{CS} = V_L$ and SDI = 0 V or $V_L, V_L =$<br>$\mu$ A typSDI = 25 MHz230 $\mu$ A typ $\overline{CS}$ and SCLK = 0 V or $V_L, V_L =$<br>$\overline{CS}$ and SCLK = 0 V or $V_L, V_L =$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Inactive, $SCLK = 1 MHz$             | 14    |                |                 | μA typ   | $\overline{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Inactive, SDI = 1 MHz210 $\mu A \text{ typ}$ $\overline{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 5$ Inactive, SDI = 1 MHz15 $\mu A \text{ typ}$ $\overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 5$ SDI = 25 MHz230 $\mu A \text{ typ}$ $\overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                      | 7     |                |                 | μA typ   | $\overline{CS} = V_L$ and SDI = 0 V or $V_L$ , $V_L = 3 V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Inactive, SDI = 1 MHz         15         μA typ         CS and SCLK = 0 V or VL, VL = 5           7.5         μA typ         CS and SCLK = 0 V or VL, VL = 3           SDI = 25 MHz         230         μA typ         CS and SCLK = 0 V or VL, VL = 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SCLK = 50 MHz                        | 390   |                |                 | μA typ   | $\overline{CS} = V_L$ and SDI = 0 V or $V_L$ , $V_L = 5 V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $ \begin{array}{c c} 7.5 \\ SDI = 25 \text{ MHz} \end{array} \begin{array}{c c} 7.5 \\ 230 \end{array} \end{array} \begin{array}{c c} \mu A \text{ typ} \\ \mu A \text{ typ} \end{array} \begin{array}{c c} \overline{CS} \text{ and } SCLK = 0 \text{ V or } V_L, V_L = 3 \\ \mu A \text{ typ} \end{array} \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                      | 210   |                |                 | μA typ   | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ , $V_L = 3 V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SDI = 25 MHz 230 $\mu$ A typ $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Inactive, SDI = 1 MHz                | 15    |                |                 | μA typ   | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V}$ or $V_L$ , $V_L = 5 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                      | 7.5   |                |                 | μA typ   | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V}$ or $V_L$ , $V_L = 3 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SDI = 25 MHz                         | 230   |                |                 | μA typ   | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 120 $\mu A typ \overline{CS} and SCLK = 0 V or V_L, V_L = 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                      | 120   |                |                 |          | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Active at 50 MHz                     | 1.8   |                |                 |          | Digital inputs toggle between                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2.1 mA max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                      |       |                | 2.1             | mA max   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                      | 0.7   |                |                 | -        | Digital inputs toggle between 0 V and $V_L$ , $V_L = 2.7$ V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1.0 mA max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                      |       |                | 1.0             | mA max   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### **Data Sheet**

## ADGS1408/ADGS1409

| Parameter                        | +25°C | -40°C to +85°C | -40°C to +125°C | Unit   | Test Conditions/Comments               |
|----------------------------------|-------|----------------|-----------------|--------|----------------------------------------|
| lss                              | 0.002 |                |                 | μA typ | Digital inputs = $0 V \text{ or } V_L$ |
|                                  |       |                | 1               | μA max |                                        |
| V <sub>DD</sub> /V <sub>SS</sub> |       |                | ±4.5            | V min  | GND = 0 V                              |
|                                  |       |                | ±16.5           | V max  | GND = 0V                               |

<sup>1</sup> Guaranteed by design; not subject to production test.

#### ±5 V DUAL SUPPLY

 $V_{\text{DD}}$  = +5 V  $\pm$  10%,  $V_{\text{SS}}$  = -5 V  $\pm$  10%,  $V_{\text{L}}$  = 2.7 V to 5.5 V, and GND = 0 V, unless otherwise noted.

#### Table 2.

| Parameter                                                    | +25°C | -40°C to +85°C | -40°C to +125°C                    | Unit   | Test Conditions/Comments                                                    |
|--------------------------------------------------------------|-------|----------------|------------------------------------|--------|-----------------------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                                    |        |                                                                             |
| Analog Signal Range                                          |       |                | V <sub>DD</sub> to V <sub>SS</sub> | V      |                                                                             |
| On Resistance, R <sub>ON</sub>                               | 7.4   |                |                                    | Ωtyp   | $V_s = \pm 4.5 \text{ V}$ , $I_s = -10 \text{ mA}$ , see Figure 32          |
|                                                              | 9     | 10.5           | 12                                 | Ωmax   | $V_{DD} = +4.5 V$ , $V_{SS} = -4.5 V$                                       |
| On-Resistance Match Between Channels, $\Delta R_{ON}$        | 0.3   |                |                                    | Ωtyp   | $V_{s} = \pm 4.5 V$ , $I_{s} = -10 mA$                                      |
|                                                              | 0.78  | 0.91           | 1.1                                | Ωmax   |                                                                             |
| On-Resistance Flatness, R <sub>FLAT (ON)</sub>               | 1.5   |                |                                    | Ωtyp   | $V_s = \pm 4.5 V$ , $I_s = -10 mA$                                          |
|                                                              | 2.5   | 2.5            | 2.8                                | Ωmax   |                                                                             |
| LEAKAGE CURRENTS                                             |       |                |                                    |        | $V_{DD} = +5.5 V$ , $V_{SS} = -5.5 V$                                       |
| Source Off Leakage, Is (Off)                                 | ±0.02 |                |                                    | nA typ | $V_{\text{S}} = \pm 4.5 \text{ V}, V_{\text{D}} = 4.5 \text{ V},$ Figure 35 |
|                                                              | ±0.2  | ±0.6           | ±5.0                               | nA max |                                                                             |
| Drain Off Leakage, I <sub>D</sub> (Off)                      | ±0.02 |                |                                    | nA typ | $V_S = \pm 4.5 \text{ V}, V_D = 4.5 \text{ V}, \text{ see}$ Figure 35       |
|                                                              | ±0.45 | ±0.8           | ±20.0                              | nA max |                                                                             |
| Channel On Leakage, I <sub>D</sub> (On), I <sub>s</sub> (On) | ±0.04 |                |                                    | nA typ | $V_{\text{S}} = V_{\text{D}} = \pm 4.5 \text{ V}$ , see Figure 31           |
|                                                              | ±0.3  | ±1.1           | ±22.0                              | nA max |                                                                             |
| DIGITAL OUTPUTS                                              |       |                |                                    |        |                                                                             |
| SDO                                                          |       |                |                                    |        |                                                                             |
| Output Voltage                                               |       |                |                                    |        |                                                                             |
| Low, V <sub>OL</sub>                                         |       |                | 0.4                                | V max  | I <sub>SINK</sub> = 5 mA                                                    |
|                                                              |       |                | 0.2                                | V max  | $I_{SINK} = 1 \text{ mA}$                                                   |
| High Impedance Leakage Current                               | 0.001 |                |                                    | μA typ | $V_{OUT} = V_{GND} \text{ or } V_L$                                         |
|                                                              |       |                | ±0.1                               | μA max |                                                                             |
| High Impedance Output<br>Capacitance                         | 4     |                |                                    | pF typ |                                                                             |
| GPOx                                                         |       |                |                                    |        |                                                                             |
| Output Voltage                                               |       |                |                                    |        |                                                                             |
| <b>High, V</b> он                                            |       |                | $V_L - 0.2 V$                      | V min  | $I_{SOURCE} = 100 \mu A$                                                    |
| Low, Vol                                                     |       |                | 0.2                                | V max  | I <sub>SINK</sub> = 100 μA                                                  |
| Timing                                                       |       |                |                                    |        |                                                                             |
| t <sub>on</sub> (GPO)                                        | 95    |                |                                    | ns typ | $C_L = 15 \text{ pF}$ , see Figure 43                                       |
|                                                              | 115   | 115            | 115                                | ns max |                                                                             |
| t <sub>off</sub> (GPO)                                       | 15    |                |                                    | ns typ | $C_L = 15 \text{ pF}$ , see Figure 43                                       |
|                                                              | 20    | 25             | 25                                 | ns max |                                                                             |
| Break-Before-Make Time Delay, $t_{\mbox{\scriptsize D}}$     | 50    |                |                                    | ns typ | $C_L = 15 \text{ pF}$ , see Figure 44                                       |
|                                                              |       |                | 35                                 | ns min |                                                                             |

| Parameter                                           | +25°C | -40°C to +85°C | -40°C to +125°C | Unit    | Test Conditions/Comments                                                     |
|-----------------------------------------------------|-------|----------------|-----------------|---------|------------------------------------------------------------------------------|
| DIGITAL INPUTS                                      |       |                |                 |         |                                                                              |
| Input Voltage                                       |       |                |                 |         |                                                                              |
| High, V <sub>INH</sub>                              |       |                | 2               | V min   | $3.3 V < V_L \le 5.5 V$                                                      |
|                                                     |       |                | 1.35            | V min   | $2.7~V \leq V_L \leq 3.3~V$                                                  |
| Low, V <sub>INL</sub>                               |       |                | 0.8             | V max   | $3.3 V < V_L \le 5.5 V$                                                      |
|                                                     |       |                | 0.8             | V max   | $2.7~V \leq V_L \leq 3.3~V$                                                  |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.001 |                |                 | μA typ  | $V_{IN} = V_{GND} \text{ or } V_L$                                           |
|                                                     |       |                | ±0.1            | μA max  |                                                                              |
| Digital Input Capacitance, C <sub>IN</sub>          | 4     |                |                 | pF typ  |                                                                              |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                |       |                |                 |         |                                                                              |
| Transition Time, transition                         | 320   |                |                 | ns typ  | $R_L = 100 \ \Omega, C_L = 35 \ pF$                                          |
|                                                     | 440   | 515            | 570             | ns max  | $V_s = 3 V$ , see Figure 40                                                  |
| t <sub>on</sub> (EN)                                | 265   |                |                 | ns typ  | $R_L = 100 \Omega, C_L = 35 pF$                                              |
|                                                     | 365   | 425            | 470             | ns max  | $V_s = 3 V$ , see Figure 41                                                  |
| t <sub>off</sub> (EN)                               | 245   |                |                 | ns typ  | $R_L = 100 \Omega, C_L = 35 pF$                                              |
|                                                     | 330   | 370            | 400             | ns max  | $V_s = 3 V$ , see Figure 41                                                  |
| Break-Before-Make Time Delay, t <sub>D</sub>        | 95    |                |                 | ns typ  | $R_L = 100 \Omega$ , $C_L = 35 pF$                                           |
|                                                     |       |                | 55              | ns min  | $V_{S1} = V_{S2} = 3 V$ , see Figure 39                                      |
| Charge Injection, Q <sub>INJ</sub>                  | -10   |                |                 | pC typ  | $V_s = 0 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ , see Figure 42                |
| Off Isolation                                       | -64   |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 34               |
| Channel to Channel Crosstalk                        | -70   |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ,<br>see Figure 33            |
| Total Harmonic Distortion + Noise                   | 0.06  |                |                 | % typ   | $R_L = 110 \Omega$ , 5 V p-p, f = 20 Hz to<br>20 kHz, see Figure 36          |
| –3 dB Bandwidth                                     |       |                |                 |         | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 37                             |
| ADGS1408                                            | 40    |                |                 | MHz typ |                                                                              |
| ADGS1409                                            | 80    |                |                 | MHz typ |                                                                              |
| Insertion Loss                                      | 0.5   |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 26 and Figure 27 |
| Cs (Off)                                            | 20    |                |                 | pF typ  | $V_s = 0 V, f = 1 MHz$                                                       |
| C <sub>D</sub> (Off)                                |       |                |                 |         | $V_{s} = 0 V, f = 1 MHz$                                                     |
| ADGS1408                                            | 130   |                |                 | pF typ  |                                                                              |
| ADGS1409                                            | 65    |                |                 | pF typ  |                                                                              |
| C <sub>D</sub> (On), C <sub>s</sub> (On)            |       |                |                 |         | $V_{s} = 0 V, f = 1 MHz$                                                     |
| ADGS1408                                            | 180   |                |                 | pF typ  |                                                                              |
| ADGS1409                                            | 120   |                |                 | pF typ  |                                                                              |
| POWER REQUIREMENTS                                  |       |                |                 |         | $V_{DD} = +5.5 V, V_{SS} = -5.5 V$                                           |
| lod                                                 | 0.002 |                |                 | μA typ  | Digital inputs = 0 V or $V_L$ , $V_L$ = 5.5 V                                |
|                                                     |       |                | 1               | µA max  |                                                                              |
|                                                     | 14    |                |                 | µA typ  | S8/S4A closed, $V_L = 2.7 V$                                                 |
|                                                     |       |                | 20              | µA max  | , 2                                                                          |

**Data Sheet** 

## ADGS1408/ADGS1409

| Parameter                        | +25°C | -40°C to +85°C | -40°C to +125°C | Unit   | Test Conditions/Comments                                                          |
|----------------------------------|-------|----------------|-----------------|--------|-----------------------------------------------------------------------------------|
| ΙL                               |       |                |                 |        |                                                                                   |
| Inactive                         | 6.3   |                |                 | μA typ | Digital inputs = $0 V \text{ or } V_L$                                            |
|                                  |       |                | 8.0             | μA max |                                                                                   |
| Inactive, SCLK = 1 MHz           | 14    |                |                 | μA typ | $\overline{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 5 \text{ V}$   |
|                                  | 7     |                |                 | μA typ | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ , $V_L = 3 V$                      |
| SCLK = 50 MHz                    | 390   |                |                 | μA typ | $\overline{CS} = V_L$ and SDI = 0 V or $V_L$ , $V_L = 5 V$                        |
|                                  | 210   |                |                 | μA typ | $\overline{CS} = V_L$ and SDI = 0 V or $V_L$ , $V_L = 3 V$                        |
| Inactive, SDI = 1 MHz            | 15    |                |                 | μA typ | $\overline{\text{CS}}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5 V    |
|                                  | 7.5   |                |                 | μA typ | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V           |
| SDI = 25 MHz                     | 230   |                |                 | μA typ | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V or } V_L, V_L = 5 \text{ V}$ |
|                                  | 120   |                |                 | μA typ | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V           |
| Active at 50 MHz                 | 1.8   |                |                 | mA typ | Digital inputs toggle between 0 V and $V_L$ , $V_L = 5.5$ V                       |
|                                  |       |                | 2.1             | mA max |                                                                                   |
|                                  | 0.7   |                |                 | mA typ | Digital inputs toggle between 0 V and $V_L$ , $V_L = 2.7$ V                       |
|                                  |       |                | 1.0             | mA max |                                                                                   |
| lss                              | 0.002 |                |                 | μA typ | Digital inputs = $0 V \text{ or } V_{L}$                                          |
|                                  |       |                | 1.0             | μA max |                                                                                   |
| V <sub>DD</sub> /V <sub>SS</sub> |       |                | ±4.5            | V min  | GND = 0 V                                                                         |
|                                  |       |                | ±16.5           | V max  | GND = 0V                                                                          |

<sup>1</sup> Guaranteed by design; not subject to production test.

#### **12 V SINGLE SUPPLY**

 $V_{\text{DD}}$  = 12 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V,  $V_{\text{L}}$  = 2.7 V to 5.5 V, and GND = 0 V, unless otherwise noted.

#### Table 3.

| Parameter                                             | +25°C | -40°C to +85°C | -40°C to +125°C        | Unit   | Test Conditions/Comments                                  |
|-------------------------------------------------------|-------|----------------|------------------------|--------|-----------------------------------------------------------|
| ANALOG SWITCH                                         |       |                |                        |        |                                                           |
| Analog Signal Range                                   |       |                | 0 V to V <sub>DD</sub> | V      |                                                           |
| On Resistance, R <sub>ON</sub>                        | 6.7   |                |                        | Ωtyp   | $V_s = 0 V$ to $10 V$ , $I_s = -10 mA$ ,<br>see Figure 32 |
|                                                       | 8.7   | 10.2           | 11.7                   | Ωmax   | $V_{DD} = 10.8 V$ , $V_{SS} = 0 V$                        |
| On-Resistance Match Between Channels, $\Delta R_{ON}$ | 0.2   |                |                        | Ωtyp   | $V_{s} = 0 V$ to 10 V, $I_{s} = -10 \text{ mA}$           |
|                                                       | 0.82  | 0.85           | 1.1                    | Ωmax   |                                                           |
| On-Resistance Flatness, RFLAT (ON)                    | 1.5   |                |                        | Ωtyp   | $V_{s} = 0 V$ to 10 V, $I_{s} = -10 mA$                   |
|                                                       | 2.5   | 2.5            | 2.8                    | Ωmax   |                                                           |
| LEAKAGE CURRENTS                                      |       |                |                        |        | $V_{DD} = 13.2 V, V_{SS} = 0 V$                           |
| Source Off Leakage, $I_{S}$ (Off)                     | ±0.04 |                |                        | nA typ | $V_s = 1 V/10 V, V_D = 10 V/1 V,$<br>see Figure 35        |
|                                                       | ±0.2  | ±0.6           | ±5.0                   | nA max |                                                           |
| Drain Off Leakage, $I_D$ (Off)                        | ±0.04 |                |                        | nA typ | $V_s = 1 V/10 V$ , $V_D = 10 V/1 V$ , see Figure 35       |
|                                                       | ±0.45 | ±1.0           | ±37.0                  | nA max |                                                           |
| Channel On Leakage, $I_D$ (On), $I_S$ (On)            | ±0.06 |                |                        | nA typ | $V_s = V_D = 1 \text{ V}/10 \text{ V}$ , see Figure 31    |
|                                                       | ±0.44 | ±1.3           | ±32.0                  | nA max |                                                           |

| Parameter                                           | +25°C    | -40°C to +85°C | -40°C to +125°C | Unit             | Test Conditions/Comments                                                      |
|-----------------------------------------------------|----------|----------------|-----------------|------------------|-------------------------------------------------------------------------------|
| DIGITAL OUTPUTS                                     |          |                |                 |                  |                                                                               |
| SDO                                                 |          |                |                 |                  |                                                                               |
| Output Voltage                                      |          |                |                 |                  |                                                                               |
| Low, Vol                                            |          |                | 0.4             | V max            | $I_{SINK} = 5 \text{ mA}$                                                     |
| · ,                                                 |          |                | 0.2             | V max            | $I_{SINK} = 1 \text{ mA}$                                                     |
| High Impedance Leakage Current                      | 0.001    |                |                 | µA typ           | $V_{OUT} = V_{GND} \text{ or } V_L$                                           |
| ingli inpedance Leanage current                     | 0.001    |                | ±0.1            | μA max           |                                                                               |
| High Impedance Output                               | 4        |                | -0.1            | pF typ           |                                                                               |
| Capacitance                                         | 4        |                |                 | prtyp            |                                                                               |
| GPOx                                                |          |                |                 |                  |                                                                               |
| Output Voltage                                      |          |                |                 |                  |                                                                               |
| High, V <sub>OH</sub>                               |          |                | $V_{L} - 0.2 V$ | V min            | $I_{SOURCE} = 100 \mu A$                                                      |
| Low, V <sub>OL</sub>                                |          |                | 0.2             | V max            | $I_{SINK} = 100 \mu\text{A}$                                                  |
|                                                     |          |                | 0.2             | v IIIdx          | $1510k = 100 \mu A$                                                           |
| Timing                                              | 05       |                |                 |                  |                                                                               |
| t <sub>on</sub> (GPO)                               | 95       | 115            | 115             | ns typ           | $C_L = 15 \text{ pF}$ , see Figure 43                                         |
|                                                     | 115      | 115            | 115             | ns max           |                                                                               |
| t <sub>off</sub> (GPO)                              | 15       |                |                 | ns typ           | $C_L = 15 \text{ pF}$ , see Figure 43                                         |
|                                                     | 20       | 25             | 25              | ns max           |                                                                               |
| Break-Before-Make Time Delay, t <sub>D</sub>        | 50       |                |                 | ns typ           | $C_{L} = 15 \text{ pF}$ , see Figure 44                                       |
|                                                     |          |                | 35              | ns min           |                                                                               |
| DIGITAL INPUTS                                      |          |                |                 |                  |                                                                               |
| Input Voltage                                       |          |                |                 |                  |                                                                               |
| High, VINH                                          |          |                | 2               | V min            | $3.3 V < V_L \le 5.5 V$                                                       |
| 5                                                   |          |                | 1.35            | V min            | $2.7 \text{ V} \leq \text{V}_{\text{L}} \leq 3.3 \text{ V}$                   |
| Low, V <sub>INL</sub>                               |          |                | 0.8             | V max            | $3.3 V < V_{L} \le 5.5 V$                                                     |
|                                                     |          |                | 0.8             | V max            | $2.7 V \le V_L \le 3.3 V$                                                     |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.001    |                | 0.0             | µA typ           | $V_{IN} = V_{GND} \text{ or } V_L$                                            |
|                                                     | 0.001    |                | ±0.1            | μA typ<br>μA max |                                                                               |
| Digital Input Capacitance, C <sub>IN</sub>          | 4        |                | ±0.1            |                  |                                                                               |
|                                                     | 4        |                |                 | pF typ           |                                                                               |
|                                                     | 21.0     |                |                 |                  |                                                                               |
| Transition Time, t <sub>TRANSITION</sub>            | 210      |                |                 | ns typ           | $R_L = 100 \Omega, C_L = 35 pF$                                               |
|                                                     | 280      | 340            | 385             | ns max           | $V_s = 8 V$ , see Figure 40                                                   |
| t <sub>on</sub> (EN)                                | 195      |                |                 | ns typ           | $R_L = 100 \Omega, C_L = 35 pF$                                               |
|                                                     | 250      | 295            | 325             | ns max           | Vs = 8 V, see Figure 41                                                       |
| t <sub>off</sub> (EN)                               | 145      |                |                 | ns typ           | $R_L = 100 \ \Omega$ , $C_L = 35 \ pF$                                        |
|                                                     | 185      | 215            | 240             | ns max           | Vs = 8 V, see Figure 41                                                       |
| Break-Before-Make Time Delay, t <sub>D</sub>        | 90       |                |                 | ns typ           | $R_L = 100 \Omega$ , $C_L = 35 pF$                                            |
|                                                     |          |                | 50              | ns min           | $V_{S1} = V_{S2} = 8 V$ , see Figure 39                                       |
| Charge Injection, Q <sub>INJ</sub>                  | -12      |                |                 | pC typ           | $V_s = 6 V, R_s = 0 \Omega, C_L = 1 nF,$<br>see Figure 42                     |
| Off Isolation                                       | -64      |                |                 | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$<br>see Figure 34               |
| Channel to Channel Crosstalk                        | -70      |                |                 | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$<br>see Figure 33               |
| –3 dB Bandwidth                                     |          |                |                 |                  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see<br>Figure 37                           |
| ADGS1408                                            | 36       |                |                 | MHz typ          | i iguic 57                                                                    |
| ADGS1408<br>ADGS1409                                | 30<br>72 |                |                 |                  |                                                                               |
|                                                     |          |                |                 | MHz typ          |                                                                               |
| Insertion Loss                                      | 0.5      |                |                 | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$<br>see Figure 26 and Figure 27 |
| Cs (Off)                                            | 20       |                |                 | pF typ           | $V_{s} = 6 V, f = 1 MHz$                                                      |
| C <sub>D</sub> (Off)                                |          |                |                 |                  | $V_{s} = 6 V, f = 1 MHz$                                                      |
| ADGS1408                                            | 120      |                |                 | pF typ           |                                                                               |
| ADGS1409                                            | 60       |                |                 | pF typ           |                                                                               |

**Data Sheet** 

## ADGS1408/ADGS1409

| Parameter                                | +25°C | -40°C to +85°C | -40°C to +125°C | Unit   | Test Conditions/Comments                                                                |
|------------------------------------------|-------|----------------|-----------------|--------|-----------------------------------------------------------------------------------------|
| C <sub>D</sub> (On), C <sub>s</sub> (On) |       |                |                 |        | $V_{s} = 6 V, f = 1 MHz$                                                                |
| ADGS1408                                 | 170   |                |                 | pF typ |                                                                                         |
| ADGS1409                                 | 110   |                |                 | pF typ |                                                                                         |
| POWER REQUIREMENTS                       |       |                |                 |        | V <sub>DD</sub> = 13.2 V                                                                |
| ldd                                      | 0.002 |                |                 | μA typ | All switches open                                                                       |
|                                          |       |                | 1               | μA max |                                                                                         |
|                                          | 220   |                |                 | μA typ | S8/S4A closed, $V_L = 5.5 V$                                                            |
|                                          |       |                | 380             | µA max |                                                                                         |
|                                          | 270   |                |                 | μA typ | S8/S4A closed, $V_L = 2.7 V$                                                            |
|                                          |       |                | 440             | µA max |                                                                                         |
| ΙL                                       |       |                |                 |        |                                                                                         |
| Inactive                                 | 6.3   |                |                 | μA typ | Digital inputs = $0 V \text{ or } V_{L}$                                                |
|                                          |       |                | 8.0             | μA max |                                                                                         |
| Inactive, SCLK = 1 MHz                   | 14    |                |                 | μA typ | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ ,                                        |
|                                          | _     |                |                 |        | $V_L = 5 V$                                                                             |
|                                          | 7     |                |                 | μA typ | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ ,                                        |
|                                          | 390   |                |                 |        | $\frac{V_L = 3 V}{CS} = V_L \text{ and } SDI = 0 V \text{ or } V_L,$                    |
| SCLK = 50 MHz                            | 390   |                |                 | µA typ | $V_L = 5 V$                                                                             |
|                                          | 210   |                |                 | µA typ | $\frac{V_L}{CS} = V_L$ and SDI = 0 V or V <sub>L</sub> ,                                |
|                                          | 210   |                |                 | μιτιγρ | $V_L = 3 V$                                                                             |
| Inactive, SDI = 1 MHz                    | 15    |                |                 | μA typ | $\overline{\text{CS}}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5 V          |
|                                          | 7.5   |                |                 | μA typ | $\overline{\text{CS}}$ and $\text{SCLK} = 0$ V or V <sub>L</sub> , V <sub>L</sub> = 3 V |
| SDI = 25 MHz                             | 230   |                |                 | µA typ | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V or } V_L, V_L = 5 \text{ V}$       |
|                                          | 120   |                |                 | µA typ | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V or } V_L, V_L = 3 \text{ V}$       |
| Active at 50 MHz                         | 1.8   |                |                 | mA typ | Digital inputs toggle between                                                           |
| Active at 50 Minz                        | 1.0   |                |                 | in typ | $0 \text{ V}$ and $V_L$ , $V_L = 5.5 \text{ V}$                                         |
|                                          |       |                | 2.1             | mA max |                                                                                         |
|                                          | 0.7   |                |                 | mA typ | Digital inputs toggle between                                                           |
|                                          |       |                |                 |        | $0 \text{ V} \text{ and } V_L, V_L = 2.7 \text{ V}$                                     |
|                                          |       |                | 1.0             | mA max |                                                                                         |
| V <sub>DD</sub>                          |       |                | 5               | V min  | $GND = 0 V, V_{SS} = 0 V$                                                               |
|                                          |       |                | 20              | V max  | $GND = 0 V, V_{SS} = 0 V$                                                               |

<sup>1</sup> Guaranteed by design; not subject to production test.

#### **CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx**

#### Table 4. ADGS1408, One Channel On

| Parameter                                                                              | 25°C  | 85°C  | 125°C | Unit   |
|----------------------------------------------------------------------------------------|-------|-------|-------|--------|
| CONTINUOUS CURRENT, Sx OR D <sup>1</sup>                                               |       |       |       |        |
| $V_{DD} = 15 \text{ V}, V_{SS} = -15 \text{ V} (\theta_{JA} = 58.4^{\circ}\text{C/W})$ | 304.9 | 133.6 | 48.9  | mA max |
| $V_{DD} = 12 \text{ V}, V_{SS} = 0 \text{ V} (\theta_{JA} = 58.4^{\circ}\text{C/W})$   | 259.7 | 122.7 | 48    | mA max |
| $V_{DD} = 5 \text{ V}, V_{SS} = -5 \text{ V} (\theta_{JA} = 58.4^{\circ}\text{C/W})$   | 247.2 | 119.3 | 47.6  | mA max |

<sup>1</sup> Sx refers to the S1 to S8 pins.

#### Table 5. ADGS1409, Two Channels On

| Parameter                                                                              | 25°C  | 85°C  | 125°C | Unit   |  |
|----------------------------------------------------------------------------------------|-------|-------|-------|--------|--|
| CONTINUOUS CURRENT, Sx OR Dx <sup>1</sup>                                              |       |       |       |        |  |
| $V_{DD} = 15 \text{ V}, V_{SS} = -15 \text{ V} (\theta_{JA} = 58.4^{\circ}\text{C/W})$ | 229.6 | 114.3 | 47.2  | mA max |  |
| $V_{DD} = 12 \text{ V}, V_{SS} = 0 \text{ V} (\theta_{JA} = 58.4^{\circ}\text{C/W})$   | 194.7 | 103   | 45.7  | mA max |  |
| $V_{DD} = 5 \text{ V}, V_{SS} = -5 \text{ V} (\theta_{JA} = 58.4^{\circ}\text{C/W}$    | 185.2 | 99.6  | 45.2  | mA max |  |

<sup>1</sup> Sx refers to the S1A to S4A and S1B to S4B pins, and Dx refers to the DA and DB pins.

#### TIMING CHARACTERISTICS

 $V_L$  = 2.7 V to 5.5 V, GND = 0 V, and all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Guaranteed by design and characterization, not production tested.

#### Table 6.

| Parameter              | Limit | Unit   | Test Conditions/Comments                               |
|------------------------|-------|--------|--------------------------------------------------------|
| TIMING CHARACTERISTICS |       |        |                                                        |
| t1                     | 20    | ns min | SCLK or CNV period                                     |
| t <sub>2</sub>         | 8     | ns min | SCLK or CNV high pulse width                           |
| t <sub>3</sub>         | 8     | ns min | SCLK or CNV low pulse width                            |
| t <sub>4</sub>         | 10    | ns min | CS falling edge to SCLK or CNV active edge             |
| t <sub>5</sub>         | 6     | ns min | Data setup time                                        |
| t <sub>6</sub>         | 8     | ns min | Data hold time                                         |
| t <sub>7</sub>         | 10    | ns min | SCLK or CNV active edge to $\overline{CS}$ rising edge |
| t <sub>8</sub>         | 20    | ns max | CS falling edge to SDO data available                  |
| t9 <sup>1</sup>        | 20    | ns max | SCLK falling edge to SDO data available                |
| t10                    | 20    | ns max | CS rising edge to SDO returns to high impedance        |
| t11                    | 20    | ns min | CS high time between SPI commands                      |
| t <sub>12</sub>        | 8     | ns min | CS falling edge to SCLK/CNV becomes stable             |
| t <sub>13</sub>        | 8     | ns min | CS rising edge to SCLK/CNV becomes stable              |

 $^{1}$  Measured with the 1 k $\Omega$  pull-up resistor to VL and 20 pF load. t<sub>2</sub> determines the maximum SCLK frequency when SDO is used.

#### **Timing Diagrams**



Figure 3. Address Mode Timing Diagram



Figure 6. Round Robin Timing Diagram

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 7.

| Parameter                                     | Rating                                                                                 |
|-----------------------------------------------|----------------------------------------------------------------------------------------|
| V <sub>DD</sub> to V <sub>SS</sub>            | 35 V                                                                                   |
| V <sub>DD</sub> to GND                        | –0.3 V to +25 V                                                                        |
| Vss to GND                                    | +0.3 V to -25 V                                                                        |
| V <sub>L</sub> to GND                         |                                                                                        |
| For $V_{DD} \leq 5.5V$                        | -0.3 V to V <sub>DD</sub> + 0.3 V                                                      |
| For $V_{DD} > 5.5V$                           | –0.3 V to +6 V                                                                         |
| SDO                                           | –0.3 V to +6 V                                                                         |
| GPOx                                          | -0.3 V to V <sub>L</sub> + 0.3 V                                                       |
| Analog Inputs <sup>1</sup>                    | V <sub>ss</sub> – 0.3 V to V <sub>DD</sub> + 0.3 V or<br>30 mA, whichever occurs first |
| Digital Inputs <sup>1</sup>                   | –0.3 V to +6 V                                                                         |
| Peak Current, Sx or Dx Pins <sup>2</sup>      | 497 mA (pulsed at 1 ms,<br>10% duty cycle maximum)                                     |
| Continuous Current, Sx or Dx <sup>2, 3</sup>  | Data + 15%                                                                             |
| Operating Temperature Range                   | –40°C to +125°C                                                                        |
| Storage Temperature Range                     | –65°C to +150°C                                                                        |
| Junction Temperature                          | 150°C                                                                                  |
| Reflow Soldering Peak<br>Temperature, Pb-Free | 260(+0/–5)°C                                                                           |

<sup>1</sup> Overvoltages at the digital Sx and Dx pins are clamped by internal diodes. Limit current to the maximum ratings given.

<sup>2</sup> Sx refers to the S1 to S4 pins, and Dx refers to the D1 to D4 pins.

<sup>3</sup> See Table 4 and Table 5.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Only one absolute maximum rating can be applied at any one time.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

#### Table 8. Thermal Resistance

| Package Type          | θ <sub>JA</sub> | θ <sub>JCB</sub> <sup>1</sup> | Ψл  | Unit |
|-----------------------|-----------------|-------------------------------|-----|------|
| CP-24-17 <sup>2</sup> | 58.4            | 17.2                          | 2.2 | °C/W |

 $^{1}$   $\theta_{JCB}$  is the junction to the bottom of the case value.

<sup>2</sup> Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD51.

#### ESD CAUTION



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



Figure 7. ADGS1408 Pin Configuration

| Table 9. ADGS1408 Pin | Function Descriptions |
|-----------------------|-----------------------|
|-----------------------|-----------------------|

| Pin No. | Mnemonic        | Description                                                                                                                                                                                                                                                                                                   |
|---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | Vss             | Most Negative Power Supply Potential. In single-supply applications, tie this pin to ground.                                                                                                                                                                                                                  |
| 2       | S1              | Source Terminal 1. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 3       | S2              | Source Terminal 2. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 4       | GND             | Ground (0 V) Reference.                                                                                                                                                                                                                                                                                       |
| 5       | S3              | Source Terminal 3. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 6       | GPO3            | General-Purpose Output 3. This pin is a digital output.                                                                                                                                                                                                                                                       |
| 7       | S4              | Source Terminal 4. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 8       | GPO4            | General-Purpose Output 4. This pin is a digital output.                                                                                                                                                                                                                                                       |
| 9, 11   | NIC             | Not Internally Connected.                                                                                                                                                                                                                                                                                     |
| 10      | D               | Drain Terminal. This pin can be an input or output.                                                                                                                                                                                                                                                           |
| 12      | S8              | Source Terminal 8. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 13      | S7              | Source Terminal 7. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 14      | RESET/VL        | RESET/Logic Power Supply Input (V <sub>L</sub> ). Under normal operation, drive the RESET/V <sub>L</sub> pin with a 2.7 V to 5.5 V supply.                                                                                                                                                                    |
|         |                 | Pull the RESET/VL pin low to complete a hardware reset. After a reset, all switches open, and the appropriate                                                                                                                                                                                                 |
|         |                 | registers are set to their default.                                                                                                                                                                                                                                                                           |
| 15      | S6              | Source Terminal 6. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 16      | CNV             | Convert Digital Input. When in round robin mode, the CNV pin is used to cycle through the selected channels.                                                                                                                                                                                                  |
| 17      | S5              | Source Terminal 5. This pin can be an input or output.                                                                                                                                                                                                                                                        |
| 18      | V <sub>DD</sub> | Most Positive Power Supply Potential.                                                                                                                                                                                                                                                                         |
| 19      | GPO1            | General-Purpose Output 1. This pin is a digital output.                                                                                                                                                                                                                                                       |
| 20      | SDO             | Serial Data Output. This pin can be used for daisy chaining a number of these devices together or for reading back the data stored in a register for diagnostic purposes. The serial data is propagated on the falling edge of SCLK. Pull this open-drain output to V <sub>L</sub> with an external resistor. |
| 21      | CS              | Active Low Control Input. CS is the frame synchronization signal for the input data.                                                                                                                                                                                                                          |
| 22      | SCLK            | Serial Clock Input. Data is captured on the positive edge of SCLK. Data can be transferred at rates of up to 50 MHz.                                                                                                                                                                                          |
| 23      | SDI             | Serial Data Input. Data is captured on the positive edge of the serial clock input.                                                                                                                                                                                                                           |
| 24      | GPO2            | General-Purpose Output 2. This pin is a digital output.                                                                                                                                                                                                                                                       |
|         | EPAD            | Exposed Pad. The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the exposed pad be soldered to the substrate, V <sub>SS</sub> .                                                                                   |



Figure 8. ADGS1409 Pin Configuration

| Pin No. | Mnemonic        | Description                                                                                                                                                                                                                                                                                                   |
|---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | Vss             | Most Negative Power Supply Potential. In single-supply applications, tie this pin to ground.                                                                                                                                                                                                                  |
| 2       | S1A             | Source Terminal 1A. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 3       | S2A             | Source Terminal 2A. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 4       | GND             | Ground (0 V) Reference.                                                                                                                                                                                                                                                                                       |
| 5       | S3A             | Source Terminal 3A. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 6       | GPO3            | General-Purpose Output 3. This pin is a digital output.                                                                                                                                                                                                                                                       |
| 7       | S4A             | Source Terminal 4A. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 8       | GPO4            | General-Purpose Output 4. This pin is a digital output.                                                                                                                                                                                                                                                       |
| 9       | DA              | Drain Terminal A. This pin can be an input or output.                                                                                                                                                                                                                                                         |
| 10      | DB              | Drain Terminal B. This pin can be an input or output.                                                                                                                                                                                                                                                         |
| 11      | GPO5            | General-Purpose Output 5. This pin is a digital output.                                                                                                                                                                                                                                                       |
| 12      | S4B             | Source Terminal 4B. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 13      | S3B             | Source Terminal 3B. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 14      | RESET/VL        | $\overline{\text{RESET}}$ /Logic Power Supply Input (V <sub>L</sub> ). Under normal operation, drive the $\overline{\text{RESET}}$ /V <sub>L</sub> pin with a 2.7 V to 5.5 V supply.                                                                                                                          |
|         |                 | Pull the RESET/VL pin low to complete a hardware reset. After a reset, all switches open, and the appropriate                                                                                                                                                                                                 |
|         |                 | registers are set to their default.                                                                                                                                                                                                                                                                           |
| 15      | S2B             | Source Terminal 2B. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 16      | CNV             | Convert Digital Input. When in round robin mode, the CNV pin is used to cycle through the selected channels.                                                                                                                                                                                                  |
| 17      | S1B             | Source Terminal 1B. This pin can be an input or output.                                                                                                                                                                                                                                                       |
| 18      | V <sub>DD</sub> | Most Positive Power Supply Potential.                                                                                                                                                                                                                                                                         |
| 19      | GPO1            | General-Purpose Output 1. This pin is a digital output.                                                                                                                                                                                                                                                       |
| 20      | SDO             | Serial Data Output. This pin can be used for daisy chaining a number of these devices together or for reading back the data stored in a register for diagnostic purposes. The serial data is propagated on the falling edge of SCLK. Pull this open-drain output to V <sub>L</sub> with an external resistor. |
| 21      | CS              | Active Low Control Input. $\overline{CS}$ is the frame synchronization signal for the input data.                                                                                                                                                                                                             |
| 22      | SCLK            | Serial Clock Input. Data is captured on the positive edge of SCLK. Data can be transferred at rates of up to 50 MHz.                                                                                                                                                                                          |
| 23      | SDI             | Serial Data Input. Data is captured on the positive edge of the serial clock input.                                                                                                                                                                                                                           |
| 24      | GPO2            | General-Purpose Output 2. This pin is a digital output.                                                                                                                                                                                                                                                       |
|         | EPAD            | Exposed Pad. The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the exposed pad be soldered to the substrate, V <sub>SS</sub> .                                                                                   |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 9. On Resistance vs. Vs or VD for Various Dual Supplies



Figure 10. On Resistance vs. V<sub>5</sub> or V<sub>D</sub> for Various Dual Supplies



Figure 11. On Resistance vs. V<sub>5</sub> or V<sub>D</sub> for Various Single Supplies



Figure 12. On Resistance vs.  $V_{\text{S}}$  or  $V_{\text{D}}$  for Various Temperatures, ±15 V Dual Supply



Figure 13. On Resistance vs.  $V_{S}$  or  $V_{D}$  for Various Temperatures,  $\pm 5$  V Dual Supply



Figure 14. On Resistance vs.  $V_5$  or  $V_D$  for Various Temperatures, 12 V Single Supply



*Figure 15. Leakage Current vs. Temperature,* ±15 *V Dual Supply* 



*Figure 16. Leakage Current vs. Temperature,* ±15 *V Dual Supply* 



Figure 17. Leakage Current vs. Temperature, ±5 V Dual Supply



Figure 18. Leakage Current vs. Temperature, 12 V Single Supply







Figure 20. Transition Time vs. Temperature for Single Supply (SS) and Dual Supply (DS)

### **Data Sheet**



Figure 21. Off Isolation vs. Frequency, ±15 V Dual Supply



Figure 22. ADGS1408 Crosstalk vs. Frequency, ±15 V Dual Supply



Figure 23. ADGS1409 Crosstalk vs. Frequency, ±15 V Dual Supply



Figure 24. AC Power Supply Rejection Ratio (ACPSRR) vs. Frequency, ±15 V Dual Supply





Figure 26. ADGS1408 Insertion Loss vs. Frequency,  $\pm 15$  V Dual Supply



Figure 27. ADGS1409 Insertion Loss vs. Frequency, ±15 V Dual Supply







### **TEST CIRCUITS**













Figure 36. THD + Noise



Figure 37. –3 dB Bandwidth



NOTES 1. BOARD AND COMPONENT EFFECTS ARE NOT DE-EMBEDDED FROM THE ACPSRR MEASUREMENT.

Figure 38. ACPSRR



Rev. 0 | Page 20 of 34

### **Data Sheet**



### TERMINOLOGY

#### Idd

 $I_{\mbox{\scriptsize DD}}$  is the positive supply current.

#### Iss

Iss is the negative supply current.

#### VD, Vs

 $V_{\rm D}$  and  $V_{\rm S}$  are the analog voltages on Terminal Dx and Terminal Sx, respectively.

#### Ron

 $R_{\rm ON}$  is the ohmic resistance between Terminal Dx and Terminal Sx.

#### $\Delta R_{ON}$

 $\Delta R_{\rm ON}$  is the difference between the  $R_{\rm ON}$  of any two channels.

#### R<sub>FLAT (ON)</sub>

 $R_{\rm FLAT\,(ON)}$  is flatness defined as the difference between the maximum and minimum value of on resistance values measured over the specified analog signal range.

#### I<sub>s</sub> (Off)

 $I_{\text{S}}$  (off) is the source leakage current with the switch off.

#### I<sub>D</sub> (Off)

 $I_{\rm D}$  (off) is the drain leakage current with the switch off.

#### $I_{s}$ (On), $I_{D}$ (On)

 $I_{\text{S}}\left(\text{on}\right)$  and  $I_{\text{D}}\left(\text{on}\right)$  are the channel leakage currents with the switch on.

#### VINL

 $V_{\ensuremath{\text{INL}}}$  is the maximum input voltage for Logic 0.

#### VINH

 $V_{\mbox{\scriptsize INH}}$  is the minimum input voltage for Logic 1.

#### $I_{\rm INL}, I_{\rm INH}$

 $I_{\mbox{\scriptsize INL}}$  and  $I_{\mbox{\scriptsize INH}}$  are the low and high input currents of the digital inputs.

#### C<sub>D</sub> (Off)

 $C_D$  (off) is the off switch drain capacitance, which is measured with reference to ground.

#### Cs (Off)

 $C_{s}$  (off) is the off switch source capacitance, which is measured with reference to ground.

#### $C_D$ (On), $C_S$ (On)

 $C_D$  (on) and  $C_S$  (on) are the on switch capacitances, which are measured with reference to ground.

#### Cin

 $C_{\mbox{\scriptsize IN}}$  is the digital input capacitance.

#### ton

 $t_{\rm ON}$  is the delay between applying the digital control input and the output switching on.

#### toff

 $t_{\text{OFF}}$  is the delay between applying the digital control input and the output switching off.

#### **Off Isolation**

Off isolation is a measure of unwanted signal coupling through an off switch.

#### **Charge Injection**

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

#### Crosstalk

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

#### -3 dB Bandwidth

Bandwidth is the frequency at which the output is attenuated by 3 dB.

#### On Response

On response is the frequency response of the on switch.

#### Insertion Loss

Insertion loss is the loss due to the on resistance of the switch.

#### Total Harmonic Distortion + Noise (THD + N)

THD + N is the ratio of the harmonic amplitude plus noise of the signal to the fundamental.

#### AC Power Supply Rejection Ratio (ACPSRR)

ACPSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. ACPSRR is a measure of the ability of the devices to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

### THEORY OF OPERATION

The ADGS1408/ADGS1409 are a set of serially controlled analog multiplexers comprising eight single channels and four differential channels, respectively, with error detection features. SPI Mode 0 and SPI Mode 3 can be used with the devices. The devices operate with SCLK frequencies up to 50 MHz. The default mode for the ADGS1408/ADGS1409 is address mode, in which the registers of the device are accessed by a 16-bit SPI command bounded by  $\overline{\text{CS}}$ . The SPI command becomes 24-bit if the user enables CRC error detection. Other error detection features include SCLK count error and invalid read/write error. If any of these SPI interface errors occur, they are detectable by reading the error flags register. The ADGS1408/ADGS1409 can also operate in two other modes, namely burst mode and daisy-chain mode.

The interface pins of the ADGS1408/ADGS1409 are  $\overline{CS}$ , SCLK, SDI, and SDO. Hold  $\overline{CS}$  low when using the SPI interface. Data is captured on SDI on the rising edge of SCLK, and data is propagated out on SDO on the falling edge of SCLK. SDO has an open-drain output. Connect a pull-up to this output. When not pulled low by the ADGS1408/ADGS1409, SDO is in a high impedance state.

#### **ADDRESS MODE**

Address mode is the default mode for the ADGS1408/ADGS1409 on power-up. A single SPI frame in address mode is bounded by a  $\overline{CS}$  falling edge and the succeeding  $\overline{CS}$  rising edge. An SPI frame is comprised of 16 SCLK cycles. The timing diagram for address mode is shown in Figure 45. The first SDI bit indicates if the SPI command is a read or write command. When the first bit is set to 0, a write command is issued, and if the first bit is set to 1, a read command is issued. The next seven bits determine the target register address. The remaining eight bits provide the data to the addressed register. The last eight bits are ignored during a read command, because during these clock cycles, SDO propagates out the data contained in the addressed register. The target register address of an SPI command is determined on the eighth SCLK rising edge. Data from this register propagates out on SDO from the 9<sup>th</sup> to the 16<sup>th</sup> SCLK falling edge during SPI reads. A register write occurs on the 16<sup>th</sup> SCLK rising edge during SPI writes.

During any SPI command, SDO sends out eight alignment bits on the first eight SCLK falling edges. The alignment bits observed at SDO are 0x25.

#### ERROR DETECTION FEATURES

Protocol and communication errors on the SPI interface are detectable. There are three detectable errors: incorrect SCLK error detection, invalid read and write address error detection, and CRC error detection. Each error has a corresponding enable bit in the error configuration register. In addition, there is an error flag bit for each error in the error flags register.

#### **CRC Error Detection**

The CRC error detection feature extends a valid SPI frame by eight SCLK cycles. These eight extra cycles are needed to send the CRC byte for that SPI frame. The CRC byte is calculated by the SPI block using the 16-bit payload: the R/W bit, Register Address Bits[6:0], and Register Data Bits[7:0]. The CRC polynomial used in the SPI block is  $x^8 + x^2 + x^1 + 1$  with a seed value of 0. For a timing diagram with CRC enabled, see Figure 46. Register writes occur at the 24<sup>th</sup> SCLK rising edge with CRC error checking enabled.

During an SPI write, the microcontroller/CPU provides the CRC byte through SDI. The SPI block checks the CRC byte just before the 24<sup>th</sup> SCLK rising edge. On this same edge, the register write is prevented if an incorrect CRC byte is received by the SPI interface. In the case of the incorrect CRC byte being detected, the CRC error flag is asserted in the error flags register.

During an SPI read, the CRC byte is provided to the microcontroller through SDO.

The CRC error detection feature is disabled by default and can be configured by the user through the error configuration register.



Figure 46. Timing Diagram with CRC Enabled

#### SCLK Count Error Detection

SCLK count error detection allows the user to detect if an incorrect number of SCLK cycles are sent by the microcontroller/ CPU. When in address mode, with CRC disabled, 16 SCLK cycles are expected. If 16 SCLK cycles are not detected, the SCLK count error flag asserts in the error flags register. When fewer than 16 SCLK cycles are received by the device, a write to the register map never occurs. When the ADGS1408/ADGS1409 receive more than 16 SCLK cycles, a write to the memory map still occurs at the 16<sup>th</sup> SCLK rising edge, and the flag asserts in the error flags register. With CRC enabled, the expected number of SCLK cycles is 24. SCLK count error detection is enabled by default and can be configured by the user through the error configuration register.

#### Invalid Read/Write Address Error Detection

An invalid read/write address error detects when a nonexistent register address is a target for a read or write. In addition, this error asserts when a write to a read only register is attempted. The invalid read/write address error flag asserts in the error flags register when an invalid read/write address error occurs. The invalid read/write address error is detected on the ninth SCLK rising edge, which means a write to the register never occurs when an invalid address is targeted. Invalid read/write address error detection is enabled by default and can be disabled by the user through the error configuration register.

#### **CLEARING THE ERROR FLAGS REGISTER**

To clear the error flags register, write the special 16-bit SPI frame, 0x6CA9, to the device. This SPI command does not trigger the invalid read/write address error. When CRC is enabled, the user must also send the correct CRC byte for a successful error clear command. At the 16<sup>th</sup> or 24<sup>th</sup> SCLK rising edge, the error flags register resets to 0.

#### **BURST MODE**

The SPI interface can accept consecutive SPI commands without the need to deassert the  $\overline{CS}$  line, which is called burst mode. Burst mode is enabled through the burst enable register. This mode uses the same 16-bit command to communicate with the device. In addition, the response of the device at SDO is still aligned with the corresponding SPI command. Figure 47 shows an example of SDI and SDO during burst mode.

The invalid read/write address and CRC error checking functions operate similarly during burst mode as they do during address mode. However, SCLK count error detection operates in a slightly different manner. The total number of SCLK cycles within a given  $\overline{CS}$  frame are counted, and if the total is not a multiple of 16, or a multiple of 24 when CRC is enabled, the SCLK count error flag asserts.



#### SOFTWARE RESET

When in address mode, the user can initiate a software reset. To initiate a software reset, write two consecutive SPI commands, namely 0xA3 followed by 0x05, targeting Register 0x0B. After a software reset, all register values are set to default.

#### **DAISY-CHAIN MODE**

The connection of several ADGS1408/ADGS1409 devices in a daisy-chain configuration is possible, and Figure 48 shows this setup. All devices share the same  $\overline{CS}$  and SCLK line, whereas the SDO of a device forms a connection to the SDI of the next device, creating a shift register. In daisy-chain mode, SDO is an eight-cycle delayed version of SDI. When in daisy-chain mode, all commands target the switch data register. Therefore, it is not possible to make configuration changes while in daisy-chain mode.



Figure 48. Two ADGS1408 Devices Connected in a Daisy-Chain Configuration

### Data Sheet

The ADGS1408/ADGS1409 can only enter daisy-chain mode when in address mode by sending the 16-bit SPI command, 0x2500 (see Figure 49). When the ADGS1408/ADGS1409 receive this command, the SDO of the device sends out the same command because the alignment bits at SDO are 0x25, which allows multiple daisy-connected devices to enter daisychain mode in a single SPI frame. A hardware reset is required to exit daisy-chain mode.

For the timing diagram of a typical daisy-chain SPI frame, see Figure 50. When  $\overline{CS}$  goes high, Device 1 writes Command 0, Bits[7:0] to its switch data register, Device 2 writes Command 1, Bits[7:0] to its switches, and so on. The SPI block uses the last eight bits it received through SDI to update the switches. After entering daisy-chain mode, the first eight bits sent out by SDO on each device in the chain are 0x00. When  $\overline{CS}$  goes high, the internal shift register value does not reset back to zero. An SCLK rising edge reads in data on SDI while data is propagated out of SDO on an SCLK falling edge. The expected number of SCLK cycles must be a multiple of eight before  $\overline{CS}$ goes high. When the expected number of SCLK cycles is not a multiple of eight, the SPI interface sends the last eight bits received to the switch data register.

#### **POWER-ON RESET**

The digital section of the ADGS1408/ADGS1409 goes through an initialization phase during V<sub>L</sub> power-up. This initialization also occurs after a hardware or software reset. After V<sub>L</sub> power-up or a reset, ensure a minimum of 120  $\mu$ s from the time of power-up or reset before any SPI command is issued. Ensure that V<sub>L</sub> does not drop out during the 120  $\mu$ s initialization phase because it may result in incorrect operation of the ADGS1408/ADGS1409.



Figure 50. Example of an SPI Frame Where Four ADGS1408/ADGS1409 Devices Connect in Daisy-Chain Mode

### **ROUND ROBIN MODE**

Round robin mode allows the ADGS1408/ADGS1409 to cycle through the channels faster by reducing the overhead needed from the digital interface to switch from one channel to the next. The round robin configuration register selects which channels are to be included in a cycle, and the CNV edge select register selects on which edge of CNV the ADGS1408/ADGS1409 switch to the next channel in the sequence. At the end of the channel cycle, a resync pulse appears on SDO to inform the user that the current cycle ended; then, SDO loops back to the start of the sequence of channels. Figure 51 shows an example of the round robin mode interface, and Figure 52 shows the CNV signal of the analog-to-digital converter (ADC) being used in conjunction with the ADGS1408 in round robin mode. After configuration completes, the round robin enable register allows the ADGS1408/ADGS1409 to enter round robin mode. When in round robin mode, the SPI is no longer used to switch between channels. Instead, to switch from one channel to another, ensure that a digital signal is present on the CNV pin while  $\overline{\text{CS}}$  is pulled low.

To exit round robin mode, either perform a hardware reset or send the following two 16-bit addressable mode SPI frames: 0xA318, followed by 0xE3B4. These frames are the only SPI commands recognized by the SPI interface while in round robin mode.

Round robin mode is significantly faster than addressable mode to cycle through channels because it removes the 16-bit overhead required to change input channel. In addition, round robin mode removes the need for SCLK to be running, which reduces the digital current consumption, I<sub>L</sub>. The maximum CNV frequency is bound by the transition time of the device along with the required settling time for the application.



Figure 52. Example of the CNV Signal of an ADC Cycling Through Channels in the ADGS1408

#### **GENERAL-PURPOSE OUTPUTS (GPOs)**

The ADGS1408 has four GPOs, and the ADGS1409 has five GPOs. These digital outputs allow the control of other devices using the ADGS1408/ADGS1409. The GPOs are controlled from the SW\_DATA register where they can be either set high

or low. When the device is in round robin mode, the GPOs are driven low. The logic low level is GND, and  $V_L$  sets the logic high level. Figure 53 shows how the ADGS1408 can be used to control another device, which in this example is the ADG758.



### APPLICATIONS INFORMATION DIGITAL INPUT BUFFERS

There are input buffers present on the digital input pins ( $\overline{CS}$ , SCLK, and SDI). These buffers are active at all times; as a result, there is current drawn from the V<sub>L</sub> supply if SCLK or SDI are toggling, regardless of whether  $\overline{CS}$  is active. For typical values of this current draw, refer to the Specifications section and Figure 30.

#### **POWER SUPPLY RAILS**

To guarantee correct operation of the ADGS1408/ADGS1409,  $0.1 \mu$ F decoupling capacitors are required.

The ADGS1408/ADGS1409 can operate with bipolar supplies between  $\pm 4.5$  V and  $\pm 16.5$  V. The supplies on V<sub>DD</sub> and V<sub>SS</sub> do not need to be symmetrical; however, the V<sub>DD</sub> to V<sub>SS</sub> range must not exceed 33 V. The ADGS1408/ADGS1409 can also operate with single supplies between 5 V and 20 V with V<sub>SS</sub> connected to GND.

The voltage range that can be supplied to  $V_{\text{L}}$  is from 2.7 V to 5.5 V.

The device is fully specified at  $\pm 15$  V,  $\pm 5$  V, and  $\pm 12$  V analog supply voltage ranges.

#### POWER SUPPLY RECOMMENDATIONS

Analog Devices has a wide range of power management products to meet the requirements of most high performance signal chains.

An example of a bipolar power solution is shown in Figure 54. The ADP5070 dual switching regulator generates a positive and negative supply rail for the ADGS1408/ADGS1409, an amplifier, and/or a precision converter in a typical signal chain. Also shown in Figure 54 are two optional low dropout regulators (LDOs), ADP7118 and ADP7182 (positive and negative LDOs, respectively), that can be used to reduce the output ripple of the ADP5070 in ultralow noise sensitive applications.

The ADM7160 can be used to generate the  $V_L$  voltage required to power digital circuitry within the ADGS1408/ADGS1409.



Figure 54. Bipolar Power Solution

| Product | Description                                        |
|---------|----------------------------------------------------|
| ADP5070 | 1 A/0.6 A, dc-to-dc switching regulator with       |
|         | independent positive and negative outputs          |
| ADM7160 | 5.5 V, 200 mA, ultralow noise, linear regulator    |
| ADP7118 | 20 V, 200 mA, low noise, CMOS LDO linear regulator |
| ADP7182 | –28 V, –200 mA, low noise, LDO linear regulator    |

#### **POWER SUPPLY SEQUENCING**

Take care to ensure correct power supply sequencing. Incorrect power supply sequencing can result in the device being subjected to stresses beyond the maximum ratings listed in Table 7. Ensure that the analog power supplies ( $V_{\rm DD}$  and  $V_{\rm SS}$ ) and ground (GND) are present before applying  $V_L$ , the digital inputs, and the analog inputs. Failure to adhere to this sequence may result in damage to the device.

### **REGISTER SUMMARIES**

#### Table 12. ADGS1408 Register Summary

|      | 0                     | 1                    | r -          | 1        | 1     | 1     |             |               |                | 1       | r   |
|------|-----------------------|----------------------|--------------|----------|-------|-------|-------------|---------------|----------------|---------|-----|
| Reg. | Name                  | Bit 7                | Bit 6        | Bit 5    | Bit 4 | Bit 3 | Bit 2       | Bit 1         | Bit 0          | Default | RW  |
| 0x01 | SW_DATA               | GPO4                 | GPO3         | GPO2     | GPO1  | A2    | A1          | A0            | EN             | 0x00    | R/W |
| 0x02 | ERR_CONFIG            |                      |              | Reserved |       |       | RW_ERR_EN   | SCLK_ERR_EN   | CRC_ERR_EN     | 0x06    | R/W |
| 0x03 | ERR_FLAGS             |                      | Reserved RW_ |          |       |       | RW_ERR_FLAG | SCLK_ERR_FLAG | CRC_ERR_FLAG   | 0x00    | R   |
| 0x05 | BURST_EN              |                      | Reserved     |          |       |       |             |               | BURST_MODE_EN  | 0x00    | R/W |
| 0x06 | ROUND_ROBIN_EN        |                      | Reserved     |          |       |       |             |               | ROUND_ROBIN_EN | 0x00    | R/W |
| 0x07 | RROBIN_CHANNEL_CONFIG | S8_EN                | S7_EN        | S6_EN    | S5_EN | S4_EN | S3_EN       | S2_EN         | S1_EN          | 0xFF    | R/W |
| 0x09 | CNV_EDGE_SEL          | Reserved CNV_EDGE_SE |              |          |       |       |             | CNV_EDGE_SEL  | 0x00           | R/W     |     |
| 0x0B | SOFT_RESETB           | SOFT_RESETB          |              |          |       |       |             | 0x00          | R/W            |         |     |

#### Table 13. ADGS1409 Register Summary

| Reg. | Name                  | Bit 7           | Bit 6    | Bit 5    | Bit 4 | Bit 3 | Bit 2          | Bit 1         | Bit 0        | Default | RW  |
|------|-----------------------|-----------------|----------|----------|-------|-------|----------------|---------------|--------------|---------|-----|
| 0x01 | SW_DATA               | GPO5            | GPO4     | GPO3     | GPO2  | GPO1  | A1             | A0            | EN           | 0x00    | R/W |
| 0x02 | ERR_CONFIG            |                 |          | Reserved | ł     |       | RW_ERR_EN      | SCLK_ERR_EN   | CRC_ERR_EN   | 0x06    | R/W |
| 0x03 | ERR_FLAGS             |                 |          | Reserved | ł     |       | RW_ERR_FLAG    | SCLK_ERR_FLAG | CRC_ERR_FLAG | 0x00    | R   |
| 0x05 | BURST_EN              |                 | Reserved |          |       |       |                | BURST_MODE_EN | 0x00         | R/W     |     |
| 0x06 | ROUND_ROBIN_EN        |                 | Reserved |          |       |       | ROUND_ROBIN_EN | 0x00          | R/W          |         |     |
| 0x07 | RROBIN_CHANNEL_CONFIG |                 | Rese     | rved     |       | S4_EN | S3_EN          | S2_EN         | S1_EN        | 0x0F    | R/W |
| 0x09 | CNV_EDGE_SEL          | Reserved CNV_ED |          |          |       |       |                | CNV_EDGE_SEL  | 0x00         | R/W     |     |
| 0x0B | SOFT_RESETB           | SOFT_RESETB     |          |          |       |       |                | 0x00          | R/W          |         |     |

# **REGISTER DETAILS**

### SWITCH DATA REGISTER

#### Address: 0x01, Reset: 0x00, Name: SW\_DATA

The switch data register controls the status of the eight switches of the ADGS1408/ADGS1409, as well as the general-purpose digital outputs. Use the ADGS1408/ADGS1409 truth tables in conjunction with the bit descriptions.

| Table 14. Bit Descriptions for SW_ | DATA, ADGS1408 |
|------------------------------------|----------------|
|------------------------------------|----------------|

| Bit(s) | Bit Name | Settings | Description              | Default | Access |
|--------|----------|----------|--------------------------|---------|--------|
| 7      | GPO4     |          | Enable bit for GPO4.     | 0x0     | R/W    |
| 6      | GPO3     |          | Enable bit for GPO3.     | 0x0     | R/W    |
| 5      | GPO2     |          | Enable bit for GPO2.     | 0x0     | R/W    |
| 4      | GPO1     |          | Enable bit for GPO1.     | 0x0     | R/W    |
| 3      | A2       |          | Enable bit for A2.       | 0x0     | R/W    |
| 2      | A1       |          | Enable bit for A1.       | 0x0     | R/W    |
| 1      | A0       |          | Enable bit for A0.       | 0x0     | R/W    |
| 0      | EN       |          | Enable bit for ADGS1408. | 0x0     | R/W    |
|        |          | 0        | ADGS1408 disabled.       |         |        |
|        |          | 1        | ADGS1408 enabled.        |         |        |

#### Table 15. Bit Descriptions for SW\_DATA, ADGS1409

| Bit(s) | Bit Name | Settings | Description              | Default | Access |
|--------|----------|----------|--------------------------|---------|--------|
| 7      | GPO5     |          | Enable bit for GPO5.     | 0x0     | R/W    |
| 6      | GPO4     |          | Enable bit for GPO4.     | 0x0     | R/W    |
| 5      | GPO3     |          | Enable bit for GPO3.     | 0x0     | R/W    |
| 4      | GPO2     |          | Enable bit for GPO2.     | 0x0     | R/W    |
| 3      | GPO1     |          | Enable bit for GPO1.     | 0x0     | R/W    |
| 2      | A1       |          | Enable bit for A1.       | 0x0     | R/W    |
| 1      | A0       |          | Enable bit for A0.       | 0x0     | R/W    |
| 0      | EN       |          | Enable bit for ADGS1409. | 0x0     | R/W    |
|        |          | 0        | ADGS1409 disabled.       |         |        |
|        |          | 1        | ADGS1409 enabled.        |         |        |

#### Table 16. ADGS1408 Truth Table<sup>1</sup>

| A2 | A1 | A0 | EN | On Switch |  |
|----|----|----|----|-----------|--|
| Х  | Х  | Х  | 0  | None      |  |
| 0  | 0  | 0  | 1  | S1        |  |
| 0  | 0  | 1  | 1  | S2        |  |
| 0  | 1  | 0  | 1  | S3        |  |
| 0  | 1  | 1  | 1  | S4        |  |
| 1  | 0  | 0  | 1  | S5        |  |
| 1  | 0  | 1  | 1  | S6        |  |
| 1  | 1  | 0  | 1  | S7        |  |
| 1  | 1  | 1  | 1  | S8        |  |

<sup>1</sup> X means don't care.

#### Table 17. ADGS1409 Truth Table<sup>1</sup>

| A1 | A0 | EN | On Switch Pair |
|----|----|----|----------------|
| Х  | Х  | 0  | None           |
| 0  | 0  | 1  | S1             |
| 0  | 1  | 1  | S2             |
| 1  | 0  | 1  | S3             |
| 1  | 1  | 1  | S4             |

<sup>1</sup> X means don't care.

#### **ERROR CONFIGURATION REGISTER**

#### Address: 0x02, Reset: 0x06, Name: ERR\_CONFIG

The error configuration register allows the user to enable and disable the relevant error features as required.

| Bit(s) | Bit Name    | Settings | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default | Access |
|--------|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| [7:3]  | Reserved    |          | These bits are reserved. Set these bits to 0.                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x0     | R      |
| 2      | RW_ERR_EN   |          | Enable bit for detecting an invalid read/write address.                                                                                                                                                                                                                                                                                                                                                                                                       | 0x1     | R/W    |
|        |             | 0        | Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |        |
|        |             | 1        | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |        |
| 1      | SCLK_ERR_EN | 0        | Enable bit for detecting the correct number of SCLK cycles in an SPI frame.<br>16 SCLK cycles are expected when CRC is disabled and burst mode is disabled.<br>24 SCLK cycles are expected when CRC is enabled and burst mode is disabled.<br>A multiple of 16 SCLK cycles is expected when CRC is disabled and burst<br>mode is enabled. A multiple of 24 SCLK cycles is expected when CRC is<br>enabled and burst mode is enabled.<br>Disabled.<br>Enabled. | 0x1     | R/W    |
| 0      | CRC_ERR_EN  |          | Enable bit for CRC error detection. SPI frames are 24 bits wide when enabled.                                                                                                                                                                                                                                                                                                                                                                                 | 0x0     | R/W    |
|        |             | 0        | Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |        |
|        |             | 1        | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |        |

#### Table 18. Bit Descriptions for ERR\_CONFIG

#### **ERROR FLAGS REGISTER**

#### Address: 0x03, Reset: 0x00, Name: ERR\_FLAGS

The error flags register allows the user to determine if an error occurred. To clear the error flags register, write the special 16-bit SPI command, 0x6CA9, to the device. This SPI command does not trigger the invalid R/W address error. When CRC is enabled, the user must include the correct CRC byte during the SPI write for the clear error flags register command to succeed.

Table 19. Bit Descriptions for ERR\_FLAGS

| Bit(s) | Bit Name      | Settings | Description                                                                                                                                                                                                                    | Default | Access |
|--------|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| [7:3]  | Reserved      |          | These bits are reserved. Set these bits to 0.                                                                                                                                                                                  | 0x0     | R      |
| 2      | RW_ERR_FLAG   |          | Error flag for invalid read/write address. The error flag asserts during an SPI read if the target address does not exist. The error flag also asserts when the target address of an SPI write does not exist or is read only. | 0x0     | R      |
|        |               | 0        | No error.                                                                                                                                                                                                                      |         |        |
|        |               | 1        | Error.                                                                                                                                                                                                                         |         |        |
| 1      | SCLK_ERR_FLAG |          | Error flag for the detection of the correct number of SCLK cycles in an SPI frame.                                                                                                                                             | 0x0     | R      |
|        |               | 0        | No error.                                                                                                                                                                                                                      |         |        |
|        |               | 1        | Error.                                                                                                                                                                                                                         |         |        |
| 0      | CRC_ERR_FLAG  |          | Error flag that determines if a CRC error occurred during a register write.                                                                                                                                                    | 0x0     | R      |
|        |               | 0        | No error.                                                                                                                                                                                                                      |         |        |
|        |               | 1        | Error.                                                                                                                                                                                                                         |         |        |

#### **BURST ENABLE REGISTER**

#### Address: 0x05, Reset: 0x00, Name: BURST\_EN

The burst enable register allows the user to enable or disable burst mode. When enabled, the user can send multiple consecutive SPI commands without deasserting  $\overline{CS}$ .

#### Table 20. Bit Descriptions for BURST\_EN

| Bit(s) | Bit Name      | Settings | Description                                   | Default | Access |
|--------|---------------|----------|-----------------------------------------------|---------|--------|
| [7:1]  | Reserved      |          | These bits are reserved. Set these bits to 0. | 0x0     | R      |
| 0      | BURST_MODE_EN |          | Burst mode enable bit.                        | 0x0     | R/W    |
|        |               | 0        | Disabled.                                     |         |        |
|        |               | 1        | Enabled.                                      |         |        |

#### **ROUND ROBIN ENABLE REGISTER**

#### Address: 0x06, Reset: 0x00, Name: ROUND\_ROBIN\_EN

The round robin register allows the user to enable or disable round robin mode. When enabled, the user can cycle through the channels enabled in the round robin configuration register by presenting the relevant edge on the CNV pin.

#### Table 21. Bit Descriptions for ROUND\_ROBIN\_EN

| Bit(s) | Bit Name       | Settings | Description                                   | Default | Access |
|--------|----------------|----------|-----------------------------------------------|---------|--------|
| [7:1]  | Reserved       |          | These bits are reserved. Set these bits to 0. | 0x0     | R      |
| 0      | ROUND_ROBIN_EN |          | Round robin mode enable bit.                  | 0x0     | R/W    |
|        |                | 0        | Disabled.                                     |         |        |
|        |                | 1        | Enabled.                                      |         |        |

#### **ROUND ROBIN CHANNEL CONFIGURATION REGISTER**

#### Address: 0x07, Reset: 0xFF (ADGS1408), 0x0F (ADGS1409), Name: RROBIN\_CHANNEL\_CONFIG

The round robin channel configuration register controls which channels are included in a cycle during round robin mode. During round robin mode, the channels are cycled through in ascending order.

#### Table 22. Bit Descriptions for RROBIN\_CHANNEL\_CONFIG, ADGS1408

| Bit(s) | Bit Name | Settings | Description                          | Default | Access |
|--------|----------|----------|--------------------------------------|---------|--------|
| 7      | S8_EN    |          | Enable bit for S8.                   | 0x1     | R/W    |
|        |          | 0        | S8 disabled during round robin mode. |         |        |
|        |          | 1        | S8 enabled during round robin mode.  |         |        |
| 6      | S7_EN    |          | Enable bit for S7.                   | 0x1     | R/W    |
|        |          | 0        | S7 disabled during round robin mode. |         |        |
|        |          | 1        | S7 enabled during round robin mode.  |         |        |
| 5      | S6_EN    |          | Enable bit for S6.                   | 0x1     | R/W    |
|        |          | 0        | S6 disabled during round robin mode. |         |        |
|        |          | 1        | S6 enabled during round robin mode.  |         |        |
| 4      | S5_EN    |          | Enable bit for S5.                   | 0x1     | R/W    |
|        |          | 0        | S5 disabled during round robin mode. |         |        |
|        |          | 1        | S5 enabled during round robin mode.  |         |        |
| 3      | S4_EN    |          | Enable bit for S4.                   | 0x1     | R/W    |
|        |          | 0        | S4 disabled during round robin mode. |         |        |
|        |          | 1        | S4 enabled during round robin mode.  |         |        |
| 2      | S3_EN    |          | Enable bit for S3.                   | 0x1     | R/W    |
|        |          | 0        | S3 disabled during round robin mode. |         |        |
|        |          | 1        | S3 enabled during round robin mode.  |         |        |

| Bit(s) | Bit Name | Settings | Description                          | Default | Access |
|--------|----------|----------|--------------------------------------|---------|--------|
| 1      | S2_EN    |          | Enable bit for S2.                   | 0x1     | R/W    |
|        |          | 0        | S2 disabled during round robin mode. |         |        |
|        |          | 1        | S2 enabled during round robin mode.  |         |        |
| 0      | S1_EN    |          | Enable bit for S1.                   | 0x1     | R/W    |
|        |          | 0        | S1 disabled during round robin mode. |         |        |
|        |          | 1        | S1 enabled during round robin mode.  |         |        |

#### Table 23. Bit Descriptions for RROBIN\_CHANNEL\_CONFIG, ADGS1409

| Bit(s) | Bit Name | Settings | Description                                   | Default | Access |
|--------|----------|----------|-----------------------------------------------|---------|--------|
| [7:4]  | Reserved |          | These bits are reserved. Set these bits to 0. | 0x0     | R      |
| 3      | S4_EN    |          | Enable bit for S4.                            | 0x1     | R/W    |
|        |          | 0        | S4 disabled during round robin mode.          |         |        |
|        |          | 1        | S4 enabled during round robin mode.           |         |        |
| 2      | S3_EN    |          | Enable bit for S3.                            | 0x1     | R/W    |
|        |          | 0        | S3 disabled during round robin mode.          |         |        |
|        |          | 1        | S3 enabled during round robin mode.           |         |        |
| 1      | S2_EN    |          | Enable bit for S2.                            | 0x1     | R/W    |
|        |          | 0        | S2 disabled during round robin mode.          |         |        |
|        |          | 1        | S2 enabled during round robin mode.           |         |        |
| 0      | S1_EN    |          | Enable bit for S1.                            | 0x1     | R/W    |
|        |          | 0        | S1 disabled during round robin mode.          |         |        |
|        |          | 1        | S1 enabled during round robin mode.           |         |        |

#### **CNV EDGE SELECT REGISTER**

#### Address: 0x06, Reset: 0x00, Name: CNV\_EDGE\_SEL

The CNV edge select register allows the user to select the active edge of the CNV pin when the device is in round robin mode.

| Bit(s) | Bit Name     | Settings | Description                                   | Default | Access |
|--------|--------------|----------|-----------------------------------------------|---------|--------|
| [7:1]  | Reserved     |          | These bits are reserved. Set these bits to 0. | 0x0     | R      |
| 0      | CNV_EDGE_SEL |          | CNV active edge select bit.                   | 0x0     | R/W    |
|        |              | 0        | Falling edge of CNV is the active edge.       |         |        |
|        |              | 1        | Rising edge of CNV is the active edge.        |         |        |

#### Table 24. Bit Descriptions for CNV\_EDGE\_SEL

#### SOFTWARE RESET REGISTER

#### Address: 0x0B, Reset: 0x00, Name: SOFT\_RESETB

Use the software reset register to perform a software reset. Write 0xA3 followed by 0x05 consecutively to this register, and the registers of the device reset to their default state.

#### Table 25. Bit Descriptions for SOFT\_RESETB

| Bit(s) | Bit Name    | Settings | Description                                                               | Default | Access |
|--------|-------------|----------|---------------------------------------------------------------------------|---------|--------|
| [7:0]  | SOFT_RESETB |          | To perform a software reset, consecutively write 0xA3 followed by 0x05 to | 0x0     | R      |
|        |             |          | this register.                                                            |         |        |

### **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                           | Package Option |
|--------------------|-------------------|-----------------------------------------------|----------------|
| ADGS1408BCPZ       | –40°C to +125°C   | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17       |
| ADGS1408BCPZ-RL7   | -40°C to +125°C   | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17       |
| ADGS1409BCPZ       | -40°C to +125°C   | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17       |
| ADGS1409BCPZ-RL7   | -40°C to +125°C   | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17       |
| EVAL-ADGS1408SDZ   |                   | ADGS1408 Evaluation Board                     |                |
| EVAL-ADGS1409SDZ   |                   | ADGS1409 Evaluation Board                     |                |

<sup>1</sup> Z = RoHS Compliant Part.

©2018 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D16791-0-6/18(0)



www.analog.com

Rev. 0 | Page 34 of 34

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Multiplexer Switch ICs category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below :

NLV74HC4066ADR2G HEF4051BP MC74HC4067ADTG DG508AAK/883B NLV14051BDG 016400E PI3V512QE 7705201EC PI2SSD3212NCE NLAS3257CMX2TCG PI3DBS12412AZLEX PI3V512QEX PI3DBS16213ZLEX PI3DBS16415ZHEX MUX36S16IRSNR 74LVC1G3157GM-Q10X TC7W53FK,LF CD4053BM96 MC74HC4053ADWR2G SN74LV4051APWR HEF4053BT.653 ADG5408BRUZ-REEL7 ADG1404YRUZ-REEL7 ADG1208YRZ-REEL7 MAX4704EUB+T ADG1406BRUZ-REEL7 LTC4305IDHD#PBF CD4053BPWRG4 74HC4053D.653 74LVC2G53DP.125 74HC4052DB.112 74HC4052PW.112 74HC4053DB.112 74HC4067DB.112 74HC4351DB.112 74HCT4052D.112 74HCT4052DB.112 74HCT4053DB.112 74HCT4067D.112 74HCT4351D.112 74LV4051PW.112 FSA1256L8X\_F113 PI5V330QE PI5V331QE 5962-8771601EA 5962-87716022A ADG5249FBRUZ ADG1438BRUZ AD7506JNZ AD7506KNZ