### 6.5 V, 2 A, Ultralow Noise, High PSRR, Fast Transient Response CMOS LDO

## Data Sheet

## FEATURES

Input voltage range: 2.3 V to 6.5 V
Maximum load current: 2 A
Low noise: $5 \mu \mathrm{~V}$ rms independent of output voltage at 100 Hz to 100 kHz
Fast transient response: $1.5 \boldsymbol{\mu}$ for 1 mA to 1.5 A load step 60 dB PSRR at 100 kHz
Low dropout voltage: $172 \mathbf{m V}$ at 2 A load, $\mathrm{V}_{\text {оut }}=\mathbf{3} \mathbf{~ V}$
Initial accuracy: $\mathbf{- 0 . 5 \%}$ (minimum), +1\% (maximum)
Accuracy over line, load, and temperature: $\pm 1.5 \%$
Quiescent current, $I_{\text {GND }}=0.7 \mathrm{~mA}$ with no load
Low shutdown current: $0.25 \mu \mathrm{~A}$ at $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$
Stable with small $4.7 \mu \mathrm{~F}$ ceramic output capacitor
Adjustable and fixed output voltage options: 1.2 V to 5.0 V
Adjustable output from 1.2 V to $\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{DO}}$
Precision enable
Adjustable soft start
8-lead $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP package
Supported by ADIsimPower ${ }^{\text {rm }}$ tool

## APPLICATIONS

Regulation to noise sensitive applications: ADC and DAC circuits, precision amplifiers, PLLs/VCOs, and clocking ICs

## Communications and infrastructure

Medical and healthcare
Industrial and instrumentation

## GENERAL DESCRIPTION

The ADM7172 is a CMOS, low dropout linear regulator (LDO) that operates from 2.3 V to 6.5 V and provides up to 2 A of output current. This high output current LDO is ideal for regulation of high performance analog and mixed-signal circuits operating from 6 V down to 1.2 V rails. Using an advanced proprietary architecture, the device provides high power supply rejection and low noise, and achieves excellent line and load transient response with just a small $4.7 \mu \mathrm{~F}$ ceramic output capacitor. Load transient response is typically $1.5 \mu \mathrm{~s}$ for a 1 mA to 1.5 A load step.
The ADM7172 is available in 17 fixed output voltage options. The following voltages are available from stock: $1.3 \mathrm{~V}, 1.8 \mathrm{~V}$, $2.5 \mathrm{~V}, 3.0 \mathrm{~V}, 3.3 \mathrm{~V}, 4.2 \mathrm{~V}$, and 5.0 V . Additional voltages that are available by special order are: $1.5 \mathrm{~V}, 1.85 \mathrm{~V}, 2.0 \mathrm{~V}, 2.2 \mathrm{~V}, 2.7 \mathrm{~V}$, $2.75 \mathrm{~V}, 2.8 \mathrm{~V}, 2.85 \mathrm{~V}, 3.8 \mathrm{~V}$, and 4.6 V . An adjustable version is also available that allows output voltages that range from 1.2 V to $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{DO}}$ with an external feedback divider.

## TYPICAL APPLICATION CIRCUIT



Figure 1. ADM7172 with Fixed Output Voltage, 3.3 V
Inrush current can be controlled by adjusting the start-up time via the soft start pin. The typical start-up time with a 1 nF soft start capacitor is 1.0 ms .

The ADM7172 regulator output noise is $5 \mu \mathrm{~V} \mathrm{rms}$, independent of the output voltage. The ADM7172 is available in an 8-lead, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP, making it not only a very compact solution, but also providing excellent thermal performance for applications requiring up to 2 A of output current in a small, low profile footprint.


Figure 2. Transient Response (Trace 2), 1 mA to 1.5 A Load Step in 400 ns (Trace 1)
Table 1. Related Devices

| Device | Input Voltage | Output Current | Package |
| :--- | :--- | :--- | :--- |
| ADM7170 | 2.3 V to 6.5 V | 500 mA | 8 -lead LFCSP |
| ADM7171 | 2.3 V to 6.5 V | 1 A | 8 -lead LFCSP |

## TABLE OF CONTENTS

Features .....  1
Applications ..... 1
General Description ..... 1
Typical Application Circuit ..... 1
Revision History ..... 2
Specifications ..... 3
Input and Output Capacitor, Recommended Specifications .....  4
Absolute Maximum Ratings ..... 5
Thermal Data ..... 5
Thermal Resistance ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions ..... 6
Typical Performance Characteristics ..... 7
Theory of Operation ..... 16
Applications Information ..... 17
REVISION HISTORY
8/2019—Rev. C to Rev. D
Change to Figure 33 Caption ..... 11
Deleted Figure 34; Renumbered Sequentially ..... 12
Changes to Figure 38 Caption and Figure 39 Caption ..... 12
Changes to Figure 55 ..... 16
Updated Outline Dimensions ..... 23
Changes to Ordering Guide ..... 23
8/2015-Rev. B to Rev. C
Change to Soft Start Section ..... 19
Added Effect of Noise Reduction on Start-Up Time Section ..... 19
ADIsimPower Design Tool ..... 17
Capacitor Selection ..... 17
Programmable Precision Enable ..... 18
Undervoltage Lockout ..... 18
Soft Start ..... 18
Noise Reduction of the ADM7172 in Adjustable Mode ..... 19
Effect of Noise Reduction on Start-Up Time ..... 19
Current-Limit and Thermal Overload Protection ..... 20
Thermal Considerations ..... 20
Typical Applications Circuits. ..... 21
Printed Circuit Board Layout Considerations ..... 22
Outline Dimensions ..... 23
Ordering Guide ..... 23
12/2014-Rev. A to Rev. B
Changes to Figure 2 .....  1
Changes to Figure 48 to Figure 51 ..... 14
Changes to Figure 52 to Figure 55 ..... 15
Changes to Figure 58 ..... 17
8/2014—Rev. 0 to Rev. AChanges to Ordering Guide23

ADM7172

## SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=\left(\mathrm{V}_{\text {OUt }}+0.5 \mathrm{~V}\right)$ or 2.3 V (whichever is greater), $\mathrm{EN}=\mathrm{V}_{\mathrm{IN}}, \mathrm{I}_{\mathrm{LOAD}}=10 \mathrm{~mA}, \mathrm{C}_{\mathrm{IN}}=\mathrm{Cout}=4.7 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum/maximum specifications, unless otherwise noted.

Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT VOLTAGE RANGE | $\mathrm{V}_{\text {IN }}$ |  | 2.3 |  | 6.5 | V |
| LOAD CURRENT | ILOAD |  |  |  | 2 | A |
| OPERATING SUPPLY CURRENT | IGnd | $\begin{aligned} & I_{\text {LOAD }}=0 \mu \mathrm{~A} \\ & I_{\text {LOAD }}=2 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0.7 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 8.7 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| SHUTDOWN CURRENT | IGND-SD | $\mathrm{EN}=\mathrm{GND}, \mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ |  | 0.25 | 3.8 | $\mu \mathrm{A}$ |
| OUTPUT VOLTAGE ACCURACY <br> Fixed Output Voltage Accuracy <br> Adjustable Output Voltage Accuracy | Vout <br> $V_{\text {sense }}$ | $\begin{aligned} & \text { ILOAD }=10 \mathrm{~mA}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C} \\ & 100 \mu \mathrm{I}<\mathrm{I}_{\text {LOAD }}<2 \mathrm{~A}, \mathrm{~V}_{\text {IN }}=\left(\mathrm{V}_{\text {OUT }}+0.5 \mathrm{~V}\right) \text { to } 6.5 \mathrm{~V} \\ & \text { LLOAD }=10 \mathrm{~mA} \\ & 10 \mathrm{~mA}<\mathrm{I}_{\text {LOAD }}<2 \mathrm{~A}, \mathrm{~V}_{\text {IN }}=\left(\mathrm{V}_{\text {OUT }}+0.5 \mathrm{~V}\right) \text { to } 6.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -0.5 \\ -1.5 \\ 1.194 \\ \\ 1.182 \end{gathered}$ | $1.200$ | $\begin{aligned} & +1 \\ & +1.5 \\ & 1.212 \\ & \\ & 1.218 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \text { V } \\ & \text { V } \end{aligned}$ |
| REGULATION Line Load | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {IN }}$ <br> $\Delta V_{\text {Out }} / \Delta l_{\text {LIAA }}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\left(\mathrm{V}_{\text {out }}+0.5 \mathrm{~V}\right) \text { to } 6.5 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=100 \mu \mathrm{~A} \text { to } 2 \mathrm{~A} \end{aligned}$ | -0.1 | $0.1$ | $\begin{aligned} & +0.1 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & \% / V \\ & \% / \mathrm{A} \end{aligned}$ |
| SENSE INPUT BIAS CURRENT | SENSEI-BAAS | $100 \mu \mathrm{~A}<\mathrm{I}_{\text {LOAD }}<2 \mathrm{~A}, \mathrm{~V}_{\text {IN }}=\left(\mathrm{V}_{\text {OUT }}+0.5 \mathrm{~V}\right)$ to 6.5 V |  | 1 |  | nA |
| DROPOUT VOLTAGE ${ }^{1}$ | $V_{\text {dropout }}$ | $\begin{aligned} & \mathrm{I}_{\text {LOAD }}=500 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }}=3 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=1 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=3 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=2 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=3 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 42 \\ & 84 \\ & 172 \end{aligned}$ | $\begin{aligned} & 70 \\ & 135 \\ & 270 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| OUTPUT NOISE <br> Noise Spectral Density | OUT ${ }_{\text {NOIISE }}$ | 10 Hz to 100 kHz , all fixed output voltages 100 Hz to 100 kHz , all fixed output voltages 100 Hz , all fixed output voltages 1 kHz , all fixed output voltages 10 kHz , all fixed output voltages 100 kHz , all fixed output voltages |  | $\begin{aligned} & 6 \\ & 5 \\ & 110 \\ & 40 \\ & 20 \\ & 12 \end{aligned}$ |  | $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| POWER SUPPLY REJECTION RATIO | PSRR |  |  | $\begin{aligned} & 60 \\ & 53 \\ & 42 \\ & 31 \\ & 30 \\ & 20 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \hline \end{aligned}$ |
| TRANSIENT LOAD RESPONSE | $\mathrm{t}_{\text {TR-REC }}$ <br> V这 <br> $V_{\text {settle }}$ | Time for output voltage to settle within $\pm \mathrm{V}_{\text {SETTLE }}$ from $V_{\text {DEV }}$ for a 1 mA to 1.5 A load step, load step rise time $=400 \mathrm{~ns}$ <br> Output voltage deviation due to 1 mA to 1.5 A load step Output voltage deviation after transient load response time ( $\mathrm{t}_{\text {tR-REC }}$ ) has passed, $\mathrm{V}_{\text {OUt }}=5 \mathrm{~V}$, $\mathrm{C}_{\text {out }}=4.7 \mu \mathrm{~F}$ |  | $\begin{aligned} & 1.5 \\ & \\ & 35 \\ & 0.1 \end{aligned}$ |  | $\mu \mathrm{s}$ <br> mV <br> \% |
| START-UP TIME ${ }^{2}$ | tstart-up | $\begin{aligned} & \text { Vout }=5 \mathrm{~V}, \mathrm{C}_{\text {SS }}=0 \mathrm{nF} \\ & \text { Vout }=5 \mathrm{~V}, \mathrm{C}_{\text {SS }}=1 \mathrm{nF} \end{aligned}$ |  | $\begin{aligned} & 380 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ms} \end{aligned}$ |
| SOFT START CURRENT | Iss | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | 0.5 | 1 | 1.5 | $\mu \mathrm{A}$ |
| CURRENT-LIMIT THRESHOLD ${ }^{3}$ | lımit |  | 2.4 | 3.3 | 3.9 | A |
| Vout PULL-DOWN RESISTANCE | Vout-puLL | $\mathrm{EN}=0 \mathrm{~V}$, $\mathrm{V}_{\text {Out }}=1 \mathrm{~V}$ |  | 11 |  | k $\Omega$ |
| THERMAL SHUTDOWN Thermal Shutdown Threshold Thermal Shutdown Hysteresis | TS ${ }_{\text {sD }}$ TSsD-Hys | TJ rising |  | $\begin{aligned} & 150 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| UNDERVOLTAGE THRESHOLDS Input Voltage Rising | UVLORISE |  |  |  | 2.28 | V |
| Input Voltage Falling Hysteresis | UVLO ${ }_{\text {fall }}$ UVLOHys |  | 1.94 |  |  | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{mV} \end{aligned}$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EN INPUT STANDBY <br> EN Input Logic High <br> EN Input Logic Low <br> EN Input Logic Hysteresis | ENstby-HIGH <br> ENstby-Low <br> ENstby-hys | $2.3 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq 6.5 \mathrm{~V}$ | 1.1 | 80 | 0.4 | V <br> V mV |
| EN INPUT PRECISION <br> EN Input Logic High <br> EN Input Logic Low <br> EN Input Logic Hysteresis EN Input Leakage Current EN Input Delay Time | ENHIGH <br> ENow <br> ENhys <br> Ien_lkg <br> Tlen-diy | $2.3 \mathrm{~V} \leq \mathrm{V}_{\mathbb{N}} \leq 6.5 \mathrm{~V}$ $\mathrm{EN}=\mathrm{V}_{\text {IN }} \text { or } \mathrm{GND}$ <br> From EN rising from 0 V to $\mathrm{V}_{\text {IN }}$ to $0.1 \mathrm{~V} \times \mathrm{V}_{\text {out }}$ |  | $\begin{aligned} & 1.2 \\ & 1.1 \\ & 100 \\ & 0.1 \\ & 130 \end{aligned}$ | $\begin{aligned} & 1.27 \\ & 1.16 \\ & 1.0 \end{aligned}$ | V mV $\mu \mathrm{A}$ $\mu \mathrm{s}$ |

${ }^{1}$ Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. Dropout applies only for output voltages greater than 2.3 V .
${ }^{2}$ Start-up time is defined as the time between the rising edge of EN to VOUT being at $90 \%$ of its nominal value.
${ }^{3}$ Current-limit threshold is defined as the current at which the output voltage drops to $90 \%$ of the specified typical value. For example, the current limit for a 5.0 V output voltage is defined as the current that causes the output voltage to drop to $90 \%$ of 5.0 V , or 4.5 V .

## INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS

Table 3.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max |
| :--- | :--- | :--- | :--- | :--- | :--- | Unit

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| VIN to GND | -0.3 V to +7 V |
| VOUT to GND | -0.3 V to VIN |
| EN to GND | -0.3 V to +7 V |
| SS to GND | -0.3 V to VIN |
| SENSE to GND | -0.3 V to +7 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J -STD-020 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL DATA

Absolute maximum ratings apply individually only, not in combination. The ADM7172 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that $\mathrm{T}_{\mathrm{J}}$ is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may need to be derated.

In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum ambient temperature can exceed the maximum limit provided that the junction temperature is within specification limits. The junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ of the device is dependent on the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, the power dissipation of the device $\left(\mathrm{P}_{\mathrm{D}}\right)$, and the junction-to-ambient thermal resistance of the package $\left(\theta_{\mathrm{IA}}\right)$.
Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ and power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the formula

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{J A}\right)
$$

Junction-to-ambient thermal resistance $\left(\theta_{\mathrm{IA}}\right)$ of the package is based on modeling and calculation using a 4 -layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required.

The value of $\theta_{\mathrm{JA}}$ may vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{\mathrm{JA}}$ are based on a 4 -layer, $4 \mathrm{in} . \times 3 \mathrm{in}$. circuit board. See JESD51-7 and JESD51-9 for detailed information on the board construction. For additional information, see the AN-617 Application Note, Wafer Level Chip Scale Package.
$\Psi_{\text {Jв }}$ is the junction-to-board thermal characterization parameter with units of ${ }^{\circ} \mathrm{C} / \mathrm{W} . \Psi_{\text {Jв }}$ of the package is based on modeling and calculation using a 4-layer board. The JESD51-12, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{j B}$ measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance, $\theta_{\text {jв. }}$. Therefore, $\Psi_{\text {Jв }}$ thermal paths include convection from the top of the package as well as radiation from the package, factors that make $\Psi_{\text {лв }}$ more useful in real-world applications. Maximum junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the formula

$$
T_{J}=T_{B}+\left(P_{D} \times \Psi_{J B}\right)
$$

See JESD51-8 and JESD51-12 for more detailed information about $\Psi_{\text {јв. }}$.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}, \theta_{\mathrm{JC}}$, and $\Psi_{\mathrm{JB}}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JА }}$ | $\boldsymbol{\theta}_{\text {JС }}$ | $\boldsymbol{\Psi}_{\text {Јв }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| 8-Lead LFCSP | 36.4 | 23.5 | 13.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration
Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | VOUT | Regulated Output Voltage. Bypass this pin to GND with a $4.7 \mu$ F or greater capacitor. |
| 2 | VOUT | Regulated Output Voltage. This pin is internally connected to Pin 1. <br> Sense Input. Connect this pin as close as possible to the load for best load regulation. Use an external resistor <br> divider to set the output voltage higher than the fixed output voltage. |
| 4 | SENSE | SS |
| 5 | EN | Soft Start. A 1 nF external capacitor connected to SS results in a 1.0 ms start-up time. <br> Regulator Enable. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic <br> startup, connect EN to VIN (Pin 7 or Pin 8$).$ |
| 6 | GND | Ground. |
| 7 | VIN | Regulator Input Supply. Bypass this pin to GND with a 4.7 $\mu$ F or greater capacitor. <br> Regulator Input Supply. This pin is internally connected to Pin 7. |
| 8 | VIN | Exposed Pad. The exposed pad is on the bottom of the package. The exposed pad enhances thermal performance <br> and is electrically connected to GND inside the package. Connect the exposed pad to the ground plane on the <br> board to ensure proper operation. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$, $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}, \mathrm{C}_{\text {IN }}=\mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 4. Output Voltage (Vout) vs. Junction Temperature


Figure 5. Output Voltage (VOUT) vs. Load Current (ILOAD)


Figure 6. Output Voltage (Vout) vs. Input Voltage (ViN)


Figure 7. Ground Current vs. Junction Temperature


Figure 8. Ground Current vs. Load Current (ILOAD)


Figure 9. Ground Current vs. Input Voltage (VIN)


Figure 10. Shutdown Current vs. Temperature at Various Input Voltages


Figure 11. Dropout Voltage vs. Load Current (ILOAD), Vout $=5 \mathrm{~V}$


Figure 12. Output Voltage (Vout) vs. Input Voltage $\left(V_{\text {IN }}\right)$ in Dropout, $V_{\text {out }}=5 \mathrm{~V}$


Figure 13. Ground Current vs. Input Voltage $\left(V_{I N}\right)$ in Dropout, $V_{\text {out }}=5 \mathrm{~V}$


Figure 14. Output Voltage (Vout) vs. Junction Temperature, V


Figure 15. Output Voltage (Vout) vs. Load Current (lload), Vout $=3 \mathrm{~V}$


Figure 16. Output Voltage (Vout) vs. Input Voltage $\left(V_{\text {IN }}\right), V_{\text {Out }}=3 \mathrm{~V}$


Figure 17. Ground Current vs. Junction Temperature, Vout $=3 \mathrm{~V}$


Figure 18. Ground Current vs. Load Current (ILOAD), VOUT $=3 \mathrm{~V}$


Figure 19. Ground Current vs. Input Voltage $\left(V_{I N}\right), V_{\text {out }}=3 \mathrm{~V}$


Figure 20. Dropout Voltage vs. Load Current (ILOAD), VOUT $=3 \mathrm{~V}$


Figure 21. Output Voltage (Vout) vs. Input Voltage $\left(V_{\text {IN }}\right)$ in Dropout, $V_{\text {out }}=3 \mathrm{~V}$


Figure 22. Ground Current vs. Input Voltage $\left(V_{I N}\right)$ in Dropout, $V_{\text {out }}=3 \mathrm{~V}$


Figure 23. Output Voltage (Vout) vs. Junction Temperature, Adjustable Version, Vout $=1.2 \mathrm{~V}$


Figure 24. Output Voltage (VOUT) vs. Load Current (ILOAD), Adjustable Version, $V_{\text {out }}=1.2 \mathrm{~V}$


Figure 25. Output Voltage (Vout) vs. Input Voltage ( $V_{\text {IN }}$ ), Adjustable Version, $V_{\text {out }}=1.2 \mathrm{~V}$


Figure 26. Ground Current vs. Junction Temperature, Adjustable Version, $V_{\text {OUT }}=1.2 \mathrm{~V}$


Figure 27. Ground Current vs. Load Current (ILOAD), Adjustable Version, $V_{\text {OUT }}=1.2 \mathrm{~V}$


Figure 28. Ground Current vs. Input Voltage $\left(V_{I N}\right)$, Adjustable Version, $V_{\text {out }}=1.2 \mathrm{~V}$


Figure 29. Soft Start Current vs. Temperature, Different Input Voltages, $V_{\text {OUt }}=5 \mathrm{~V}$


Figure 30. Power Supply Rejection Ratio (PSRR) vs. Frequency, Vout $=3 \mathrm{~V}$, 2 A Load Current, Various Headroom Voltages


Figure 31. Power Supply Rejection Ratio (PSRR) vs. Headroom, Vout $=3$ V, 2 A Load Current, Different Frequencies


Figure 32. Power Supply Rejection Ratio (PSRR) vs. Frequency, 800 mV Headroom, Vout $=3 \mathrm{~V}$


Figure 33. Power Supply Rejection Ratio (PSRR) vs. Frequency, 500 mV Headroom, Vout $=3 \mathrm{~V}$


Figure 34. Power Supply Rejection Ratio (PSRR) vs. Frequency, Vout $=5$ V, 2 A Load Current, Various Headroom Voltages


Figure 35. Power Supply Rejection Ratio (PSRR) vs. Headroom, Vout $=5 \mathrm{~V}, 2 \mathrm{~A}$ Load Current, Different Frequencies


Figure 36. Power Supply Rejection Ratio (PSRR) vs. Frequency, 800 mV Headroom, Vout $=5 \mathrm{~V}$


Figure 37. Power Supply Rejection Ratio (PSRR) vs. Frequency, 500 mV
Headroom, Vout $=5 \mathrm{~V}$


Figure 38. Power Supply Rejection Ratio (PSRR) vs. Frequency, 400 mV Headroom, Vout $=5 \mathrm{~V}$


Figure 39. RMS Output Noise vs. Load Current (ILOAD), Adjustable Version, $V_{\text {OUT }}=1.2 \mathrm{~V}$


Figure 40. RMS Output Noise vs. Load Current (ILOAD), VOUT $=3 \mathrm{~V}$


Figure 41. RMS Output Noise vs. Load Current (ILOAD), Vout $=5 \mathrm{~V}$


Figure 42. RMS Output Noise vs. Output Voltage, Load Current $=100 \mathrm{~mA}$


Figure 43. Output Noise Spectral Density, Adjustable Version, Vout $=1.2 \mathrm{~V}$


Figure 44. Output Noise Spectral Density, Vout $=3 \mathrm{~V}$


Figure 45. Output Noise Spectral Density, Vout $=5 \mathrm{~V}$


Figure 46. Output Noise Spectral Density, Different Output Voltages, Load Current $=100 \mathrm{~mA}$


Figure 47. Load Transient Response, $I_{\text {LOAD }}=10 \mathrm{~mA}$ to 1 A , $V_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{CH} 1=I_{\text {LOAD }}, C H 2=V_{\text {OUT }}$


Figure 48. Load Transient Response, I LOAD $=100 \mathrm{~mA}$ to 1.6 A , $V_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{CH} 1=I_{\text {LOAD }}, C H 2=V_{\text {OUT }}$


Figure 49. Load Transient Response, $I_{\text {LOAD }}=10 \mathrm{~mA}$ to 1 A , Adjustable Version, $V_{\text {OUT }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.5 \mathrm{~V}, \mathrm{CH} 1=I_{\text {LOAD }}, C H 2=V_{\text {OUT }}$


Figure 50. Load Transient Response, $I_{\text {LOAD }}=100 \mathrm{~mA}$ to 1.6 A , Adjustable Version, $V_{\text {OUt }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.5 \mathrm{~V}, \mathrm{CH} 1=I_{\text {LOAD }}, C H 2=V_{\text {OUT }}$


Figure 51. Line Transient Response, 6 V to $6.5 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=500 \mathrm{~mA}$, $V_{\text {OUT }}=5 \mathrm{~V}, \mathrm{CH} 1=V_{\text {IN }}, \mathrm{CH} 2=V_{\text {OUT }}$

 T 9.8\%

Figure 52. Line Transient Response, 6 V to 6.5 V, I LOAD $=2 \mathrm{~A}$, $V_{\text {OUT }}=5 \mathrm{~V}, \mathrm{CH} 1=V_{\text {IN }}, C H 2=V_{\text {OUT }}$


Figure 53. Line Transient Response, 2.5 V to $3 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=500 \mathrm{~mA}$, Adjustable Version, $V_{\text {OUT }}=1.2 \mathrm{~V}, \mathrm{CH} 1=\mathrm{V}_{\text {IN }}, \mathrm{CH} 2=V_{\text {OUT }}$


Figure 54. Line Transient Response, 2.5 V to 3 V, $I_{\text {LOAD }}=2 \mathrm{~A}$, Adjustable Version, $V_{\text {OUT }}=1.2 \mathrm{~V}, \mathrm{CH} 1=V_{\mathbb{I N}^{N}}, \mathrm{CH} 2=V_{\text {OUT }}$

## THEORY OF OPERATION

The ADM7172 is a low quiescent current, low dropout linear regulator that operates from 2.3 V to 6.5 V and provides up to 2 A of load current. Drawing a low 4.8 mA of quiescent current (typical) at full load makes the ADM7172 ideal for portable equipment. Typical shutdown current consumption is $0.25 \mu \mathrm{~A}$ at room temperature.
Optimized for use with small $4.7 \mu \mathrm{~F}$ ceramic capacitors, the ADM7172 provides excellent transient performance.


Figure 55. Internal Block Diagram
Internally, the ADM7172 consists of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. When the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. When the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage.

The ADM7172 is available in 17 fixed output voltage options, ranging from 1.2 V to 5 V . The ADM7172 architecture allows any fixed output voltage to be set to a higher voltage with an external voltage divider. For example, a fixed 5 V output ADM7172 can be set to a 6 V output according to the following equation:

$$
V_{\text {OUT }}=5 \mathrm{~V}(1+R 1 / R 2)
$$



Figure 56. Typical Adjustable Output Voltage Application Schematic
Use a value of less than $200 \mathrm{k} \Omega$ for R 2 to minimize errors in the output voltage caused by the SENSE pin input current. For example, when R1 and R2 each equal $200 \mathrm{k} \Omega$ and the default output voltage is 1.2 V , the adjusted output voltage is 2.4 V . The output voltage error introduced by the SENSE pin input current is 0.1 mV or $0.004 \%$, assuming a typical SENSE pin input bias current of 1 nA at $25^{\circ} \mathrm{C}$.

The ADM7172 uses the EN pin to enable and disable the VOUT pins under normal operating conditions. When EN is high, Vout turns on; when EN is low, Vout turns off. For automatic startup, tie EN to VIN (Pin 7 or Pin 8).

## APPLICATIONS INFORMATION

## ADISIMPOWER DESIGN TOOL

The ADM7172 is supported by the ADIsimPower design tool set. ADIsimPower is a collection of tools that produce complete power designs optimized for a specific design goal. The tools enable the user to generate a full schematic, bill of materials, and calculate performance in minutes. ADIsimPower can optimize designs for cost, area, efficiency, and device count, taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about, and to obtain ADIsimPower design tools, visit www.analog.com/ADIsimPower.

## CAPACITOR SELECTION

Multilayer ceramic capacitors (MLCC) combine small size, low effective series resistance (ESR), low ESL, and wide operating temperature range, making them an ideal choice for bypass capacitors. They are not without limitations, however. Depending on the dielectric material, the capacitance can vary dramatically with temperature, dc bias, and ac signal level. Therefore, selecting the proper capacitor results in the best circuit performance.

## Output Capacitor

The ADM7172 is designed for operation with small, spacesaving ceramic capacitors but functions with most commonly used capacitors as long as care is taken with regard to the ESR value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of $4.7 \mu \mathrm{~F}$ capacitance with an ESR of $0.05 \Omega$ or less is recommended to ensure the stability of the ADM7172. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADM7172 to large changes in load current. Figure 57 shows the transient responses for an output capacitance value of $4.7 \mu \mathrm{~F}$.


Figure 57. Output Transient Response, $\mathrm{V}_{\text {out }}=5 \mathrm{~V}$, Cout $=4.7 \mu \mathrm{~F}$

## Input Bypass Capacitor

Connecting a $4.7 \mu \mathrm{~F}$ capacitor from VIN to GND reduces the circuit sensitivity to PCB layout, especially when long input traces or a high source impedance is encountered. If greater than $4.7 \mu \mathrm{~F}$ of output capacitance is required, increase the input capacitor to match it.

## Input and Output Capacitor Properties

Any good quality ceramic capacitors can be used with the ADM7172 if they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors require a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V to 100 V are recommended. Y 5 V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics.
Figure 58 depicts the capacitance vs. dc bias voltage of a 0805 , $4.7 \mu \mathrm{~F}, 16 \mathrm{~V}, \mathrm{X} 5 \mathrm{R}$ capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is $\sim \pm 15 \%$ over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range and is not a function of package or voltage rating.


Figure 58. Capacitance vs. DC Bias Voltage
Use Equation 1 to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
\begin{equation*}
C_{E F F}=C_{B I A S} \times(1-T E M P C O) \times(1-T O L) \tag{1}
\end{equation*}
$$

where:
$\mathrm{C}_{B I A S}$ is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance.
In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ is assumed to be $15 \%$ for an X 5 R dielectric.

The tolerance of the capacitor (TOL) is assumed to be $10 \%$, and $\mathrm{C}_{\text {bias }}$ is $4.35 \mu \mathrm{~F}$ at 3.0 V , as shown in Figure 58.
Substituting these values in Equation 1 yields

$$
C_{E F F}=4.35 \mu \mathrm{~F} \times(1-0.15) \times(1-0.1)=3.33 \mu \mathrm{~F}
$$

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage of 3.0 V .

To guarantee the performance of the ADM7172, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

## PROGRAMMABLE PRECISION ENABLE

The ADM7172 uses the EN pin to enable and disable the VOUT pins under normal operating conditions. As shown in Figure 59, when a rising voltage on EN crosses the upper threshold, typically 1.2 V , Vout turns on. When a falling voltage on EN crosses the lower threshold, typically 1.1 V , Vout turns off. The hysteresis of the EN threshold is approximately 100 mV .


Figure 59. Typical Vout Response to EN Pin Operation
The upper and lower thresholds are user programmable and can be set higher than the nominal 1.2 V threshold by using two resistors. The resistance values, $\mathrm{R}_{\mathrm{EN} 1}$ and $\mathrm{R}_{\mathrm{EN} 2}$, can be determined from

$$
R_{E N 1}=R_{E N 2} \times\left(V_{I N}-1.2 \mathrm{~V}\right) / 1.2 \mathrm{~V}
$$

where:
$R_{\text {EN } 2}$ is nominally $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$.
$V_{I N}$ is the desired turn-on voltage.
The hysteresis voltage increases by the factor

$$
\left(R_{E N 1}+R_{E N 2}\right) / R_{E N 1}
$$

For the example shown in Figure 60, the enable threshold is 3.6 V with a hysteresis of 300 mV .


Figure 60. Typical EN Pin Voltage Divider
Figure 59 shows the typical hysteresis of the EN pin. This prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points.

## UNDERVOLTAGE LOCKOUT

The ADM7172 also incorporates an internal undervoltage lockout circuit to disable the output voltage when the input voltage is less than the minimum input voltage rating of the regulator. The upper and lower thresholds are internally fixed with about 200 mV of hysteresis. This hysteresis prevents on/off oscillations that can occur when caused by noise on the input voltage as it passes through the threshold points.

## SOFT START

The ADM7172 uses an internal soft start (SS pin open) to limit the inrush current when the output is enabled. The start-up time for the 5.0 V option is approximately $380 \mu$ s from the time the EN active threshold is crossed to when the output reaches $90 \%$ of its final value. As shown in Figure 61, the start-up time is nearly independent of the output voltage setting.


Figure 61. Typical Start-Up Behavior

An external capacitor connected to the SS pin determines the soft start time. The SS pin can be left open for a typical $380 \mu \mathrm{~s}$ start-up time. Do not ground this pin. When an external soft start capacitor is used, the soft start time is determined by the following equation:

$$
S S_{\text {TIME }}(\mathrm{sec})=t_{\text {START-UP @ } 0 \text { PF }}+\left(0.6 \times C_{S S}\right) / I_{s s}
$$

where:
$t_{\text {START-UP ( } 0 \text { nF) }}$ is the start-up time at $C_{S S}=0 \mathrm{nF}$ (typically $380 \mu \mathrm{~s}$ ). $C_{s S}$ is the soft start capacitor (F).
$I_{s s}$ is the soft start current (typically $1 \mu \mathrm{~A}$ ).


Figure 62. Typical Soft Start Behavior, Different Css Values

## NOISE REDUCTION OF THE ADM7172 IN ADJUSTABLE MODE

The ultralow output noise of the ADM7172 is achieved by keeping the LDO error amplifier in unity gain and setting the reference voltage equal to the output voltage. This architecture does not work for an adjustable output voltage LDO in the conventional sense. However, the ADM7172 architecture allows any fixed output voltage to be set to a higher voltage with an external voltage divider. For example, the adjustable ( 1.2 V in unity gain) output ADM7172 can be set to a 6 V output according to the following equation:

$$
V_{\text {out }}=1.2 \mathrm{~V}(1+R 1 / R 2)
$$

The disadvantage of using the ADM7172 in this manner is that the output voltage noise is proportional to the output voltage. Therefore, it is best to choose a fixed output voltage that is close to the target voltage to minimize the increase in output noise.
The adjustable LDO circuit can be modified to reduce the output voltage noise to levels close to that of the fixed output ADM7172. The circuit shown in Figure 63 adds two additional components to the output voltage setting resistor divider. $\mathrm{C}_{\mathrm{NR}}$ and $\mathrm{R}_{\mathrm{NR}}$ are added in parallel with $\mathrm{R}_{\mathrm{FBI}}$ to reduce the ac gain of the error amplifier. $\mathrm{R}_{\mathrm{NR}}$ is chosen to be small with respect to $\mathrm{R}_{\mathrm{FB} 2}$. If $\mathrm{R}_{\mathrm{NR}}$ is $1 \%$ to $10 \%$ of the value of $\mathrm{R}_{\mathrm{FB} 2}$, the minimum ac gain of the error amplifier is approximately 0.1 dB to 0.8 dB . The actual gain is determined by the parallel combination of $\mathrm{R}_{\mathrm{NR}}$ and $\mathrm{R}_{\mathrm{Fb}}$. This ensures that the error amplifier always operates at slightly greater than unity gain.
$C_{N R}$ is chosen by setting the reactance of $C_{N R}$ equal to $R_{F B 1}-R_{N R}$ at a frequency between 0.5 Hz and 10 Hz . This sets the frequency where the ac gain of the error amplifier is 3 dB less than its dc gain.


Figure 63. Noise Reduction Modification
Assuming the noise of a fixed output LDO is approximately $5 \mu \mathrm{~V}$, identify the noise of the adjustable LDO by using the following formula:

$$
\text { Noise }=5 \mu \mathrm{~V} \times\left(R_{P A R}+R_{F B 2}\right) / R_{F B 2}
$$

where $R_{P A R}$ is the parallel combination of $R_{F B 1}$ and $R_{N R}$.
Based on the component values shown in Figure 63, the ADM7172 has the following characteristics:

- DC gain of $5(14 \mathrm{~dB})$
- 3 dB roll-off frequency of 0.8 Hz
- High frequency ac gain of $1.09(0.75 \mathrm{~dB})$
- Noise reduction factor of 4.42 ( 12.91 dB )
- RMS noise of the adjustable LDO without noise reduction of $25 \mu \mathrm{~V}$ rms
- RMS noise of the adjustable LDO with noise reduction (assuming $5 \mu \mathrm{~V} \mathrm{rms}$ for fixed voltage option) of $5.5 \mu \mathrm{~V} \mathrm{rms}$


## EFFECT OF NOISE REDUCTION ON START-UP TIME

The start-up time of the ADM7172 is affected by the noise reduction network and must be considered in applications where power supply sequencing is critical.

The noise reduction circuit adds a pole in the feedback loop, slowing down the start-up time. The start-up time for an adjustable model with a noise reduction network can be approximated using the following equation:

$$
\operatorname{SSNR}_{\text {TIME }}(\mathrm{sec})=5.5 \times C_{N R} \times\left(R_{N R}+R_{F B I}\right)
$$

For a $C_{N R}, R_{N R}$, and $R_{F B 1}$ combination of $1 \mu \mathrm{~F}, 5 \mathrm{k} \Omega$, and $200 \mathrm{k} \Omega$ as shown in Figure 61, the start-up time is approximately 1.1 sec . When SSNR time is greater than SS $_{\text {time, }}$ SSNR $_{\text {time }}$ dictates the length of the start-up time instead of the soft start capacitor.

## CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION

The ADM7172 is protected against damage due to excessive power dissipation by current-limit and thermal overload protection circuits. The ADM7172 is designed to current limit when the output load reaches 3 A (typical). When the output load exceeds 3 A , the output voltage is reduced to maintain a constant current limit.
Thermal overload protection is included, which limits the junction temperature to a maximum of $150^{\circ} \mathrm{C}$ (typical). Under extreme conditions (that is, high ambient temperature and/or high power dissipation) when the junction temperature starts to rise above $150^{\circ} \mathrm{C}$, the output is turned off, reducing the output current to zero. When the junction temperature drops below $135^{\circ} \mathrm{C}$, the output is turned on again, and the output current is restored to its operating value.
Consider the case where a hard short from VOUT to ground occurs. At first, the ADM7172 current limits, so that only 3 A is conducted into the short. If self heating of the junction is great enough to cause its temperature to rise above $150^{\circ} \mathrm{C}$, thermal shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below $135^{\circ} \mathrm{C}$, the output turns on and conducts 3 A into the short, again causing the junction temperature to rise above $150^{\circ} \mathrm{C}$. This thermal oscillation between $135^{\circ} \mathrm{C}$ and $150^{\circ} \mathrm{C}$ causes a current oscillation between 3 A and 0 mA that continues for as long as the short remains at the output.

Current-limit and thermal limit protections are intended to protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that the junction temperature does not exceed $125^{\circ} \mathrm{C}$.

## THERMAL CONSIDERATIONS

In applications with low input-to-output voltage differential, the ADM7172 does not dissipate much heat. However, in applications with high ambient temperature and/or high input voltage, the heat dissipated in the package may become large enough that it causes the junction temperature of the die to exceed the maximum junction temperature of $125^{\circ} \mathrm{C}$.
When the junction temperature exceeds $150^{\circ} \mathrm{C}$, the converter enters thermal shutdown. It recovers only after the junction temperature has decreased below $135^{\circ} \mathrm{C}$ to prevent any permanent damage. Therefore, thermal analysis for the chosen application is very important to guarantee reliable performance over all conditions. The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in Equation 2.

To guarantee reliable operation, the junction temperature of the ADM7172 must not exceed $125^{\circ} \mathrm{C}$. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air $\left(\theta_{\mathrm{JA}}\right)$. The $\theta_{\mathrm{JA}}$ number is dependent on the package assembly compounds that are used and the amount of copper used to solder the package GND pin to the PCB.

Table 7 shows typical $\theta_{\text {JA }}$ values of the 8 -lead LFCSP package for various PCB copper sizes. The typical value of $\Psi_{J B}$ is $15.1^{\circ} \mathrm{C} / \mathrm{W}$ for the 8-lead LFCSP package.

Table 7. Typical $\theta_{\text {IA }}$ Values

| Copper Size $\left(\mathbf{m m}^{\mathbf{2}}\right)$ | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ of LFCSP |
| :--- | :--- |
| $25^{1}$ | 165.1 |
| 100 | 125.8 |
| 500 | 68.1 |
| 1000 | 56.4 |
| 6400 | 42.1 |

${ }^{1}$ Device soldered to minimum size pin traces.
The junction temperature of the ADM7172 is calculated from the following equation:

$$
\begin{equation*}
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right) \tag{2}
\end{equation*}
$$

where:
$T_{A}$ is the ambient temperature.
$P_{D}$ is the power dissipation in the die, given by

$$
\begin{equation*}
P_{D}=\left(\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right)+\left(V_{I N} \times I_{G N D}\right) \tag{3}
\end{equation*}
$$

where:
$I_{\text {LOAD }}$ is the load current.
$I_{G N D}$ is the ground current.
$V_{\text {IN }}$ and $V_{\text {OUT }}$ are the input and output voltages, respectively.
Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following:

$$
\begin{equation*}
T_{I}=T_{A}+\left(\left(\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right) \times \theta_{I A}\right) \tag{4}
\end{equation*}
$$

As shown in Equation 4, for a given ambient temperature, input-to-output voltage differential, and continuous load current, a minimum copper size requirement exists for the PCB to ensure that the junction temperature does not rise above $125^{\circ} \mathrm{C}$. Figure 64 to Figure 66 show junction temperature calculations for different ambient temperatures, power dissipation, and areas of PCB copper.


Figure 64. LFCSP, $T_{A}=25^{\circ} \mathrm{C}$


Figure 65. $\operatorname{LFCSP}, T_{A}=50^{\circ} \mathrm{C}$


In the case where the board temperature is known, use the thermal characterization parameter, $\Psi_{J B}$, to estimate the junction temperature rise. Maximum junction temperature $\left(T_{J}\right)$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) using the following formula:


Figure 67. LFCSP Power Dissipation for Various Board Temperatures

## TYPICAL APPLICATIONS CIRCUITS



Figure 68. Clock Driver Power


Figure 69. High Speed ADC Power

## PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS

Heat dissipation from the package can improve by increasing the amount of copper attached to the pins of the ADM7172. However, as listed in Table 7, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits.
Place the input capacitor as close as possible to the VIN and GND pins. Place the output capacitor as close as possible to the VOUT and GND pins. Use of 0805 or 1206 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited.


Figure 70. Example LFCSP PCB Layout

## OUTLINE DIMENSIONS



Figure 71. 8-Lead Lead Frame Chip Scale Package [LFCSP]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-8-21)
Dimensions shown in millimeters
ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Output Voltage (V) ${ }^{\text {2,3 }}$ | Package Description | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADM7172ACPZ-1.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.3 | 8-Lead LFCSP | CP-8-21 | LNX |
| ADM7172ACPZ-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | 8-Lead LFCSP | CP-8-21 | LNY |
| ADM7172ACPZ-2.5-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.5 | 8-Lead LFCSP | CP-8-21 | LR4 |
| ADM7172ACPZ-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.0 | 8-Lead LFCSP | CP-8-21 | LNZ |
| ADM7172ACPZ-3.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 | 8-Lead LFCSP | CP-8-21 | LPO |
| ADM7172ACPZ-4.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 4.2 | 8-Lead LFCSP | CP-8-21 | LQY |
| ADM7172ACPZ-5.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5.0 | 8-Lead LFCSP | CP-8-21 | LP1 |
| ADM7172ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable (1.2 V) | 8-Lead LFCSP | CP-8-21 | LP2 |
| ADM7172ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable (1.2 V) | 8-Lead LFCSP | CP-8-21 | LP2 |
| ADM7172CP-EVALZ |  | Evaluation Board |  |  |  |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
${ }^{2}$ For additional voltage options, contact a local Analog Devices, Inc., sales or distribution representative.
${ }^{3}$ The evaluation board is preconfigured with an adjustable voltage ( 1.2 V ) preset to a 3.0 V ADM7172.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for LDO Voltage Regulators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
M38D29FFHP\#U1 702103A 717726C 742457H MP20051DN-LF-Z R5F111PGGFB\#30 AP7363-SP-13 NCP103AMX285TCG NCV8664CST33T3G NCV8752AMX28TCG L9454 AP7362-HA-7 LX13043CLD TCR3DF185,LM(CT TCR3DF24,LM(CT TCR3DF285,LM(CT TCR3DF31,LM(CT TCR3DF45,LM(CT TLF4949EJ L9708 L970813TR 030014BB 059985X EAN61387601 EAN61573601 NCP121AMX173TCG NCP4687DH15T1G NCV8703MX30TCG 701326R 702087BB 755078E TCR2EN28,LF(S LM1117DT-1.8/NO LT1086CM\#TRPBF AZ1085S2-1.5TRE1 MAX15101EWL+T NCV8170AXV250T2G SCD337BTG TCR3DF27,LM(CT TCR3DF19,LM(CT TCR3DF125,LM(CT TCR2EN18,LF(S MAX15103EWL+T TS2937CZ-5.0 C0 MAX8878EUK30-
$\underline{T}$ MAX663CPA NCV4269CPD50R2G NCV8716MT30TBG AZ1117IH-1.2TRG1 MP2013GQ-P


[^0]:    ${ }^{1}$ Ensure that the minimum input and output capacitance is greater than $3.3 \mu \mathrm{~F}$ over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; Y5V and Z5U capacitors are not recommended for use with any LDO.

