## FEATURES

$\pm 15$ kV ESD protection on output pins 600 Mbps ( 300 MHz ) switching rates
Flow-through pinout simplifies PCB layout
300 ps typical differential skew
700 ps maximum differential skew
1.5 ns maximum propagation delay
3.3 V power supply
$\pm 355 \mathrm{mV}$ differential signaling
Low power dissipation: 23 mW typical
Interoperable with existing 5 V LVDS receivers
Conforms to TIA/EIA-644 LVDS standards
Industrial operating temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$
Available in surface-mount (SOIC) package

## APPLICATIONS

## Backplane data transmission

Cable data transmission

## Clock distribution

## GENERAL DESCRIPTION

The ADN4661 is a single, CMOS, low voltage differential signaling (LVDS) line driver offering data rates of over $600 \mathrm{Mbps}(300 \mathrm{MHz}$ ) and ultra-low power consumption. It features a flow-through pinout for easy PCB layout and separation of input and output signals.
The device accepts low voltage TTL/CMOS logic signals and converts them to a differential current output of typically $\pm 3.1 \mathrm{~mA}$ for driving a transmission medium such as a twistedpair cable. The transmitted signal develops a differential voltage of typically $\pm 355 \mathrm{mV}$ across a termination resistor at the receiving end, and this is converted back to a TTL/CMOS logic level by a line receiver.

## FUNCTIONAL BLOCK DIAGRAM



NC = NO CONNECT
Figure 1.

The ADN4661 and a companion LVDS receiver offer a new solution to high speed point-to-point data transmission, and a low power alternative to emitter-coupled logic (ECL) or positive emitter-coupled logic (PECL).

## Rev. 0

## ADN4661

## TABLE OF CONTENTS

Features ..... 1
Applications .....  1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications .....  3
AC Characteristics. .....  4
Absolute Maximum Ratings .....  5
ESD Caution .....  5
Pin Configuration and Function Descriptions .....  6
Typical Performance Characteristics .....  7
Theory of Operation ..... 10
Applications Information ..... 10
Outline Dimensions ..... 11
Ordering Guide ..... 11

## REVISION HISTORY

## 12/08—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=100 \Omega ; \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ to GND; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 1.

| Parameter ${ }^{1,2}$ | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVDS OUTPUTS (Dout+, $\mathrm{D}_{\text {out-) }}$ |  |  |  |  |  |  |
| Differential Output Voltage | Vod | 250 | 355 | 450 | mV | See Figure 2 and Figure 4 |
| Change in Magnitude of $V_{\text {od }}$ for Complementary Output States | $\Delta \mathrm{V}_{\text {OD }}$ |  | 1 | 35 | \|mV| | See Figure 2 and Figure 4 |
| Offset Voltage | Vos | 1.125 | 1.2 | 1.375 | V | See Figure 2 and Figure 4 |
| Change in Magnitude of Vos for Complementary Output States | $\Delta \mathrm{V}$ os |  | 3 | 25 | \|mV| | See Figure 2 and Figure 4 |
| Output High Voltage | Vor |  | 1.4 | 1.6 | V | See Figure 2 and Figure 4 |
| Output Low Voltage | Vol | 0.90 | 1.1 |  | V | See Figure 2 and Figure 4 |
| INPUTS ( $\mathrm{DiN}_{\text {, }}, \mathrm{V}_{\text {cc }}$ ) |  |  |  |  |  |  |
| Input High Voltage | $\mathrm{V}_{\text {IH }}$ | 2.0 |  | VCC | V |  |
| Input Low Voltage | $\mathrm{V}_{\text {IL }}$ | GND |  | 0.8 | V |  |
| Input High Current | $\mathrm{I}_{\mathrm{H}}$ | -10 | $\pm 2$ | +10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}$ or 2.4 V |
| Input Low Current | ILI | -10 | $\pm 1$ | +10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=$ GND or 0.5 V |
| Input Clamp Voltage | V ¢ | -1.5 | -0.6 |  | V | $\mathrm{I}_{\mathrm{CL}}=-18 \mathrm{~mA}$ |
| LVDS OUTPUT PROTECTION (Dout+, Dout-) Output Short-Circuit Current ${ }^{3}$ | los |  | -5.7 | -8.0 | mA | $\mathrm{Din}_{\text {IN }}=\mathrm{V}_{\text {cc, }}, \mathrm{D}_{\text {out }+}=0 \mathrm{~V}$ or $\mathrm{DiN}_{\text {IN }}=\mathrm{GND}, \mathrm{D}_{\text {out }-}=0 \mathrm{~V}$ |
| LVDS OUTPUT LEAKAGE (Dout+, Dout-) Power-Off Leakage | loff | -10 | $\pm 1$ | +10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {Out }}=\mathrm{V}_{\text {cc }}$ or GND, $\mathrm{V}_{\text {cc }}=0 \mathrm{~V}$ |
| POWER SUPPLY Supply Current, Unloaded Supply Current, Loaded | $\begin{aligned} & \mathrm{I}_{\mathrm{CC}} \\ & \mathrm{I} \mathrm{CLL} \end{aligned}$ |  | $\begin{aligned} & 4.0 \\ & 7 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | No load, $\mathrm{D}_{\text {IN }}=\mathrm{V}_{\text {cc }}$ or GND Din $=$ Vcc or GND |
| ESD PROTECTION <br> Dout+, Dout- Pins <br> All Pins Except Dout+, Dout- |  |  | $\begin{aligned} & \pm 15 \\ & \pm 4 \end{aligned}$ |  | $\begin{aligned} & \mathrm{kV} \\ & \mathrm{kV} \end{aligned}$ | Human body model Human body model |

[^0]
## ADN4661

## AC CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=100 \Omega ; \mathrm{C}_{\mathrm{L}}{ }^{1}=15 \mathrm{pF}$ to GND; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 2.

| Parameter ${ }^{2}$ | Symbol | Min | Typ | Max | Unit | Conditions/Comments ${ }^{\text {3,4 }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Propagation Delay High to Low | $\mathrm{t}_{\text {PHLD }}$ | 0.3 | 0.8 | 1.5 | ns | See Figure 3 and Figure 4 |
| Differential Propagation Delay Low to High | $\mathrm{tPLHD}^{\text {d }}$ | 0.3 | 1.1 | 1.5 | ns | See Figure 3 and Figure 4 |
| Differential Pulse Skew \|tphld - tplhi $\left.\right\|^{5}$ | tskD1 | 0 | 0.3 | 0.7 | ns | See Figure 3 and Figure 4 |
| Differential Part-to-Part Skew ${ }^{6}$ | $\mathrm{t}_{\text {SKD3 }}$ | 0 |  | 1.0 | ns | See Figure 3 and Figure 4 |
| Differential Part-to-Part Skew ${ }^{7}$ | $\mathrm{t}_{\text {skD4 }}$ | 0 |  | 1.2 | Ns | See Figure 3 and Figure 4 |
| Rise Time | tith | 0.2 | 0.5 | 1.0 | ns | See Figure 3 and Figure 4 |
| Fall Time | tтhl | 0.2 | 0.5 | 1.0 | ns | See Figure 3 and Figure 4 |
| Maximum Operating Frequency ${ }^{8}$ | $\mathrm{f}_{\text {MAX }}$ |  | 350 |  | MHz | See Figure 3 |

${ }^{1} C_{L}$ includes probe and jig capacitance.
${ }^{2}$ AC parameters are guaranteed by design and characterization.
${ }^{3}$ Generator waveform for all tests, unless otherwise specified: $\mathrm{f}=50 \mathrm{MHz}, \mathrm{Z}_{\mathrm{o}}=50 \Omega$, $\mathrm{t}_{\mathrm{TL}} \leq 1 \mathrm{~ns}$, and $\mathrm{t}_{\text {THL }} \leq 1 \mathrm{~ns}$.
${ }^{4}$ All input voltages are for one channel unless otherwise specified. Other inputs are set to GND.
${ }^{5}$ t $_{\text {SKD } 1}=\left|\mathrm{t}_{\text {PHLD }}-\mathrm{t}_{\text {PLHD }}\right|$ is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.
${ }^{6}$ t $_{\text {SKD }}$, differential part-to-part skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same $\mathrm{V}_{c c}$ and within $5^{\circ} \mathrm{C}$ of each other within the operating temperature range.
${ }^{7} \mathrm{t}_{\text {skD4 }}$, differential part-to-part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperatures and voltage ranges, and across process distribution. $\mathrm{t}_{\text {skD } 4}$ is defined as $\mid$ maximum - minimum| differential propagation delay.
${ }^{8} f_{\text {MAX }}$ generator input conditions: $\mathrm{t}_{\mathrm{TLH}}=\mathrm{t}_{\text {THL }}<1 \mathrm{~ns}(0 \%$ to $100 \%), 50 \%$ duty cycle, 0 V to 3 V . Output criteria: duty cycle $=45 \%$ to $55 \%$, $\mathrm{V}_{\text {OD }}>250 \mathrm{mV}$, all channels switching.

## Test Circuits and Timing Diagrams



Figure 2. Test Circuit for Driver VOD and Vos


Figure 3. Test Circuit for Driver Propagation Delay, Transition Time, and Maximum Operating Frequency


Figure 4. Driver Propagation Delay and Transition Time Waveforms

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. All voltages are relative to their respective ground.

Table 3.

| Parameter | Rating |
| :---: | :---: |
| V cc to GND | -0.3 V to +4V |
| Input Voltage ( $\mathrm{D}_{\text {IN }}$ ) to GND | -0.3 V to $\mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |
|  | -0.3 V to $\mathrm{V}_{\text {cc }}+0.3 \mathrm{~V}$ |
| Short-Circuit Duration (Dout, Dour-) to GND | Continuous |
| Operating Temperature Range Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature (T, max) | $150^{\circ} \mathrm{C}$ |
| Power Dissipation | $\left(T_{J} \max -\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$ |
| SOIC Package |  |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $149.5^{\circ} \mathrm{C} / \mathrm{W}$ |
| Reflow Soldering Peak Temperature Pb-Free | $260^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

## ADN4661

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration

Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | Vcc | Power Supply Input. The part can be operated from 3.0 V to 3.6 V , and the supply should be decoupled with a $10 \mu \mathrm{~F}$ solid tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 2 | $\mathrm{Din}_{\text {IN }}$ | Driver Logic Input. |
| 3 | NC | No Connect. This pin should be left unconnected. |
| 4 | GND | Ground. Reference point for all circuitry on the part. |
| 5 | NC | No Connect. This pin should be left unconnected. |
| 6 | NC | No Connect. This pin should be left unconnected. |
| 7 | Dout+ |  |
| 8 | Dout- | Inverting Output Current Driver. When $\mathrm{DiN}_{\text {iN }}$ is high, current flows into Dout-. When $\mathrm{DiN}_{\text {IN }}$ is low, current flows out of $\mathrm{D}_{\text {out-. }}$ |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Output High Voltage vs. Power Supply Voltage


Figure 7. Output Low Voltage vs. Power Supply Voltage


Figure 8. Output Short-Circuit Current vs. Power Supply Voltage


Figure 9. Differential Output Voltage vs. Power Supply Voltage


Figure 10. Differential Output Voltage vs. Load Resistor


Figure 11. Offset Voltage vs. Power Supply Voltage

## ADN4661



Figure 12. Power Supply Current vs. Switching Frequency


Figure 13. Power Supply Current vs. Power Supply Voltage


Figure 14. Power Supply Current vs. Ambient Temperature


Figure 15. Differential Propagation Delay vs. Power Supply Voltage


Figure 16. Differential Propagation Delay vs. Ambient Temperature


Figure 17. Differential Skew vs. Power Supply Voltage


Figure 18. Differential Skew vs. Ambient Temperature


Figure 19. Transition Time vs. Power Supply Voltage


Figure 20. Transition Time vs. Ambient Temperature

## ADN4661

## THEORY OF OPERATION

The ADN4661 is a single line driver for low voltage differential signaling. It takes a single-ended 3 V logic signal and converts it to a differential current output. The data can then be transmitted for considerable distances, over media such as a twistedpair cable or PCB backplane, to an LVDS receiver, where it develops a voltage across a terminating resistor, $\mathrm{R}_{\mathrm{T}}$. This resistor is chosen to match the characteristic impedance of the medium, typically around $100 \Omega$. The differential voltage is detected by the receiver and converted back into a single-ended logic signal.
When $D_{\text {IN }}$ is high (Logic 1), current flows out of the Dout + pin (current source) through $\mathrm{R}_{\mathrm{T}}$ and back to the Dout- pin (current sink). At the receiver, this current develops a positive differential voltage across $\mathrm{R}_{\mathrm{T}}$ (with respect to the inverting input) and results in a Logic 1 at the receiver output. When $\mathrm{D}_{\text {IN }}$ is low (Logic 0), Dout+ sinks current and Dout- sources current. A negative differential voltage across $\mathrm{R}_{\mathrm{T}}$ results in a Logic 0 at the receiver output.
The output drive current is between $\pm 2.5 \mathrm{~mA}$ and $\pm 4.5 \mathrm{~mA}$ (typically $\pm 3.55 \mathrm{~mA}$ ), developing between $\pm 250 \mathrm{mV}$ and $\pm 450 \mathrm{mV}$ across a $100 \Omega$ termination resistor. The received voltage is centered around the receiver offset of 1.2 V . Therefore, the noninverting receiver input for Logic 1 is typically $(1.2 \mathrm{~V}+[355 \mathrm{mV} / 2])=$ 1.377 V , and the inverting receiver input is ( $1.2 \mathrm{~V}-$ [ $355 \mathrm{mV} / 2]$ ) $=1.023 \mathrm{~V}$. For Logic 0 , the inverting and noninverting output voltages are reversed. Note that because the differential voltage reverses polarity, the peak-to-peak voltage swing across $\mathrm{R}_{\mathrm{T}}$ is twice the differential voltage.
Current-mode drivers offer considerable advantages over voltage mode drivers such as RS- 422 drivers. The operating current remains fairly constant with increased switching frequency, whereas the current of voltage mode drivers increases exponentially in most cases. This is caused by the overlap as internal gates switch between high and low, which causes currents to flow from the device power supply to ground.

A current-mode device simply reverses a constant current between its two outputs, with no significant overlap currents. This is similar to emitter-coupled logic (ECL) and positive emitter-coupled logic (PECL), but without the high quiescent current of ECL and PECL.

## APPLICATIONS INFORMATION

Figure 21 shows a typical application for point-to-point data transmission using the ADN4661 as the driver and the LVDS receiver.


Figure 21. Typical Application Circuit

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 22. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body (R-8)
Dimensions shown in millimeters and (inches)

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ${\text { ADN4661 } \text { BRZ }^{1}}^{\text {ADN4661BRZ-REEL7 }}{ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead Standard Small Outline Package [SOIC-N] | R-8 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

## ADN4661

## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for LVDS Interface IC category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
FIN224ACMLX 8T49N2083NLGI\# MAX9135GHJ+ MS1224 NB3L8504SDTR2G DS90C385AMT SN65LVP16DRFT SN65MLVD200D
MAX9176EUB+ DS90LV047ATMX/NOPB DS90LV018ATM DS90LT012AHMF DS90LV049TMT DS90LV047ATM
DS90LV032ATMTC DS90C383MTDX/NOPB DS90C383MTD DS90C402M SN65LVDS051PWRQ1 DS90C387VJDXNOPB
ADN4667ARUZ-REEL7 ADN4665ARUZ ADN4666ARUZ ADN4666ARZ-REEL7 ADN4692EBRZ ADN4693EBRZ ADN4697EBRZ ADN4695EBRZ ADN4665ARZ ADN4666ARZ ADN4667ARZ ADN4667ARZ-REEL7 ADN4668ARZ ADN4670BSTZ ADN4670BCPZ ADN4661BRZ ADN4663BRZ-REEL7 ADN4694EBRZ-RL7 ADN4662BRZ-REEL7 ADN4662BRZ ADN4691EBRZ ADN4694EBRZ ADN4696EBRZ ADN4690EBRZ ADN4661BRZ-REEL7 ADN4696EBRZ-RL7 GM8285BGA MAX9113ESA+T MAX9111ESA+T MAX9112ESA+T


[^0]:    ${ }^{1}$ Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except $\mathrm{V}_{\text {OD }}, \Delta \mathrm{V}_{\text {OD }}$, and $\Delta \mathrm{V}_{\text {OS }}$.
    ${ }^{2}$ The ADN4661 is a current mode device and functions within data sheet specifications only when a resistive load is applied to the driver outputs. Typical range is $90 \Omega$ to $110 \Omega$.
    ${ }^{3}$ Output short-circuit current (los) is specified as magnitude only; minus sign indicates direction only.

