## FEATURES

Very low quiescent current $\mathrm{I}_{\mathrm{Q}}=\mathbf{5 9 0} \mathrm{nA}$ with $\mathbf{0} \mu \mathrm{A}$ load $\mathrm{I}_{\mathrm{o}}=\mathbf{8 9 0} \mathrm{nA}$ with $\mathbf{1} \mu \mathrm{A}$ load
Maintains very low quiescent current in dropout (pass through mode)
IQ_Drop = $\mathbf{7 2 0}$ nA with $\mathbf{0} \boldsymbol{\mu} \mathrm{A}$ load
le_drop $=\mathbf{1 2 0 0 ~ n A ~ w i t h ~} \mathbf{1} \mu \mathrm{A}$ load
Stable with $1 \boldsymbol{\mu F} \pm \mathbf{3 0 \%}$ ceramic input and output capacitors
Maximum operating load current (lload_max): 150 mA
Input voltage range: 2.2 V to 5.5 V
Low shutdown current: 50 nA typical
Low dropout voltage: $\mathbf{1 2 0} \mathbf{~ m V}$ at $\mathbf{1 5 0} \mathbf{~ m A}$ load
Initial output voltage accuracy: $\pm 1 \%$
Accuracy over line, load, and temperature: $\pm 3.5 \%$
7 fixed output voltage options: 1.2 V to 3.3 V
Adjustable output option can be set from 1.0 V to 4.2 V
PSRR: $\mathbf{7 2} \mathbf{~ d B}$ at $100 \mathrm{~Hz}, \mathrm{~V}_{\text {out }}=\mathbf{1 . 2}$ V
Current-limit and thermal overload protection
Logic control enable
Integrated output discharge resistor
Three package options
5-lead TSOT package
6-lead, $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LFCSP
4-ball, 0.5 mm pitch WLCSP

## APPLICATIONS

Portable and battery-powered equipment
Post dc-to-dc regulation
Portable medical devices
Wireless sensor network (WSN) devices

## GENERAL DESCRIPTION

The ADP165/ADP166 are very low quiescent current, low dropout (LDO), linear regulators that operate from 2.2 V to 5.5 V and provide up to 150 mA of output current. The low 120 mV dropout voltage at a 150 mA load improves efficiency and allows operation over a wide input voltage range.
The ADP165/ADP166 are specifically designed for stable operation with a tiny $1 \mu \mathrm{~F} \pm 30 \%$ ceramic input and output capacitors to meet the requirements of high performance, space constrained applications.

## TYPICAL APPLICATION CIRCUITS

ADP165/ADP166


## NOTES

1. NC = NO CONNECT. NOT CONNECTED INTERNALLY.

Figure 1. 5-Lead TSOT ADP165/ADP166 with Fixed Output Voltage, 1.8 V


Figure 2. 6-Lead, $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LFCSP ADP165/ADP166 with Fixed Output Voltage, 1.8 V


Figure 3. 4-Ball WLCSP ADP165/ADP166 with Fixed Output Voltage, 1.8 V

The ADP165/ADP166 are available in seven fixed output voltage options, ranging from 1.2 V to 3.3 V , and an adjustable output option. The ADP165 also includes a switched resistor to discharge the output automatically when the LDO is disabled. The ADP166 is identical to the ADP165, but it does not include the output discharge function.
Short-circuit and thermal overload protection circuits prevent damage in adverse conditions. The ADP165/ADP166 are available in a tiny 5-lead TSOT, a 6-lead LFCSP, and a 4-ball, 0.5 mm pitch WLCSP package for the smallest footprint solution to meet a variety of portable power applications.

[^0]
## ADP165/ADP166

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Typical Application Circuits .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Recommended Specifications: Input and Output Capacitors 4
Absolute Maximum Ratings ..... 5
Thermal Data ..... 5
Thermal Resistance .....  5
ESD Caution ..... 5
Pin ConfigurationS and Function Descriptions .....  .6
Typical Performance Characteristics ..... 9
REVISION HISTORY11/14—Rev. 0 to Rev. A
Change to Features Section ..... 1
Change to Theory of Operation Section ..... 13
Theory of Operation ..... 13
Applications Information ..... 15
Capacitor Selection ..... 15
Enable Feature ..... 16
Undervoltage Lockout (UVLO) ..... 16
Current-Limit and Thermal Overload Protection ..... 16
Thermal Considerations ..... 17
PCB Layout Considerations ..... 20
Light Sensitivity of WLCSPs ..... 21
Outline Dimensions ..... 22
Ordering Guide ..... 23

## 9/14—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=\left(\mathrm{V}_{\text {out }}+0.5 \mathrm{~V}\right)$ or 2.2 V , whichever is greater, $\mathrm{EN}=\mathrm{V}_{\text {IN }}, \mathrm{I}_{\text {out }}=10 \mathrm{~mA}, \mathrm{C}_{\text {IN }}=\mathrm{C}_{\text {out }}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum/maximum specifications, unless otherwise noted.

Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT VOLTAGE RANGE | $\mathrm{V}_{\text {IN }}$ | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.2 |  | 5.5 | V |
| OPERATING SUPPLY CURRENT | $\mathrm{l}_{0}$ |  |  | $\begin{aligned} & 590 \\ & 890 \\ & 2.6 \\ & 11 \\ & 42 \end{aligned}$ | 1250 2.4 1800 3.0 4.8 6.2 19 65 | nA <br> $\mu \mathrm{A}$ <br> nA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| SUPPLY CURRENT IN DROPOUT (PASS THROUGH MODE) | le_DROP | $\begin{aligned} & \text { lout }=0 \mu \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=\mathrm{V}_{\text {out }}-0.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { lout }=0 \mu \mathrm{~A}, \mathrm{~V}_{\mathbb{I N}}=\mathrm{V}_{\text {out }}-0.2 \mathrm{~V}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { lout }=1 \mu \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=\mathrm{V}_{\text {out }}-0.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \text { lout }=1 \mu \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=\mathrm{V}_{\text {OUT }}-0.2 \mathrm{~V}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 720 \\ & 1200 \end{aligned}$ | $\begin{aligned} & 1600 \\ & 2.7 \\ & 2400 \\ & 3.5 \end{aligned}$ | nA <br> $\mu \mathrm{A}$ <br> nA <br> $\mu \mathrm{A}$ |
| SHUTDOWN CURRENT | IGND-SD | $\begin{aligned} & \mathrm{EN}=\mathrm{GND} \\ & \mathrm{EN}=\mathrm{GND}, \mathrm{~T}_{j}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 1 | $\begin{aligned} & \mathrm{nA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| FIXED OUTPUTVOLTAGE ACCURACY | Vout_Accuracy | $\begin{aligned} & \text { lout }=10 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & 0 \mu \mathrm{~A}<\text { lout }^{\circ}<150 \mathrm{~mA}, \mathrm{~V}_{\mathbb{I}}=(\mathrm{V} \text { Out }+0.5 \mathrm{~V}) \text { to } 5.5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & 0 \mu \mathrm{~L}<\text { lout }<150 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=\left(\mathrm{V}_{\text {out }}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V}, \\ & \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \hline-1 \\ & -2 \\ & -3.5 \end{aligned}$ |  | $\begin{aligned} & \hline+1 \\ & +2 \\ & +3.5 \end{aligned}$ | \% <br> \% \% |
| ADJ PIN VOLTAGE ACCURACY ${ }^{1}$ | $\mathrm{V}_{\text {ADJ }}$ | $\begin{aligned} & \text { lout }=10 \mathrm{~mA} \\ & 0 \mu \mathrm{~A}<\text { lout }<150 \mathrm{~mA}, \mathrm{~V}_{\mathbb{I}}=(\text { Vout }+0.5 \mathrm{~V}) \text { to } 5.5 \mathrm{~V} \\ & 0 \mu \mathrm{~A}<\text { lout }^{\text {o }} 150 \mathrm{~mA}, \mathrm{~V}_{\mathbb{I}}=\left(\mathrm{V}_{\text {out }}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \hline 0.99 \\ & 0.98 \\ & 0.97 \end{aligned}$ | 1.0 | $\begin{aligned} & 1.01 \\ & 1.02 \\ & 1.03 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| REGULATION Line Regulation Load Regulation ${ }^{2}$ | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {In }}$ <br> $\Delta V_{\text {out }} / \Delta \mathrm{l}_{\text {out }}$ | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=\left(\mathrm{V}_{\text {out }}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { lout }=100 \mu \mathrm{~A} \text { to } 150 \mathrm{~mA} \end{aligned}$ | -0.1 | $0.004$ | $\begin{aligned} & +0.1 \\ & 0.01 \end{aligned}$ | $\begin{aligned} & \% / \mathrm{V} \\ & \% / \mathrm{mA} \end{aligned}$ |
| DROPOUT VOLTAGE ${ }^{3}$ | V ${ }_{\text {dropout }}$ | $\begin{aligned} & \text { Vout }=3.3 \mathrm{~V} \\ & \text { lout }=10 \mathrm{~mA} \\ & \text { lout }=150 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 45 \\ & 120 \end{aligned}$ | $\begin{aligned} & 110 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| ADJ PIN INPUT BIAS CURRENT | ADJ ${ }_{\text {IBIAS }}$ | $2.2 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 5.5 \mathrm{~V}$, ADJ connected to VOUT |  | 10 |  | nA |
| ACTIVE PULL-DOWN RESITANCE (ADP165) | Rpul-down | $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{RLOAD}=\infty$ |  | 300 | 600 | $\Omega$ |
| START-UP TIME ${ }^{4}$ | Tstart-up | Vout $=3.3 \mathrm{~V}$ |  | 1100 |  | $\mu \mathrm{s}$ |
| MAXIMUM OPERATING LOAD CURRENT | Iload_max |  |  | 150 |  | mA |
| CURRENT-LIMIT THRESHOLD ${ }^{5}$ | Ilimit |  | 215 | 320 | 500 | mA |
| THERMAL SHUTDOWN <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis | TSsD TSsD-Hys | TJ rising |  | $\begin{aligned} & 150 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| EN INPUT <br> EN Input Logic High <br> EN Input Logic Low <br> EN Input Leakage Current | $\mathrm{V}_{\mathrm{H}}$ <br> VII <br> $\mathrm{V}_{\text {I-LEAKAGE }}$ | $\begin{aligned} & 2.2 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq 5.5 \mathrm{~V} \\ & 2.2 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I}} \leq 5.5 \mathrm{~V} \\ & \mathrm{EN}=\mathrm{V}_{\mathbb{N}} \text { or } \mathrm{GND} \\ & \mathrm{EN}=\mathrm{V}_{\mathbb{N}} \text { or } \mathrm{GND}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | 1.2 | 0.1 | 0.4 <br> 1 | V <br> V <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UNDERVOLTAGE LOCKOUT (UVLO) <br> Input Voltage Rising Input Voltage Falling Hysteresis | UVLO ${ }_{\text {RISE }}$ UVLO ${ }_{\text {fall }}$ UVLOHys |  | 1.60 | 85 | 2.19 | V <br> V <br> mV |
| OUTPUT NOISE | OUT ${ }_{\text {NoISE }}$ | 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~V}_{\text {out }}=3.3 \mathrm{~V}$ 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\text {IN }}=5 \mathrm{~V}$, Vout $=2.5 \mathrm{~V}$ 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~V}_{\text {out }}=1.2 \mathrm{~V}$ |  | $\begin{aligned} & \hline 105 \\ & 100 \\ & 80 \\ & \hline \end{aligned}$ |  | $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms |
| POWER SUPPLY REJECTION RATIO | PSRR | $\begin{aligned} & 100 \mathrm{~Hz}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V} \\ & 100 \mathrm{~Hz}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.5 \mathrm{~V} \\ & 100 \mathrm{~Hz}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {out }}=1.2 \mathrm{~V} \\ & 1 \mathrm{kHz}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V} \\ & 1 \mathrm{kHz}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.5 \mathrm{~V} \\ & 1 \mathrm{kHz}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.2 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 60 \\ & 65 \\ & 72 \\ & 50 \\ & 50 \\ & 62 \end{aligned}$ |  |  |

Accuracy when VOUT is connected directly to ADJ. When the VOUT voltage is set by the external feedback resistors, the absolute accuracy in adjust mode depends on the tolerances of the resistors used.
${ }^{2}$ Based on an endpoint calculation using $0 \mu \mathrm{~A}$ and 150 mA loads.
${ }^{3}$ Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. This applies only for output voltages above 2.2 V .
${ }^{4}$ Start-up time is defined as the time between the rising edge of EN to VOUT being at $90 \%$ of its nominal value.
${ }^{5}$ Current-limit threshold is defined as the current at which the output voltage drops to $90 \%$ of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to $90 \%$ of 3.0 V , or 2.7 V .

## RECOMMENDED SPECIFICATIONS: INPUT AND OUTPUT CAPACITORS

Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max |
| :--- | :--- | :--- | :--- | :--- | :--- | Unit

[^1]
## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| VIN to GND | -0.3 V to +6.5 V |
| VOUT to GND | -0.3 V to VIN |
| EN to GND | -0.3 V to VIN |
| ADJ to GND | -0.3 V to VIN |
| NC to GND | -0.3 V to VIN |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD-020 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL DATA

Absolute maximum ratings only apply individually; they do not apply in combination. The ADP165/ADP166 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that the junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated.

In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. $\mathrm{T}_{\mathrm{J}}$ is dependent on the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, the power dissipation of the device $\left(\mathrm{P}_{\mathrm{D}}\right)$, and the junction-to-ambient thermal resistance of the package $\left(\theta_{\text {IA }}\right)$.
Maximum $T_{J}$ is calculated from $T_{A}$ and $P_{D}$ using the formula

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right)
$$

Junction-to-ambient thermal resistance $\left(\theta_{\text {JA }}\right)$ of the package is based on modeling and calculation using a 4 -layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of $\theta_{\mathrm{JA}}$ may vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{\mathrm{JA}}$ are based on a 4-layer, 4 inches $\times 3$ inches, circuit board. Refer to JESD 51-7 and JESD 51-9 for detailed information on the board construction.
$\Psi_{\text {Jв }}$ is the junction to board thermal characterization parameter with units of ${ }^{\circ} \mathrm{C} / \mathrm{W} . \Psi_{\text {Iв }}$ of the package is based on modeling and calculation using a 4-layer board. The JESD51-12, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{\text {Jв }}$ measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance $\left(\theta_{\text {Jв }}\right)$. Therefore, $\Psi_{\text {Jв }}$ thermal paths include convection from the top of the package as well as radiation from the package, factors that make $\Psi_{I B}$ more useful in real-world applications. Maximum $\mathrm{T}_{\mathrm{J}}$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and $\mathrm{P}_{\mathrm{D}}$ using the formula

$$
T_{J}=T_{B}+\left(P_{D} \times \Psi_{\mathrm{JB}}\right)
$$

Refer to JESD51-8 and JESD51-12 for more detailed information about $\Psi_{\text {IB }}$.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ and $\Psi_{\text {JB }}$ are specified for worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\Psi}_{\mathrm{JB}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 5-Lead TSOT | 170 | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 6-Lead LFCSP | 50.2 | 18.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 4-Ball, 0.4 mm Pitch WLCSP | 260 | 58 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 5-Lead TSOT, Fixed Output Pin Configuration

Table 5. Fixed Output, 5-Lead TSOT Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | VIN | Regulator Input Supply. Bypass VIN to GND with a $1 \mu$ F or greater capacitor. |
| 2 | GND | Ground. |
| 3 | EN | Enable Input. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic startup, |
| 4 | NC | connect EN to VIN. |
| 5 | No Connect. This pin is not connected internally. |  |



Figure 5. 5-Lead TSOT, Adjustable Output Pin Configuration

Table 6. Adjustable Output, 5-Lead TSOT Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | VIN | Regulator Input Supply. Bypass VIN to GND with a $1 \mu$ F or greater capacitor. |
| 2 | GND | Ground. <br> Enable Input. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic startup, <br> connect EN to VIN. <br> Output Voltage Adjust Pin. Connect the midpoint of the voltage divider between VOUT and GND to this pin to set <br> the output voltage. |
| 4 | ADJ | Regulated Output Voltage. Bypass VOUT to GND with a $1 \mu \mathrm{~F}$ or greater capacitor. |
| 5 | VOUT | Reg |



Figure 6. 6-Lead LFCSP, Fixed Output Pin Configuration
Table 7. Fixed Output, 6-Lead LFCSP Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a $1 \mu \mathrm{~F}$ or greater capacitor. |
| 2 | NC | No Connect. This pin is not connected internally. |
| 3 | GND | Ground. |
| 4 | EN | Enable Input. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic startup, connect EN to VIN. |
| 5 | NC | No Connect. This pin is not connected internally. Connect this pin to GND or leave open. |
| 6 | VIN | Regulator Input Supply. Bypass VIN to GND with a $1 \mu \mathrm{~F}$ or greater capacitor. |
|  | EPAD | Exposed Pad. The exposed pad must be connected to ground. The exposed pad enhances the thermal performance of the package. |
|  |  |  |
|  |  | NOTES <br> 1. NC NO NONNECT. NOT CONNECTEDNTENNAL GROUND THE EXPOSED PAD ENHANCES THE THERMAL PERFORMANCE OF THE PACKAGE. |

Figure 7. 6-Lead LFCSP, Adjustable Output Pin Configuration
Table 8. Adjustable Output, 6-Lead LFCSP Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a $1 \mu$ F or greater capacitor. <br> Output Voltage Adjust Pin. Connect the midpoint of the voltage divider between VOUT and GND to this pin to set <br> the output voltage. |
| 3 | ADJ | GND |
| 4 | EN | Ground. <br> Enable Input. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic startup, <br> connect EN to VIN. |
| 5 | NC | No Connect. This pin is not connected internally. <br> Regulator Input Supply. Bypass VIN to GND with a $1 \mu$ F or greater capacitor. <br> Exposed Pad. The exposed pad must be connected to ground. The exposed pad enhances the thermal <br> performance of the package. |

## ADP165/ADP166



Figure 8. 4-Ball WLCSP Pin Configuration
Table 9. 4-Ball WLCSP Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| A1 | VIN | Regulator Input Supply. Bypass VIN to GND with a $1 \mu$ F or greater capacitor. |
| B1 | EN | Enable Input. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic |
|  |  | startup, connect EN to VIN. |
| A2 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a $1 \mu$ F or greater capacitor. |
| B2 | GND | Ground. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\text {IN }}=3.8 \mathrm{~V}, \mathrm{~V}_{\text {out }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {out }}=1 \mathrm{~mA}, \mathrm{C}_{\text {IN }}=\mathrm{C}_{\text {out }}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 9. Output Voltage (Vout) vs. Junction Temperature


Figure 10. Output Voltage (Vout) vs. Load Current (ILOAD)


Figure 11. Output Voltage (Vout) vs. Input Voltage ( $V_{I N}$ )


Figure 12. Ground Current vs. Junction Temperature


Figure 13. Ground Current vs. Load Current (ILOAD)


Figure 14. Ground Current vs. Input Voltage (VIN)


Figure 15. Shutdown Current vs. Ambient Temperature at Various Input Voltages


Figure 16. Dropout Voltage vs. Load Current (ILOAD)


Figure 17. Output Voltage (Vout) vs. Input Voltage (VIN) in Dropout


Figure 18. Ground Current vs. Input Voltage ( $V_{I N}$ ) in Dropout


Figure 19. Power Supply Rejection Ratio (PSRR) vs. Frequency, Various Load Currents, $V_{\text {out }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.2 \mathrm{~V}$


Figure 20. PSRR vs. Frequency, Various Load Currents, $V_{\text {out }}=2.5 \mathrm{~V}, V_{\mathbb{I}}=3.5 \mathrm{~V}$


Figure 21. PSRR vs. Frequency, Various Load Currents, $V_{\text {out }}=3.3 \mathrm{~V}, V_{I N}=4.3 \mathrm{~V}$


Figure 22. PSRR vs. Frequency, Various Load Currents, $V_{I N}-V_{\text {Out }}=1 \mathrm{~V}$


Figure 23. PSRR vs. Frequency, Various Load Currents, $V_{\text {out }}=2.5 \mathrm{~V}, V_{\mathbb{I N}}=3.0 \mathrm{~V}$


Figure 24. PSRR vs. Frequency, Various Load Currents, $V_{\text {out }}=3.3 \mathrm{~V}, V_{I N}=3.8 \mathrm{~V}$


Figure 25. Adjustable ADP165/ADP166 PSRR vs. Frequency, Various Load Currents, $V_{\text {OUt }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=4.3 \mathrm{~V}$


Figure 26. Output Noise vs. Load Current and Output Voltage, $V_{I N}=5 \mathrm{~V}$, Cout $=1 \mu \mathrm{~F}$


Figure 27. Output Noise Spectral Density, $V_{I N}=5 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}, \mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F}$

Figure 28. Load Transient Response, $C_{I N}=C_{O U T}=1 \mu F, I_{\text {LOAD }}=1 \mathrm{~mA}$ to 150 mA , 200 ns Rise Time, $\mathrm{CH} 1=$ Load Current, $\mathrm{CH} 2=$ Vout


Figure 29. Load Transient Response, $C_{I N}=C_{O U T}=1 \mu F, I_{\text {LOAD }}=1 \mathrm{~mA}$ to 50 mA , 200 ns Rise Time, CH1 = Load Current, $\mathrm{CH} 2=$ Vout


Figure 30. Line Transient Response, $V_{I N}=4 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{C}_{I N}=$ Cout $=1 \mu \mathrm{~F}$, $I_{\text {LOAD }}=150 \mathrm{~mA}, \mathrm{CH} 1=V_{I N}, C H 2=V_{\text {OUT }}$


Figure 31. Line Transient Response, $V_{I N}=4 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{C}_{I N}=1 \mu \mathrm{~F}$, Cout $=10 \mu \mathrm{~F}$, $I_{\text {LOAD }}=150 \mathrm{~mA}, \mathrm{CH} 1=V_{I N}, C H 2=V_{\text {OUT }}$

## THEORY OF OPERATION

The ADP165/ADP166 are very low quiescent current, low dropout linear regulators that operate from 2.2 V to 5.5 V and can provide up to 150 mA of output current. Drawing only 590 nA (typical) at no load and a low $42 \mu \mathrm{~A}$ of quiescent current (typical) at full load makes the ADP165/ADP166 ideal for battery-operated portable equipment. Shutdown current consumption is typically 50 nA .
Using new innovative design techniques, the ADP165/ADP166 provide very low quiescent current and superior transient performance for digital and RF applications. The ADP165/ ADP166 are also optimized for use with small $1 \mu \mathrm{~F}$ ceramic capacitors.


Figure 32. Internal Block Diagram, Fixed Output with Output Discharge Function


Figure 33. Internal Block Diagram, Adjustable Output with Output Discharge Function


Figure 34. Internal Block Diagram, Fixed Output Without Output Discharge Function


Figure 35. Internal Block Diagram, Adjustable Output Without Output Discharge Function
Internally, the ADP165/ADP166 consist of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage.
The adjustable ADP165/ADP166 have an output voltage range of 1.0 V to 4.2 V . The output voltage is set by the ratio of two external resistors, which are the same as the R1 and R2 resistors in Figure 32 and Figure 34, but are connected through the ADJ pin. The device servos the output to maintain the voltage at the ADJ pin at 1.0 V referenced to ground. The current in R1 is then equal to $1.0 \mathrm{~V} / \mathrm{R} 2$, and the current in R1 is the current in R2 plus the ADJ pin bias current. The ADJ pin bias current, 10 nA at $25^{\circ} \mathrm{C}$, flows through R1 into the ADJ pin.
Calculate the output voltage using the following equation:

$$
V_{\text {OUT }}=1.0 \mathrm{~V}(1+R 1 / R 2)+\left(A D J_{I-B I A S}\right)(R 1)
$$

The value of R1 must be less than $200 \mathrm{k} \Omega$ to minimize errors in the output voltage caused by the ADJ pin bias current. For example, when R1 and R2 each equal $200 \mathrm{k} \Omega$, the output voltage is 2.0 V . The output voltage error introduced by the ADJ pin bias current is 2 mV or $0.05 \%$, assuming a typical ADJ pin bias current of 10 nA at $25^{\circ} \mathrm{C}$.

## ADP165/ADP166

Data Sheet

To minimize quiescent current in the ADP165/ADP166, Analog Devices, Inc., recommends using high values of resistance for R1 and R2. Using a value of $1 \mathrm{M} \Omega$ for R2 keeps the total, no load quiescent current below $2 \mu \mathrm{~A}$. However, note that a high value of resistance introduces a small output voltage error. For example, assuming R1 and R2 are $1 \mathrm{M} \Omega$, the output voltage is 2 V . Taking into account the nominal ADJ pin bias current of 10 nA , the output voltage error is $0.25 \%$.

Note that, in shutdown, the output is turned off, and the divider current is zero.

The ADP165 also includes an output discharge resistor to force the output voltage to zero when the LDO is disabled. This ensures that the output of the LDO is always in a well-defined state, whether it is enabled or not. The ADP166 does not include the output discharge function.
The ADP165/ADP166 are available in seven output voltage options, ranging from 1.2 V to 3.3 V . The ADP165/ADP166 use the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on, and when EN is low, VOUT turns off. For automatic startup, tie EN to VIN.

## APPLICATIONS INFORMATION

## CAPACITOR SELECTION

## Output Capacitor, Cout $^{\text {out }}$

The ADP165/ADP166 are designed for operation with small, space-saving ceramic capacitors, but function with most commonly used capacitors as long as care is taken with regard to the ESR value. The ESR of the output capacitor affects stability of the LDO control loop. A minimum of $1 \mu \mathrm{~F}$ capacitance with an ESR of $1 \Omega$ or less is recommended to ensure stability of the ADP165/ADP166. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP165/ADP166 to large changes in load current. Figure 36 and Figure 37 show the transient responses for output capacitance values of $1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$, respectively.


Figure 36. Output Transient Response, Cout $=1 \mu$ F, CH 1 = Load Current, $\mathrm{CH} 2=$ V $_{\text {OUT }}$


Figure 37. Output Transient Response, Cout $=10 \mu \mathrm{~F}$, $\mathrm{CH} 1=$ Load Current, $\mathrm{CH} 2=$ V OUt $^{\text {O }}$

## Input Bypass Capacitor, $\boldsymbol{C l}_{\mathbf{I N}}$

Connecting a $1 \mu \mathrm{~F}$ capacitor from VIN to GND reduces the circuit sensitivity to the PCB layout, especially when long input traces or high source impedance are encountered. If an output capacitance of greater than $1 \mu \mathrm{~F}$ is required, increase the input capacitor to match it.

## Input and Output Capacitor Properties

Any good quality ceramic capacitors can be used with the ADP165/ADP166, as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended. Y 5 V and Z 5 U dielectrics are not recommended due to their poor temperature and dc bias characteristics.

Figure 38 depicts the capacitance vs. voltage bias characteristic of a $0402,1 \mu \mathrm{~F}, 10 \mathrm{~V}$, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about $\pm 15 \%$ over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range and is not a function of package or voltage rating.


Figure 38. Capacitance vs. Voltage Bias Characteristic
Use Equation 1 to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
\begin{equation*}
C_{E F F}=C_{B I A S} \times(1-T E M P C O) \times(1-T O L) \tag{1}
\end{equation*}
$$

where:
C $_{\text {bIAS }}$ is the effective capacitance at the operating voltage.
TEMPCO is the worst-case capacitor temperature coefficient.
TOL is the worst-case component tolerance.
In this example, the worst-case temperature coefficient (TEMPCO) over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ range is $15 \%$ for an X 5 R dielectric. The tolerance of the capacitor (TOL) is $10 \%$, and $\mathrm{C}_{\text {bias }}$ is $0.94 \mu \mathrm{~F}$ at 1.8 V , as shown in Figure 38.

Substituting these values in Equation 1 yields

$$
C_{E F F}=0.94 \mu \mathrm{~F} \times(1-0.15) \times(1-0.1)=0.719 \mu \mathrm{~F}
$$

## ADP165/ADP166

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.
To guarantee the performance of the ADP165/ADP166, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors are evaluated for each.

## ENABLE FEATURE

The ADP165/ADP166 use the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown in Figure 39, when a rising voltage on EN crosses the active threshold, VOUT turns on. When a falling voltage on EN crosses the inactive threshold, VOUT turns off.


Figure 39. Typical EN Pin Operation
As shown in Figure 39, the EN pin has hysteresis built in, which prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points.

The EN pin active/inactive thresholds are derived from the VIN voltage. Therefore, these thresholds vary with changing input voltage. Figure 40 shows typical EN active/inactive thresholds when the input voltage varies from 2.2 V to 5.5 V .


Figure 40. Typical EN Pin Thresholds vs. Input Voltage
The start-up behavior of the ADP165/ADP166 is shown in Figure 41.


Figure 41. Typical Start-Up Behavior
The shutdown behavior of the ADP165/ADP166 is shown in Figure 42.


Figure 42. Typical Shutdown Behavior, No Load

## UNDERVOLTAGE LOCKOUT (UVLO)

The ADP165/ADP166 also incorporates an internal UVLO circuit to disable the output voltage when the input voltage is less than the minimum input voltage rating of the regulator.

## CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION

The ADP165/ADP166 are protected against damage due to excessive power dissipation by short-circuit and thermal overload protection circuits. The ADP165/ADP166 are designed to limit current when the output load reaches 320 mA (typical). When the output load exceeds 320 mA , the output voltage is reduced to maintain a constant current limit.

Thermal overload protection is included, which limits the junction temperature to a maximum of $150^{\circ} \mathrm{C}$ (typical). Under extreme conditions (that is, high ambient temperature and power dissipation), when the junction temperature starts to rise above $150^{\circ} \mathrm{C}$, the output turns off, reducing the output current to zero. When the junction temperature drops below $135^{\circ} \mathrm{C}$, the output turns on again, and the output current is restored to its nominal value.

Consider the case where a hard short from VOUT to ground occurs. At first, the ADP165/ADP166 limit current so that only 320 mA is conducted into the short.
If self-heating of the junction temperature is great enough to cause its temperature to rise above $150^{\circ} \mathrm{C}$, thermal shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below $135^{\circ} \mathrm{C}$, the output turns on and conducts 320 mA into the short, again causing the junction temperature to rise above $150^{\circ} \mathrm{C}$. This thermal oscillation between $135^{\circ} \mathrm{C}$ and $150^{\circ} \mathrm{C}$ causes a current oscillation between 320 mA and 0 mA that continues as long as the short remains at the output.
Current and thermal limit protections are intended to protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that junction temperatures do not exceed $125^{\circ} \mathrm{C}$.

## THERMAL CONSIDERATIONS

In most applications, the ADP165/ADP166 do not dissipate much heat due to their high efficiency. However, in applications with high ambient temperature and high supply voltage to output voltage differential, the heat dissipated in the package is high enough that it can cause the junction temperature of the die to exceed the maximum junction temperature of $125^{\circ} \mathrm{C}$.
When the junction temperature exceeds $150^{\circ} \mathrm{C}$, the converter enters thermal shutdown. It recovers only after the junction temperature has decreased below $135^{\circ} \mathrm{C}$ to prevent any permanent damage. Therefore, thermal analysis for the chosen application is very important to guarantee reliable performance over all conditions. The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in Equation 2.
To guarantee reliable operation, the junction temperature of the ADP165/ADP166 must not exceed $125^{\circ} \mathrm{C}$. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air $\left(\theta_{J A}\right)$. The $\theta_{J A}$ number is dependent on the package assembly compounds that are used and the amount of copper used to solder the package GND pins to the PCB.
Table 10 shows the typical $\theta_{\mathrm{JA}}$ values of the 5-lead TSOT, 6-lead LFCSP, and the 4 -ball WLCSP for various PCB copper sizes. Table 11 shows the typical $\Psi_{\text {IB }}$ value of the 5-lead TSOT, 6-lead LFCSP, and 4-ball WLCSP.

Table 10. Typical $\theta_{J A}$ Values

| Copper Size $\left(\mathbf{m m}^{2}\right)$ | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathbf{W}\right)$ |  |  |
| :--- | :--- | :--- | :--- |
|  | TSOT | LFCSP | WLCSP |
| $0^{1}$ | 170 | 175.1 | 260 |
| 50 | 152 | 135.6 | 159 |
| 100 | 146 | 77.3 | 157 |
| 300 | 134 | 65.2 | 153 |
| 500 | 131 | 51 | 151 |

${ }^{1}$ Device soldered to minimum size pin traces.
Table 11. Typical $\Psi_{\text {IB }}$ Values

| Package | $\boldsymbol{\Psi}_{\text {лв }}$ | Unit |
| :--- | :--- | :--- |
| 5-Lead TSOT | 42.8 | $\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| 6-Lead LFCSP | 17.9 | $\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| 4-Ball WLCSP | 58.4 | $\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |

Calculate the junction temperature of the ADP165/ADP166 from the following equation:

$$
\begin{equation*}
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right) \tag{2}
\end{equation*}
$$

where:
$T_{A}$ is the ambient temperature.
$P_{D}$ is the power dissipation in the die, given by

$$
\begin{equation*}
P_{D}=\left[\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right]+\left(V_{I N} \times I_{G N D}\right) \tag{3}
\end{equation*}
$$

where:
$V_{I N}$ and $V_{\text {out }}$ are input and output voltages, respectively. $I_{L O A D}$ is the load current.
$I_{G N D}$ is the ground current.
Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following:

$$
\begin{equation*}
T_{J}=T_{A}+\theta_{J A}\left[\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right] \tag{4}
\end{equation*}
$$

As shown in Equation 4, for a given ambient temperature, input-to-output voltage differential, and continuous load current, there exists a minimum copper size requirement for the PCB to ensure the junction temperature does not rise above $125^{\circ} \mathrm{C}$. Figure 43 to Figure 57 show the junction temperature calculations for the different ambient temperatures, load currents, $\mathrm{V}_{\text {IN }}$-to-Vout differentials, and areas of PCB copper.
In the case where the board temperature is known, use the thermal characterization parameter, $\Psi_{\mathrm{IB}}$, to estimate the junction temperature rise (see Figure 55 to Figure 57). Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the following formula:

$$
\begin{equation*}
T_{J}=T_{B}+\left(P_{D} \times \Psi_{I B}\right) \tag{5}
\end{equation*}
$$

The typical value of $\Psi_{\bar{\prime}}$ is $17.9^{\circ} \mathrm{C} / \mathrm{W}$ for the 6-lead LFCSP package, $42.8^{\circ} \mathrm{C} / \mathrm{W}$ for the 5-lead TSOT package, and $58.4^{\circ} \mathrm{C} / \mathrm{W}$ for the 4-ball WLCSP package.


Figure $43.500 \mathrm{~mm}^{2}$ of $P C B$ Copper, $W L C S P, T_{A}=25^{\circ} \mathrm{C}$


Figure 44. $100 \mathrm{~mm}^{2}$ of $P C B$ Copper, $W L C S P, T_{A}=25^{\circ} \mathrm{C}$


Figure $45.500 \mathrm{~mm}^{2}$ of $P C B$ Copper, $W L C S P, T_{A}=50^{\circ} \mathrm{C}$


Figure 46. $100 \mathrm{~mm}^{2}$ of $P C B$ Copper, $W L C S P, T_{A}=50^{\circ} \mathrm{C}$


Figure 47. $500 \mathrm{~mm}^{2}$ of $P C B$ Copper, $T S O T, T_{A}=25^{\circ} \mathrm{C}$


Figure 48. $100 \mathrm{~mm}^{2}$ of PCB Copper, $T S O T, T_{A}=25^{\circ} \mathrm{C}$


Figure 49. $500 \mathrm{~mm}^{2}$ of $P C B$ Copper, $T S O T, T_{A}=50^{\circ} \mathrm{C}$


Figure $50.100 \mathrm{~mm}^{2}$ of $P C B$ Copper, $T S O T, T_{A}=50^{\circ} \mathrm{C}$


Figure $51.500 \mathrm{~mm}^{2}$ of $P C B$ Copper, $L F C S P, T_{A}=25^{\circ} \mathrm{C}$


Figure 52. $100 \mathrm{~mm}^{2}$ of PCB Copper, LFCSP, $T_{A}=25^{\circ} \mathrm{C}$


Figure $53.500 \mathrm{~mm}^{2}$ of PCB Copper, $\operatorname{LFCSP}, T_{A}=50^{\circ} \mathrm{C}$


Figure 54. $100 \mathrm{~mm}^{2}$ of $P C B$ Copper, $\operatorname{LFCSP}, T_{A}=50^{\circ} \mathrm{C}$


Figure 55. WLCSP, $T_{A}=85^{\circ} \mathrm{C}$


Figure 56. TSOT, $T_{A}=85^{\circ} \mathrm{C}$


Figure 57. LFCSP, $T_{A}=85^{\circ} \mathrm{C}$
Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADP165/ADP166. However, as listed in Table 10, a point of diminishing returns is reached eventually, beyond which an increase in the copper size does not yield significant heat dissipation benefits.

## PCB LAYOUT CONSIDERATIONS

Place the input capacitor as close as possible to the VIN pin and the GND pin. Place the output capacitor as close as possible to the VOUT pin and the GND pin. Use of 0402 or 0603 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited.


Figure 58. Example of 5-Lead TSOT PCB Layout


Figure 59. Example of 4-Ball WLCSP PCB Layout


Figure 60. Example of 6-Lead LFCSP PCB Layout

## LIGHT SENSITIVITY OF WLCSPs

The WLCSP package option is essentially a silicon die with additional post fabrication dielectric and metal processing designed to contact solder bumps on the active side of the chip. With this package type, the die is exposed to ambient light and is subject to photoelectric effects. Light sensitivity analysis of a WLCSP mounted on standard PCB material reveals that performance may be impacted when the package is illuminated directly by high intensity light. No degradation in electrical performance is observed due to illumination by low intensity ( $0.1 \mathrm{~mW} / \mathrm{cm}^{2}$ ) ambient light. Direct sunlight can have intensities of $50 \mathrm{~mW} / \mathrm{cm}^{2}$, and office ambient light can be as low as $0.1 \mathrm{~mW} / \mathrm{cm}^{2}$.
When the WLCSP is assembled on the board with the bump side of the die facing the PCB, reflected light from the PCB surface is incident on active silicon circuit areas and results in the increased leakage currents. No performance degradation occurs due to illumination of the backside (substrate) of the WLCSP.

All WLCSPs are particularly sensitive to incident light with wavelengths in the near infrared range (NIR, 700 nm to 1000 nm ). Photons in this waveband have a longer wavelength and lower energy than photons in the visible ( 400 nm to 700 nm ) and near
ultraviolet (NUV, 200 nm to 400 nm ) bands; therefore, they can penetrate more deeply into the active silicon.
Incident light with wavelengths greater than 1100 nm has no photoelectric effect on silicon devices because silicon is transparent to wavelengths in this range.
The spectral content of conventional light sources varies considerably. Sunlight has a broad spectral range, with peak intensity in the visible band that falls off in the NUV and NIR bands; fluorescent lamps have significant peaks in the visible but not the NUV or NIR bands. Tungsten lighting has a broad peak in the longer visible wavelengths with a significant tail in the NIR.

Efforts have been made at a product level to reduce the effect of ambient light; the under bump metal (UBM) has been designed to shield the sensitive circuit areas on the active side (bump side) of the die. However, if an application encounters any light sensitivity with the WLCSP, shielding the bump side of the WLCSP package with opaque material eliminates this effect. Shielding can be accomplished using materials such as silica-filled liquid epoxies like those used in flip-chip underfill techniques.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-193-AB WITH THE EXCEPTION OF PACKAGE HEIGHT AND THICKNESS.


Figure 62. 4-Ball Wafer Level Chip Scale Package [WLCSP] (CB-4-1)
Dimensions shown in millimeters


Figure 63. 6-Lead Lead Frame Chip Scale Package [LFCSP_UD]
$2.00 \mathrm{~mm} \times 2.00 \mathrm{~mm}$ Body, Ultra Thin, Dual Lead
(CP-6-3)
Dimensions show in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Output <br> Voltage (V) | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADP165ACBZ-1.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | CX |
| ADP165ACBZ-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | CY |
| ADP165ACBZ-2.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.2 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | CZ |
| ADP165ACBZ-2.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.3 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | D4 |
| ADP165ACBZ-2.85-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.85 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | D7 |
| ADP165ACBZ-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.0 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | D5 |
| ADP165ACBZ-3.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | D6 |
| ADP165ACPZN-1.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LQL |
| ADP165ACPZN-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LQM |
| ADP165ACPZN-2.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.3 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LQN |
| ADP165ACPZN-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.0 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LQP |
| ADP165ACPZN-3.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LQQ |
| ADP165ACPZN-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LQR |
| ADP165AUJZ-1.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LQL |
| ADP165AUJZ-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LQM |
| ADP165AUJZ-2.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.3 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LQN |
| ADP165AUJZ-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.0 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LQP |
| ADP165AUJZ-3.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LQQ |
| ADP165AUJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LQR |
| ADP166ACBZ-1.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | D9 |
| ADP166ACBZ-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | DA |
| ADP166ACBZ-2.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.2 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | DB |
| ADP166ACBZ-2.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.3 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | DC |
| ADP166ACBZ-2.85-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.85 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | DD |
| ADP166ACBZ-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.0 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | DE |
| ADP166ACBZ-3.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 | 4-Ball Wafer Level Chip Scale Package [WLCSP] | CB-4-1 | DF |
| ADP166ACPZN-1.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LR6 |
| ADP166ACPZN-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LR7 |
| ADP166ACPZN-2.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.3 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LR8 |
| ADP166ACPZN-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.0 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LR9 |
| ADP166ACPZN-3.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LRA |
| ADP166ACPZN-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 6-Lead Lead Frame Chip Scale Package [LFCSP_UD] | CP-6-3 | LR5 |
| ADP166AUJZ-1.2-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LR6 |
| ADP166AUJZ-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LR7 |
| ADP166AUJZ-2.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2.3 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LR8 |
| ADP166AUJZ-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.0 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LR9 |
| ADP166AUJZ-3.3-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 3.3 | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LRA |
| ADP166AUJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 5-Lead Thin Small Outline Transition [TSOT] | UJ-5 | LR5 |
| ADP165Z-REDYKIT ADP166Z-REDYKIT |  |  | Evaluation Board Evaluation Board |  |  |

${ }^{\prime} \mathrm{Z}=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Management IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-ADM1168LQEBZ EVB-EP5348UI MIC23451-AAAYFL EV MIC5281YMME EV DA9063-EVAL ADP122-3.3-EVALZ ADP130-0.8-EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP1714-3.3-EVALZ ADP1716-2.5-EVALZ ADP1740-1.5EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB-110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM3691TL$\underline{1.8 E V / N O P B}$ LM4510SDEV/NOPB LM5033SD-EVAL LP38512TS-1.8EV EVAL-ADM1186-1MBZ EVAL-ADM1186-2MBZ


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 O2014 Analog Devices, Inc. All rights reserved. Technical Support

[^1]:    ${ }^{1}$ The minimum input and output capacitance must be greater than $0.7 \mu \mathrm{~F}$ over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; however, Y 5 V and $\mathrm{Z5U}$ capacitors are not recommended for use with any LDO.

