## Data Sheet

## FEATURES

Input voltage range: 2.75 V to 14.5 V
Output voltage range: 0.6 V to $90 \% \mathrm{~V}_{\text {IN }}$
Maximum output current greater than 25 A per channel
Programmable frequency: 200 kHz to 1.5 MHz
Flex-Mode architecture with integrated drivers
$18 \mathbf{0}^{\circ}$ phase shift minimizes input ripple current and required input capacitance
$\pm 0.85 \%$ output voltage accuracy $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Integrated boost diodes
Pulse skip high efficiency mode under light load
Power good with internal pull-up resistor
Overvoltage and overcurrent limit protection
Thermal overload protection
Input undervoltage lockout (UVLO)
Externally adjustable soft start, slope compensation and current sense gain
Independent precision enable inputs
Synchronization input
Suitable for any output capacitors
Available in 32-lead $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ LFCSP

## APPLICATIONS

## Set top boxes

## Printers

Communication infrastructure
Distributor power dc systems
Industrial and instrumentation

## GENERAL DESCRIPTION

The ADP1877 is a Flex-Mode ${ }^{\text {m" }}$ (proprietary architecture of Analog Devices, Inc.), dual-channel, step-down switching controller with integrated drivers that drive N -channel synchronous power MOSFETs. The two PWM outputs are phase shifted $180^{\circ}$, which reduces the input RMS current, thus minimizing required input capacitance.

The boost diodes are built into the ADP1877, thus lowering the overall system cost and component count. The ADP1877 can be set to operate in pulse skip high efficiency mode under light load or in PWM continuous conduction mode.

The ADP1877 includes externally adjustable soft start, output overvoltage protection, externally adjustable current limit, power good, and a programmable oscillator frequency that
ranges from 200 kHz to 1.5 MHz . The ADP1877 provides an output voltage accuracy of $\pm 0.85 \%$ from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and $\pm 1.5 \%$ from $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ in junction temperature. This part can be powered from a 2.75 V to 14.5 V supply, operates over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ junction temperature range, and is available in a 32 -lead $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ LFCSP package.


Figure 2. Efficiency Plot of Figure 42, 20 A Output

## Rev. D

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

[^0]
## TABLE OF CONTENTS

Features ..... 1
Applications .....
General Description .....  1
Revision History .....  2
Specifications ..... 3
Absolute Maximum Ratings ..... 6
ESD Caution .....  6
Simplified Block Diagram ..... 7
Pin Configuration and Function Descriptions ..... 8
Typical Performance Characteristics ..... 10
Theory of Operation ..... 13
Control Architecture ..... 13
Oscillator Frequency ..... 13
Mode of Operation ..... 14
Synchronization ..... 14
Soft Start ..... 14
Synchronous Rectifier and Dead Time ..... 15
Input Undervoltage Lockout. ..... 15
Internal Linear Regulator ..... 15
Overvoltage Protection. ..... 15
Power Good ..... 15
Short-Circuit and Current-Limit Protection ..... 16
Shutdown Control ..... 16
Thermal Overload Protection ..... 16
Applications Information ..... 17
Setting the Output Voltage ..... 17
Soft Start ..... 17
REVISION HISTORY
4/12—Rev. C to Rev. D
Changes to Setting the Current Sense Gain Section ..... 18
Updated Outline Dimensions ..... 31
4/10—Rev. B to Rev. C
Changes to Features and General Description ..... 1
Changes to Quiescent Current Parameter and FB to TRK OffsetVoltage Parameter, Table 1 3
Changes to Theory of Operation Section. ..... 13
Changes to Setting the Slope Compensation Section ..... 18
11/09—Rev. A to Rev. B
Changes to Product Title ..... 1
Changes to Signal Path Section ..... 25
Setting the Current Limit ..... 17
Accurate Current-Limit Sensing ..... 18
Setting the Slope Compensation ..... 18
Setting the Current Sense Gain ..... 18
Input Capacitor Selection. ..... 19
Input Filter ..... 19
Boost Capacitor Selection ..... 20
Inductor Selection ..... 20
Output Capacitor Selection. ..... 20
MOSFET Selection ..... 21
Loop Compensation ..... 22
Switching Noise and Overshoot Reduction ..... 23
Voltage Tracking ..... 23
Coincident Tracking ..... 23
Ratiometric Tracking ..... 24
PCB Layout Guideline ..... 25
MOSFETs, Input Bulk Capacitor, and Bypass Capacitor ..... 25
High Current and Current Sense Paths. ..... 25
Signal Paths ..... 25
PGND Plane ..... 25
Feedback and Current-Limit Sense Paths ..... 25
Switch Node ..... 26
Gate Driver Paths ..... 26
Output Capacitors ..... 26
Typical Operating Circuits ..... 27
Outline Dimensions ..... 31
Ordering Guide ..... 31
9/09—Rev. 0 to Rev. A
Changes to Features Section, General Description Section, and Figure 2 .....  1
Changes to Output Characteristics, Feedback Accuracy Voltage Parameter; Error Amplifier, Transconductance Parameter; and Linear Regulator, VCCO Load Regulation and VIN to VCCO Dropout Voltage Parameters, Table 1 .....  3
Changes to Pin 4, Pin 16, and Pin 25 Descriptions, Table 3 .....  8
Changes to Figure 5 and Figure 6 ..... 10
9/09—Revision 0: Initial Version

## SPECIFICATIONS

All limits at temperature extremes are guaranteed via correlation using standard statistical quality control. $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$. The specifications are valid for $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise specified. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Table 1.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY <br> Input Voltage Undervoltage Lockout Threshold <br> Undervoltage Lockout Hysteresis Quiescent Current <br> Shutdown Current | $\mathrm{V}_{\mathrm{IN}}$ <br> INuvio <br> Iin <br> lin_sd | Vin rising <br> Vin falling <br> $\mathrm{EN} 1=\mathrm{EN} 2=\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\text {CCO }}$ in PWM mode (no switching) $\mathrm{EN} 1=\mathrm{EN} 2=\mathrm{GND}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V} \text { or } 14.5 \mathrm{~V}$ | $\begin{aligned} & 2.75 \\ & 2.45 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 2.5 \\ & 0.1 \\ & 4.5 \\ & 100 \end{aligned}$ | 14.5 <br> 2.75 <br> 2.6 <br> 5.8 <br> 200 | V <br> V <br> V <br> mA <br> $\mu \mathrm{A}$ |
| ERROR AMPLIFIER <br> FB Input Bias Current Transconductance <br> TRK1, TRK2 Input Bias Current | Ifb <br> $\mathrm{G}_{\mathrm{m}}$ <br> Itrк | Sink or source $1 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Sink or source $1 \mu \mathrm{~A}$ <br> $0 \mathrm{~V}<\mathrm{V}_{\text {TRK } 1 \text { TRK } 2}<1.5 \mathrm{~V}$ | $\begin{aligned} & -100 \\ & 440 \\ & 385 \\ & -100 \end{aligned}$ | $\begin{aligned} & +1 \\ & 550 \\ & 550 \\ & +1 \end{aligned}$ | $\begin{aligned} & +100 \\ & 660 \\ & 715 \\ & +100 \end{aligned}$ | nA <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> nA |
| CURRENT SENSE AMPLIFIER GAIN | Acs | Gain resistor connected to DL, $\mathrm{R}_{\mathrm{CSG}}=47 \mathrm{k} \Omega \pm 5 \%$ <br> Gain resistor connected to DL, $\operatorname{RcsG}=22 \mathrm{k} \Omega \pm 5 \%$ <br> Default setting, RcsG $=$ open <br> Gain resistor connected to DL, $\mathrm{RcsG}_{\mathrm{cs}}=100 \mathrm{k} \Omega \pm 5 \%$ | $\begin{aligned} & 2.4 \\ & 5.2 \\ & \\ & 10.5 \\ & 20.5 \end{aligned}$ | $\begin{aligned} & 3 \\ & 6 \\ & 12 \\ & 24 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 6.9 \\ & 13.5 \\ & 26.5 \end{aligned}$ | V/V <br> V/V <br> V/V <br> V/V |
| OUTPUT CHARACTERICTISTICS <br> Feedback Accuracy Voltage <br> Line Regulation of PWM Load Regulation of PWM | $V_{\text {FB }}$ <br> $\Delta \mathrm{V}_{\mathrm{FB}} / \Delta \mathrm{V}_{\mathrm{IN}}$ <br> $\Delta \mathrm{V}_{\text {FB }} / \Delta \mathrm{V}_{\text {Comp }}$ | $\begin{aligned} & \mathrm{T}_{J}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{FB}}=0.6 \mathrm{~V} \\ & \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{FB}}=0.6 \mathrm{~V} \end{aligned}$ <br> Vcomp range 0.9 V to 2.2 V | $\begin{aligned} & -0.85 \% \\ & -1.5 \% \end{aligned}$ | $\begin{aligned} & +0.6 \\ & +0.6 \\ & \pm 0.015 \\ & \pm 0.3 \end{aligned}$ | $\begin{aligned} & +0.85 \% \\ & +1.5 \% \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \% / \mathrm{V} \\ & \% \end{aligned}$ |
| OSCILLATOR <br> Frequency <br> SYNC Input Frequency Range <br> SYNC Input Pulse Width SYNC Pin Capacitance to GND | fosc <br> fsync <br> tsyncmin <br> Csync | $\mathrm{R}_{\text {freq }}=340 \mathrm{k} \Omega$ to AGND <br> $R_{\text {fre }}=78.7 \mathrm{k} \Omega$ to $A G N D$ <br> $\mathrm{R}_{\text {fREQ }}=39.2 \mathrm{k} \Omega$ to AGND <br> FREQ to AGND <br> FREQ to VCCO <br> $\mathrm{f}_{\text {sYnc }}=2 \times \mathrm{f}_{\text {sw; }} ; \mathrm{f}_{\text {SYNc }}=$ fosc; the minimum sync frequency is $1 \times$ the fosc set by the resistor | 170 <br> 744 <br> 1275 <br> 235 <br> 475 <br> 400 <br> 100 | $\begin{aligned} & 200 \\ & 800 \\ & 1500 \\ & 300 \\ & 600 \\ & \\ & 5 \end{aligned}$ | $\begin{aligned} & 235 \\ & 856 \\ & 1725 \\ & 345 \\ & 690 \\ & 3000 \end{aligned}$ | kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> ns <br> pF |
| LINEAR REGULATOR VCCO Output Voltage <br> VCCO Load Regulation VCCO Line Regulation VCCO Current Limit ${ }^{1}$ VCCO Short-Circuit Current ${ }^{1}$ VIN to VCCO Dropout Voltage ${ }^{2}$ | $V_{\text {dropout }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \text { Ivcco }=100 \mathrm{~mA} \\ & \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { Ivcco }=0 \mathrm{~mA} \text { to } 100 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V} \text { to } 14.5 \mathrm{~V}, \text { Ivcco }=20 \mathrm{~mA} \end{aligned}$ <br> VCCO drops to 4 V from 5 V $\begin{aligned} & \mathrm{VCCO}<0.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{Vcco}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}} \leq 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.8 \\ & 4.7 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 5.0 \\ & 35 \\ & 10 \\ & 350 \\ & 370 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 5.18 \\ & 5.3 \\ & \\ & 400 \end{aligned}$ | V <br> V <br> mV <br> mV <br> mA <br> mA <br> V |

## ADP1871

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ```LOGIC INPUTS EN1, EN2 EN1, EN2 Hysteresis EN1, EN2 Input Leakage Current SYNC Logic Input Low SYNC Logic Input High SYNC Input Leakage Current``` | Ien <br> Isync | EN1/EN2 rising $\mathrm{V}_{\mathrm{IN}}=2.75 \mathrm{~V} \text { to } 14.5 \mathrm{~V}$ <br> SYNC $=5 \mathrm{~V}$, internal $1 \mathrm{M} \Omega$ pull-down | $0.57$ $1.9$ | 0.63 0.03 <br> 1 <br> 5 | 0.68 200 1.3 6.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{nA} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| GATE DRIVERS <br> DH Rise Time <br> DH Fall Time <br> DL Rise Time <br> DL Fall Time <br> DH to DL Dead Time <br> DH or DL Driver Ron, Sourcing Current ${ }^{1}$ <br> DH or DL Driver Ron, Tempco DH or DL Driver Ron, Sinking Current ${ }^{1}$ <br> DH Maximum Duty Cycle DH Maximum Duty Cycle Minimum DH On Time Minimum DH Off Time Minimum DL On Time | Ron_sourc <br> TC ${ }_{\text {ron }}$ <br> Ron_sink | $\begin{aligned} & \mathrm{C}_{\mathrm{DH}}=3 \mathrm{nF}, \mathrm{~V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{SW}}=5 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{DH}}=3 \mathrm{nF}, \mathrm{~V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{SW}}=5 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{DL}}=3 \mathrm{nF} \\ & \mathrm{C}_{\mathrm{DL}}=3 \mathrm{nF} \end{aligned}$ <br> External 3 nF is connected to DH and DL Sourcing 2 A with a 100 ns pulse <br> Sourcing 1 A with a 100 ns pulse, V IN $=3 \mathrm{~V}$ $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}$ or 12 V <br> Sinking 2 A with a 100 ns pulse <br> Sinking 1 A with a 100 ns pulse, $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}$ fosc $=300 \mathrm{kHz}$ <br> fosc $=1500 \mathrm{kHz}$ <br> fosc $=200 \mathrm{kHz}$ to 1500 kHz <br> fosc $=200 \mathrm{kHz}$ to 1500 kHz <br> $\mathrm{fosc}^{\mathrm{os}}=200 \mathrm{kHz}$ to 1500 kHz | $\begin{aligned} & 90 \\ & 50 \end{aligned}$ | $\begin{aligned} & 16 \\ & 14 \\ & 16 \\ & 14 \\ & 25 \\ & 2 \\ & \\ & 2.3 \\ & 0.3 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 130 \\ & 330 \\ & 280 \end{aligned}$ | ns <br> ns <br> ns <br> ns <br> ns <br> $\Omega$ <br> $\Omega$ <br> $\% /{ }^{\circ} \mathrm{C}$ <br> $\Omega$ <br> $\Omega$ <br> \% <br> \% <br> ns <br> ns <br> ns |
| COMP VOLTAGE RANGE COMP Pulse Skip Threshold COMP Clamp High Voltage | Vсомр,thres <br> Vсомр.ніGн | In pulse skip mode | 2.25 | 0.9 |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| THERMAL SHUTDOWN <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis | TtMSD |  |  | $\begin{aligned} & 155 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| OVERVOLTAGE AND POWER GOOD THRESHOLDS <br> FB Overvoltage Threshold FB Overvoltage Hysteresis FB Undervoltage Threshold FB Undervoltage Hysteresis | Vov <br> Vuv | $V_{F B}$ rising <br> $V_{F B}$ rising | $\begin{aligned} & 0.67 \\ & 0.51 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & 40 \\ & 0.54 \\ & 30 \end{aligned}$ | $\begin{aligned} & 0.73 \\ & 0.57 \end{aligned}$ | V <br> mV <br> V <br> mV |
| TRK INPUT VOLTAGE RANGE |  |  | 0 |  | 5 | V |
| FB TO TRK OFFSET VOLTAGE |  | TRK $=0.5 \mathrm{~V}$ to 0.6 V ; offset $=\mathrm{V}_{\text {FB }}-\mathrm{V}_{\text {TRK }}$ | -120 | -70 | -5 | mV |
| SOFT START SS Output Current SS Pull-Down Resistor | Iss | During start-up <br> During a fault condition | 4.6 | $\begin{aligned} & 6.5 \\ & 1 \end{aligned}$ | 8.4 | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{k} \Omega \end{aligned}$ |



[^1]
## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| VIN, EN1/EN2, RAMP1/RAMP2 | 15 V |
| FB1/FB2, COMP1/COMP2, SS1/SS2, | -0.3 V to +6 V |
| TRK1/TRK2, FREQ, SYNC, VCCO, VDL, |  |
| PGOOD1/PGOOD2 | -0.3 V to +16 V |
| ILIM1/ILIM2 | -0.3 V to +22 V |
| BST1/BST2, DH1/DH2, SW1/SW2 to | -0.3 V to $\mathrm{VCCO}+$ |
| PGND1/PGND2 | 0.3 V |
| DL1/DL2 to PGND1/PGND2 | +25 V |
|  |  |
| BST1/BST2 to PGND1/PGND2, SW1/SW2 to |  |
| PGND1/PGND2 20 ns Transients | -8 V |
| DL1/DL2, SW1/SW2, ILIM1/ILIM2 to | -0.3 V to +0.3 V |
| PGND1/PGND2 20 ns Negative Transients | -8 V to +4 V |
| PGND1/PGND2 to AGND | $32.6^{\circ} \mathrm{C} / \mathrm{W}$ |
| PGND1/PGND2 to AGND 20 ns Transients | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\theta_{\text {JA }}=$ on a Multilayer PCB (Natural Convection) ${ }^{1,2}$ |  |
| Operating Ambient Temperature Range ${ }^{3}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range ${ }^{3}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $260^{\circ} \mathrm{C}$ |
| Maximum Soldering Lead Temperature |  |

${ }^{1}$ Measured with exposed pad attached to PCB.
${ }^{2}$ Junction-to-ambient thermal resistance $\left(\theta_{\mathrm{JA}}\right)$ of the package was calculated or simulated on a multilayer PCB.
${ }^{3}$ The device can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that $T_{J}$ is within the specified temperature limits. In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature, $T_{\mathrm{J}}$, of the device is dependent on the ambient temperature, $\mathrm{T}_{\mathrm{A}}$, the power dissipation of the device, $\mathrm{P}_{\mathrm{D}}$, and the junction to ambient thermal resistance of the package, $\theta_{\mathrm{JA}}$. Maximum junction temperature is calculated from the ambient temperature and power dissipation using the formula $T_{J}=T_{A}+P_{D} \times \theta_{J A}$.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified all other voltages are referenced to GND.

## ESD CAUTION

 ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## SIMPLIFIED BLOCK DIAGRAM



Figure 3. Block Diagram

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | EN1 | Enable Input for Channel 1. Drive EN1 high to turn on the Channel 1 controller, and drive it low to turn off. Tie EN1 to VIN for automatic startup. For a precision UVLO, put an appropriately sized resistor divider from VIN to AGND, and tie the midpoint to this pin. |
| 2 | SYNC | Frequency Synchronization Input. Accepts an external signal between $1 \times$ and $2.3 \times$ of the internal oscillator frequency, fosc, set by the FREQ pin. The controller operates in forced PWM when a signal is detected at SYNC or when SYNC is high. The resulting switching frequency is $1 / 2$ of the SYNC frequency. When SYNC is low or left floating, the controller operates in pulse skip mode. |
| 3 | VIN | Connect to Main Power Supply. Bypass with a $1 \mu \mathrm{~F}$ or larger ceramic capacitor connected as close to this pin as possible and PGND. |
| 4 | VCCO | Output of the Internal Low Dropout Regulator (LDO). The internal circuitry and gate drivers are powered from VCCO. Bypass VCCO to AGND with a $1 \mu \mathrm{~F}$ or larger ceramic capacitor. The VCCO output is always active, even during fault conditions and cannot be turned off even if EN1/EN2 is low. For operations at VIN below $5 \mathrm{~V}, \mathrm{VIN}$ can be jumped to VCCO. Do not use the LDO to power other auxiliary system loads. |
| 5 | VDL | Power Supply for the Low-Side Driver. Bypass VDL to PGND with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor. Connect VCCO to VDL. |
| 6 | AGND | Analog Ground. |
| 7 | FREQ | Sets the desired operating frequency between 200 kHz and 1.5 MHz with one resistor between FREQ and AGND. See Table 4 for more details. Connect FREQ to AGND for a preprogrammed 300 kHz or FREQ to VCCO for a 600 kHz operating frequency. |
| 8 | EN2 | Enable Input for Channel 2. Drive EN2 high to turn on the Channel 2 controller, and drive it low to turn off. Tie EN2 to VIN for automatic startup. For a precision UVLO, put an appropriately sized resistor divider from VIN to AGND, and tie the midpoint to this pin. |
| 9 | TRK2 | Tracking Input for Channel 2. If the tracking function is not used, it is recommended to connect TRK2 to VCCO through a resistor higher than $1 \mathrm{M} \Omega$, or simply connect TRK2 between 0.7 V and 2 V to reduce the bias current going into the TRK2 pin. |
| 10 | FB2 | Output Voltage Feedback for Channel 2. Connect to Channel 2 via a resistor divider. |
| 11 | COMP2 | Compensation Node for Channel 2. Output of Channel 2 error amplifier. Connect a series resistor-capacitor network from COMP2 to AGND to compensate the regulation control loop. |
| 12 | RAMP2 | Programmable Current Setting for Slope Compensation of Channel 2. Connect a resistor from RAMP2 to VIN. The voltage at RAMP2 is 0.2 V . |
| 13 | SS2 | Soft Start Input for Channel 2. Connect a capacitor from SS2 to AGND to set the soft start period. This node is internally pulled up to 3.2 V through a $6.5 \mu \mathrm{~A}$ current source. |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 14 | PGOOD2 | Open-drain power-good indicator logic output with an internal $12 \mathrm{k} \Omega$ resistor connected between PGOOD2 and VCCO. PGOOD2 is pulled to ground when the Channel 2 output is outside the regulation window. An external pull-up resistor is not required. |
| 15 | ILIM2 | Current Limit Sense Comparator Inverting Input for Channel 2. Connect a resistor between ILIM2 and SW2 to set the current limit offset. For accurate current limit sensing, connect ILIM2 to a current sense resistor at the source of the low-side MOSFET. |
| 16 | BST2 | Boot Strapped Upper Rail of High Side Internal Driver for Channel 2. Connect a $0.1 \mu \mathrm{~F}$ to a $0.22 \mu \mathrm{~F}$ multilayer ceramic capacitor (MLCC) between BST2 and SW2. There is an internal boost rectifier connected between VCCO and BST2. |
| 17 | SW2 | Switch Node for Channel 2. Connect to the source of the high-side N-channel MOSFET and the drain of the lowside N-channel MOSFET of Channel 2. |
| 18 | DH2 | High-Side Switch Gate Driver Output for Channel 2. Capable of driving MOSFETs with total input capacitance up to 20 nF . |
| 19 | PGND2 | Power Ground for Channel 2. Ground for internal Channel 2 driver. Differential current is sensed between SW2 and PGND2. It is not recommended to short PGND2 to PGND1 directly. |
| 20 | DL2 | Low-Side Synchronous Rectifier Gate Driver Output for Channel 2. To set the gain of the current sense amplifier, connect a resistor between DL2 and PGND2. Capable of driving MOSFETs with a total input capacitance up to 20 nF . |
| 21 | DL1 | Low-Side Synchronous Rectifier Gate Driver Output for Channel 1. To set the gain of the current sense amplifier, connect a resistor between DL1 and PGND1. Capable of driving MOSFETs with a total input capacitance up to 20 nF . |
| 22 | PGND1 | Power Ground for Channel 1. Ground for internal Channel 1 driver. Differential current is sensed between SW1 and PGND1. It is not recommended to short PGND2 to PGND1 directly. |
| 23 | DH1 | High-Side Switch Gate Driver Output for Channel 1. Capable of driving MOSFETs with a total input capacitance up to 20 nF . |
| 24 | SW1 | Power Switch Node for Channel 1. Connect to the source of the high-side N-channel MOSFET and the drain of the low-side N-channel MOSFET of Channel 1. |
| 25 | BST1 | Boot Strapped Upper Rail of High Side Internal Driver for Channel 1. Connect a $0.1 \mu \mathrm{~F}$ to a $0.22 \mu \mathrm{~F}$ multilayer ceramic capacitor (MLCC) between BST1 and SW1. There is an internal boost diode or rectifier connected between VCCO and BST1. |
| 26 | ILIM1 | Current Limit Sense Comparator Inverting Input for Channel 1. Connect a resistor between ILIM1 and SW1 to set the current limit offset. For accurate current limit sensing, connect ILIM1 to a current sense resistor at the source of the low-side MOSFET. |
| 27 | PGOOD1 | Power Good. Open drain power good indicator logic output with an internal $12 \mathrm{k} \Omega$ resistor connected between PGOOD1 and VCCO. PGOOD1 is pulled to ground when the Channel 1 output is outside the regulation window. An external pull-up resistor is not required. |
| 28 | SS1 | Soft Start Input for Channel 1. Connect a capacitor from SS1 to AGND to set the soft start period. This node is internally pulled up to 3.2 V through a $6.5 \mu \mathrm{~A}$ current source. |
| 29 | RAMP1 | Programmable Current Setting for Slope Compensation of Channel 1. Connect a resistor from RAMP1 to VIN. The voltage at RAMP1 is 0.2 V during operation. This pin is high impedance when the channel is disabled. |
| 30 | COMP1 | Compensation Node for Channel 1. Output of Channel 1 error amplifier. Connect a series resistor-capacitor network from COMP1 to AGND to compensate the regulation control loop. |
| 31 | FB1 | Output Voltage Feedback for Channel 1. Connect to Channel 1 via a resistor divider. |
| 32 | TRK1 | Tracking Input for Channel 1 . If the tracking function is not used, it is recommended to connect TRK1 to VCCO through a resistor higher than $1 \mathrm{M} \Omega$, or simply connect TRK1 between 0.7 V and 2 V to reduce the bias current going into the TRK1 pin. |
| 33 | Bottom exposed pad | Connect the bottom exposed pad of the LFCSP package to the system AGND plane. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Efficiency Plot of Figure 41, 10 A Output


Figure 6. Efficiency Plot of Figure 44, 2 A Output


Figure 7. Load Regulation of Figure 42


Figure 8. Line Regulation of Figure 42


Figure 9. LDO Load Regulation


Figure 10. LDO Line Regulation


Figure 11. VCCO vs. $V_{I N}$


Figure 12. An Example of Synchronization, $f_{S W}=600 \mathrm{kHz}$


Figure 13. Step Load Transient of Figure 42, 5 A to 10 A


Figure 14. Step Load Transient of Figure 44


Figure 15. Soft Start into Precharged Output


Figure 16. Power-On Sequence


Figure 17. Enable Function


Figure 18. Thermal Shutdown Waveform


Figure 19. Change in fosc vs. VIN


Figure 20. fosc vs. Temperature


Figure 21. Typical DH Minimum On Time and Off Time


Figure 22. DH Minimum On Time and Off Time Overtemperature

## THEORY OF OPERATION

The ADP1877 is a current mode (using ADI proprietary Flex-Mode architecture), dual-channel, step-down switching controller with integrated MOSFET drivers that drive N-channel synchronous power MOSFETs. The two outputs are phase shifted $180^{\circ}$. This reduces the input RMS current, thus minimizing required input capacitance.
The ADP1877 can be set to operate in pulse skip high efficiency mode under light load or in forced PWM. The integrated boost diodes in the ADP1877 reduce the overall system cost and component count. The ADP1877 includes programmable soft start, output overvoltage protection, programmable current limit, power good, and tracking function. The ADP1877 can be set to operate in any switching frequency between 200 kHz and 1.5 MHz with one external resistor.

## CONTROL ARCHITECTURE

The ADP1877 is based on a fixed frequency current mode PWM control architecture. The inductor current is sensed by the voltage drop measured across the external low-side MOSFET $\mathrm{R}_{\text {DSON }}$ during the off period of the switching cycle (valley inductor current). The current sense signal is further processed by the current sense amplifier. The output of the current sense amplifier is held, and the emulated current ramp is multiplexed and fed into the PWM comparator as shown in Figure 23. The valley current information is captured at the end of the off period, and the emulated current ramp is applied at that point when the next on cycle begins. An error amplifier integrates the error between the feedback voltage and the generated the error voltage from the COMP pin (from error amp in Figure 23).


Figure 23. Simplified Control Architecture
As shown in Figure 23, the emulated current ramp is generated inside the IC but offers programmability through the RAMPx pin. Selecting an appropriate value resistor from $V_{\text {IN }}$ to the RAMP pin programs a desired slope compensation value and, at the same time, provides a feed forward feature. The benefits realized by deploying this type of control scheme are that there is no need to worry about the turn-on current spike corrupting the current ramp. Also, the current signal is stable because the current signal is sampled at the end of the turn-off period, which gives time for the switch node ringing to settle. Other
benefits of using current mode control scheme still apply, such as simplicity of loop compensation. Control logic enforces antishoot-through operation to limit cross conduction of the internal drivers and external MOSFETs.

## OSCILLATOR FREQUENCY

The internal oscillator frequency, which ranges from 200 kHz to 1.5 MHz , is set by an external resistor, $\mathrm{R}_{\text {FREQ }}$, at the FREQ pin. Some popular fosc values are shown in Table 4, and a graphical relationship is shown in Figure 24. For instance, a $78.7 \mathrm{k} \Omega$ resistor sets the oscillator frequency to 800 kHz . Furthermore, connecting FREQ to AGND or FREQ to VCCO sets the oscillator frequency to 300 kHz or 600 kHz , respectively. For other frequencies that are not listed in Table 4, the values of Rereq and fosc can be obtained from Figure 24, or use the following empirical formula to calculate these values:

$$
R_{\text {FREQ }}(k \Omega)=96568 \times f_{\text {OSC }}(k H z)^{-1.065}
$$

Table 4. Setting the Oscillator Frequency

| $\mathbf{R}_{\text {FREQ }}$ | fosc (Typical) |
| :--- | :--- |
| $332 \mathrm{k} \Omega$ | 200 kHz |
| $78.7 \mathrm{k} \Omega$ | 800 kHz |
| $60.4 \mathrm{k} \Omega$ | 1000 kHz |
| $51 \mathrm{k} \Omega$ | 1200 kHz |
| $40.2 \mathrm{k} \Omega$ | 1500 kHz |
| FREQ to AGND | 300 kHz |
| FREQ to VCCO | 600 kHz |



Figure 24. RFREQ Vs. fosc

## MODE OF OPERATION

The SYNC pin is a multifunctional pin. PWM mode is enabled when SYNC is connected to VCCO or a high logic. With SYNC connected to ground or left floating, pulse skip mode is enabled. Switching SYNC from low to high or high to low on the fly causes the controller to transition from forced PWM to pulse skip mode or pulse skip mode to forced PWM, respectively, in two clock cycles.

Table 5. Mode of Operation Truth Table

| SYNC Pin | Mode of Operation |
| :--- | :--- |
| Low | Pulse skip mode |
| High | Forced PWM |
| No Connect | Pulse skip mode |
| Clock Signal | Forced PWM |

The ADP1877 has a built-in pulse skip sensing circuitry that allows the controller to skip PWM pulses, thus reducing the switching frequency at light loads and, therefore, maintaining high efficiency during a light load operation. The switching frequency is a fraction of the natural oscillator frequency and is automatically adjusted to regulate the output voltage. The resulting output ripple is larger than that of the fixed frequency forced PWM. Figure 25 shows that the ADP1877 operates in PSM under a light load of 10 mA . Pulse skip frequency under a certain light load is dependent on the inductor input and output voltages.


Figure 25. Example of Pulse Skip Mode Under a Light 5 mA Load
When the output load is greater than the pulse skip threshold current (when $\mathrm{V}_{\text {Comp }}$ reaches the threshold of 0.9 V ), the ADP1877 exits the pulse skip mode operation and enters the fixed frequency discontinuous conduction mode (DCM), as shown in Figure 26. When the load increases further, the ADP1877 enters CCM.


Figure 26. Example of Discontinuous Conduction Mode (DCM) Waveform
In forced PWM, the ADP1877 always operates in CCM at any load. The inductor current is always continuous (and even goes negative when there is no load); thus, efficiency is poor at light loads.

## SYNCHRONIZATION

The switching frequency of the ADP1877 can be synchronized to an external clock by connecting SYNC to a clock signal, which should be between $1 \times$ and $2.3 \times$ of the internal oscillator frequency, fosc. The resulting switching frequency, $f_{s w}$, is $1 / 2$ of the external SYNC frequency because the SYNC input is divided by 2 , and the resulting phases are used to clock the two channels alternately. In synchronization, the ADP1877 operates in PWM, and $f_{\text {sw }}$ equals $1 / 2$ of $f_{\text {SYNc }}$.
When an external clock is detected at the first SYNC edge, the internal oscillator is reset, and the clock control shifts to SYNC. The SYNC edges then trigger subsequent clocking of the PWM outputs. The DH1/DH2 rising edges appear approximately 100 ns after the corresponding SYNC edge, and the frequency is locked to the external signal. Depending on the start-up conditions of Channel 1 and Channel 2, either Channel 1 or Channel 2 can be the first channel synchronized to the rising edge of the SYNC clock. If the external SYNC signal disappears during operation, the ADP1877 reverts to its internal oscillator. When the SYNC function is used, it is recommended to connect a pull-up resistor from SYNC to VCCO so that when the SYNC signal is lost, the ADP1877 continues to operate in PWM.

## SOFT START

The soft start period is set by an external capacitor between SS1/SS2 and AGND. When EN1/EN2 is enabled, a current source of $6.5 \mu \mathrm{~A}$ starts charging the capacitor, and the regulation voltage is reached when the voltage at SS1/SS2 reaches 0.6 V . For more information, see the Applications Information section.

## SYNCHRONOUS RECTIFIER AND DEAD TIME

The synchronous rectifier (low-side MOSFET) improves efficiency by replacing the Schottky diode that is normally used in an asynchronous buck regulator. In the ADP1877, the antishootthrough circuit monitors the SW and DL nodes and adjusts the low-side and high-side drivers to ensure break-before-make switching to prevent cross-conduction or shoot-through between the high-side and low-side MOSFETs. This break-before-make switching is known as the dead time, which is not fixed and depends on how fast the MOSFETs are turned on and off. In a typical application circuit that uses medium sized MOSFETs with input capacitance of approximately 3 nF , the typical dead time is approximately 30 ns . When small and fast MOSFETs are used, the dead time can be as low as 13 ns .

## INPUT UNDERVOLTAGE LOCKOUT

When the bias input voltage, $\mathrm{V}_{\text {IN }}$, is less than the undervoltage lockout (UVLO) threshold, the switch drivers stay inactive. When $\mathrm{V}_{\text {IN }}$ exceeds the UVLO threshold, the switchers start switching.

## INTERNAL LINEAR REGULATOR

The internal linear regulator is low dropout (LDO), meaning it can regulate its output voltage, VCCO. VCCO powers up the internal control circuitry and provides power for the gate drivers. It is guaranteed to have more than 200 mA of output current capability, which is sufficient to handle the gate drive requirements of typical logic threshold MOSFETs driven at up to 1.5 MHz . VCCO is always active and cannot be shut down by the EN1/EN2 pins. Bypass VCCO to AGND with a $1 \mu \mathrm{~F}$ or greater capacitor.
Because the LDO supplies the gate drive current, the output of VCCO is subject to sharp transient currents as the drivers switch and the boost capacitors recharge during each switching cycle. The LDO has been optimized to handle these transients without overload faults. Due to the gate drive loading, using the VCCO output for other external auxiliary system load is not recommended.

The LDO includes a current limit well above the expected maximum gate drive load. This current limit also includes a short-circuit fold back to further limit the VCCO current in the event of a short-circuit fault.

The VDL pin provides power to the low-side driver. Connect VDL to VCCO. Bypass VDL to PGND with a $1 \mu \mathrm{~F}$ (minimum) ceramic capacitor, which must be placed close to the VDL pin.
For an input voltage less than 5.5 V , it is recommended to bypass the LDO by connecting VIN to VCCO, as shown in Figure 27, thus eliminating the dropout voltage. However, for example, if the input range is 4 V to 7 V , the LDO cannot be bypassed by shorting VIN to VCCO because the 7 V input has exceeded the maximum voltage rating of the VCCO pin. In this case, use the LDO to drive the internal drivers, but keep in mind that there is a dropout when $\mathrm{V}_{\text {IN }}$ is less than 5 V .


Figure 27. Configuration for $V_{I N}<5.5 \mathrm{~V}$

## OVERVOLTAGE PROTECTION

The ADP1877 has a built-in circuit for detecting output overvoltage at the FB node. When the FB voltage, $\mathrm{V}_{\mathrm{FB}}$, rises above the overvoltage threshold, the low-side NMOSFET is immediately turned on, and the high-side NMOSFET is turned off until the $V_{\text {FB }}$ drops below the undervoltage threshold. This action is known as the crowbar overvoltage protection. If the overvoltage condition is not removed, the controller maintains the feedback voltage between the overvoltage and undervoltage thresholds, and the output is regulated to within approximately $+16 \%$ and $-10 \%$ of the regulation voltage. During an overvoltage event, the SS node discharges toward zero through an internal $1 \mathrm{k} \Omega$ pull-down resistor. When the voltage at FB drops below the undervoltage threshold, the soft start sequence restarts. The following graph shows the overvoltage protection scheme in action in PSM.


Figure 28. Overvoltage Protection in PSM

## POWER GOOD

The PGOODx pin is an open-drain NMOS with an internal $12 \mathrm{k} \Omega$ pull-up resistor connected between PGOODx and VCCO. PGOODx is internally pulled up to VCCO during normal operation and is active low when tripped. When the feedback voltage, $\mathrm{V}_{\mathrm{FB}}$, rises above the overvoltage threshold or drops below the undervoltage threshold, the PGOODx output is pulled to ground after a delay of $12 \mu \mathrm{~s}$. The overvoltage or undervoltage condition must exist for more than $12 \mu \mathrm{~s}$ for PGOODx to become active. The PGOODx output also becomes active if a thermal overload condition is detected.

## SHORT-CIRCUIT AND CURRENT-LIMIT PROTECTION

When the output is shorted or the output current exceeds the current limit set by the $\mathrm{R}_{\text {ILM }}$ resistor for eight consecutive cycles, the ADP1877 shuts off both the high-side and low-side drivers and restarts the soft start sequence every 10 ms , which is known as hiccup mode. The SS node discharges to zero through an internal $1 \mathrm{k} \Omega$ resistor during an overcurrent or short-circuit event. Figure 29 shows that the ADP1877 (a 20 A application circuit) is entering current limit hiccup mode when the output is shorted.


Figure 29. Current Limit Hiccup Mode, 20 A Circuit

## SHUTDOWN CONTROL

The EN1 and EN2 pins are used to enable or disable Channel 1 and Channel 2, respectively, of the ADP1877. The precision enable threshold for EN1/EN2 is typically 0.63 V . When the EN1/EN2 voltage rises above 0.63 V , the ADP1877 is enabled and starts normal operation after the soft start period. When the voltage at EN1/EN2 drops below 0.57 V , the switchers and the internal circuits in the ADP1877 are turned off. Note that EN1/EN2 cannot shut down the LDO at VCCO, which is always active.

For the purpose of start-up power sequencing, the startup of the ADP1877 can be programmed by connecting an appropriate resistor divider from the master power supply to the EN1/EN2 pin, as shown in Figure 30. For instance, if the desired start-up voltage from the master power supply is $10 \mathrm{~V}, \mathrm{R} 1$ and R2 can be set to $156 \mathrm{k} \Omega$ and $10 \mathrm{k} \Omega$, respectively.


Figure 30. Optional Power-Up Sequencing Circuit

## THERMAL OVERLOAD PROTECTION

The ADP1877 has an internal temperature sensor that senses the junction temperature of the chip. When the junction temperature of the ADP1877 reaches approximately $155^{\circ} \mathrm{C}$, the ADP1877 goes into thermal shutdown, the converter is turned off, and SS discharges toward zero through an internal $1 \mathrm{k} \Omega$ resistor. At the same time, VCCO discharges to zero. When the junction temperature drops below $135^{\circ} \mathrm{C}$, the ADP1877 resumes normal operation after the soft start sequence.

## APPLICATIONS INFORMATION

## SETTING THE OUTPUT VOLTAGE

The output voltage is set using a resistive voltage divider from the output to FB. The voltage divider divides down the output voltage to the 0.6 V FB regulation voltage to set the regulation output voltage. The output voltage can be set to as low as 0.6 V and as high as $90 \%$ of the power input voltage.
The maximum input bias current into FB is 100 nA . For a $0.15 \%$ degradation in regulation voltage and with 100 nA bias current, the low-side resistor, $\mathrm{R}_{\text {вот, }}$ must be less than $9 \mathrm{k} \Omega$, which results in $67 \mu \mathrm{~A}$ of divider current. For $\mathrm{R}_{\text {вот, }}$ use a $1 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$ resistor. A larger value resistor can be used but results in a reduction in output voltage accuracy due to the input bias current at the FB pin, while lower values cause increased quiescent current consumption. Choose $\mathrm{R}_{\text {Top }}$ to set the output voltage by using the following equation:

$$
R_{T O P}=R_{B O T}\left(\frac{V_{O U T}-V_{F B}}{V_{F B}}\right)
$$

where:
$R_{\text {TOP }}$ is the high-side voltage divider resistance.
$R_{B O T}$ is the low-side voltage divider resistance.
$V_{\text {out }}$ is the regulated output voltage.
$V_{F B}$ is the feedback regulation threshold, 0.6 V .
The minimum output voltage is dependent on $\mathrm{fsw}_{\text {sw }}$ and minimum DH on time. The maximum output voltage is dependent on fsw, the minimum DH off time, and the IR drop across the high-side N -channel MOSFET (NMOSFET) and the DCR of the inductor. For example, with an $\mathrm{f}_{\mathrm{sw}}$ of 600 kHz (or $1.67 \mu \mathrm{~s}$ ) and minimum on time of 130 ns , the minimum duty cycle is approximately $7.8 \%$ ( $130 \mathrm{~ns} / 1.67 \mu \mathrm{~s}$ ). If $\mathrm{V}_{\text {IN }}$ is 12 V and the duty cycle is $7.8 \%$, then the lowest output is 0.94 V . As an example for the maximum output voltage, if $\mathrm{V}_{\mathrm{IN}}$ is 5 V , fsw is 600 kHz , and the minimum DH off time is 390 ns ( 330 ns DH off time plus approximately 60 ns total dead time), then the maximum duty cycle is $76 \%$. Therefore, the maximum output is approximately 3.8 V . If the IR drop across the high-side NMOSFET and the DCR of the inductor is 0.5 V , then the absolute maximum output is $4.5 \mathrm{~V}(5 \mathrm{~V}-0.5 \mathrm{~V})$, independent of $\mathrm{f}_{\text {sw }}$ and duty cycle.

## SOFT START

Program the soft start by connecting a capacitor from SSx to AGND. The soft start function limits the input inrush current and prevents the output overshoot.
On startup, a $6.5 \mu \mathrm{~A}$ current source charges the SSx capacitor. The soft start period is approximated by

$$
t_{s S}=\frac{0.6 \mathrm{~V}}{6.5 \mu \mathrm{~A}} C_{S S}
$$

The SSx pin reaches a final voltage equal to VCCO. If the output voltage is precharged prior to turn-on, the ADP1877 prevents reverse inductor current, which discharges the output capacitor. Once the voltage at SSx exceeds the regulation voltage (typically 0.6 V ), the reverse current is reenabled to allow the output voltage regulation to be independent of load current.
When a controller is disabled, for instance, EN1/EN2 is pulled low or experiences an overcurrent limit condition, the soft start capacitor is discharged through an internal $1 \mathrm{k} \Omega$ pull-down resistor.

## SETTING THE CURRENT LIMIT

The current limit comparator measures the voltage across the low-side MOSFET to determine the load current.

The current limit is set by an external current limit resistor, $R_{\text {пим. The current sense pin, ILIMx, sources } 50 \mu \mathrm{~A} \text { to this external }}$ resistor. This creates an offset voltage of R Rim multiplied by $50 \mu \mathrm{~A}$. When the drop across the low-side MOSFET, $\mathrm{R}_{\text {DSON }}$, is equal to or greater than this offset voltage, the ADP1877 flags a current limit event.

Because the ILIMx current and the MOSFET, R $\mathrm{R}_{\text {DSON }}$, vary over process and temperature, the minimum current limit should be set to ensure that the system can handle the maximum desired load current. To do this, use the peak current in the inductor, which is the desired output current limit level plus $1 / 2$ of the ripple current, the maximum Rdson of the MOSFET at its highest expected temperature, and the minimum ILIM current.

$$
R_{I L I M}=\frac{I_{L P K} \times R_{D S O N_{-} M A X}}{40 \mu A}
$$

where:
$I_{L P K}$ is the peak inductor current.
The buck converters usually run a fairly high current. PCB layout and component placement may affect the current limit setting. An iteration of the Rum value may be required for a particular board layout and MOSFET selection. If alternative MOSFETs are substituted at some point in production, these resistor values may also need an iteration. Keep in mind that the temperature coefficient of the MOSFET, $\mathrm{R}_{\mathrm{DSON}}$, is typically $0.4 \% /{ }^{\circ} \mathrm{C}$.

## ACCURATE CURRENT-LIMIT SENSING

$R_{\text {DSON }}$ of the MOSFET can vary by more than $50 \%$ over the temperature range. Accurate current limit sensing can be achieved by adding a current sense resistor from the source of the low-side MOSFET to PGND. Make sure that the power rating of the current sense resistor is adequate for the application. Apply the above equation and calculate $\mathrm{R}_{\text {ILIM }}$ by replacing $\mathrm{R}_{\text {dson_max }}$ with $\mathrm{R}_{\text {sense. }}$. The Figure 31 illustrates the implementation of this accurate current limit sensing.


Figure 31. Accurate Current Limit Sensing

## SETTING THE SLOPE COMPENSATION

In a current-mode control topology, slope compensation is needed to prevent subharmonic oscillations in the inductor current and to maintain a stable output. The external slope compensation is implemented by summing the amplified sense signal and a scaled voltage at the RAMPx pin. To implement the slope compensation, connect a resistor between RAMPx and the input voltage. The resistor, $\mathrm{R}_{\text {RAMP }}$, is calculated by

$$
R_{R A M P}=\frac{3.6 \times 10^{10} L}{A_{C S} \times R_{D S O N_{-} M A X}}
$$

where:
$3.6 \times 10^{10}$ is an internal parameter.
$L$ is the inductance of the inductor.
$R_{D S O N_{-M A X}}$ is the the low-side MOSFET maximum on resistance.
$A_{\mathrm{CS}}$ is the gain, either $3 \mathrm{~V} / \mathrm{V}, 6 \mathrm{~V} / \mathrm{V}, 12 \mathrm{~V} / \mathrm{V}$, or $24 \mathrm{~V} / \mathrm{V}$, of the current sense amplifier (see the Setting the Current Sense Gain section for more details).
Keep in mind that $\mathrm{R}_{\mathrm{DSON}}$ is temperature dependent and can vary as much as $0.4 \% /{ }^{\circ} \mathrm{C}$. Choose $\mathrm{R}_{\mathrm{dson}}$ at the maximum operating temperature. The voltage at RAMPx is fixed at 0.2 V , and the current going into RAMPx should be in between $6 \mu \mathrm{~A}$ and $200 \mu \mathrm{~A}$. Make sure that the following condition is satisfied:

$$
6 \mu \mathrm{~A} \leq \frac{V_{I N}-0.2 \mathrm{~V}}{R_{\text {RAMP }}} \leq 200 \mu \mathrm{~A}
$$

For instance, with an input voltage of $12 \mathrm{~V}, R_{\text {RAMP }}$ should not exceed $1.9 \mathrm{M} \Omega$. If the calculated $R_{\text {RAMP }}$ produces less than $6 \mu \mathrm{~A}$, then select a $R_{\text {RAMP }}$ value that produces between $6 \mu \mathrm{~A}$ and $20 \mu \mathrm{~A}$. Figure 32 illustrates the connection of the slope compensation resistor $R_{\text {RAMP }}$ and the current sense gain resistor $\mathrm{R}_{\mathrm{CSG}}$.


Figure 32. Slope Compensation and CS Gain Connection

## SETTING THE CURRENT SENSE GAIN

The voltage drop across the external low-side MOSFET is sensed by a current sense amplifier by multiplying the peak inductor current and the $\mathrm{R}_{\mathrm{DSON}}$ of the MOSFET. The result is then amplified by a gain factor of either $3 \mathrm{~V} / \mathrm{V}, 6 \mathrm{~V} / \mathrm{V}, 12 \mathrm{~V} / \mathrm{V}$, or $24 \mathrm{~V} / \mathrm{V}$, which is programmable by an external resistor, $\mathrm{R}_{\mathrm{CSG}}$, connected to the DL pin. This gain is sensed only during power-up and not during normal operation. The amplified voltage is summed with the slope compensation ramp voltage and fed into the PWM controller for a stable regulation voltage.
The voltage range of the internal node, $\mathrm{V}_{\mathrm{CS}}$, is between 0.4 V and 2.2 V . Select the current sense gain such that the internal minimum amplified voltage ( $\mathrm{V}_{\text {csmin }}$ ) is above 0.4 V and the maximum amplified voltage ( $\mathrm{V}_{\text {CSMAX }}$ ) is 2.1 V . Do not set $\mathrm{V}_{\text {CSMAX }}$ above 2.1 V to account for temperature and part-to-part variations. Note that $\mathrm{V}_{\text {CSmin }}$ or $\mathrm{V}_{\text {cSmax }}$ is not the same as $\mathrm{V}_{\text {comp }}$, which has a range of 0.75 V to 2.25 V . The following are equations for $V_{\text {CSMIN }}$ and $V_{\text {CSMAX }}$

$$
\begin{aligned}
& V_{\text {CSMIN }}=0.75 V-\frac{1}{2} I_{\text {LPP }} \times R_{D S O N_{-} M I N} \times A_{C S} \\
& V_{C S M A X}=0.75 V+\left(I_{\text {LOADMAX }}-\frac{1}{2} I_{L P P}\right) \times R_{D S O N_{-} M A X} \times A_{C S}
\end{aligned}
$$

where:
$V_{\text {CSMIN }}$ is the minimum amplified voltage of the internal current sense amplifier at zero output current.
$V_{C S M A X}$ is the maximum amplified voltage of the internal current sense amplifier at maximum output current.
$R_{\text {DSON_MIN }}$ is the the low-side MOSFET minimum on resistance.
The zero-current level voltage of the current sense amplifier is 0.75 V .
$I_{L P P}$ is the peak-to-peak ripple current in the inductor.
$I_{\text {LOADMAX }}$ is the maximum output DC load current.
Table 6 shows the appropriate current sense gain settings for a given $R_{\text {dson }}$ maximum load current and a $33 \%$ inductor current ripple. Because of the variation in $\mathrm{R}_{\mathrm{DSON}}$ of the power MOSFETs (part-to-part variation and overtemperature) and the variation of the inductors, the users must verify that $\mathrm{V}_{\text {Comp }}$ does not exceed 2.2 V at the maximum output load current.

Table 6. CS Gain Setting Selection Table for Some Popular Configurations

| ILPP $=33 \%$ Load |  | ACS $=3$ |  | ACS $=6$ |  | ACS $=12$ |  | ACS $=24$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {dson }}(\mathrm{m} \Omega)$ | Load (A) | $\mathbf{V c s} \operatorname{Min}(\mathrm{V})$ | V $\mathrm{cs}^{\text {Max ( }}$ (V) | V $\mathrm{cs}^{\text {Min (V) }}$ | $\mathrm{V}_{\text {cs }}$ Max (V) | $\mathbf{V} \mathbf{c s} \operatorname{Min}(\mathrm{V})$ | V $\mathrm{cs}^{\text {Max ( }}$ (V) | $\mathbf{V}$ cs $\operatorname{Min}$ (V) | V $\mathrm{cs}^{\text {Max ( }}$ (V) |
| 1.5 | 25 | 0.73 | 0.9 | 0.71 | 1.01 | 0.7 | 1.3 | 0.6 | 1.80 |
| 2 | 25 | 0.73 | 0.9 | 0.70 | 1.10 | 0.7 | 1.4 |  |  |
| 2 | 20 | 0.73 | 0.9 | 0.71 | 1.03 | 0.7 | 1.3 |  |  |
| 3 | 20 | 0.72 | 1.0 | 0.69 | 1.17 | 0.6 | 1.6 |  |  |
| 5 | 15 | 0.71 | 1.0 | 0.68 | 1.27 | 0.6 | 1.8 |  |  |
| 7 | 10 | 0.72 | 1.0 | 0.68 | 1.24 | 0.6 | 1.7 |  |  |
| 10 | 10 | 0.70 | 1.1 | 0.65 | 1.45 |  |  |  |  |
| 15 | 8 | 0.69 | 1.2 | 0.63 | 1.59 |  |  |  |  |
| 18 | 8 | 0.68 | 1.3 | 0.61 | 1.76 |  |  |  |  |
| 20 | 7 | 0.68 | 1.2 | 0.61 | 1.73 |  |  |  |  |
| 25 | 5 | 0.69 | 1.2 | 0.63 | 1.62 |  |  |  |  |
| 30 | 5 | 0.68 | 1.3 | 0.60 | 1.80 |  |  |  |  |
| 40 | 5 | 0.65 | 1.4 |  |  |  |  |  |  |
| 60 | 3 | 0.66 | 1.4 |  |  |  |  |  |  |
| 80 | 2 | 0.67 | 1.3 |  |  |  |  |  |  |
| 100 | 2 | 0.65 | 1.4 |  |  |  |  |  |  |
| 120 | 2 | 0.63 | 1.6 |  |  |  |  |  |  |

## INPUT CAPACITOR SELECTION

The input current to a buck converter is a pulse waveform. It is zero when the high-side switch is off and approximately equal to the load current when it is on. The input capacitor carries the input ripple current, allowing the input power source to supply only the direct current. The input capacitor needs sufficient ripple current rating to handle the input ripple, as well as an ESR that is low enough to mitigate input voltage ripple. For the usual current ranges for these converters, it is good practice to use two parallel capacitors placed close to the drains of the high-side switch MOSFETs (one bulk capacitor of sufficiently high current rating and a $10 \mu \mathrm{~F}$ ceramic decoupling capacitor, typically).

Select an input bulk capacitor based on its ripple current rating. First, determine the duty cycle of the output.

$$
D=\frac{V_{O U T}}{V_{I N}}
$$

The input capacitor RMS ripple current is given by

$$
I_{R M S}=I_{O} \sqrt{D(1-D)}
$$

Where $I_{O}$ is the output current, and $D$ is the duty cycle.
The minimum input capacitance required for a particular load is

$$
C_{I N, M I N}=\frac{I_{O} \times D(1-D)}{\left(V_{P P}-I_{O} \times D R_{E S R}\right) f_{S W}}
$$

Where $V_{P P}$ is the desired input ripple voltage, and $R_{E S R}$ is the equivalent series resistance of the capacitor.

If an MLCC capacitor is used, the ESR is near 0 , then the equation is simplified to

$$
C_{I N, M I N}=I_{O} \times \frac{D(1-D)}{V_{P P} \times f_{S W}}
$$

The capacitance of MLCC is voltage dependent. The actual capacitance of the selected capacitor must be derated accordingly. In addition, add more bulk capacitance, such as by using electrolytic or polymer capacitors, as necessary for large step load transisents. Make sure the current ripple rating of the bulk capacitor exceeds the minimum input current ripple of a particular design.

## INPUT FILTER

Normally the input pin, VIN, with a $0.1 \mu \mathrm{~F}$ or greater value bypass capacitor to AGND, is sufficient for filtering out any unwanted switching noise. However, depending on the PCB layout, some switching noises can be passed down to the ADP1877 internal circuitry; therefore, it is recommended to have a low pass filter at the VIN pin. Connecting a resistor, between $2 \Omega$ and $5 \Omega$, in series with VIN and a $1 \mu \mathrm{~F}$ ceramic capacitor between VIN and AGND creates a low pass filter that effectively filters out any unwanted glitches caused by the switching regulator. Keep in mind that the input current could be larger than 100 mA when driving large MOSFETs. A 100 mA across a $5 \Omega$ resistor creates a 0.5 V drop, which is the same voltage drop in VCCO. In this case, a lower resistor value is desirable.


Figure 33. Input Filter Configuration

## BOOST CAPACITOR SELECTION

To lower system component count and cost, the ADP1877 has a built-in rectifier (equivalent to the boost diode) between VCCO and BSTx. Choose a boost ceramic capacitor with values between $0.1 \mu \mathrm{~F}$ and $0.22 \mu \mathrm{~F}$, which provides the current for the high-side driver during switching.

## INDUCTOR SELECTION

The output LC filter smoothes the switched voltage at SWx. Choose an inductor value such that the inductor ripple current is approximately $1 / 3$ of the maximum dc output load current. Using a larger value inductor results in a physical size larger than required, and using a smaller value results in increased losses in the inductor and/or MOSFET switches and larger voltage ripples at the output.
Choose the inductor value by the following equation:

$$
L=\frac{V_{I N}-V_{O U T}}{f_{S W} \times \Delta I_{L}} \times \frac{V_{O U T}}{V_{I N}}
$$

where:
$L$ is the inductor value.
$f_{S W}$ is the switching frequency.
Vout is the output voltage.
$V_{I N}$ is the input voltage.
$\Delta I_{L}$ is the inductor ripple current, typically $1 / 3$ of the maximum dc load current.

## OUTPUT CAPACITOR SELECTION

Choose the output bulk capacitor to set the desired output voltage ripple. The impedance of the output capacitor at the switching frequency multiplied by the ripple current gives the output voltage ripple. The impedance is made up of the capacitive impedance plus the nonideal parasitic characteristics, the equivalent series resistance (ESR), and the equivalent series inductance (ESL). The output voltage ripple can be approximated with

$$
\Delta V_{O U T} \cong \Delta I_{L}\left(R_{E S R}+\frac{1}{8 f_{S W} \times C_{O U T}}+4 f_{S W} \times L_{E S L}\right)
$$

where:
$\Delta V_{\text {out }}$ is the output ripple voltage.
$\Delta I_{L}$ is the inductor ripple current.
$R_{\text {ESR }}$ is the equivalent series resistance of the output capacitor (or the parallel combination of ESR of all output capacitors).
$L_{\text {ESL }}$ is the equivalent series inductance of the output capacitor (or the parallel combination of ESL of all capacitors).
Solving Cout in the previous equation yields

$$
C_{O U T} \cong \frac{\Delta I_{L}}{8 f_{S W}} \times \frac{1}{\Delta V_{O U T}-\Delta I_{L} R_{E S R}-4 \Delta I_{L} f_{S W} \times L_{E S L}}
$$

Usually, the impedance is dominated by ESR, such as in electrolytic or polymer capacitors, at the switching frequency, as stated in the maximum ESR rating on the capacitor data sheet; therefore, output ripple reduces to

$$
\Delta V_{O U T} \cong \Delta I_{L} \times R_{E S R}
$$

Electrolytic capacitors also have significant ESL, on the order of 5 nH to 20 nH , depending on type, size, and geometry. PCB traces contribute some ESR and ESL, as well. However, using the maximum ESR rating from the capacitor data sheet usually provides some margin such that measuring the ESL is not usually required.
In the case of output capacitors where the impedance of the ESR and ESL are small at the switching frequency, for instance, where the output cap is a bank of parallel MLCC capacitors, the capacitive impedance dominates and the output capacitance equation reduces to

$$
C_{\text {OUT }} \cong \frac{\Delta I_{L}}{8 \Delta V_{\text {OUT }} \times f_{S W}}
$$

Make sure that the ripple current rating of the output capacitors is greater than the maximum inductor ripple current.
During a load step transient on the output, for instance, when the load is suddenly increased, the output capacitor supplies the load until the control loop has a chance to ramp the inductor current. This initial output voltage deviation results in a voltage droop or undershoot. The output capacitance, assuming 0 ESR, required to satisfy the voltage droop requirement can be approximated by

$$
C_{O U T} \cong \frac{\Delta I_{\text {STEP }}}{\Delta V_{D R O O P} \times f_{S W}}
$$

where:
$\Delta I_{\text {step }}$ is the step load.
$\Delta V_{D R O O P}$ is the voltage droop at the output.
When a load is suddenly removed from the output, the energy stored in the inductor rushes into the capacitor, causing the output to overshoot. The output capacitance required to satisfy the output overshoot requirement can be approximated by

$$
C_{\text {OUT }} \cong \frac{\Delta I_{\text {STEP }}{ }^{2} L}{\left(V_{\text {OUT }}+\Delta V_{\text {OVERSHOOT }}\right)^{2}-V_{\text {OUT }}{ }^{2}}
$$

where:
$\Delta V_{\text {overshoot }}$ is the overshoot voltage during the step load.
Select the largest output capacitance given by any of the previous three equations.

## MOSFET SELECTION

The choice of MOSFET directly affects the dc-to-dc converter performance. A MOSFET with low on resistance reduces $I^{2} R$ losses, and low gate charge reduces transition losses. The MOSFET should have low thermal resistance to ensure that the power dissipated in the MOSFET does not result in excessive MOSFET die temperature.
The high-side MOSFET carries the load current during on time and usually carries most of the transition losses of the converter. Typically, the lower the on resistance of the MOSFET, the higher the gate charge and vice versa. Therefore, it is important to choose a high-side MOSFET that balances the two losses. The conduction loss of the high-side MOSFET is determined by the equation

$$
P_{C} \cong\left(I_{\text {LOAD }}\right)^{2} \times R_{\text {DSON }}\left(\frac{V_{O U T}}{V_{I N}}\right)
$$

where:
$R_{D S O N}$ is the MOSFET on resistance.
The gate charging loss is approximated by the equation

$$
P_{G} \cong V_{P V} \times Q_{G} \times f_{S W}
$$

where
$V_{P V}$ is the gate driver supply voltage.
$Q_{G}$ is the MOSFET total gate charge.
Note that the gate charging power loss is not dissipated in the MOSFET but rather in the ADP1877 internal drivers. This power loss should be taken into consideration when calculating the overall power efficiency.

The high-side MOSFET transition loss is approximated by the equation

$$
P_{T} \cong \frac{V_{I N} \times I_{L O A D} \times\left(t_{R}+t_{F}\right) \times f_{S W}}{2}
$$

where:
$P_{T}$ is the high-side MOSFET switching loss power. $t_{R}$ is the rise time in charging the high-side MOSFET. $t_{F}$ is the fall time in discharging the high-side MOSFET.
$t_{R}$ and $t_{F}$ can be estimated by

$$
\begin{aligned}
& t_{R} \cong \frac{Q_{G S W}}{I_{\text {DRIVER_RISE }}} \\
& t_{F} \cong \frac{Q_{G S W}}{I_{\text {DRIVER_FALL }}}
\end{aligned}
$$

where:
$Q_{\text {GSW }}$ is the gate charge of the MOSFET during switching and is given in the MOSFET data sheet.
$I_{D R I V E R \_R I S E}$ and $I_{\text {DRIVER_FALL }}$ are the driver current put out by the ADP1877 internal gate drivers.
If $Q_{G S W}$ is not given in the data sheet, it can be approximated by
$Q_{G S W} \cong Q_{G D}+\frac{Q_{G S}}{2}$
where:
$\mathrm{Q}_{\mathrm{GD}}$ and $\mathrm{Q}_{\mathrm{GS}}$ are the gate-to-drain and gate-to-source charges given in the MOSFET data sheet.
Idriver_rise and $\mathrm{I}_{\text {DRIVEr_fall }}$ can be estimated by

$$
\begin{aligned}
& I_{\text {DRIVER_RISE } \cong \frac{V_{D D}-V_{S P}}{R_{\text {ON_SOURCE }}+R_{G A T E}}}^{I_{\text {DRIVER_FALL }} \cong \frac{V_{S P}}{R_{\text {ON_SINK }}+R_{G A T E}}}
\end{aligned}
$$

where:
$V_{D D}$ is the input supply voltage to the driver and is between 2.75 V and 5 V , depending on the input voltage.
$V_{S P}$ is the switching point where the MOSFET fully conducts; this voltage can be estimated by inspecting the gate charge graph given in the MOSFET data sheet.
Ron_source is the on resistance of the ADP1877 internal driver, given in Table 1, when charging the MOSFET.
Ron_SINK is the on resistance of the ADP1877 internal driver, given in Table 1, when discharging the MOSFET.
$R_{\text {GATE }}$ is the on gate resistance of MOSFET given in the MOSFET data sheet. If an external gate resistor is added, add this external resistance to $\mathrm{R}_{\mathrm{GATE}}$.
The total power dissipation of the high-side MOSFET is the sum of conduction and transition losses:

$$
P_{H S} \cong P_{C}+P_{T}
$$

The synchronous rectifier, or low-side MOSFET, carries the inductor current when the high-side MOSFET is off. The lowside MOSFET transition loss is small and can be neglected in the calculation. For high input voltage and low output voltage, the low-side MOSFET carries the current most of the time. Therefore, to achieve high efficiency, it is critical to optimize the low-side MOSFET for low on resistance. In cases where the power loss exceeds the MOSFET rating or lower resistance is required than is available in a single MOSFET, connect multiple low-side MOSFETs in parallel. The equation for low-side MOSFET conduction power loss is

$$
P_{C L S} \cong\left(I_{L O A D}\right)^{2} \times R_{\text {DSON }}\left[1-\frac{V_{O U T}}{V_{I N}}\right]
$$

There is also additional power loss during the time, known as dead time, between the turn-off of the high-side switch and the turn-on of the low-side switch, when the body diode of the lowside MOSFET conducts the output current. The power loss in the body diode is given by

$$
P_{\text {BODYDIODE }}=V_{F} \times t_{D} \times f_{S W} \times I_{O}
$$

where:
$V_{F}$ is the forward voltage drop of the body diode, typically 0.7 V . $t_{D}$ is the dead time in the ADP1877, typically 30 ns when driving some medium-size MOSFETs with input capacitance of approximately 3 nF .

Then the power loss in the low-side MOSFET is

$$
P_{L S}=P_{\text {CLS }}+P_{\text {BODYDIODE }}
$$

Note that MOSFET, R ${ }_{\text {dSon }}$, increases with increasing temperature with a typical temperature coefficient of $0.4 \% /{ }^{\circ} \mathrm{C}$. The MOSFET junction temperature rise over the ambient temperature is

$$
T_{J}=T_{A}+\theta_{I A} \times P_{D}
$$

where:
$\theta_{J A}$ is the thermal resistance of the MOSFET package.
$T_{A}$ is the ambient temperature.
$P_{D}$ is the total power dissipated in the MOSFET.

## LOOP COMPENSATION

As with most current mode step-down controller, a transconductance error amplifier is used to stabilize the external voltage loop. Compensating the ADP1877 is fairly easy; an RC compensator is needed between COMP and AGND. Figure 34 shows the configuration of the compensation components: $\mathrm{R}_{\text {COMP }}, \mathrm{C}_{\mathrm{COMP}}$, and CC2. Because $\mathrm{C}_{\mathrm{C} 2}$ is very small compared to C Comp , to simplify calculation, $\mathrm{C}_{\mathrm{C} 2}$ is ignored for the stability compensation analysis.


Figure 34. Compensation Components
The open loop gain transfer function at angular frequency, $s$, is given by

$$
\begin{equation*}
H(s)=G_{m} \times G_{C S} \times \frac{V_{\text {REF }}}{V_{\text {OUT }}} \times Z_{\text {COMP }}(s) \times Z_{\text {FLLTER }}(s) \tag{1}
\end{equation*}
$$

where:
$G_{m}$ is the transconductance of the error amplifer, $500 \mu \mathrm{~s}$.
$G_{C S}$ is the tranconductance of the current sense amplifier.
$Z_{\text {COMP }}$ is the impedance of the compensation network.
$Z_{\text {FIITER }}$ is the impedance of the output filter.
$V_{\text {ReF }}=0.6 \mathrm{~V}$
$\mathrm{G}_{\mathrm{CS}}$ with units of $\mathrm{A} / \mathrm{V}$ is given by

$$
\begin{equation*}
G_{C S}=\frac{1}{A_{C S} \times R_{\text {DSON_MIN }}} \tag{2}
\end{equation*}
$$

where:
$A_{C S}$ is the current sense gain of either $3 \mathrm{~V} / \mathrm{V}, 6 \mathrm{~V} / \mathrm{V}, 12 \mathrm{~V} / \mathrm{V}$, or $24 \mathrm{~V} / \mathrm{V}$ set by the gain resistor between DL and PGND.
$R_{\text {DSON_MIN }}$ is the the low-side MOSFET minimum on resistance.

Because the zero produced by the ESR of the output capacitor is not needed to stabilize the control loop, the ESR is ignored for analysis. Then $\mathrm{Z}_{\text {filter }}$ is given by

$$
\begin{equation*}
Z_{\text {FILTER }}=\frac{1}{s C_{O U T}} \tag{3}
\end{equation*}
$$

Because $\mathrm{C}_{\mathrm{C} 2}$ is very small relative to $\mathrm{C}_{\text {COMP }}, \mathrm{Z}_{\text {COMP }}$ can be written as

$$
\begin{equation*}
Z_{\text {СОМP }}=R_{\text {СОМР }}+\frac{1}{s C_{\text {СОMP }}}=\frac{1+s R_{\text {COMP }} \times C_{\text {СОМP }}}{s C_{\text {СОМP }}} \tag{4}
\end{equation*}
$$

At the crossover frequency, the open loop transfer function is unity of $0 \mathrm{~dB}, \mathrm{H}\left(\mathrm{f}_{\text {cross }}\right)=1$. Combining Equation 1 and Equation 3, $\mathrm{Z}_{\mathrm{COMP}}$ at the crossover frequency can be written as

$$
\begin{equation*}
Z_{\text {COMP }}\left(f_{\text {CROSS }}\right)=\left(\frac{2 \pi \times f_{\text {CROSS }}}{G_{m} \times G_{C S}}\right)\left(\frac{C_{\text {OUT }} \times V_{\text {OUT }}}{V_{\text {REF }}}\right) \tag{5}
\end{equation*}
$$

The zero produced by $\mathrm{R}_{\text {сомр }}$ and $\mathrm{C}_{\text {сомр }}$ is

$$
\begin{equation*}
f_{\text {ZERO }}=\frac{1}{2 \pi R_{\text {COMP }} \times C_{\text {COMP }}} \tag{6}
\end{equation*}
$$

At the crossover frequency, Equation 4 can be shown as

$$
\begin{equation*}
Z_{\text {COMP }}\left(f_{\text {CROSS }}\right)=R_{\text {COMP }} \times \frac{f_{\text {CROSS }}+f_{\text {ZERO }}}{f_{\text {CROSS }}} \tag{7}
\end{equation*}
$$

Combining Equation 5 and Equation 7 and solving for $\mathrm{R}_{\text {COMP }}$ gives

$$
\begin{equation*}
R_{\text {COMP }}=\frac{f_{\text {CROSS }}}{f_{\text {CROSS }}+f_{\text {ZERO }}} \times\left(\frac{2 \pi \times f_{\text {CROSS }}}{G_{m} \times G_{\text {CS }}}\right) \times\left(\frac{C_{\text {OUT }} \times V_{\text {OUT }}}{V_{\text {REF }}}\right) \tag{8}
\end{equation*}
$$

Choose the crossover and zero frequencies as follows:

$$
\begin{align*}
& f_{\text {CROSS }}=\frac{f_{S W}}{13}  \tag{9}\\
& f_{\text {ZERO }}=\frac{f_{\text {CROSS }}}{5}=\frac{f_{S W}}{65} \tag{10}
\end{align*}
$$

Substituting Equation 2, Equation 9, and Equation 10 into Equation 8 yields

$$
\begin{equation*}
R_{\text {COMP }}=0.83 \times A_{\text {CS }} \times R_{\text {DSON }}\left(\frac{2 \pi \times f_{\text {CROSS }}}{G_{m}}\right) \times\left(\frac{C_{\text {OUT }} \times V_{\text {OUT }}}{V_{\text {REF }}}\right) \tag{11}
\end{equation*}
$$

where:
$G_{m}$ is the transconductance of the error amplifer, $500 \mu \mathrm{~s}$.
$A_{C S}$ is the current sense gain of $3 \mathrm{~V} / \mathrm{V}, 6 \mathrm{~V} / \mathrm{V}, 12 \mathrm{~V} / \mathrm{V}$ or $24 \mathrm{~V} / \mathrm{V}$.
$R_{\text {DSON }}$ is on resistance of the low-side MOSFET.
$V_{\text {Ref }}=0.6 \mathrm{~V}$
And combining Equation 6 and Equation 10 yields

$$
\begin{equation*}
C_{\text {COMP }}=\frac{2}{\pi R_{\text {COMP }} \times f_{\text {CROSS }}} \tag{12}
\end{equation*}
$$

And lastly set $\mathrm{C}_{\mathrm{C} 2}$ to

$$
\begin{equation*}
\frac{1}{20} \times C_{\text {СОMP }} \leq C_{C 2} \leq \frac{1}{10} \times C_{\text {COMP }} \tag{13}
\end{equation*}
$$

## SWITCHING NOISE AND OVERSHOOT REDUCTION

In any high speed step-down regulator, high frequency noise (generally in the range of 50 MHz to 100 MHz ) and voltage overshoot are always present at the gate, the switch node (SW), and the drains of the external MOSFETs. The high frequency noise and overshoot are caused by the parasitic capacitance, $\mathrm{C}_{\mathrm{GD}}$, of the external MOSFET and the parasitic inductance of the gate trace and the packages of the MOSFETs. When the high current is switched, electromagnetic interference (EMI) is generated, which can affect the operation of the surrounding circuits. To reduce voltage ringing and noise, it is required to add an RC snubber between SW and PGND for applications with more than 10 A output current, as illustrated in Figure 35. Snubbers may also be needed in applications where the duty cycle in one of the channels is higher than or equal to $50 \%$. In most applications, $\mathrm{R}_{\mathrm{SNUB}}$ is typically $2 \Omega$ to $4 \Omega$, and $\mathrm{C}_{\mathrm{SNUB}}$ typically 1.2 nF to 3 nF .
$\mathrm{R}_{\text {sNuB }}$ can be estimated by

$$
R_{S N U B} \cong 2 \sqrt{\frac{L_{\text {MOSFET }}}{C_{\text {OSS }}}}
$$

And Csnub can be estimated by

$$
C_{S N U B} \cong C_{O S S}
$$

where:
$L_{\text {MOSFET }}$ is the total parasitic inductance of the high-side and low-side MOSFETs, typically 3 nH , and is package dependent. Coss is the total output capacitance of the high-side and lowside MOSFETs given in the MOSFET data sheet.
The size of the RC snubber components need to be chosen correctly to handle the power dissipation. The power dissipated in $\mathrm{R}_{\mathrm{snub}}$ is

$$
P_{S N U B}=V_{I N}^{2} \times C_{S N U B} \times f_{S W}
$$

In most applications, a component size 0805 for $\mathrm{R}_{\text {sNuB }}$ is sufficient. However, the use of an RC snubber reduces the overall efficiency, generally by an amount in the range of $0.1 \%$ to $0.5 \%$. The RC snubber cannot reduce the voltage overshoot. A resistor, shown as $\mathrm{R}_{\text {RISE }}$ in Figure 35, at the BSTx pin helps to reduce overshoot and is generally between $2 \Omega$ and $4 \Omega$. Adding a resistor in series, typically between $2 \Omega$ and $4 \Omega$, with the gate driver also helps to reduce overshoot. If a gate resistor is added, then $\mathrm{R}_{\text {RISE }}$ is not needed.


## VOLTAGE TRACKING

The ADP1877 includes a tracking feature that tracks a master voltage. This feature is especially important when the ADP1877 is powering separate power supply voltages on a single integrated circuit, such as the core and I/O voltages of a DSP or microcontroller. In these cases, improper sequencing can cause damage to the load.

In all tracking configurations, the output can be set as low as 0.6 V for a given operating condition. The soft start time setting of the master voltage should be longer than the soft start of the slave voltage. This forces the rise time of the master voltage to be imposed on the slave voltage. If the soft start setting of the slave voltage is longer, the slave comes up more slowly, and the tracking relationship is not seen at the output.

Two tracking configurations are possible with the ADP1877: coincident and ratiometric trackings. Full time DDR termination is not recommended when using these tracking features.

## COINCIDENT TRACKING

The most common application is coincident tracking, used in core vs. I/O voltage sequencing and similar applications. Coincident tracking limits the slave output voltage to be the same as the master voltage until it reaches regulation. Connect the slave TRK input to a resistor divider from the master voltage that is the same as the divider used on the slave FB pin. This forces the slave voltage to be the same as the master voltage. For coincident tracking, use $\mathrm{R}_{\text {TRKT }}=\mathrm{R}_{\text {TOP }}$ and $\mathrm{R}_{\text {TRKв }}=\mathrm{R}_{\text {bot }}$, as shown in Figure 37.


Figure 36. Coincident Tracking


Figure 37. Example of a Coincident Tracking Circuit

The ratio of the slave output voltage to the master voltage is a function of the two dividers.

As the master voltage rises, the slave voltage rises identically. Eventually, the slave voltage reaches its regulation voltage, where the internal reference takes over the regulation while the TRKx input continues to increase and thus removes itself from influencing the output voltage.

To ensure that the output voltage accuracy is not compromised by the TRKx pin being too close in voltage to the 0.6 V reference, make sure that the final value of the TRKx voltage of the slave channel is at least 0.7 V .

## RATIOMETRIC TRACKING

Ratiometric tracking limits the output voltage to a fraction of the master voltage. For ratiometric tracking, the simplest configuration is to tie the TRK pin of the slave channel to the FBx pin of the master channel. However, because of the large internal offset between TRKx and FBx, this ratiometric tracking configuration is not recommended. A tracking configuration that requires the TRKx voltage of the slave channel below 0.6 V is not recommended because of the large internal TRKx to FBx offset voltage.
Another ratiometric tracking configuration is having the slave channel rise more quickly than the master channel, as shown in Figure 38 and Figure 39. The tracking circuits in Figure 37 and Figure 38 are virtually identical with the exception that RTRKB $>$ RTRKT, as shown in Figure 38.


Figure 38. A Simple Ratiometric Tracking Circuit (Slave Channel Has a Faster Ramp Rate)


Figure 39. Ratiometric Tracking (Slave Channel Has a Faster Ramp Rate)

## PCB LAYOUT GUIDELINE

In any switching converter, there are some circuit paths that carry high dI/dt, which can create spikes and noise. Some circuit paths are sensitive to noise, while other circuits carry high dc current and can produce significant IR voltage drops. The key to proper PCB layout of a switching converter is to identify these critical paths and arrange the components and the copper area accordingly. When designing PCB layouts, be sure to keep high current loops small. In addition, keep compensation and feedback components away from the switch nodes and their associated components.

The following is a list of recommended layout practices for the synchronous buck controller, arranged by decreasing order of importance.

## MOSFETS, INPUT BULK CAPACITOR, AND BYPASS CAPACITOR

The current waveform in the top and bottom FETs is a pulse with very high $\mathrm{dI} / \mathrm{dt}$; therefore, the path to, through, and from each individual FET should be as short as possible, and the two paths should be commoned as much as possible. In designs that use a pair of D-Pak or a pair of SO-8 FETs on one side of the PCB, it is best to counter-rotate the two so that the switch node is on one side of the pair, and the high-side drain can be bypassed to the low side source with a suitable ceramic bypass capacitor, placed as close as possible to the FETs. This minimizes the inductance around this loop through the FETs and capacitor. The recommended bypass ceramic capacitor values range from $1 \mu \mathrm{~F}$ to $22 \mu \mathrm{~F}$, depending upon the output current. This bypass capacitor is usually connected to a larger value bulk filter capacitor and should be grounded to the PGNDx plane.

## HIGH CURRENT AND CURRENT SENSE PATHS

Part of the ADP1877 architecture is sensing the current across the low-side FET between the SWx and PGNDx pins. The switching GND currents of one channel creates noise and can be picked up by the other channel. It is essential to keep the SW1/SW2 and PGND1/PGND2 traces as short as possible and placed very close to the FETs to achieve accurate current sensing. The following schematic illustrates the proper connection technique for the SW1/SW2, PGND1/PGND2, and PGNDx plane. Note that PGND1 and PGND2 are only jointed at the PGND plane.


Figure 40. Grounding Technique for Two Channels

## SIGNAL PATHS

The negative terminals of AGND, VIN bypass, compensation components, soft start capacitor, and the bottom end of the output feedback divider resistors should be tied to an almost isolated small AGND plane. These connections should attach from their respective pins to the AGND plane; these connections should be as short as possible. No high current or high dI/dt signals should be connected to this AGND plane. The AGND area should be connected through one wide trace to the negative terminal of the output filter capacitors.

## PGND PLANE

The PGNDx pin handles a high dI/dt gate drive current returning from the source of the low side MOSFET. The voltage at this pin also establishes the 0 V reference for the overcurrent limit protection function and the ILIMx pin. A PGND plane should connect the PGNDx pin and the VDL bypass capacitor, $1 \mu \mathrm{~F}$, through a wide and direct path to the source of the low side MOSFET. The placement of CIN is critical for controlling ground bounce. The negative terminal of CIN must be placed very close to the source of the low-side MOSFET.

## FEEDBACK AND CURRENT-LIMIT SENSE PATHS

Avoid long traces or large copper areas at the FBx and ILIMx pins, which are low signal level inputs that are sensitive to capacitive and inductive noise pickup. It is best to position any series resistors and capacitors as close as possible to these pins. Avoid running these traces close and/or parallel to high dI/dt traces.

## ADP1877

## SWITCH NODE

The switch node is the noisiest place in the switcher circuit with large ac and dc voltages and currents. This node should be wide to keep resistive voltage drop down. To minimize the generation of capacitively coupled noise, the total area should be small. Place the FETs and inductor close together on a small copper plane to minimize series resistance and keep the copper area small.

## GATE DRIVER PATHS

Gate drive traces (DH and DL) handle high dI/dt and tend to produce noise and ringing. They should be as short and direct as possible. If possible, avoid using feedthrough vias in the gate drive traces. If vias are needed, it is best to use two relatively large ones in parallel to reduce the peak current density and the
current in each via. If the overall PCB layout is less than optimal, slowing down the gate drive slightly can be very helpful to reduce noise and ringing. It is occasionally helpful to place small value resistors, such as between $2 \Omega$ and $4 \Omega$, on the DH and DL pins. These can be populated with $0 \Omega$ resistors if resistance is not needed. Note that the added gate resistance increases the switching rise and fall times as well as switching power loss in the MOSFET.

## OUTPUT CAPACITORS

The negative terminal of the output filter capacitors should be tied close to the source of the low side FET. Doing this helps to minimize voltage differences between AGND and PGNDx.

## TYPICAL OPERATING CIRCUITS



$\mathrm{f}_{\mathrm{SW}}=300 \mathrm{kHz}$
CIN $=180 \mu \mathrm{~F} / 20 \mathrm{~V}$, 20SP180M, OSCON, SANYO
L1, L2: $1.3 \mu \mathrm{H}$, WURTH ELEKTRONIK, 7443551130
M1, M3: BSC080N03LS
M2, M4: BSC030N03LS

CIN1, CIN2: $10 \mu \mathrm{~F} / \mathrm{X} 7 \mathrm{R} / 25 \mathrm{~V} / 1210 \times 2$, GRM32DR71E106KA12, MURATA
COUT $_{11}{\text {, } \text { COUT }_{21}: 680 \mu \mathrm{~F} / 2.5 \mathrm{~V} / \mathrm{POSCAP} \times 2 \text {, 2R5TPD680M5, SANYO }}^{2}$
COUT $_{12}$, COUT $22: 22 \mu \mathrm{~F} / \mathrm{X} 5 R / 0805 / 6.3 \mathrm{~V} \times 3$, GRM21BR60J226ME39, MURATA

Figure 42. Typical 20 A Operating Circuit



Figure 44. Typical Low Current Application with $V_{I N}<5.5 \mathrm{~V}$

## OUTLINE DIMENSIONS



FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET.

## COMPLIANT TO JEDEC STANDARDS MO-220-WHHD.

Figure 45. 32-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$5 \mathrm{~mm} \times 5 \mathrm{~mm}$ Body, Very Very Thin Quad
(CP-32-11)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADP1877ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32-Lead Lead Frame Chip Scale Package [LFCSP_WQ] <br> ADP1877HC-EVALZ | Evaluation Board with 13 A Output | CP-32-11 $\quad$.

[^2]
## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Management IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-ADM1168LQEBZ EVB-EP5348UI MIC23451-AAAYFL EV MIC5281YMME EV DA9063-EVAL ADP122-3.3-EVALZ ADP130-0.8-EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP1714-3.3-EVALZ ADP1716-2.5-EVALZ ADP1740-1.5EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB-110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM3691TL$\underline{1.8 E V / N O P B}$ LM4510SDEV/NOPB LM5033SD-EVAL LP38512TS-1.8EV EVAL-ADM1186-1MBZ EVAL-ADM1186-2MBZ


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

[^1]:    ${ }^{1}$ Guaranteed by design.
    ${ }^{2}$ Connect $\mathrm{V}_{\text {IN }}$ to VCCO when $\mathrm{V}_{\mathbb{I N}}<5.5 \mathrm{~V}$. For applications with $\mathrm{V}_{\mathbb{I N}}<5.5 \mathrm{~V}$ and $\mathrm{V}_{\mathbb{I}}$ not connected to VCCO , keep in mind that $\mathrm{VCCO}=\mathrm{V}_{\mathbb{I N}}-\mathrm{VDROPOUT}$. VCCO must be $\geq$ 2.75 V for proper operation.

[^2]:    ${ }^{1} Z=$ RoHS Compliant Part.

