## Dual 3 A, 20 V Synchronous Step-Down Regulator with Integrated High-Side MOSFET

## Data Sheet

## FEATURES

Input voltage: $\mathbf{4 . 5} \mathbf{V}$ to 20 V
$\pm 1 \%$ output accuracy
Integrated $90 \mathrm{~m} \Omega$ typical high-side MOSFET
Flexible output configuration
Dual output: 3 A/3 A
Parallel single output: 6 A
Programmable switching frequency: 250 kHz to 1.2 MHz
External synchronization input with programmable phase
shift, or internal clock output
Selectable PWM or PFM mode operation
Adjustable current limit for small inductor
External compensation and soft start
Startup into precharged output
Supported by ADIsimPower ${ }^{\text {rm }}$ design tool

## APPLICATIONS

Communications infrastructure
Networking and servers
Industrial and instrumentation
Healthcare and medical
Intermediate power rail conversion
DC-to-dc point of load applications

## GENERAL DESCRIPTION

The ADP2323 is a full featured, dual output, step-down dc-todc regulator based on current-mode architecture. The ADP2323 integrates two high-side power MOSFETs and two low-side drivers for the external N-channel MOSFETs. The two pulse-width modulation (PWM) channels can be configured to deliver dual 3 A outputs or a parallel-to-single 6 A output. The regulator operates from input voltages of 4.5 V to 20 V , and the output voltage can be as low as 0.6 V .

The switching frequency can be programmed between 250 kHz and 1.2 MHz , or synchronized to an external clock to minimize interference in multirail applications. The dual PWM channels run $180^{\circ}$ out of phase, thereby reducing input current ripple as well as reducing the size of the input capacitor.

The bidirectional synchronization pin can be programmed at a $60^{\circ}, 90^{\circ}$, or $120^{\circ}$ phase shift, providing the possibility for a stackable multiphase power solution.

The ADP2323 can be set to operate in pulse-frequency modulation (PFM) mode at a light load for higher efficiency or in forced PWM for noise sensitive applications. External compensation and soft start provide design flexibility. Independent enable

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
Typical Application Circuit ..... 1
General Description .....  1
Revision History ..... 2
Functional Block Diagram ..... 3
Specifications ..... 4
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics ..... 9
Theory of Operation ..... 15
Control Scheme ..... 15
PWM Mode ..... 15
PFM Mode ..... 15
Precision Enable/Shutdown ..... 15
Separate Input Voltages ..... 15
Internal Regulator (INTVCC) ..... 15
Bootstrap Circuitry ..... 16
Low-Side Driver ..... 16
Oscillator ..... 16
Synchronization ..... 16
Soft Start ..... 16
Peak Current-Limit and Short-Circuit Protection ..... 16
Voltage Tracking ..... 17
Parallel Operation ..... 17
Power Good ..... 17
REVISION HISTORY
6/12-Rev. 0 to Rev. A
Change to Features Section .....  1
Added ADIsimPower Design Tool Section ..... 19
Overvoltage Protection ..... 17
Undervoltage Lockout ..... 18
Thermal Shutdown ..... 18
Applications Information ..... 19
ADIsimPower Design Tool ..... 19
Input Capacitor Selection. ..... 19
Output Voltage Setting ..... 19
Voltage Conversion Limitations ..... 19
Current-Limit Setting ..... 19
Inductor Selection ..... 20
Output Capacitor Selection. ..... 20
Low-Side Power Device Selection ..... 21
Programming UVLO Input ..... 21
Compensation Components Design ..... 21
Design Example ..... 23
Output Voltage Setting ..... 23
Current-Limit Setting ..... 23
Frequency Setting ..... 23
Inductor Selection ..... 23
Output Capacitor Selection. ..... 23
Low-Side MOSFET Selection ..... 24
Compensation Components ..... 24
Soft Start Time Programming ..... 24
Input Capacitor Selection. ..... 24
External Components Recommendation ..... 25
Typical Application Circuits ..... 26
Outline Dimensions ..... 31
Ordering Guide ..... 31

## 7/11—Revision 0: Initial Version

FUNCTIONAL BLOCK DIAGRAM


Figure 3. Functional Block Diagram

## SPECIFICATIONS

PVIN1 $=$ PVIN2 $=12 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameters | Symbol | Test Conditions/Comments | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER INPUT (PVINx PINS) <br> Power Input Voltage Range <br> Quiescent Current (PVIN1 + PVIN2) <br> Shutdown Current (PVIN1 + PVIN2) <br> PVINx Undervoltage Lockout Threshold <br> PVINx Rising <br> PVINx Falling | $\begin{aligned} & \mathrm{V}_{\text {PVIN }} \\ & \mathrm{I}_{\mathrm{Q}} \\ & \mathrm{I}_{\text {SHDN }} \\ & \text { UVLO } \end{aligned}$ | MODE = GND, no switching $\mathrm{EN} 1=\mathrm{EN} 2=\mathrm{GND}$ | $4.5$ $3.5$ | $\begin{gathered} 3 \\ 50 \\ 4.3 \\ 3.8 \end{gathered}$ | $\begin{aligned} & 20 \\ & 5 \\ & 100 \\ & 4.5 \end{aligned}$ | V <br> mA <br> $\mu \mathrm{A}$ <br> V <br> V |
| FEEDBACK (FBx PINS) <br> FBx Regulation Voltage ${ }^{1}$ <br> FBx Bias Current | $\begin{aligned} & \mathrm{V}_{\mathrm{FB}} \\ & \mathrm{I}_{\mathrm{FB}} \end{aligned}$ | PVINx $=4.5 \mathrm{~V}$ to 20 V | 0.594 | $\begin{gathered} 0.6 \\ 0.01 \end{gathered}$ | $\begin{aligned} & 0.606 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \text { ERROR AMPLIFIER (COMPx PINS) } \\ & \text { Transconductance } \\ & \text { EA Source Current } \\ & \text { EA Sink Current } \\ & \hline \end{aligned}$ | $g_{m}$ $\mathrm{I}_{\text {SOURCE }}$ $\mathrm{I}_{\text {IINK }}$ |  | $\begin{aligned} & 230 \\ & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} 300 \\ 45 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & 370 \\ & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| INTERNAL REGULATOR (INTVCC PIN) <br> INTVCC Voltage <br> Dropout Voltage <br> Regulator Current Limit |  | $\mathrm{I}_{\text {ITVVCC }}=30 \mathrm{~mA}$ | $\begin{aligned} & 4.75 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} 5 \\ 400 \\ 75 \end{gathered}$ | $\begin{aligned} & 5.25 \\ & 120 \\ & \hline \end{aligned}$ | V <br> mV <br> mA |
| SWITCH NODE (SWx PINS) <br> High-Side On Resistance ${ }^{2}$ <br> SWx Peak Current Limit <br> SWx Minimum On Time ${ }^{3}$ <br> SWx Minimum Off Time ${ }^{3}$ | $\mathrm{t}_{\text {MIN_ON }}$ <br> $\mathrm{t}_{\text {Min_OFF }}$ | $\begin{aligned} & \mathrm{V}_{\text {BST }} \text { to } \mathrm{V}_{\text {SW }}=5 \mathrm{~V} \\ & \mathrm{R}_{\text {IIM }}=\text { floating, } \mathrm{V}_{\text {BST }} \text { to } \mathrm{V}_{\text {SW }}=5 \mathrm{~V} \\ & \mathrm{R}_{\text {IIM }}=47 \mathrm{k} \Omega, \mathrm{~V}_{\text {BST }} \text { to } \mathrm{V}_{\text {SW }}=5 \mathrm{~V} \\ & \mathrm{R}_{\text {IIM }}=15 \mathrm{k} \Omega, \mathrm{~V}_{\text {BST }} \text { to } \mathrm{V}_{\text {SW }}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4 \\ & 2.3 \\ & 0.8 \end{aligned}$ | $\begin{gathered} 90 \\ 4.8 \\ 3 \\ 1.5 \\ 130 \\ 150 \\ \hline \end{gathered}$ | $\begin{aligned} & 130 \\ & 5.8 \\ & 3.7 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & \mathrm{m} \Omega \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| LOW-SIDE DRIVER (DLx PINS ) <br> Rising Time ${ }^{3}$ <br> Falling Time ${ }^{3}$ <br> Sourcing Resistor <br> Sinking Resistor |  | $C_{D L}=2.2 \mathrm{nF}$, see Figure 19 <br> $C_{D L}=2.2 \mathrm{nF}$, see Figure 22 |  | $\begin{gathered} 20 \\ 10 \\ 4 \\ 2 \end{gathered}$ | 6 <br> 4.5 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \Omega \\ & \Omega \end{aligned}$ |
| OSCILLATOR (RT PIN) PWM Switching Frequency PWM Frequency Range | $\mathrm{f}_{\text {sw }}$ | $\mathrm{R}_{\text {osc }}=100 \mathrm{k} \Omega$ | $\begin{aligned} & 530 \\ & 250 \end{aligned}$ | 600 | $\begin{aligned} & 670 \\ & 1200 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| SYNCHRONIZATION (SYNC PIN) SYNC Input Synchronization Range Minimum On Pulse Width Minimum Off Pulse Width High Threshold Low Threshold SYNC Output Frequency on SYNC Pin Positive Pulse Time | $\mathrm{f}_{\text {CLKout }}$ | SYNC configured as input <br> SYNC configured as output | $\begin{aligned} & 300 \\ & 100 \\ & 100 \\ & 1.3 \\ & \\ & 100 \\ & \hline \end{aligned}$ | $\mathrm{f}_{\text {sw }}$ | $\begin{aligned} & 1200 \\ & 0.4 \end{aligned}$ | kHz <br> ns <br> ns <br> V <br> V <br> kHz <br> ns |
| SOFT START (SSx PINS) SSx Pin Source Current | $\mathrm{I}_{\text {s }}$ |  | 2.5 | 3.5 | 4.5 | $\mu \mathrm{A}$ |


| Parameters | Symbol | Test Conditions/Comments | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRACKING INPUT (TRKx PINS) TRKx Input Voltage Range TRKx-to-FBx Offset Voltage TRKx Input Bias Current |  | TRKx $=0 \mathrm{mV}$ to 500 mV |  |  | $\begin{aligned} & 600 \\ & +10 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{nA} \end{aligned}$ |
| POWER GOOD (PGOODx PINS) <br> Power Good Rising Threshold <br> Power Good Hysteresis <br> Power Good Deglitch Time PGOODx Leakage Current PGOODx Output Low Voltage |  | From FBx to PGOODx $\begin{aligned} & \mathrm{V}_{\text {PGOOD }}=5 \mathrm{~V} \\ & \mathrm{I}_{\text {PGOOD }}=1 \mathrm{~mA} \end{aligned}$ | 87 | $\begin{gathered} 90 \\ 5 \\ 16 \\ 0.1 \\ 50 \end{gathered}$ | 93 <br> 1 <br> 100 | ```% Clock cycle \muA mV``` |
| ENABLE (ENx PINS) ENx Rising Threshold ENx Falling Threshold ENx Source Current |  | EN voltage below falling threshold EN voltage above rising threshold | 1.02 | $\begin{gathered} 1.2 \\ 1.1 \\ 5 \\ 1 \end{gathered}$ | 1.28 | $\begin{aligned} & V \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| MODE (MODE PIN) Input High Voltage Input Low Voltage |  |  | 1.3 |  | 0.4 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| THERMAL <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis |  |  |  | $\begin{gathered} 150 \\ 15 \end{gathered}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| PVIN1, PVIN2, EN1, EN2 | -0.3 V to +22 V |
| SW1, SW2 | -1 V to +22 V |
| BST1, BST2 | $\mathrm{V}_{\text {SW }}+6 \mathrm{~V}$ |
| FB1, FB2, SS1, SS2,COMP1, COMP2, | -0.3 V to +6 V |
| PGOOD1, PGOOD2, TRK1,TRK2, SCFG, |  |
| SYNC, RT, MODE | -0.3 V to +6 V |
| INTVCC, VDRV, DL1, DL2 | -0.3 V to +0.3 V |
| PGND to GND | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $\quad$ Operating (Junction) | JEDEC J-STD-020 |
| $\quad$ Storage |  |
| Soldering Conditions |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\text {IA }}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

## Boundary Condition

$\theta_{\text {IA }}$ is measured using natural convection on a JEDEC 4-layer board, and the exposed pad is soldered to the printed circuit board (PCB) with thermal vias.

Table 3. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 32-Lead LFCSP_WQ | 32.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | PGOOD1 | Power-Good Output (Open Drain) for Channel 1. A pull-up resistor of $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ is recommended. |
| 2 | SCFG | Synchronization Configuration Input. The SCFG pin configures the SYNC pin as an input or output. Connect SCFG to INTVCC to configure SYNC as an output. Using a resistor to pull down to GND configures SYNC as an input with various phase shift degrees. |
| 3 | SYNC | Synchronization. This pin can be configured as an input or an output. When configured as an output, it provides a clock at the switching frequency. When configured as an input, this pin accepts an external clock to which the regulators are synchronized and the phase shift is configured by SCFG. Note that when SYNC is configured as an input, the PFM mode is disabled and the device works only in continuous conduction mode (CCM). |
| 4 | GND | Analog Ground. Connect to the ground plane. |
| 5 | INTVCC | Internal 5 V Regulator Output. The IC control circuits are powered from this voltage. Place a $1 \mu \mathrm{~F}$ ceramic capacitor between INTVCC and GND. |
| 6 | RT | Connect a resistor between RT and GND to program the switching frequency between 250 kHz and 1.2 MHz . |
| 7 | MODE | Mode Selection. When this pin is connected to INTVCC, the PFM mode is disabled and the regulator works only in CCM. When this pin is connected to ground, the PFM mode is enabled. If the low-side device is a diode, the MODE pin must be connected to ground. |
| 8 | PGOOD2 | Power-Good Output (Open Drain) for Channel 2. A pull-up resistor of $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ is recommended. |
| 9 | FB2 | Feedback Voltage Sense Input for Channel 2. Connect to a resistor divider from the Channel 2 output voltage, Voutz. Connect FB2 to INTVCC for parallel applications. |
| 10 | COMP2 | Error Amplifier Output for Channel 2. Connect an RC network from COMP2 to GND. Connect COMP1 and COMP2 together for parallel applications. |
| 11 | SS2 | Soft Start Control for Channel 2. Connect a capacitor from SS2 to GND to program the soft start time. For parallel applications, SS2 remains open. |
| 12 | TRK2 | Tracking Input for Channel 2. To track a master voltage, drive this pin from a voltage divider from the master voltage. If the tracking function is not used, connect TRK2 to INTVCC. |
| 13 | EN2 | Enable Pin for Channel 2. An external resistor divider can be used to set the turn-on threshold. When not using the enable pin, connect EN2 to PVIN2. |
| 14, 15 | PVIN2 | Power Input for Channel 2. Connect PVIN2 to the input power source, and connect a bypass capacitor between PVIN2 and ground. |
| 16, 17 | SW2 | Switch Node for Channel 2. |
| 18 | BST2 | Supply Rail for the Gate Drive of Channel 2. Place a $0.1 \mu \mathrm{~F}$ capacitor between SW2 and BST2. |
| 19 | DL2 | Low-Side Gate Driver Output for Channel 2. Connect a resistor between DL2 and PGND to program the current-limit threshold of Channel 2. |
| 20 | VDRV | Low-Side Driver Supply Input. Connect VDRV to INTVCC. Place a $1 \mu \mathrm{~F}$ ceramic capacitor between the VDRV pin and PGND. |
| 21 | PGND | Driver Power Ground. Connect to the source of the synchronous N-channel MOSFET. |
| 22 | DL1 | Low-Side Gate Driver Output for Channel 1. Connect a resistor between this pin and PGND to program the current-limit threshold of Channel 1. |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 23 | BST1 | Supply Rail for the Gate Drive of Channel 1. Place a $0.1 \mu \mathrm{~F}$ capacitor between SW1 and BST1. |
| 24, 25 | SW1 | Switch Node for Channel 1. |
| 26, 27 | PVIN1 | Power Input for Channel 1. This pin is the power input for Channel 1 and provides power for the internal regulator. Connect to the input power source and connect a bypass capacitor between PVIN1 and ground. |
| 28 | EN1 | Enable Pin for Channel 1. An external resistor divider can be used to set the turn-on threshold. When not using the enable pin, connect the EN1 pin to PVIN1. |
| 29 | TRK1 | Tracking Input for Channel 1. To track a master voltage, drive this pin from a voltage divider from the master voltage. If the tracking function is not used, connect TRK1 to INTVCC. |
| 30 | SS1 | Soft Start Control for Channel 1. To program the soft start time, connect a capacitor from SS1 to GND. |
| 31 | COMP1 | Error Amplifier Output for Channel 1. Connect an RC network from COMP1 to GND. Connect COMP1 and COMP2 together for a parallel application. |
| 32 | FB1 | Feedback Voltage Sense Input for Channel 1. Connect to a resistor divider from the Channel 1 output voltage, $\mathrm{V}_{\text {out1 }}$. |
|  | Exposed Pad | Solder the exposed pad to an external GND plane. |

## TYPICAL PERFORMANCE CHARACTERISTICS

Operating conditions: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=2 \times 47 \mu \mathrm{~F}, \mathrm{f}_{\mathrm{SW}}=600 \mathrm{kHz}$, unless otherwise noted.


Figure 5. Efficiency at $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$


Figure 6. Efficiency at $V_{I N}=12 \mathrm{~V}, \mathrm{f}_{S W}=600 \mathrm{kHz}$, PFM


Figure 7. Shutdown Current vs. $V_{I N}$


Figure 8. Efficiency at $V_{I N}=12 \mathrm{~V}, f_{S W}=300 \mathrm{kHz}, F P W M$


Figure 9. Efficiency at $V_{I N}=12 \mathrm{~V}, \mathrm{f}_{S W}=300 \mathrm{kHz}$, PFM


Figure 10. Quiescent Current vs. $V_{I N}$


Figure 11. UVLO Threshold vs. Temperature


Figure 12. EN Source Current at $V_{E N}=1.5 \mathrm{~V}$


Figure 13. FB Voltage vs. Temperature


Figure 14. EN Threshold vs. Temperature


Figure 15. EN Source Current at $V_{E N}=1 \mathrm{~V}$


Figure 16. $g_{m}$ vs. Temperature


Figure 17. Frequency vs. Temperature


Figure 18. MOSFET $R_{\text {DSON }}$ vs. Temperature


Figure 19. Low-Side Driver Rising Edge Waveform, $C_{D L}=2.2 \mathrm{nF}$


Figure 20. INTVCC Voltage vs. $V_{I N}$


Figure 21. SSx Pin Source Current vs. Temperature


Figure 22. Low-Side Driver Falling Edge Waveform, $C_{D L}=2.2 \mathrm{nF}$


Figure 23. Current-Limit Threshold vs. Temperature, $R_{\text {ILI }}=$ Floating


Figure 24. Current-Limit Threshold vs. Temperature, $R_{\text {LIM }}=15 \mathrm{k} \Omega$


Figure 25. Discontinuous Conduction Mode (DCM)


Figure 26. Current-Limit Threshold vs. Temperature, $R_{\text {LLIM }}=47 \mathrm{k} \Omega$


Figure 27. Continuous Conduction Mode (CCM)


Figure 28. Power Saving Mode


Figure 29. Soft Start With Full Load


Figure 30. Load Transient Response, 0.5 A to 2.5 A


Figure 31. Output Short


Figure 32. Precharged Output


Figure 33. Line Transient Response, $V_{I N}$ from 8 V to $14 \mathrm{~V}, I_{\text {OUT }}=3 \mathrm{~A}$


Figure 34. Output Short Recovery


Figure 35. External Synchronization with $60^{\circ}$ Phase Shift


Figure 36. External Synchronization with $120^{\circ}$ Phase Shift


Figure 37. Coincident Tracking


Figure 38. External Synchronization with $90^{\circ}$ Phase Shift


Figure 39. Dual Phase, Single Output, $V_{\text {OUT }}=3.3 \mathrm{~V}, I_{\text {OUT }}=6 \mathrm{~A}$


Figure 40. Ratiometric Tracking

## THEORY OF OPERATION

The ADP2323 is a full featured, dual output, step-down dc-todc regulator based on current-mode architecture. It integrates two high-side power MOSFETs and two low-side drivers for external MOSFETs. The ADP2323 targets high performance applications that require high efficiency and design flexibility.
The ADP2323 can operate with an input voltage from 4.5 V to 20 V , and can regulate the output voltage down to 0.6 V . Additional features for flexible design include programmable switching frequency, programmable soft start, external compensation, independent enable inputs, and power good outputs.

## CONTROL SCHEME

The ADP2323 uses a fixed frequency, current-mode PWM control architecture during medium to full loads, but shifts to a power save mode (PFM) at light loads when the PFM mode is enabled. The power save mode reduces switching losses and boosts efficiency under light loads. When operating in the fixed frequency PWM mode, the duty cycle of the integrated N channel MOSFET (referred to interchangeably as NFET or MOSFET) is adjusted, which, in turn, regulates the output voltage. When operating in power save mode, the switching frequency is adjusted to regulate the output voltage.

## PWM MODE

In PWM mode, the ADP2323 operates at a fixed frequency that is set by an external resistor. At the start of each oscillator cycle, the high-side NFET turns on, placing a positive voltage across the inductor. The inductor current increases until the current sense signal crosses the peak inductor current threshold that turns off the high-side NFET and turns on the low-side NFET (diode). This places a negative voltage across the inductor causing the inductor current to reduce. The low-side NFET (diode) stays on for the remainder of the cycle or until the inductor current reaches zero.

## PFM MODE

Pull the MODE pin to ground to enable the PFM mode. When the COMPx voltage is below the PFM threshold voltage, the device enters the PFM mode.

When the device enters the PFM mode, it monitors the FBx voltage to regulate the output voltage. Because the high-side and low-side NFETs are turned off, the output voltage drops due to the load current discharging the output capacitor. When the FBx voltage drops below 0.605 V , the device starts switching and the output voltage increases as the output capacitor is charged by the inductor current. When the FBx voltage exceeds 0.62 V , the device turns off both the high-side and low-side NFETs until the FBx voltage drops to 0.605 V . In the PFM mode, the output voltage ripple is larger than the ripple in the PWM mode.

## PRECISION ENABLE/SHUTDOWN

The ADP2323 has two independent enable pins (EN1 and EN2) for each channel. The ENx pin has an internal pull-down current source $(5 \mu \mathrm{~A})$ that provides default turn off when an ENx pin is open.
When the voltage on the EN1 or EN2 pin exceeds 1.2 V (typical), Channel 1 or Channel 2 is enabled and the internal pull-down current source at the EN1 or EN2 pin is reduced to 1 $\mu \mathrm{A}$, which allows the user to program the input voltage undervoltage lockout (UVLO).
When the voltage on the EN1 or EN2 pin drops below 1.1 V (typical), Channel 1 or Channel 2 turns off. When EN1 and EN2 are both below 1.1 V , all of the internal circuits turn off and the device enters the shutdown mode.

## SEPARATE INPUT VOLTAGES

The ADP2323 supports two separate input voltages. This means that the PVIN1 and PVIN2 voltages can be connected to two different supply voltages. In these types of applications, the PVIN1 voltage needs to be above the UVLO voltage before the PVIN2 voltage begins to rise because the PVIN1voltage provides the power supply for the internal regulator and control circuitry.

This feature makes it possible for a cascading supply operation as shown in Figure 41, where PVIN2 is sourced from the Channel 1 output. In this configuration, the Channel 1 output voltage needs to be high enough to maintain Channel 2 in regulation, and the Channel 1 output voltage needs to be higher than the input voltage UVLO threshold.


Figure 41. Cascading Supply Operation

## INTERNAL REGULATOR (INTVCC)

The internal regulator provides a stable voltage supply for the internal control circuits and bias voltage for the low-side gate drivers. A $1 \mu \mathrm{~F}$ ceramic capacitor is recommended to be placed between INTVCC and GND. The internal regulator also includes a current-limit circuit for protection.
The internal regulator is active when either one of the channels is enabled. The PVIN1 pin provides power for the internal regulator that is used by both channels.

## BOOTSTRAP CIRCUITRY

The ADP2323 integrates the boot regulators to provide the gate drive voltage for the high-side NFETs. The regulators generate 5 V bootstrap voltages between the BSTx pin and the SWx pin.

It is recommended that an X 7 R or an $\mathrm{X} 5 \mathrm{R}, 0.1 \mu \mathrm{~F}$ ceramic capacitor be placed between the BSTx and the SWx pins.

## LOW-SIDE DRIVER

The DLx pin provides the gate drive for the low-side N -channel MOSFET. Internal circuitry monitors the gate driver signal to ensure break-before-make switching to prevent cross conduction.
The VDRV pin provides the power supply to the low-side drivers. It is limited to a 5.5 V maximum input, and placing a $1 \mu \mathrm{~F}$ ceramic capacitor close to this pin is recommended.

## OSCILLATOR

A resistor from RT to GND programs the switching frequency according to the following equation:

$$
f_{S W}[\mathrm{kHz}]=\frac{60,000}{R_{O S C}[\mathrm{k} \Omega]}
$$

A $200 \mathrm{k} \Omega$ resistor sets the frequency to 300 kHz , and a $100 \mathrm{k} \Omega$ resistor sets the frequency to 600 kHz . Figure 42 shows the typical relationship between $f_{S W}$ and $R_{\text {osc }}$.


Figure 42. $f_{\text {sw }}$ vs. $R_{\text {osc }}$

## SYNCHRONIZATION

The SYNC pin can be configured as an input or an output by setting the SCFG pin as shown in Table 5.

Table 5. SCFG Configuration

| SCFG | SYNC | Phase Shift |
| :--- | :--- | :--- |
| High | Output | $0^{\circ}$ |
| GND | Input | $90^{\circ}$ |
| $180 \mathrm{k} \Omega$ to GND | Input | $120^{\circ}$ |
| $100 \mathrm{k} \Omega$ to GND | Input | $60^{\circ}$ |

When the SYNC pin is configured as an output, it generates a clock with a frequency that is equal to the internal switching frequency.
When the SYNC pin is configured as an input, the ADP2323 synchronizes to the external clock that is applied to the SYNC pin, and the internal clock must be programmed lower than the external clock. The phase shift can be programmed by the SCFG pin.
When working in synchronization mode, the ADP2323 disables the PFM mode and works only in the CCM mode.

## SOFT START

The SSx pins are used to program the soft start time. Place a capacitor between SSx and GND; an internal current charges this capacitor to establish the soft start ramp. The soft start time can be calculated using the following equation:

$$
T_{S S}=\frac{0.6 V \times C_{S S}}{I_{S S}}
$$

where:
$C_{S S}$ is the soft start capacitance.
$I_{S S}$ is the soft start pull-up current $(3.5 \mu \mathrm{~A})$.
If the output voltage is precharged prior to power up, the ADP2323 prevents the low-side MOSFET from turning on until the soft start voltage exceeds the voltage on the FBx pin.
During soft start, the ADP2323 uses frequency foldback to prevent output current runaway. The switching frequency is reduced according to the voltage present at the FBx pin, which allows more time for the inductor to discharge. The correlation between the switching frequency and the FBx pin voltage is listed in Table 6.

Table 6. FBx Pin Voltage and Switching Frequency

| FBx Pin Voltage | Switching Frequency |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{FB}} \geq 0.4 \mathrm{~V}$ | $\mathrm{f}_{\mathrm{SW}}$ |
| $0.4 \mathrm{~V}>\mathrm{V}_{\mathrm{FB}} \geq 0.2 \mathrm{~V}$ | $1 / 2 \mathrm{f}_{\mathrm{SW}}$ |
| $\mathrm{V}_{\mathrm{FB}}<0.2 \mathrm{~V}$ | $1 / 4 \mathrm{f}_{\mathrm{SW}}$ |

## PEAK CURRENT-LIMIT AND SHORT-CIRCUIT PROTECTION

The ADP2323 uses a peak current-limit protection circuit to prevent current runaway. Place a resistor between DLx and PGND to program the current-limit value listed in Table 7. The programmable current-limit threshold feature allows for the use of a small size inductor for low current applications.

Table 7. Peak Current-Limit Threshold Setting

| $\mathbf{R}_{\text {LIM }}$ | Peak Current-Limit Threshold |
| :--- | :--- |
| Floating | 4.8 A |
| $47 \mathrm{k} \Omega$ | 3 A |
| $15 \mathrm{k} \Omega$ | 1.5 A |

The ADP2323 uses hiccup mode for overcurrent protection. When the peak inductor current reaches the current-limit threshold, the high-side MOSFET turns off and the low-side driver turns on until the next cycle while the overcurrent counter increments.
If the overcurrent counter reaches 10 , or the FBx pin voltage falls to 0.51 V after the soft start, the device enters hiccup mode. During this mode, the high-side MOSFET and low-side driver are both turned off. The device remains in this mode for seven soft start times and then attempts to restart from soft start. If the currentlimit fault is cleared, the device resumes normal operation; otherwise, it reenters hiccup mode.
In some cases, the input voltage (PVIN) ramp rate is too slow or the output capacitor is too large to support the setting regulation voltage during the soft start causing the device to enter the hiccup mode. To avoid such cases, use a resistor divider at the ENx pin to program the input voltage UVLO or use a longer soft start time.

## VOLTAGE TRACKING

The ADP2323 has a tracking input, TRKx, that allows the output voltage to track an external (master) voltage. It allows power sequencing applicable to FPGAs, DSPs, and ASICs, which may require a power sequence between the core and the I/O voltages.
The internal error amplifier includes three positive inputs: the internal reference voltage, the soft start voltage, and the tracking input voltage. The error amplifier regulates the feedback voltage to the lowest of the three voltages. To track a master voltage, tie the TRKx pin to a resistor divider from the master voltage as shown in Figure 43.


Figure 43. Voltage Tracking
A common application is coincident tracking, which is shown in Figure 44. Coincident tracking limits the slave output voltage to be the same as the master voltage until it reaches regulation. For coincident tracking, set $R_{\text {TRK_TOP }}=R_{\text {TOP }}$ and $R_{\text {TRK_BOT }}=\mathrm{R}_{\text {BOT• }}$.


Ratiometric tracking is shown in Figure 45. The slave output is limited to a fraction of the master voltage. In this application, the slave and master voltages reach the final value at the same time.


The ratio of the slave output voltage to the master voltage is a function of the two dividers, as follows:

$$
\frac{V_{\text {SLAVE }}}{V_{\text {MASTER }}}=\frac{1+\frac{R_{\text {TOP }}}{R_{\text {BOT }}}}{1+\frac{R_{\text {TRK_TOP }}}{R_{\text {TRK_BOT }}}}
$$

The final TRKx pin voltage must be higher than 0.54 V . If the TRK function is not used, connect the TRKx pin to INTVCC.

## PARALLEL OPERATION

ADP2323 supports a two phase parallel operation to provide a single output of 6 A . To configure the ADP2323 as a two phase single output

1. Connect the FB2 pin to INTVCC, thereby disabling the Channel 2 error amplifier.
2. Connect COMP1 to COMP2 and connect EN1 to EN2.
3. Use SS1 to set the soft start time and keep SS2 open.

During parallel operation, the voltages of PVIN1 and PVIN2 should be the same.

## POWER GOOD

The power good (PGOODx) pin is an active high, open drain output that indicates if the regulator output voltage is within regulation. High indicates that the voltage at an FBx pin (and, hence, the output voltage) is above $90 \%$ of the reference voltage. Low indicates that the voltage at an FBx pin (and, hence, the output voltage) is below $85 \%$ of the reference voltage. There is a 16-cycle deglitch time between FBx and PGOODx.

## OVERVOLTAGE PROTECTION

The ADP2323 provides an overvoltage protection (OVP) feature to protect the system against the output shorting to a higher voltage supply or when a strong load transient occurs. If the feedback voltage increases to 0.7 V , the internal high-side MOSFET and low-side driver turn off until the voltage at the FBx pin reduces to 0.63 V , at which time the ADP2323 resumes normal operation.

## UNDERVOLTAGE LOCKOUT

The undervoltage lockout (UVLO) threshold is 4.2 V with 0.5 V hysteresis to prevent the device from power-on glitches. When the PVIN1 or PVIN2 voltage rises above 4.2 V , Channel 1 or Channel 2 is enabled and the soft start period initiates. When either PVIN1 or PVIN2 drops below 3.7 V, it turns off Channel 1 or Channel 2, respectively.

## THERMAL SHUTDOWN

In the event that the ADP2323 junction temperature exceeds $150^{\circ} \mathrm{C}$, the thermal shutdown circuit turns off the regulator. A $15^{\circ} \mathrm{C}$ hysteresis is included so that the ADP2323 does not recover from thermal shutdown until the on-chip temperature drops below $135^{\circ} \mathrm{C}$. Upon recovery, soft start is initiated prior to normal operation.

## APPLICATIONS INFORMATION

## ADIsimPower DESIGN TOOL

The ADP2323 is supported by the ADIsimPower design tool set. ADIsimPower is a collection of tools that produce complete power designs optimized for a specific design goal. The tools enable the user to generate a full schematic and bill of materials, and calculate performance in minutes. ADIsimPower can optimize designs for cost, area, efficiency, and parts count while taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about ADIsimPower design tools, refer to www.analog.com/ADIsimPower. The tool set is available from this website, and users can request an unpopulated board through the tool.

## INPUT CAPACITOR SELECTION

The input decoupling capacitor attenuates high frequency noise on the input and acts as an energy reservoir. This capacitor should be a ceramic capacitor in the range of $10 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ and must be placed close to the PVINx pin. The loop composed of this input capacitor, high-side NFET, and low-side NFET must be kept as small as possible. The voltage rating of the input capacitor must be greater than the maximum input voltage. The rms current rating of the input capacitor should be larger than the following equation:

$$
I_{C_{I N-r m s}}=I_{O U T} \times \sqrt{D \times(1-D)}
$$

## OUTPUT VOLTAGE SETTING

The output voltage of the ADP2323 can be set by an external resistive divider using the following equation:

$$
V_{O U T}=0.6 \times\left(1+\frac{R_{T O P}}{R_{B O T}}\right)
$$

To limit output voltage accuracy degradation due to FBx pin bias current ( $0.1 \mu \mathrm{~A}$ maximum) to less than $0.5 \%$ (maximum), ensure that $R_{\text {вот }}$ is less than $30 \mathrm{k} \Omega$.
Table 8 provides the recommended resistive divider for various output voltage options.

Table 8. Resistive Divider for Various Output Voltages

| $\mathbf{V}_{\text {oUT }} \mathbf{( V )}$ | $\mathbf{R}_{\text {TOP }} \mathbf{\pm 1 \%} \mathbf{( k \Omega} \mathbf{)}$ | $\mathbf{R}_{\text {BOT }}, \mathbf{\pm 1 \%}(\mathbf{k} \boldsymbol{\Omega})$ |
| :--- | :--- | :--- |
| 1.0 | 10 | 15 |
| 1.2 | 10 | 10 |
| 1.5 | 15 | 10 |
| 1.8 | 20 | 10 |
| 2.5 | 47.5 | 15 |
| 3.3 | 10 | 2.21 |
| 5.0 | 22 | 3 |

## VOLTAGE CONVERSION LIMITATIONS

The minimum output voltage for a given input voltage and switching frequency is constrained by the minimum on time. The minimum on time of the ADP2323 is typically 130 ns . The minimum output voltage in CCM mode at a given input voltage and frequency can be calculated by using the following equation:

$$
\begin{aligned}
& V_{\text {OUT_MIN }}=V_{I N} \times t_{\text {MIN_ON }} \times f_{\text {SW }}-\left(R_{\text {DSON } 1}-R_{\text {DSON } 2}\right) \times I_{\text {OUT_MIN }} \times \\
& t_{\text {MIN_ON }} \times f_{S W}-\left(R_{\text {DSON } 2}+R_{L}\right) \times I_{\text {OUT_MIN }}
\end{aligned}
$$

where:
$V_{\text {OUT_MIN }}$ is the minimum output voltage.
$t_{\text {MIN_ON }}$ is the minimum on time.
$I_{\text {OUT_MIN }}$ is the minimum output current.
$f_{S W}$ is the switching frequency.
$R_{\text {DSONI }}$ is the high-side MOSFET on resistance.
$R_{D S O N_{2}}$ is the low-side MOSFET on resistance.
$R_{L}$ is the series resistance of output inductor.
The maximum output voltage for a given input voltage and switching frequency is constrained by the minimum off time and the maximum duty cycle. The minimum off time is typically 150 ns and the maximum duty is typically $90 \%$ in the ADP2323.
The maximum output voltage that is limited by the minimum off time at a given input voltage and frequency can be calculated using the following equation:

$$
\begin{aligned}
& V_{\text {OUT_MAX }}=V_{\text {IN }} \times\left(1-t_{\text {MIN_OFF }} \times f_{\text {SW }}\right)-\left(R_{\text {DSON } 1}-R_{\text {DSON } 2}\right) \times \\
& I_{\text {OUT_MAX }} \times\left(1-t_{\text {MIN_OFF }} \times f_{\text {SW }}\right)-\left(R_{\text {DSON } 2}+R_{L}\right) \times I_{\text {OUT_MAX }}
\end{aligned}
$$

where:
$V_{\text {OUT_MAX }}$ is the maximum output voltage.
$t_{\text {MIN_OFF }}$ is the minimum off time.
$I_{\text {OUT_MAX }}$ is the maximum output current.
The maximum output voltage limited by the maximum duty cycle at a given input voltage can be calculated by using the following equation:

$$
V_{\text {OUT_MAX }}=D_{M A X} \times V_{I N}
$$

where $D_{M A X}$ is the maximum duty.
As the previous equations show, reducing the switching frequency alleviates the minimum on time and minimum off time limitation.

## CURRENT-LIMIT SETTING

The ADP2323 has three selectable current-limit thresholds. Make sure that the selected current-limit value is larger than the peak current of the inductor, $\mathrm{I}_{\text {PEAK }}$.

## INDUCTOR SELECTION

The inductor value is determined by the operating frequency, input voltage, output voltage, and inductor ripple current. Using a small inductor leads to a faster transient response but degrades efficiency due to larger inductor ripple current, whereas a large inductor value leads to smaller ripple current and better efficiency but results in a slower transient response. Thus, there is a trade-off between the transient response and efficiency. As a guideline, the inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is typically set to $1 / 3$ of the maximum load current. The inductor value can be calculated using the following equation:

$$
L=\frac{\left(V_{I N}-V_{\text {OUT }}\right) \times D}{\Delta I_{L} \times f_{S W}}
$$

where:
$V_{I N}$ is the input voltage.
$V_{\text {OUT }}$ is the output voltage.
$\Delta I_{L}$ is the inductor ripple current.
$f_{S W}$ is the switching frequency.
$D$ is the duty cycle.

$$
D=\frac{V_{O U T}}{V_{I N}}
$$

The ADP2323 uses adaptive slope compensation in the current loop to prevent subharmonic oscillations when the duty cycle is larger than $50 \%$. The internal slope compensation limits the minimum inductor value.
For a duty cycle that is larger than $50 \%$, the minimum inductor value is determined by the following equation:

$$
\frac{V_{\text {OUT }} \times(1-D)}{2 \times f_{S W}}
$$

The inductor peak current is calculated using the following equation:

$$
I_{P E A K}=I_{O U T}+\frac{\Delta I_{L}}{2}
$$

The saturation current of the inductor must be larger than the peak inductor current. For the ferrite core inductors with a quick saturation characteristic, the saturation current rating of the inductor should be higher than the current-limit threshold of the switch to prevent the inductor from getting into saturation.
The rms current of the inductor can be calculated by the following equation:

$$
I_{R M S}=\sqrt{I_{O U T}^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

Shielded ferrite core materials are recommended for low core loss and low EMI.

Table 9. Recommended Inductors

| Vendor | Part No. | Value <br> [ $\mu \mathrm{H}$ ] | $\begin{aligned} & \mathbf{I}_{\mathrm{SAT}} \\ & {[\mathrm{~A}]} \end{aligned}$ | $\mathrm{I}_{\text {RMS }}$ <br> [A] | $\begin{aligned} & \text { DCR } \\ & {[\mathrm{m} \Omega]} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Sumida | CDRH105RNP-1R5N | 1.5 | 10.5 | 8.3 | 5.8 |
|  | CDRH105RNP-2R2N | 2.2 | 9.25 | 7.5 | 7.2 |
|  | CDRH105RNP-3R3N | 3.3 | 7.8 | 6.5 | 10.4 |
|  | CDRH105RNP-4R7N | 4.7 | 6.4 | 6.1 | 12.3 |
|  | CDRH105RNP-6R8N | 6.8 | 5.4 | 5.4 | 18 |
| Coilcraft | MSS1048-152NL | 1.5 | 10.5 | 10.8 | 5.8 |
|  | MSS1048-222NL | 2.2 | 8.4 | 9.78 | 7.2 |
|  | MSS1048-332NL | 3.3 | 7.38 | 7.22 | 10.4 |
|  | MSS1048-472NL | 4.7 | 6.46 | 6.9 | 12.3 |
|  | MSS1048-682NL | 6.8 | 5.94 | 6.01 | 18 |
| Wurth Elektronik | 7447797180 | 1.8 | 13.3 | 7.3 | 16 |
|  | 7447797300 | 3.0 | 10.5 | 7.0 | 18 |
|  | 7447797470 | 4.7 | 8.0 | 5.8 | 27 |
|  | 7447797620 | 6.2 | 7.5 | 5.5 | 30 |

## OUTPUT CAPACITOR SELECTION

The output capacitor selection affects both the output voltage ripple and the loop dynamics of the regulator. For example, during load step transient on the output, when the load is suddenly increased, the output capacitor supplies the load until the control loop has a chance to ramp up the inductor current, which causes an undershoot of the output voltage.
Use the following equation to calculate the output capacitance that is required to meet the voltage droop requirement:

$$
C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{I N}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}}
$$

where:
$\Delta I_{\text {STEP }}$ is the load step.
$\Delta V_{\text {OUT_UV }}$ is the allowable undershoot on the output voltage.
$K_{U V}$ is a factor, typically setting $K_{U V}=2$.
Another case is when a load is suddenly removed from the output and the energy stored in the inductor rushes into the output capacitor, which causes the output to overshoot. The output capacitance required to meet the overshoot requirement can be calculated using the following equation:

$$
C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }}^{2}}
$$

where:
$\Delta V_{\text {OUT_OV }}$ is the allowable overshoot on the output voltage.
$K_{O V}$ is a factor, typically setting $K_{O V}=2$.
The output ripple is determined by the ESR of the output capacitor and its capacitance value. Use the following equation to select a capacitor that can meet the output ripple requirements:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPLLE }}}} \\
& R_{\text {ESR }}=\frac{\Delta V_{\text {OUT_RIPPLE }}}{\Delta I_{L}}
\end{aligned}
$$

where:
$\Delta V_{\text {OUT_RIPPLE }}$ is the allowable output voltage ripple.
$R_{E S R}$ is the equivalent series resistance of the output capacitor.
Select the largest output capacitance given by $\mathrm{C}_{\text {out_uv }}, \mathrm{C}_{\text {out_ov, }}$, and $\mathrm{C}_{\text {OUT_RIPPLE }}$ to meet both load transient and output ripple performance.
The selected output capacitor voltage rating must be greater than the output voltage. The minimum rms current rating of the output capacitor is determined by the following equation:

$$
I_{C_{\text {out - }-r m s}}=\frac{\Delta I_{L}}{\sqrt{12}}
$$

## LOW-SIDE POWER DEVICE SELECTION

The ADP2323 has integrated low-side MOSFET drivers, which can drive the low-side N -channel MOSFETs (NFETs). The selection of the low-side N -channel MOSFET affects the dc-todc regulator performance.
The selected MOSFET must meet the following requirements:

- Drain source voltage $\left(\mathrm{V}_{\mathrm{DS}}\right)$ must be higher than $1.2 \times \mathrm{V}_{\mathrm{IN}}$.
- Drain current $\left(\mathrm{I}_{\mathrm{D}}\right)$ must be greater than the $1.2 \times \mathrm{I}_{\text {LIMIT_MAX }}$, where $\mathrm{I}_{\text {LIMIT_MAX }}$ is the selected maximum current-limit threshold.
The ADP2323 low-side gate drive voltage is 5 V . Make sure that the selected MOSFET can be fully turned on at 5 V .
Total gate charge ( Qg at 5 V ) must be less than 30 nC . Lower Qg characteristics constitute higher efficiency.
When the high-side MOSFET is turned off, the low-side MOSFET carries the inductor current. For low duty cycle applications, the low-side MOSFET carries the current for most of the period. To achieve higher efficiency, it is important to select a low on-resistance MOSFET. The power conduction loss for the low-side MOSFET can be calculated using the following equation:

$$
P_{\text {FET_LOW }}=I_{\text {OUT }}{ }^{2} \times R_{\text {DSON }} \times(1-D)
$$

where $R_{D S O N}$ is the on resistance of the low-side MOSFET.
Make sure that the MOSFET can handle the thermal dissipation due to the power loss.
In some cases, efficiency is not critical for the system; therefore, the diode can be selected as the low-side power device. The average current of the diode can be calculated using the following equation:

$$
I_{\text {DIODE (AVG) }}=(1-D) \times I_{O U T}
$$

The reverse breakdown voltage rating of the diode must be greater than the input voltage with an appropriate margin to allow for ringing, which may be present at the SWx node. A Schottky diode is recommended because it has low forward voltage drop and fast switching speed.
If a diode is used for the low-side device, the ADP2323 must enable the PFM mode by connecting the MODE pin to ground.

Table 10. Recommended MOSFETs

| Vendor | Part No. | $\mathbf{V}_{\text {DS }}$ | $\mathbf{I}_{\mathbf{D}}$ | $\mathbf{R}_{\text {DSON }}$ | $\mathbf{Q g}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Fairchild | FDS8880 | 30 V | 10.7 A | $12 \mathrm{~m} \Omega$ | 12 nC |
| Fairchild | FDMS7578 | 25 V | 14 A | $8 \mathrm{~m} \Omega$ | 8 nC |
| Fairchild | FDS6898A | 20 V | 9.4 A | $14 \mathrm{~m} \Omega$ | 16 nC |
| Vishay | Si4804CDY | 30 V | 7.9 A | $27 \mathrm{~m} \Omega$ | 7 nC |
| Vishay | SiA430DJ | 20 V | 10.8 A | $18.5 \mathrm{~m} \Omega$ | 5.3 nC |
| AOS | AON7402 | 30 V | 39 A | $15 \mathrm{~m} \Omega$ | 7.1 nC |
| AOS | AO4884L | 40 V | 10 A | $16 \mathrm{~m} \Omega$ | 13.6 nC |

## PROGRAMMING UVLO INPUT

The precision enable input can be used to program the UVLO threshold and hysteresis of the input voltage as shown in Figure 46.


Figure 46. Programming UVLO Input
Use the following equation to calculate $\mathrm{R}_{\text {TOP_en }}$ and $\mathrm{R}_{\text {Bot_en }}$ :

$$
\begin{aligned}
& R_{\text {TOP_EN }=}=\frac{1.1 \mathrm{~V} \times V_{\text {IN_RISING }}-1.2 \mathrm{~V} \times V_{I_{N_{-}} \text {FALLING }}}{1.1 \mathrm{~V} \times 5 \mu \mathrm{~A}-1.2 \mathrm{~V} \times 1 \mu \mathrm{~A}} \\
& R_{\text {BOT_EN }}=\frac{1.2 \mathrm{~V} \times R_{\text {TOP_EN }}}{V_{I N_{-} R I S I N G}-R_{\text {TOP_EN }} \times 5 \mu \mathrm{~A}-1.2 \mathrm{~V}}
\end{aligned}
$$

where:
$V_{\text {IN_RISING }}$ is the $\mathrm{V}_{\text {IN }}$ rising threshold.
$V_{\text {IN_FALIING }}$ is the $\mathrm{V}_{\text {IN }}$ falling threshold.

## COMPENSATION COMPONENTS DESIGN

For peak current-mode control, the power stage can be simplified as a voltage controlled current source supplying current to the output capacitor and load resistor. It is composed of one domain pole and a zero contributed by the output capacitor ESR. The control-to-output transfer function is shown in the following equations:

$$
\begin{aligned}
G_{v d}(s) & =\frac{V_{O U T}(s)}{V_{\text {COMP }}(s)}=A_{V I} \times R \times \frac{\left(1+\frac{s}{2 \times \pi \times f_{z}}\right)}{\left(1+\frac{s}{2 \times \pi \times f_{p}}\right)} \\
f_{z} & =\frac{1}{2 \times \pi \times R_{E S R} \times C_{O U T}} \\
f_{p} & =\frac{1}{2 \times \pi \times\left(R+R_{E S R}\right) \times C_{O U T}}
\end{aligned}
$$

where:
$A_{V I}=5 \mathrm{~A} / \mathrm{V}$
$R$ is the load resistance.
$C_{\text {OUT }}$ is the output capacitance.
$R_{E S R}$ is the equivalent series resistance of the output capacitor.
The ADP2323 uses a transconductance amplifier for the error amplifier to compensate the system. Figure 47 shows the simplified peak current-mode control small signal circuit.


Figure 47. Simplified Peak Current-Mode Control Small Signal Circuit
The compensation components, $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{C}}$, contribute a zero, and the optional $\mathrm{C}_{\mathrm{CP}}$ and $\mathrm{R}_{\mathrm{C}}$ contribute an optional pole.
The closed-loop transfer equation is as follows:
$T_{V}(s)=\frac{R_{B O T}}{R_{B O T}+R_{T O P}} \times \frac{-g_{m}}{C_{C}+C_{C P}} \times \frac{1+R_{C} \times C_{C} \times s}{s \times\left(1+\frac{R_{C} \times C_{C} \times C_{C P}}{C_{C}+C_{C P}} \times s\right)} \times G_{v d}(s)$

The following design guideline shows how to select the compensation components, $\mathrm{R}_{\mathrm{C}}, \mathrm{C}_{\mathrm{C}}$, and $\mathrm{C}_{\mathrm{CP}}$, for ceramic output capacitor applications.

1. Determine the cross frequency $\left(f_{C}\right)$. Generally, the $f_{C}$ is between $\mathrm{f}_{\mathrm{sw}} / 12$ and $\mathrm{f}_{\mathrm{sw}} / 6$.
2. $R_{C}$ can be calculated using the following equation:

$$
R_{C}=\frac{2 \times \pi \times V_{\text {OUT }} \times C_{O U T} \times f_{C}}{0.6 \mathrm{~V} \times g_{m} \times A_{V I}}
$$

3. Place the compensation zero at the domain pole $\left(f_{p}\right)$. $\mathrm{C}_{\mathrm{C}}$ can be determined by

$$
C_{C}=\frac{\left(R+R_{E S R}\right) \times C_{O U T}}{R_{C}}
$$

4. $\mathrm{C}_{\mathrm{CP}}$ is optional. It can be used to cancel the zero caused by the ESR of the output capacitor.

$$
C_{C P}=\frac{R_{E S R} \times C_{O U T}}{R_{C}}
$$

The ADP2323 has a 10 pF capacitor internally at the COMPx pin; therefore, if $\mathrm{C}_{\mathrm{CP}}$ is smaller than 10 pF , no external capacitor is needed.

## DESIGN EXAMPLE

This section explains design procedure and component selection as shown in Figure 50; Table 11 provides a list of the required settings.

Table 11. Dual Step-Down DC-to-DC Regulator Requirements

| Parameter | Specification |
| :---: | :---: |
| Channel 1 |  |
| Input Voltage | $\mathrm{V}_{\mathrm{IN} 1}=12.0 \mathrm{~V} \pm 10 \%$ |
| Output Voltage | $\mathrm{V}_{\text {out } 1}=1.2 \mathrm{~V}$ |
| Output Current | $\mathrm{I}_{\text {OUT1 }}=3 \mathrm{~A}$ |
| Output Voltage Ripple | $\Delta \mathrm{V}_{\text {OUT1_RIPPLE }}=12 \mathrm{mV}$ |
| Load Transient | $\pm 5 \%, 0.5$ A to $3 \mathrm{~A}, 1 \mathrm{~A} / \mu \mathrm{s}$ |
| Channel 2 |  |
| Input Voltage | $\mathrm{V}_{\text {IN2 } 2}=12.0 \mathrm{~V} \pm 10 \%$ |
| Output Voltage | $\mathrm{V}_{\text {OUT } 2}=3.3 \mathrm{~V}$ |
| Output Current | $\mathrm{I}_{\text {OUT } 2}=3 \mathrm{~A}$ |
| Output Voltage Ripple | $\Delta \mathrm{V}_{\text {OUT2_RIPPLE }}=33 \mathrm{mV}$ |
| Load Transient | $\pm 5 \%, 0.5 \mathrm{~A}$ to $3 \mathrm{~A}, 1 \mathrm{~A} / \mu \mathrm{s}$ |
| Switching Frequency | $\mathrm{f}_{\mathrm{sw}}=500 \mathrm{kHz}$ |

## OUTPUT VOLTAGE SETTING

Choose a $10 \mathrm{k} \Omega$ top feedback resistor ( $\mathrm{R}_{\text {TOP }}$ ); calculate the bottom feedback resistor by using the following equation:

$$
R_{B O T}=R_{T O P} \times\left(\frac{0.6}{V_{\text {OUT }}-0.6}\right)
$$

To set the output voltage to 1.2 V , the resistor values are $\mathrm{R}_{\text {TOP1 }}=10$ $\mathrm{k} \Omega$ and $\mathrm{R}_{\text {воті }}=10 \mathrm{k} \Omega$. To set the output voltage to 3.3 V , the resistors values are $\mathrm{R}_{\text {TOP } 2}=10 \mathrm{k} \Omega$ and $\mathrm{R}_{\text {вот } 2}=2.21 \mathrm{k} \Omega$.

## CURRENT-LIMIT SETTING

For 3 A output current operation, the typical peak current limit is 4.8 A . In this case, no $\mathrm{R}_{\text {IIIM }}$ is required.

## FREQUENCY SETTING

To set the switching frequency to 500 kHz , use the following equation to calculate the resistor value, $\mathrm{R}_{\mathrm{osc}}$ :

$$
R_{O S C}(\mathrm{k} \Omega)=\frac{60,000}{f_{S W}(\mathrm{kHz})}
$$

Therefore, $\mathrm{R}_{\mathrm{OSC}}=100 \mathrm{k} \Omega$.

## INDUCTOR SELECTION

The peak-to-peak inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is set to $30 \%$ of the maximum output current. Use the following equation to estimate the value of the inductor:

$$
L=\frac{\left(V_{I N}-V_{\text {OUT }}\right) \times D}{\Delta I_{L} \times f_{S W}}
$$

For $\mathrm{V}_{\text {out1 }}=1.2 \mathrm{~V}$, Inductor $\mathrm{L} 1=2.4 \mu \mathrm{H}$, and for $\mathrm{V}_{\text {out } 2}=3.3 \mathrm{~V}$, Inductor $\mathrm{L} 2=5.3 \mu \mathrm{H}$.
Select the standard inductor value of $2.2 \mu \mathrm{H}$ and $4.7 \mu \mathrm{H}$ for the 1.2 V and 3.3 V rails.

Calculate the peak-to-peak inductor ripple current as follows:

$$
\Delta I_{L}=\frac{\left(V_{I N}-V_{\text {OUT }}\right) \times D}{L \times f_{S W}}
$$

For $\mathrm{V}_{\text {out1 }}=1.2 \mathrm{~V}, \Delta \mathrm{I}_{\mathrm{L} 1}=0.98 \mathrm{~A}$. For $\mathrm{V}_{\text {OUT } 2}=3.3 \mathrm{~V}, \Delta \mathrm{I}_{\mathrm{L} 2}=1.02 \mathrm{~A}$. Find the peak inductor current by using the following equation:

$$
I_{\text {PEAK }}=I_{O U T}+\frac{\Delta I_{L}}{2}
$$

For the 1.2 V rail, the peak inductor current is 3.49 A , and for the 3.3 V rail, the peak inductor current is 3.51 A .
The rms current through the inductor can be estimated by

$$
I_{R M S}=\sqrt{I_{O U T}^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

The rms current of the inductor for both 1.2 V and 3.3 V is approximately 3.01 A .

For the 1.2 V rail, select an inductor with a minimum rms current rating of 3.01 A and a minimum saturation current rating of 3.49 A . For the 3.3 V rail, select an inductor with a minimum rms current rating of 3.01 A and a minimum saturation current rating of 3.51 A .
Based on these requirements, for the 1.2 V rail, select a $2.2 \mu \mathrm{H}$ inductor, such as the Sumida CDRH105RNP-2R2N, with a $\mathrm{DCR}=7.2 \mathrm{~m} \Omega$; for the 3.3 V rail, select a $4.7 \mu \mathrm{H}$ inductor, such as the Sumida CDRH105RNP-4R7N, with a $\mathrm{DCR}=12.3 \mathrm{~m} \Omega$.

## OUTPUT CAPACITOR SELECTION

The output capacitor is required to meet the output voltage ripple and load transient requirement. To meet the output voltage ripple requirement, use the following equation to calculate the ESR and capacitance:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPLLE }}}}^{R_{\text {ESR }}=\frac{\Delta V_{\text {OUT_RIPLE }}}{I_{L}}}=\$ \text {. }
\end{aligned}
$$

For $\mathrm{V}_{\text {OUT1 }}=1.2 \mathrm{~V}, \mathrm{C}_{\text {OUT_RIPPLE1 }}=20 \mu \mathrm{~F}$ and $\mathrm{R}_{\text {ESR1 }}=12 \mathrm{~m} \Omega$. For $\mathrm{V}_{\text {OUT2 }}=3.3 \mathrm{~V}, \mathrm{C}_{\text {OUT_RIPLLE2 }}=7.7 \mu \mathrm{~F}$ and $\mathrm{R}_{\text {ESR2 }}=32 \mathrm{~m} \Omega$.
To meet the $\pm 5 \%$ overshoot and undershoot requirement, use the following equation to calculate the capacitance:

$$
\begin{aligned}
& C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }}^{2}} \\
& C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}}
\end{aligned}
$$

For estimation purposes, use $\mathrm{K}_{\mathrm{OV}}=\mathrm{K}_{\mathrm{UV}}=2$. For $\mathrm{V}_{\mathrm{OUT1}}=1.2 \mathrm{~V}$, use $\mathrm{C}_{\text {OUT_OV1 } 1}=191 \mu \mathrm{~F}$ and $\mathrm{C}_{\text {OUT_UV } 1}=21 \mu \mathrm{~F}$. For $\mathrm{V}_{\text {out } 2}=3.3 \mathrm{~V}$, use $\mathrm{C}_{\text {out_ov2 } 2}=54 \mu \mathrm{~F}$ and $\mathrm{C}_{\text {out_uv2 }}=20 \mu \mathrm{~F}$.

For the 1.2 V rail, the output capacitor ESR needs to be smaller than $12 \mathrm{~m} \Omega$, and the output capacitance needs to be larger than $191 \mu \mathrm{~F}$. It is recommend that three pieces of $100 \mu \mathrm{~F} / \mathrm{X} 5 \mathrm{R} / 6.3 \mathrm{~V}$ ceramic capacitor be used, such as the GRM32ER60J107ME20 from Murata, with an ESR $=2 \mathrm{~m} \Omega$.
For the 3.3 V rail, the ESR of the output capacitor must be smaller than $32 \mathrm{~m} \Omega$ and the output capacitance must be larger than $54 \mu \mathrm{~F}$. It is recommended that two pieces of $47 \mu \mathrm{~F} / \mathrm{X} 5 \mathrm{R} / 6.3$ V ceramic capacitor be used, such as the Murata GRM32ER60J476ME20, with an $\mathrm{ESR}=2 \mathrm{~m} \Omega$.

## LOW-SIDE MOSFET SELECTION

A low $\mathrm{R}_{\text {DSON }} \mathrm{N}$-channel MOSFET is selected for high efficiency solutions. The MOSFET breakdown voltage needs to be greater than $1.2 \mathrm{~V} \times \mathrm{V}_{\text {IN }}$, and the drain current needs to be greater than $1.2 \mathrm{~V} \times \mathrm{I}_{\text {LIMIT }}$.
It is recommended that a $30 \mathrm{~V}, \mathrm{~N}$-channel MOSFET be used, such as the FDS8880 from Fairchild. The $\mathrm{R}_{\text {DSoN }}$ of the FDS8880 at a 4.5 V driver voltage is $12 \mathrm{~m} \Omega$, and the total gate charge is 12 nC .

## COMPENSATION COMPONENTS

For better load transient and stability performance, set the cross frequency, $\mathrm{f}_{\mathrm{C}}$, to $\mathrm{f}_{\mathrm{SW}} / 10$. In this case, $\mathrm{f}_{\mathrm{SW}}$ is running at 500 kHz ; therefore, the $\mathrm{f}_{\mathrm{C}}$ is set to 50 kHz .
For the 1.2 V rail, the $100 \mu \mathrm{~F}$ ceramic output capacitor has a derated value of $64 \mu \mathrm{~F}$.

$$
\begin{aligned}
& R_{C I}=\frac{2 \times \pi \times 1.2 \mathrm{~V} \times 3 \times 64 \mu \mathrm{~F} \times 50 \mathrm{kHz}}{0.6 \mathrm{~V} \times 300 \mu \mathrm{~s} \times 5 \mathrm{~A} / \mathrm{V}}=80.4 \mathrm{k} \Omega \\
& C_{C_{1}}=\frac{(0.4 \Omega+0.001 \Omega) \times 3 \times 64 \mu \mathrm{~F}}{80.4 \mathrm{k} \Omega}=957 \mathrm{pF} \\
& C_{C P I}=\frac{0.001 \Omega \times 3 \times 64 \mu \mathrm{~F}}{80.4 \mathrm{k} \Omega}=2.4 \mathrm{pF}
\end{aligned}
$$

Choose standard components, $\mathrm{R}_{\mathrm{C} 1}=82 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{Cl}}=1000 \mathrm{pF}$. No $\mathrm{C}_{\mathrm{CP} 1}$ is needed.
Figure 48 shows the 1.2 V rail bode plot at 3 A . The cross frequency is 49 kHz and the phase margin is $59^{\circ}$.


For the 3.3 V rail, the $47 \mu \mathrm{~F}$ ceramic output capacitor has a derated value of $32 \mu \mathrm{~F}$.

$$
\begin{aligned}
& R_{C 2}=\frac{2 \times \pi \times 3.3 \mathrm{~V} \times 2 \times 32 \mu \mathrm{~F} \times 50 \mathrm{kHz}}{0.6 \mathrm{~V} \times 300 \mu \mathrm{~s} \times 5 \mathrm{~A} / \mathrm{V}}=73.7 \mathrm{k} \Omega \\
& C_{C 2}=\frac{(1.1 \Omega+0.001 \Omega) \times 2 \times 32 \mu \mathrm{~F}}{73.7 \mathrm{k} \Omega}=956 \mathrm{pF} \\
& C_{C P 2}=\frac{0.001 \Omega \times 2 \times 32 \mu \mathrm{~F}}{73.7 \mathrm{k} \Omega}=1 \mathrm{pF}
\end{aligned}
$$

Choose standard component values of $\mathrm{R}_{\mathrm{C} 2}=75 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{C} 2}=1000 \mathrm{pF}$. No C $\mathrm{CP}_{2}$ is needed.
Figure 49 shows the 3.3 V rail bode plot at 3 A . The cross frequency is 59 kHz and phase margin is $61^{\circ}$.


## SOFT START TIME PROGRAMMING

The soft start feature allows the output voltage to ramp up in a controlled manner, eliminating output voltage overshoot during soft start and limiting inrush current. The soft start time is set to 3 ms .

$$
C_{S S}=\frac{I_{S S} \times T_{S S}}{0.6 \mathrm{~V}}=\frac{3.5 \mu \mathrm{~A} \times 3 \mathrm{~ms}}{0.6 \mathrm{~V}}=17.5 \mathrm{nF}
$$

Choose a standard component value of $\mathrm{C}_{\mathrm{SS} 1}=\mathrm{C}_{\mathrm{SS} 2}=22 \mathrm{nF}$.

## INPUT CAPACITOR SELECTION

A minimum $10 \mu \mathrm{~F}$ ceramic capacitor is required, placed near the PVINx pin. In this application, one piece of $10 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 25$ V ceramic capacitor is recommended.

## EXTERNAL COMPONENTS RECOMMENDATION

Table 12. Recommended External Components for Typical Applications with 3 A Output Current

| $\mathrm{f}_{\text {sw }}(\mathbf{k H z})$ | $\mathbf{V}_{\text {IN }}(\mathrm{V})$ | $\mathbf{V}_{\text {OUT }}$ (V) | $\mathrm{L}(\mathrm{\mu H})$ | $\mathrm{C}_{\text {out }}(\boldsymbol{\mu})^{1}$ | $\mathrm{R}_{\text {TOP }}(\mathbf{k} \mathbf{\Omega})$ | $\mathrm{R}_{\text {BOT }}(\mathrm{k} \Omega$ ) | $\mathrm{R}_{\mathrm{c}}(\mathrm{k} \Omega)$ | $\mathrm{C}_{\mathrm{c}}(\mathbf{p F})$ | $\mathrm{C}_{\mathrm{cp}}$ (pF) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 300 | 12 | 1 | 3.3 | 330 | 10 | 15 | 62 | 1500 | 33 |
|  | 12 | 1.2 | 4.7 | 330 | 10 | 10 | 82 | 1500 | 22 |
|  | 12 | 1.5 | 4.7 | 330 | 15 | 10 | 100 | 1500 | 22 |
|  | 12 | 1.8 | 4.7 | $2 \times 100$ | 20 | 10 | 47 | 1500 | 4.7 |
|  | 12 | 2.5 | 6.8 | $100+47$ | 47.5 | 15 | 47 | 1500 | 4.7 |
|  | 12 | 3.3 | 10 | $100+47$ | 10 | 2.21 | 62 | 1500 | 3.3 |
|  | 12 | 5 | 10 | 100 | 22 | 3 | 62 | 1500 | 2.2 |
|  | 5 | 1 | 3.3 | 330 | 10 | 15 | 62 | 1500 | 33 |
|  | 5 | 1.2 | 3.3 | 330 | 10 | 10 | 82 | 1500 | 22 |
|  | 5 | 1.5 | 3.3 | 330 | 15 | 10 | 100 | 1500 | 22 |
|  | 5 | 1.8 | 4.7 | $2 \times 100$ | 20 | 10 | 47 | 1500 | 4.7 |
|  | 5 | 2.5 | 4.7 | $100+47$ | 47.5 | 15 | 47 | 1500 | 4.7 |
|  | 5 | 3.3 | 4.7 | 100 | 10 | 2.21 | 47 | 1500 | 3.3 |
| 600 | 12 | 1.5 | 2.2 | $2 \times 100$ | 15 | 10 | 82 | 820 | 2.2 |
|  | 12 | 1.8 | 3.3 | $100+47$ | 20 | 10 | 75 | 820 | 3.3 |
|  | 12 | 2.5 | 3.3 | $2 \times 47$ | 47.5 | 15 | 62 | 820 | 2.2 |
|  | 12 | 3.3 | 4.7 | $2 \times 47$ | 10 | 2.21 | 82 | 820 | 2.2 |
|  | 12 | 5 | 4.7 | 47 | 22 | 3 | 62 | 820 | 2.2 |
|  | 5 | 1 | 1.5 | $2 \times 100$ | 10 | 15 | 56 | 820 | 2.2 |
|  | 5 | 1.2 | 1.5 | $2 \times 100$ | 10 | 10 | 62 | 820 | 2.2 |
|  | 5 | 1.5 | 2.2 | $100+47$ | 15 | 10 | 62 | 820 | 2.2 |
|  | 5 | 1.8 | 2.2 | $2 \times 47$ | 20 | 10 | 47 | 820 | 2.2 |
|  | 5 | 2.5 | 2.2 | $2 \times 47$ | 47.5 | 15 | 62 | 820 | 2.2 |
|  | 5 | 3.3 | 2.2 | $2 \times 47$ | 10 | 2.21 | 82 | 820 | 2.2 |
| 1000 | 12 | 1.8 | 1.5 | 100 | 20 | 10 | 82 | 470 | 2.2 |
|  | 12 | 2.5 | 2.2 | 47 | 47.5 | 15 | 56 | 470 | 2.2 |
|  | 12 | 3.3 | 2.2 | 47 | 10 | 2.21 | 68 | 470 | 2.2 |
|  | 12 | 5 | 3.3 | 47 | 22 | 3 | 100 | 470 | 2.2 |
|  | 5 | 1 | 1 | $2 \times 100$ | 10 | 15 | 82 | 470 | 2.2 |
|  | 5 | 1.2 | 1 | $100+47$ | 10 | 10 | 82 | 470 | 2.2 |
|  | 5 | 1.5 | 1 | $2 \times 47$ | 15 | 10 | 68 | 470 | 2.2 |
|  | 5 | 1.8 | 1 | $2 \times 47$ | 20 | 10 | 82 | 470 | 2.2 |
|  | 5 | 2.5 | 1 | 47 | 47.5 | 15 | 56 | 470 | 2.2 |
|  | 5 | 3.3 | 1 | 47 | 10 | 2.21 | 62 | 470 | 2.2 |

[^1]
## TYPICAL APPLICATION CIRCUITS



Figure 50. Using External MOSFET Application, $V_{I N 1}=V_{I N 2}=12 \mathrm{~V}, V_{\text {OUT } 1}=1.2 \mathrm{~V}, I_{\text {OUT1 }}=3 \mathrm{~A}, V_{\text {OUT2 }}=3.3 \mathrm{~V}, I_{\text {OUT2 }}=3 \mathrm{~A}, f_{\text {SW }}=500 \mathrm{kHz}$


Figure 51. Using External Diode Application, $V_{I N 1}=V_{I N 2}=12 \mathrm{~V}, V_{\text {OUT1 }}=5 \mathrm{~V}, I_{\text {OUT1 }}=2 \mathrm{~A}, V_{\text {OUT2 }}=3.3 \mathrm{~V}, I_{\text {OUT2 }}=1.5 \mathrm{~A}, f_{\text {SW }}=600 \mathrm{kHz}$


Figure 52. Parallel Single Output Application, $V_{I N}=12 \mathrm{~V}, V_{\text {OUt }}=1.8 \mathrm{~V}, l_{\text {out }}=6 \mathrm{~A}, f_{S W}=600 \mathrm{kHz}$


Figure 53. Cascading Supply Application, $V_{I N I T}=12 \mathrm{~V}, V_{\text {OUT1 }}=5 \mathrm{~V}, l_{\text {OUT1 }}=2 \mathrm{~A}, V_{\text {OUT2 }}=1 \mathrm{~V}, l_{\text {OUT2 }}=3 \mathrm{~A}, f_{\text {SW }}=1.2 \mathrm{MHz}$


Figure 54. Synchronization with $90^{\circ}$ Phase Shift Between Each Channel


Figure 55. Enable PFM Mode with MODE Pin Pulled to $G N D, V_{I N 1}=V_{I N 2}=9 \mathrm{~V}, V_{\text {OUT1 }}=1.5 \mathrm{~V}, I_{\text {OUT } 1}=3 \mathrm{~A}, V_{\text {OUT } 2}=2.5 \mathrm{~V}, I_{\text {OUT2 }}=3 \mathrm{~A}, f_{\text {SW }}=600 \mathrm{kHz}$

 $V_{I N 1}=V_{I N 2}=12 \mathrm{~V}, V_{\text {OUT1 }}=3.3 \mathrm{~V}, I_{\text {OUT1 }}=3 \mathrm{~A}, V_{\text {OUT2 }}=1.8 \mathrm{~V}, I_{\text {OUT } 2}=3 \mathrm{~A}, f_{\text {SW }}=300 \mathrm{kHz}$


Figure 57. Channel 2 Tracking with Channel 1
$V_{\text {IN } 1}=V_{\text {IN } 2}=12 \mathrm{~V}, V_{\text {OUT } 1}=2.5 \mathrm{~V}, I_{\text {OUT } 1}=3 \mathrm{~A}, V_{\text {OUT } 2}=1.25 \mathrm{~V}, I_{\text {OUT } 2}=3 \mathrm{~A}, f_{\text {SW }}=500 \mathrm{kHz}$

## OUTLINE DIMENSIONS



THE EXPOSED PAD, REFER TO THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION A
FUNCTION DESCRIPTIONS FUNCTION DESCRIPTIONS
SECTION OF THIS DATA SHEET.

COMPLIANT TO JEDEC STANDARDS MO-220-WHHD
Figure 58. 32-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$5 \mathrm{~mm} \times 5 \mathrm{~mm}$ Body, Very Very Thin Quad (CP-32-7)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{\mathbf{1}}$ | Temperature Range | Output Voltage | Package Description | Package Option |
| :--- | :--- | :--- | :--- | :--- |
| ADP2323ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | $32-L e a d ~ L F C S P \_W Q ~$ <br> Evaluation Board | CP-32-7 |
| ADP2323-EVALZ |  |  |  |  |

[^2]
## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Management IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-ADM1168LQEBZ EVB-EP5348UI MIC23451-AAAYFL EV MIC5281YMME EV DA9063-EVAL ADP122-3.3-EVALZ ADP130-0.8-EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP1714-3.3-EVALZ ADP1716-2.5-EVALZ ADP1740-1.5EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB-110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM3691TL$\underline{1.8 E V / N O P B}$ LM4510SDEV/NOPB LM5033SD-EVAL LP38512TS-1.8EV EVAL-ADM1186-1MBZ EVAL-ADM1186-2MBZ


[^0]:    ${ }^{1}$ Tested in a feedback loop that adjusts $\mathrm{V}_{\mathrm{FB}}$ to achieve a specified voltage on the COMPx pin.
    ${ }^{2}$ Pin-to-pin measurements.
    ${ }^{3}$ Guaranteed by design.

[^1]:    ${ }^{1} 330 \mu \mathrm{~F}: 6.3 \mathrm{~V}$, Sanyo 6TPD330M; $100 \mu \mathrm{~F}: 6.3 \mathrm{~V}$, X5R, Murata GRM32ER60J107ME20; $47 \mu \mathrm{~F}: 6.3 \mathrm{~V}$, X5R, Murata GRM32ER60J476ME20.

[^2]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

