## FEATURES

Input voltage: 4.5 V to 20 V Integrated MOSFET: $44 \mathrm{~m} \Omega / 11.6 \mathrm{~m} \Omega$
Reference voltage: $0.6 \mathrm{~V} \pm 1 \%$
Continuous output current: 4 A
Programmable switching frequency: 200 kHz to 1.4 MHz
Synchronizes to external clock: 200 kHz to 1.4 MHz
$180^{\circ}$ out-of-phase clock synchronization
Precision enable and power good
External compensation
Internal soft start with external adjustable option
Startup into a precharged output
Supported by ADIsimPower design tool

## APPLICATIONS

## Communications infrastructure

## Networking and servers

Industrial and instrumentation
Healthcare and medical
Intermediate power rail conversion
DC-to-dc point-of-load applications

## GENERAL DESCRIPTION

The ADP2384 is a synchronous, step-down dc-to-dc regulator with an integrated $44 \mathrm{~m} \Omega$, high-side power MOSFET and an $11.6 \mathrm{~m} \Omega$, synchronous rectifier MOSFET to provide a high efficiency solution in a compact $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP package. This device uses a peak current mode, constant frequency pulsewidth modulation (PWM) control scheme for excellent stability and transient response. The switching frequency of the ADP2384 can be programmed from 200 kHz to 1.4 MHz . To minimize system noise, the synchronization function allows the switching frequency to be synchronized to an external clock.

The ADP2384 requires minimal external components and operates from an input voltage of 4.5 V to 20 V . The output voltage can be adjusted from 0.6 V to $90 \%$ of the input voltage and delivers up to 4 A of continuous current. Each IC draws less than $120 \mu \mathrm{~A}$ current from the input source when it is disabled.
This regulator targets high performance applications that require high efficiency and design flexibility. External compensation and an adjustable soft start function provide design flexibility. The powergood output and precision enable input provide simple and reliable power sequencing.

## TYPICAL APPLICATIONS CIRCUIT



Figure 1.

Other key features include undervoltage lockout (UVLO), overvoltage protection (OVP), overcurrent protection (OCP), short-circuit protection (SCP), and thermal shutdown (TSD).

The ADP2384 operates over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ junction temperature range and is available in a 24 -lead, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP package.


Figure 2. Efficiency vs. Output Current, $V_{I N}=12 \mathrm{~V}, f_{S W}=300 \mathrm{kHz}$

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Typical Applications Circuit .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions ..... 6
Typical Performance Characteristics ..... 7
Functional Block Diagram ..... 11
Theory of Operation ..... 12
Control Scheme ..... 12
Precision Enable/Shutdown ..... 12
Internal Regulator (VREG) ..... 12
Bootstrap Circuitry ..... 12
Oscillator ..... 12
Synchronization ..... 12
Soft Start ..... 13
Power Good ..... 13
Peak Current-Limit and Short-Circuit Protection ..... 13
Overvoltage Protection (OVP) ..... 14
Undervoltage Lockout (UVLO) ..... 14
REVISION HISTORY
7/14—Rev. 0 to Rev. A
Changes to Table 2 and Table 3 ..... 5
Changes to Inductor Selection Section ..... 15
Changes to Compensation Components Section ..... 20
Updated Outline Dimensions ..... 24

## 8/12-Revision 0: Initial Version

Thermal Shutdown ..... 14
Applications Information ..... 15
Input Capacitor Selection ..... 15
Output Voltage Setting ..... 15
Voltage Conversion Limitations ..... 15
Inductor Selection ..... 15
Output Capacitor Selection. ..... 16
Programming the Input Voltage UVLO ..... 17
Compensation Design ..... 17
ADIsimPower Design Tool ..... 18
Design Example ..... 19
Output Voltage Setting (Design Example) ..... 19
Frequency Setting ..... 19
Inductor Selection (Design Example) ..... 19
Output Capacitor Selection (Design Example) ..... 20
Compensation Components ..... 20
Soft Start Time Program ..... 20
Input Capacitor Selection (Design Example) ..... 20
Recommended External Components ..... 21
Circuit Board Layout Recommendations ..... 22
Typical Applications Circuits ..... 23
Outline Dimensions ..... 24
Ordering Guide ..... 24

## SPECIFICATIONS

$V_{\text {PVIN }}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum/maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.
Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PVIN <br> PVIN Voltage Range <br> Quiescent Current <br> Shutdown Current PVIN Undervoltage Lockout Threshold | $V_{\text {PVII }}$ <br> lo <br> IshDN <br> UVLO | No switching $\mathrm{EN}=\mathrm{GND}$ <br> PVIN rising PVIN falling | $\begin{aligned} & 4.5 \\ & 2.1 \\ & 45 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 2.9 \\ & 80 \\ & 4.3 \\ & 3.8 \end{aligned}$ | $\begin{aligned} & 20 \\ & 3.6 \\ & 120 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| FB <br> FB Regulation Voltage <br> FB Bias Current | $V_{\text {fb }}$ <br> $I_{\text {FB }}$ | $\begin{aligned} & 0^{\circ} \mathrm{C}<\mathrm{T}_{j}<85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{j}<125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 0.594 \\ & 0.591 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.01 \end{aligned}$ | $\begin{aligned} & 0.606 \\ & 0.609 \\ & 0.1 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ |
| ERROR AMPLIFIER (EA) <br> Transconductance EA Source Current EA Sink Current | $g_{m}$ <br> I Source <br> IsINK |  | $\begin{aligned} & 340 \\ & 40 \\ & 40 \end{aligned}$ | $\begin{aligned} & 470 \\ & 60 \\ & 60 \end{aligned}$ | $\begin{aligned} & 600 \\ & 80 \\ & 80 \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| INTERNAL REGULATOR (VREG) VREG Voltage Dropout Voltage Regulator Current Limit | Vvreg | $\begin{aligned} & \mathrm{V}_{\text {PVII }}=12 \mathrm{~V}, \mathrm{I}_{\text {VREG }}=50 \mathrm{~mA} \\ & \mathrm{~V}_{\text {PUIN }}=12 \mathrm{~V}, \mathrm{I}_{\text {VREG }}=50 \mathrm{~mA} \end{aligned}$ | $\begin{array}{r} 7.6 \\ 65 \\ \hline \end{array}$ | $\begin{aligned} & 8 \\ & 340 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.4 \\ & 135 \\ & \hline \end{aligned}$ | V <br> mV <br> mA |
| SW <br> High-Side On Resistance ${ }^{1}$ <br> Low-Side On Resistance ${ }^{1}$ <br> High-Side Peak Current Limit <br> Low-Side Negative Current-Limit <br> Threshold Voltage ${ }^{2}$ <br> SW Minimum On Time <br> SW Minimum Off Time | $\mathrm{t}_{\mathrm{MIN} \text { ON }}$ <br> tmin_OFF | $\begin{aligned} & V_{\text {BST }}-V_{\text {SW }}=5 \mathrm{~V} \\ & V_{\text {VREG }}=8 \mathrm{~V} \end{aligned}$ | 4.8 | 44 <br> 11.6 <br> 6.1 <br> 20 <br> 125 <br> 200 | $\begin{aligned} & 70 \\ & 20 \\ & 7.4 \\ & \\ & 168 \\ & 260 \\ & \hline \end{aligned}$ | $\mathrm{m} \Omega$ <br> $\mathrm{m} \Omega$ <br> A <br> mV <br> ns <br> ns |
| BST Bootstrap Voltage | $V_{\text {воот }}$ |  | 4.5 | 5 | 5.5 | V |
| OSCILLATOR (RT PIN) <br> Switching Frequency <br> Switching Frequency Range | $\begin{aligned} & \mathrm{f}_{\mathrm{sw}} \\ & \mathrm{f}_{\mathrm{sw}} \end{aligned}$ | $\mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega$ | $\begin{aligned} & 530 \\ & 200 \end{aligned}$ | $600$ | $\begin{aligned} & 670 \\ & 1400 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \hline \end{aligned}$ |
| SYNC <br> Synchronization Range SYNC Minimum Pulse Width SYNC Minimum Off Time SYNC Input High Voltage SYNC Input Low Voltage |  |  | $\begin{aligned} & 200 \\ & 100 \\ & 100 \\ & 1.3 \end{aligned}$ |  | $\begin{aligned} & 1400 \\ & 0.4 \end{aligned}$ | kHz ns ns V V |
| SS <br> Internal Soft Start SS Pin Pull-Up Current | Iss_up |  | 2.5 | $\begin{aligned} & 1600 \\ & 3.2 \end{aligned}$ | 3.9 | Clock cycles $\mu \mathrm{A}$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PGOOD <br> Power-Good Range FB Rising Threshold FB Rising Hysteresis FB Falling Threshold FB Falling Hysteresis |  | PGOOD from low to high PGOOD from high to low PGOOD from low to high PGOOD from high to low |  | $\begin{aligned} & 95 \\ & 5 \\ & 105 \\ & 11.7 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \% \\ & \% \end{aligned}$ |
| Power-Good Deglitch Time <br> Power-Good Leakage Current <br> Power-Good Output Low Voltage |  | PGOOD from low to high PGOOD from high to low $\begin{aligned} & V_{\text {PGOOD }}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{PGOOD}}=1 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & \hline 1024 \\ & 16 \\ & 0.01 \\ & 125 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 200 \end{aligned}$ | Clock cycle Clock cycle $\mu \mathrm{A}$ mV |
| EN <br> EN Rising Threshold EN Falling Threshold EN Source Current |  | EN voltage below falling threshold EN voltage above rising threshold | 0.97 | $\begin{aligned} & 1.17 \\ & 1.07 \\ & 5 \\ & 1 \end{aligned}$ | 1.28 | V <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| THERMAL SHUTDOWN <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis |  |  |  | $\begin{aligned} & 150 \\ & 25 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

[^0]${ }^{2}$ Guaranteed by design.

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| PVIN, SW, EN, PGOOD | -0.3 V to +22 V |
| SW 10 ns Transient | -2.5 V to +22 V |
| SW 100 ns Transient | -1 V to +22 V |
| BST | $\mathrm{V}_{\text {sw }}+6 \mathrm{~V}$ |
| FB, SS, COMP, SYNC, RT | -0.3 V to +6 V |
| VREG | -0.3 V to +12 V |
| PGND to GND | -0.3 V to +0.3 V |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD-020 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a 4-layer, JEDEC standard circuit board for surfacemount packages.

Table 3. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | $\theta_{\mathrm{sc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 24-Lead LFCSP_WQ | 42.6 | $6.8(E P, S W)$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 2.3 (EP, GND) |  |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | COMP | Error Amplifier Output. Connect an RC network from COMP to GND. |
| 2 | FB | Feedback Voltage Sense Input. Connect to a resistor divider from the output voltage, Vout. |
| 3 | VREG | Output of the Internal 8 V Regulator. The control circuits are powered from this voltage. Place a $1 \mu \mathrm{~F}, \mathrm{X} 7 \mathrm{R}$ or X5R ceramic capacitor between this pin and GND. |
| 4 | GND | Analog Ground. Return of internal control circuit. |
| 5, 6, 7, 14 | SW | Switch Node Output. Connect to the output inductor. |
| 8, 9, 10, 11, 12, 13 | PGND | Power Ground. Return of low-side power MOSFET. |
| 15 | BST | Supply Rail for the High-Side Gate Drive. Place a 0.1 [F, X7R or X5R capacitor between SW and BST. |
| 16,17,18,19 | PVIN | Power Input. Connect to the input power source and connect a bypass capacitor between this pin and PGND. |
| 20 | EN | Precision Enable Pin. An external resistor divider can be used to set the turn-on threshold. To enable the part automatically, connect the EN pin to the PVIN pin. |
| 21 | PGOOD | Power-Good Output (Open Drain). A pull-up resistor of $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ is recommended. |
| 22 | RT | Frequency Setting. Connect a resistor between RT and GND to program the switching frequency from 200 kHz to 1.4 MHz . |
| 23 | SYNC | Synchronization Input. Connect this pin to an external clock to synchronize the switching frequency from 200 kHz and 1.4 MHz . See the Oscillator section and Synchronization section for more information. |
| 24 | SS | Soft Start Control. Connect a capacitor from SS to GND to program the soft start time. If this pin is open, the regulator uses the internal soft start time. |
| 25 | EP, GND | The exposed GND pad must be soldered to a large, external, copper GND plane to reduce thermal resistance. |
| 26 | EP, SW | The exposed SW pad must be connected to the SW pins of the ADP2384, using short, wide traces, or else soldered to a large, external, copper SW plane to reduce thermal resistance. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {out }}=3.3 \mathrm{~V}, \mathrm{~L}=3.3 \mu \mathrm{H}, \mathrm{Cout}=47 \mu \mathrm{~F} \times 2$, $\mathrm{f}_{\mathrm{sw}}=600 \mathrm{kHz}$, unless otherwise noted.


Figure 4. Efficiency at $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$


Figure 5. Efficiency at $V_{I N}=18 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$


Figure 6. Shutdown Current vs. VIN


Figure 7. Efficiency at $V_{I N}=12 \mathrm{~V}, f_{S W}=300 \mathrm{kHz}$


Figure 8. Efficiency at $V_{I N}=5 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$


Figure 9. Quiescent Current vs. VIN


Figure 10. UVLO Threshold vs. Temperature


Figure 11. SS Pin Pull-Up Current vs. Temperature


Figure 12. Frequency vs. Temperature


Figure 13. EN Threshold vs. Temperature


Figure 14. FB Voltage vs. Temperature


Figure 15. VREG Voltage vs. Temperature


Figure 16. MOSFET R $R_{\text {DSON }}$ Vs. Temperature


Figure 17. Working Mode Waveform


Figure 18. Voltage Precharged Output


Figure 19. Current-Limit Threshold vs. Temperature


Figure 20. Soft Start with Full Load


Figure 21. External Synchronization


Figure 22. Load Transient Response, 1 A to 4 A


Figure 23. Output Short Entry


Figure 24. Output Current vs. Ambient Temperature at $V_{I N}=12 \mathrm{~V}$, $f_{s w}=600 \mathrm{kHz}$


Figure 25. Line Transient Response, $V_{I N}$ from 8 V to 14 V , Iout $=4 \mathrm{~A}$


Figure 26. Output Short Recovery


Figure 27. Output Current vs. Ambient Temperature at $V_{I N}=12 \mathrm{~V}$, $f_{S W}=300 \mathrm{kHz}$

FUNCTIONAL BLOCK DIAGRAM


Figure 28. Functional Block Diagram

## THEORY OF OPERATION

The ADP2384 is a synchronous step-down, dc-to-dc regulator that uses a current mode architecture with an integrated highside power switch and a low-side synchronous rectifier. The regulator targets high performance applications that require high efficiency and design flexibility.
The ADP2384 operates from an input voltage that ranges from 4.5 V to 20 V and regulates the output voltage from 0.6 V to $90 \%$ of the input voltage. Additional features that maximize design flexibility include the following: programmable switching frequency, programmable soft start, external compensation, precision enable, and a power-good output.

## CONTROL SCHEME

The ADP2384 uses a fixed frequency, peak current mode PWM control architecture. At the start of each oscillator cycle, the high-side N-MOSFET is turned on, putting a positive voltage across the inductor. When the inductor current crosses the peak inductor current threshold, the high-side N-MOSFET is turned off and the low-side N -MOSFET is turned on. This puts a negative voltage across the inductor, causing the inductor current to decrease. The low-side N-MOSFET stays on for the rest of the cycle (see Figure 17).

## PRECISION ENABLE/SHUTDOWN

The EN input pin has a precision analog threshold of 1.17 V (typical) with 100 mV of hysteresis. When the enable voltage exceeds 1.17 V , the regulator turns on; when it falls below 1.07 V (typical), the regulator turns off. To force the regulator to automatically start when input power is applied, connect EN to PVIN.
The precision EN pin has an internal pull-down current source $(5 \mu \mathrm{~A})$ that provides a default turn-off when the EN pin is open.
When the EN pin voltage exceeds 1.17 V (typical), the ADP2384 is enabled and the internal pull-down current source at the EN pin decreases to $1 \mu \mathrm{~A}$, which allows users to program the PVIN UVLO and hysteresis.

## INTERNAL REGULATOR (VREG)

The on-board regulator provides a stable supply for the internal circuits. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be placed between the VREG pin and GND. The internal regulator includes a current-limit circuit to protect the output if the maximum external load current is exceeded.

## BOOTSTRAP CIRCUITRY

The ADP2384 includes a regulator to provide the gate drive voltage for the high-side N-MOSFET. It uses differential sensing to generate a 5 V bootstrap voltage between the BST and SW pins.
It is recommended that a $0.1 \mu \mathrm{~F}, \mathrm{X} 7 \mathrm{R}$ or X 5 R ceramic capacitor be placed between the BST pin and the SW pin.

## OSCILLATOR

The ADP2384 switching frequency is controlled by the RT pin. A resistor from RT to GND can program the switching frequency according to the following equation:

$$
f_{s W}(\mathrm{kHz})=\frac{69,120}{R_{T}(\mathrm{k} \Omega)+15}
$$

A $100 \mathrm{k} \Omega$ resistor sets the frequency to 600 kHz , and a $42.2 \mathrm{k} \Omega$ resistor sets the frequency to 1.2 MHz . Figure 29 shows the typical relationship between $\mathrm{f}_{\mathrm{Sw}}$ and $\mathrm{R}_{\mathrm{T}}$.


Figure 29. Switching Frequency vs. $R_{T}$

## SYNCHRONIZATION

To synchronize the ADP2384, connect an external clock to the SYNC pin. The frequency of the external clock can be in the range of 200 kHz to 1.4 MHz . During synchronization, the regulator operates in continuous conduction mode (CCM), and the rising edge of the switching waveform runs $180^{\circ}$ out of phase to the rising edge of the external clock.
When the ADP2384 operates in synchronization mode, a resistor must be connected from the RT pin to GND to program the internal oscillator to run at $90 \%$ to $110 \%$ of the external synchronization clock.

## SOFT START

The ADP2384 has integrated soft start circuitry to limit the output voltage rising time and reduce inrush current at startup. The internal soft start time is calculated using the following equation:

$$
t_{S S_{-I N T}}=\frac{1600}{f_{S W}(\mathrm{kHz})}(\mathrm{ms})
$$

A slower soft start time can be programmed by using the SS pin. When a capacitor is connected between the SS pin and GND, an internal current charges the capacitor to establish the soft start ramp. The soft start time is calculated using the following equation:

$$
t_{S S_{-E X T}}=\frac{0.6 \mathrm{~V} \times C_{S S}}{I_{S S_{-} U P}}
$$

where:
$C_{S S}$ is the soft start capacitance.
$I_{S S_{-} U P}$ is the soft start pull-up current $(3.2 \mu \mathrm{~A})$.
The internal error amplifier includes three positive inputs: the internal reference voltage, the internal digital soft start voltage, and the SS pin voltage. The error amplifier regulates the FB voltage to the lowest of the three voltages.
If the output voltage is charged prior to turn-on, the ADP2384 prevents reverse inductor current that would discharge the output capacitor. This function remains active until the soft start voltage exceeds the voltage on the FB pin.

## POWER GOOD

The power-good pin (PGOOD) is an active high, open-drain output that requires an external resistor to pull it up to a voltage. A logic high on the PGOOD pin indicates that the voltage on the FB pin (and, therefore, the output voltage) is within regulation.
The power-good circuitry monitors the output voltage on the FB pin and compares it to the rising and falling thresholds that are specified in Table 1. If the rising output voltage exceeds the target value, the PGOOD pin is held low. The PGOOD pin continues to be held low until the falling output voltage returns to the target value.
If the output voltage falls below the target output voltage, the PGOOD pin is held low. The PGOOD pin continues to be held low until the rising output voltage returns to the target value.

The power-good rising and falling thresholds are shown in Figure 30 . There is a 1024 -cycle waiting period before the PGOOD pin is pulled from low to high, and there is a 16 -cycle waiting period before the PGOOD pin is pulled from high to low.


Figure 30. PGOOD Rising and Falling Thresholds

## PEAK CURRENT-LIMIT AND SHORT-CIRCUIT PROTECTION

The ADP2384 has a peak current-limit protection circuit to prevent current runaway. During the initial soft start, the ADP2384 uses frequency foldback to prevent output current runaway. The switching frequency is reduced according to the voltage on the FB pin, which allows more time for the inductor to discharge. The correlation between the switching frequency and the FB pin voltage is shown in Table 5.

Table 5. FB Pin Voltage and Switching Frequency

| FB Pin Voltage | Switching Frequency |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{FB}} \geq 0.4 \mathrm{~V}$ | $\mathrm{f}_{\mathrm{SW}}$ |
| $0.4 \mathrm{~V}>\mathrm{V}_{\mathrm{FB}} \geq 0.2 \mathrm{~V}$ | $\mathrm{f}_{\mathrm{SW}} / 2$ |
| $\mathrm{~V}_{\mathrm{FB}}<0.2 \mathrm{~V}$ | $\mathrm{f}_{\mathrm{SW}} / 4$ |

For protection against heavy loads, the ADP2384 uses a hiccup mode for overcurrent protection. When the inductor peak current reaches the current-limit value, the high-side MOSFET turns off and the low-side MOSFET turns on until the next cycle. The overcurrent counter increments during this process. If the overcurrent counter reaches 10 or the FB pin voltage falls to 0.4 V after the soft start, the regulator enters hiccup mode. The high-side and low-side MOSFETs are both turned off. The regulator remains in hiccup mode for 4096 clock cycles and then attempts to restart. If the current-limit fault has cleared, the regulator resumes normal operation. Otherwise, it reenters hiccup mode.
The ADP2384 also provides a sink current limit to prevent the low-side MOSFET from sinking a lot of current from the load. When the voltage across the low-side MOSFET exceeds the sink current-limit threshold, which is typically 20 mV , the low-side MOSFET turns off immediately for the rest of the cycle. Both highside and low-side MOSFETs turn off until the next clock cycle.

In some cases, the input voltage ( $\mathrm{V}_{\text {Pvin }}$ ) ramp rate is too slow or the output capacitor is too large for the output to reach regulation during the soft start process, which causes the regulator to enter the hiccup mode. To avoid such occurrences, use a resistor divider at the EN pin to program the input voltage UVLO, or use a longer soft start time.

## OVERVOLTAGE PROTECTION (OVP)

The ADP2384 includes an overvoltage protection feature to protect the regulator against an output short to a higher voltage supply or when a strong load disconnect transient occurs. If the feedback voltage increases to 0.7 V , the internal high-side and low-side MOSFETs are turned off until the voltage at the FB pin decreases to 0.63 V . At that time, the ADP2384 resumes normal operation.

## UNDERVOLTAGE LOCKOUT (UVLO)

Undervoltage lockout circuitry is integrated in the ADP2384 to prevent the occurrence of power-on glitches. If the $\mathrm{V}_{\text {Pvin }}$ voltage falls below 3.8 V typical, the part shuts down and both the power switch and synchronous rectifier turn off. When the Vpvin voltage rises above 4.3 V typical, the soft start period is initiated and the part is enabled.

## THERMAL SHUTDOWN

If the ADP2384 junction temperatures rises above $150^{\circ} \mathrm{C}$, the internal thermal shutdown circuit turns off the regulator for selfprotection. Extreme junction temperatures can be the result of high current operation, poor circuit board thermal design, and/or high ambient temperature. A $25^{\circ} \mathrm{C}$ hysteresis is included in the thermal shutdown circuit so that, if an overtemperature event occurs, the ADP2384 does not return to normal operation until the on-chip temperature falls below $125^{\circ} \mathrm{C}$. Upon recovery, a soft start is initiated before normal operation begins.

## APPLICATIONS INFORMATION

## INPUT CAPACITOR SELECTION

The input capacitor reduces the input voltage ripple caused by the switch current on PVIN. Place the input capacitor as close as possible to the PVIN pin. A ceramic capacitor in the $10 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ range is recommended. The loop that is composed of this input capacitor, the high-side N -MOSFET, and the low-side N -MOSFET must be kept as small as possible.
The voltage rating of the input capacitor must be greater than the maximum input voltage. The rms current rating of the input capacitor should be larger than the value calculated from the following equation:

$$
I_{C_{I N \_R M S}}=I_{O U T} \times \sqrt{D \times(1-D)}
$$

## OUTPUT VOLTAGE SETTING

The output voltage of the ADP2384 is set by an external resistive divider. The resistor values are calculated using

$$
V_{\text {OUT }}=0.6 \times\left(1+\frac{R_{T O P}}{R_{B O T}}\right)
$$

To limit output voltage accuracy degradation due to FB bias current ( $0.1 \mu \mathrm{~A}$ maximum) to less than $0.5 \%$ (maximum), ensure that $\mathrm{R}_{\text {вот }}<30 \mathrm{k} \Omega$.
Table 6 lists the recommended resistor divider values for various output voltages.
Table 6. Resistor Divider Values for Various Output Voltages

| $\mathrm{V}_{\text {OUT }}(\mathrm{V})$ | $\mathrm{R}_{\text {ToP }} \pm \mathbf{1 \%}$ (kS) | $\mathrm{R}_{\text {вот }} \pm 1 \%$ (kS) |
| :---: | :---: | :---: |
| 1.0 | 10 | 15 |
| 1.2 | 10 | 10 |
| 1.5 | 15 | 10 |
| 1.8 | 20 | 10 |
| 2.5 | 47.5 | 15 |
| 3.3 | 10 | 2.21 |
| 5.0 | 22 | 3 |

## VOLTAGE CONVERSION LIMITATIONS

The minimum output voltage for a given input voltage and switching frequency is constrained by the minimum on time. The minimum on time of the ADP2384 is typically 125 ns . The minimum output voltage for a given input voltage and switching frequency can be calculated using the following equation:

$$
\begin{align*}
& V_{\text {OUT_MIN }}=V_{I N} \times t_{M I N \_O N} \times f_{S W}-\left(R_{D S O N_{-} H S}-R_{D S O N_{\_} L S}\right) \times \\
& I_{\text {OUT_MIN }} \times t_{M I N \_O N} \times f_{S W}-\left(R_{D S O N_{-} L S}+R_{L}\right) \times I_{O U T \_M I N} \tag{1}
\end{align*}
$$

where:
$V_{\text {out_min }}$ is the minimum output voltage.
$t_{\text {MIN_ON }}$ is the minimum on time.
$f_{S W}$ is the switching frequency.
$R_{D S O N_{-} H S}$ is the high-side MOSFET on resistance.
$R_{\text {DSON_Ls }}$ is the low-side MOSFET on resistance.
Iout_min is the minimum output current.
$R_{L}$ is the series resistance of the output inductor.

For a duty cycle that is larger than $50 \%$, the minimum inductor value is determined using the following equation:

$$
L(\text { Minimum })=\frac{V_{\text {OUT }} \times(1-D)}{2 \times \Delta I_{L} \times f_{S W}}
$$

The peak inductor current is calculated by

$$
I_{P E A K}=I_{O U T}+\frac{\Delta I_{L}}{2}
$$

The saturation current of the inductor must be larger than the peak inductor current. For ferrite core inductors with a quick saturation characteristic, the saturation current rating of the inductor should be higher than the current-limit threshold of the switch. This prevents the inductor from reaching saturation.

The rms current of the inductor is calculated as follows:

$$
I_{R M S}=\sqrt{I_{O U T}{ }^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

Shielded ferrite core materials are recommended for low core loss and low EMI. Table 7 lists some recommended inductors.

## OUTPUT CAPACITOR SELECTION

The output capacitor selection affects the output ripple voltage load step transient and the loop stability of the regulator.
For example, during a load step transient where the load is suddenly increased, the output capacitor supplies the load until the control loop can ramp up the inductor current. The delay caused by the control loop causes output undershoot. The output capacitance that is required to satisfy the voltage droop requirement can be calculated using the following equation:

$$
C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}}
$$

where:
$K_{U V}$ is a factor, with a typical setting of $K_{U V}=2$.
$\Delta I_{\text {STEP }}$ is the load step.
$\Delta V_{\text {OUT_UV }}$ is the allowable undershoot on the output voltage.
Another example occurs when a load is suddenly removed from the output, and the energy stored in the inductor rushes into the output capacitor, causing the output to overshoot.
The output capacitance that is required to meet the overshoot requirement can be calculated using the following equation:

$$
C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }}{ }^{2}}
$$

where:
$\Delta V_{\text {out_ov }}$ is the allowable overshoot on the output voltage.
$K_{o v}$ is a factor, with a typical setting of $K_{o V}=2$.
The output ripple is determined by the ESR and the value of the capacitance. Use the following equation to select a capacitor that can meet the output ripple requirements:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }}=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPPLE }}} \\
& R_{\text {ESR }}=\frac{\Delta V_{\text {OUT_RIPPLE }}}{\Delta I_{L}}
\end{aligned}
$$

where:
$\Delta V_{\text {out_RIPPLE }}$ is the allowable output ripple voltage.
$R_{\text {ESR }}$ is the equivalent series resistance of the output capacitor in ohms ( $\Omega$ ).

Table 7. Recommended Inductors

| Vendor | Part No. | Value ( $\mu \mathrm{H}$ ) | $\mathrm{I}_{\text {SAT }}(\mathrm{A})$ | IRMS (A) | DCR (m) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Toko | FDVE1040-1R5M | 1.5 | 13.7 | 14.6 | 4.6 |
|  | FDVE1040-2R2M | 2.2 | 11.4 | 11.6 | 6.8 |
|  | FDVE1040-3R3M | 3.3 | 9.8 | 9.0 | 10.1 |
|  | FDVE1040-4R7M | 4.7 | 8.2 | 8.0 | 13.8 |
|  | FDVE1040-6R8M | 6.8 | 7.1 | 7.1 | 20.2 |
|  | FDVE1040-100M | 10 | 6.1 | 5.2 | 34.1 |
| Vishay | IHLP4040DZ-1R0M-01 | 1.0 | 36 | 17.5 | 4.1 |
|  | IHLP4040DZ-1R5M-01 | 1.5 | 27.5 | 15 | 5.8 |
|  | IHLP4040DZ-2R2M-01 | 2.2 | 25.6 | 12 | 9 |
|  | IHLP4040DZ-3R3M-01 | 3.3 | 18.6 | 10 | 14.4 |
|  | IHLP4040DZ-4R7M-01 | 4.7 | 17 | 9.5 | 16.5 |
|  | IHLP4040DZ-6R8M-01 | 6.8 | 13.5 | 8.0 | 23.3 |
|  | IHLP4040DZ-100M-01 | 10 | 12 | 6.8 | 36.5 |
| Wurth Elektronik | 744325120 | 1.2 | 25 | 20 | 1.8 |
|  | 744325180 | 1.8 | 18 | 16 | 3.5 |
|  | 744325240 | 2.4 | 17 | 14 | 4.75 |
|  | 744325330 | 3.3 | 15 | 12 | 5.9 |
|  | 744325420 | 4.2 | 14 | 11 | 7.1 |
|  | 744325550 | 5.5 | 12 | 10 | 10.3 |

Select the largest output capacitance given by Cout_uv, Cout_ov, and Cout_ripple to meet both load transient and output ripple performance.
The selected output capacitor voltage rating must be greater than the output voltage. The rms current rating of the output capacitor must be larger than the value that is calculated by

$$
I_{C_{\text {OUT-RMS }}}=\frac{\Delta I_{L}}{\sqrt{12}}
$$

## PROGRAMMING THE INPUT VOLTAGE UVLO

The ADP2384 has a precision enable input that can be used to program the UVLO threshold of the input voltage (see Figure 31).


Figure 31. Programming the Input Voltage UVLO
Use the following equation to calculate $\mathrm{R}_{\text {TOP_en }}$ and $\mathrm{R}_{\text {bot_en: }}$

$$
\begin{aligned}
& R_{T O P_{-} E N}=\frac{1.07 \mathrm{~V} \times V_{\text {IN_RISING }}-1.17 \mathrm{~V} \times V_{\text {IN_FALLING }}}{1.07 \mathrm{~V} \times 5 \mu \mathrm{~A}-1.17 \mathrm{~V} \times 1 \mu \mathrm{~A}} \\
& R_{\text {BOT_EN }}=\frac{1.17 \mathrm{~V} \times R_{\text {TOP_EN }}}{V_{I N_{-} R I S I N G}-R_{\text {TOP_EN }} \times 5 \mu \mathrm{~A}-1.17 \mathrm{~V}}
\end{aligned}
$$

where:
$V_{\text {IN_RIIING }}$ is the $\mathrm{V}_{\text {IN }}$ rising threshold.
$V_{\text {IN_FALIING }}$ is the $V_{\text {IN }}$ falling threshold.

## COMPENSATION DESIGN

For peak current mode control, the power stage can be simplified as a voltage controlled current source supplying current to the output capacitor and load resistor. It is composed of one domain pole and a zero that is contributed by the output capacitor ESR. The control-to-output transfer function is based on the following:

$$
\begin{aligned}
& G_{V D}(s)=V_{\text {OUT }}(s) / V_{C O M P}(s)=A_{V I} \times R \times \frac{\left(1+\frac{s}{2 \times \pi \times f_{Z}}\right)}{\left(1+\frac{s}{2 \times \pi \times f_{P}}\right)} \\
& f_{Z}=\frac{1}{2 \times \pi \times R_{E S R} \times C_{\text {OUT }}} \\
& f_{P}=\frac{1}{2 \times \pi \times\left(R+R_{E S R}\right) \times C_{\text {OUT }}}
\end{aligned}
$$

where:
$A_{V I}=8.7 \mathrm{~A} / \mathrm{V}$.
$R$ is the load resistance.
Cout is the output capacitance.
$R_{E S R}$ is the equivalent series resistance of the output capacitor.
The ADP2384 uses a transconductance amplifier for the error amplifier and to compensate the system. Figure 32 shows the simplified, peak current mode control, small signal circuit.


Figure 32. Simplified Peak Current Mode Control, Small Signal Circuit
The compensation components, $\mathrm{R}_{\mathrm{c}}$ and $\mathrm{C}_{\mathrm{c}}$, contribute a zero, and $\mathrm{R}_{\mathrm{C}}$ and the optional $\mathrm{C}_{\mathrm{CP}}$ contribute an optional pole.
The closed-loop transfer equation is as follows:

$$
\begin{aligned}
T_{V}(s)= & \frac{R_{B O T}}{R_{B O T}+R_{T O P}} \times \frac{-g_{m}}{C_{C}+C_{C P}} \times \\
& \frac{1+R_{C} \times C_{C} \times s}{s \times\left(1+\frac{R_{C} \times C_{C} \times C_{C P}}{C_{C}+C_{C P}} \times s\right)} \times G_{V D}(s)
\end{aligned}
$$

The following design guideline shows how to select the $\mathrm{R}_{\mathrm{C}}, \mathrm{C}_{\mathrm{C}}$, and $\mathrm{C}_{\mathrm{CP}}$ compensation components for ceramic output capacitor applications:

1. Determine the cross frequency, $\mathrm{f}_{\mathrm{c}}$. Generally, $\mathrm{f}_{\mathrm{C}}$ is between $\mathrm{f}_{\mathrm{sw}} / 12$ and $\mathrm{f}_{\mathrm{sw}} / 6$.
2. Calculate $\mathrm{R}_{\mathrm{C}}$ using the following equation:
$R_{C}=\frac{2 \times \pi \times V_{\text {OUT }} \times C_{\text {OUT }} \times f_{C}}{0.6 \mathrm{~V} \times g_{m} \times A_{V I}}$
3. Place the compensation zero at the domain pole, $\mathrm{f}_{\mathrm{p}}$; then determine $\mathrm{C}_{\mathrm{C}}$ by using the following equation:
$C_{C}=\frac{\left(R+R_{E S R}\right) \times C_{O U T}}{R_{C}}$
4. $\mathrm{C}_{\mathrm{CP}}$ is optional. It can be used to cancel the zero caused by the ESR of the output capacitor.
$C_{C P}=\frac{R_{E S R} \times C_{O U T}}{R_{C}}$

## ADIsimPower DESIGN TOOL

The ADP2384 is supported by the ADIsimPower ${ }^{m \times 1}$ design tool set. ADIsimPower is a collection of tools that produce complete power designs that are optimized for a specific design goal. The tools enable the user to generate a full schematic and bill of materials and calculate performance in minutes. ADIsimPower
can optimize designs for cost, area, efficiency, and part count, while taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about theADIsimPower design tools, refer to www.analog.com/ADIsimPower. The tool set is available from this website, and users can request an unpopulated board.

## DESIGN EXAMPLE



Figure 33. Schematic for Design Example

This section describes the procedures for selecting the external components, based on the example specifications that are listed in Table 8. See Figure 33 for the schematic of this design example.

Table 8. Step-Down DC-to-DC Regulator Requirements

| Parameter | Specification |
| :--- | :--- |
| Input Voltage | $\mathrm{V}_{\mathrm{IN}}=12.0 \mathrm{~V} \pm 10 \%$ |
| Output Voltage | $\mathrm{Vout}_{\text {out }}=3.3 \mathrm{~V}$ |
| Output Current | lout $=4 \mathrm{~A}$ |
| Output Voltage Ripple | $\Delta \mathrm{V}_{\text {out_RIPPLE }}=33 \mathrm{mV}$ |
| Load Transient | $\pm 5 \%, 1 \mathrm{~A}$ to $4 \mathrm{~A}, 2 \mathrm{~A} / \mu \mathrm{s}$ |
| Switching Frequency | $\mathrm{f}_{\mathrm{SW}}=600 \mathrm{kHz}$ |

## OUTPUT VOLTAGE SETTING (DESIGN EXAMPLE)

Choose a $10 \mathrm{k} \Omega$ resistor as the top feedback resistor ( $\mathrm{R}_{\text {Top }}$ ), and calculate the bottom feedback resistor $\left(\mathrm{R}_{\text {вот }}\right)$ by using the following equation:

$$
R_{B O T}=R_{T O P} \times\left(\frac{0.6}{V_{O U T}-0.6}\right)
$$

To set the output voltage to 3.3 V , the resistors values are as follows: $\mathrm{R}_{\text {TOP }}=10 \mathrm{k} \Omega$, and $\mathrm{R}_{\text {вот }}=2.21 \mathrm{k} \Omega$.

## FREQUENCY SETTING

Connect a $100 \mathrm{k} \Omega$ resistor from the RT pin to GND to set the switching frequency to 600 kHz .

## INDUCTOR SELECTION (DESIGN EXAMPLE)

The peak-to-peak inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is set to $30 \%$ of the maximum output current. Use the following equation to estimate the inductor value:

$$
L=\frac{\left(V_{I N}-V_{O U T}\right) \times D}{\Delta I_{L} \times f_{S W}}
$$

where:
$V_{I N}=12 \mathrm{~V}$.
$V_{\text {OUT }}=3.3 \mathrm{~V}$.
$D=0.275$.
$\Delta I_{L}=1.2 \mathrm{~A}$.
$f_{S W}=600 \mathrm{kHz}$.
This calculation results in $\mathrm{L}=3.323 \mu \mathrm{H}$. Choose the standard inductor value of $3.3 \mu \mathrm{H}$.
The peak-to-peak inductor ripple current can be calculated using the following equation:

$$
\Delta I_{L}=\frac{\left(V_{I N}-V_{\text {OUT }}\right) \times D}{L \times f_{S W}}
$$

This calculation results in $\Delta \mathrm{I}_{\mathrm{L}}=1.21 \mathrm{~A}$.
Use the following equation to calculate the peak inductor current:

$$
I_{\text {PEAK }}=I_{\text {oUT }}+\frac{\Delta I_{L}}{2}
$$

This calculation results in $\mathrm{I}_{\text {PEaK }}=4.605 \mathrm{~A}$.
Use the following equation to calculate the rms current flowing through the inductor:

$$
I_{R M S}=\sqrt{I_{O U T}{ }^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

This calculation results in $\mathrm{I}_{\text {RMS }}=4.015 \mathrm{~A}$.
Based on the calculated current value, select an inductor with a minimum rms current rating of 4.02 A and a minimum saturation current rating of 4.61 A .
However, to protect the inductor from reaching its saturation point under the current-limit condition, the inductor should be rated for at least a 6 A saturation current for reliable operation.
Based on the requirements described previously, select a $3.3 \mu \mathrm{H}$ inductor, such as the FDVE1040-3R3M from Toko, which has a $10.1 \mathrm{~m} \Omega \mathrm{DCR}$ and a 9.8 A saturation current.

## OUTPUT CAPACITOR SELECTION (DESIGN EXAMPLE)

The output capacitor is required to meet both the output voltage ripple and load transient response requirements.
To meet the output voltage ripple requirement, use the following equation to calculate the ESR and capacitance value of the output capacitor:

$$
\begin{aligned}
& \text { CoUT_RIPLEE }=\frac{\Delta I_{L}}{8 \times f_{S} \times \Delta V_{\text {OUT_RIPPLE }}} \\
& R_{E S R}=\frac{\Delta V_{\text {OUT_R }_{-} R I P P L E}}{\Delta I_{L}}
\end{aligned}
$$

This calculation results in Cout_RIPPLE $=7.6 \mu \mathrm{~F}$, and $\mathrm{R}_{\text {ESR }}=27 \mathrm{~m} \Omega$.
To meet the $\pm 5 \%$ overshoot and undershoot transient requirements, use the following equations to calculate the capacitance:

$$
\begin{aligned}
& \text { CoUT_OV }=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }}{ }^{2}} \\
& \text { CoUT_UV }=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}}
\end{aligned}
$$

where:
$K_{O V}=K_{U V}=2$ are the coefficients for estimation purposes.
$\Delta I_{\text {TTEP }}=3 \mathrm{~A}$ is the load transient step.
$\Delta V_{\text {out_ov }}=5 \% V_{\text {out }}$ is the overshoot voltage.
$\Delta V_{\text {OUT_UV }}=5 \% \mathrm{~V}_{\text {OUT }}$ is the undershoot voltage.
This calculation results in Cout_ov $=53.2 \mu \mathrm{~F}$, and Cout_uv $=20.7 \mu \mathrm{~F}$.
According to the calculation, the output capacitance must be greater than $53 \mu \mathrm{~F}$, and the ESR of the output capacitor must be smaller than $27 \mathrm{~m} \Omega$. It is recommended that two pieces of $47 \mu \mathrm{~F} / \mathrm{X} 5 \mathrm{R} / 6.3 \mathrm{~V}$ ceramic capacitors be used, such as the GRM32ER60J476ME20 from Murata, with an ESR of $2 \mathrm{~m} \Omega$.

## COMPENSATION COMPONENTS

For better load transient and stability performance, set the cross frequency, $\mathrm{f}_{\mathrm{c}}$, to $\mathrm{f}_{\mathrm{sw}} / 10$. In this case, $\mathrm{f}_{\mathrm{sw}}$ is running at 600 kHz ; therefore, the $\mathrm{f}_{\mathrm{C}}$ is set to 60 kHz .

The $47 \mu \mathrm{~F}$ ceramic output capacitor has a derated value of $32 \mu \mathrm{~F}$.

$$
R_{C}=\frac{2 \times \pi \times 3.3 \mathrm{~V} \times 2 \times 32 \mu \mathrm{~F} \times 60 \mathrm{kHz}}{0.6 \mathrm{~V} \times 470 \mu \mathrm{~S} \times 8.7 \mathrm{~A} / \mathrm{V}}=32.5 \mathrm{k} \Omega
$$

$$
\begin{aligned}
& C_{C}=\frac{(0.825 \Omega+0.002 \Omega) \times 2 \times 32 \mu \mathrm{~F}}{32.5 \mathrm{k} \Omega}=1629 \mathrm{pF} \\
& C_{C P}=\frac{0.002 \Omega \times 2 \times 32 \mu \mathrm{~F}}{32.5 \mathrm{k} \Omega}=3.9 \mathrm{pF}
\end{aligned}
$$

Choose standard components, as follows: $\mathrm{R}_{\mathrm{C}}=31.6 \mathrm{k} \Omega$, $\mathrm{C}_{\mathrm{C}}=1500 \mathrm{pF}$, and $\mathrm{C}_{\mathrm{CP}}=3.9 \mathrm{pF}$.

Figure 34 shows the bode plot at 4 A . The cross frequency is 59 kHz , and the phase margin is $55^{\circ}$.


Figure 34. Bode Plot at 4 A

## SOFT START TIME PROGRAM

The soft start feature allows the output voltage to ramp up in a controlled manner, eliminating output voltage overshoot during soft start and limiting the inrush current. Set the soft start time to 4 ms .

$$
C_{S S}=\frac{t_{S S_{-E X T}} \times I_{S S_{-U P}}}{0.6}=\frac{4 \mathrm{~ms} \times 3.2 \mu \mathrm{~A}}{0.6 \mathrm{~V}}=21.3 \mathrm{nF}
$$

Choose a standard component value, as follows: $\mathrm{C}_{s s}=22 \mathrm{nF}$.

## INPUT CAPACITOR SELECTION (DESIGN EXAMPLE)

A minimum $10 \mu \mathrm{~F}$ ceramic capacitor must be placed near the PVIN pin. In this application, it is recommended that one $10 \mu \mathrm{~F}$, X5R, 25 V ceramic capacitor be used.

## RECOMMENDED EXTERNAL COMPONENTS

Table 9. Recommended External Components for Typical Applications with 4 A Output Current

| $\mathbf{f}_{\text {sw }}(\mathbf{k H z}$ ) | $\mathrm{V}_{\text {IN }}(\mathrm{V})$ | $\mathrm{V}_{\text {out }}(\mathrm{V})$ | $\mathrm{L}(\mu \mathrm{H})$ | $\mathrm{C}_{\text {out }}(\boldsymbol{\mu} \mathrm{F})^{1}$ | $\mathrm{R}_{\text {TOP }}\left(\mathrm{k}\right.$ ) ${ }^{\text {a }}$ | $\mathbf{R}_{\text {Bot ( }}(\mathbf{k} \boldsymbol{\Omega}$ ) | $\mathrm{R}_{\mathrm{C}}(\mathrm{k} \Omega$ ) | $\mathrm{C}_{\mathrm{c}}(\mathrm{pF})$ | $\mathrm{C}_{\mathrm{CP}}(\mathrm{pF})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 300 | 12 | 1 | 2.2 | 680 | 10 | 15 | 47 | 3300 | 150 |
|  | 12 | 1.2 | 3.3 | 680 | 10 | 10 | 59 | 3300 | 100 |
|  | 12 | 1.5 | 3.3 | 470 | 15 | 10 | 47 | 3300 | 100 |
|  | 12 | 1.8 | 4.7 | 470 | 20 | 10 | 60.4 | 3300 | 68 |
|  | 12 | 2.5 | 4.7 | $2 \times 100$ | 47.5 | 15 | 22 | 3300 | 10 |
|  | 12 | 3.3 | 6.8 | $2 \times 100$ | 10 | 2.21 | 29.4 | 3300 | 8.2 |
|  | 12 | 5 | 10 | $100+47$ | 22 | 3 | 34 | 3300 | 4.7 |
|  | 5 | 1 | 2.2 | 680 | 10 | 15 | 47 | 3300 | 150 |
|  | 5 | 1.2 | 2.2 | 470 | 10 | 10 | 39 | 3300 | 100 |
|  | 5 | 1.5 | 3.3 | 470 | 15 | 10 | 47 | 3300 | 100 |
|  | 5 | 1.8 | 3.3 | $3 \times 100$ | 20 | 10 | 24 | 3300 | 15 |
|  | 5 | 2.5 | 3.3 | $2 \times 100$ | 47.5 | 15 | 22 | 3300 | 10 |
|  | 5 | 3.3 | 3.3 | $2 \times 100$ | 10 | 2.21 | 29.4 | 3300 | 8.2 |
| 600 | 12 | 1.5 | 2.2 | $3 \times 100$ | 15 | 10 | 39 | 1500 | 10 |
|  | 12 | 1.8 | 2.2 | $2 \times 100$ | 20 | 10 | 31.6 | 1500 | 8.2 |
|  | 12 | 2.5 | 2.2 | $2 \times 47$ | 47.5 | 15 | 24 | 1500 | 4.7 |
|  | 12 | 3.3 | 3.3 | $2 \times 47$ | 10 | 2.21 | 31.6 | 1500 | 4.7 |
|  | 12 | 5 | 4.7 | 100 | 22 | 3 | 44.2 | 1500 | 2.2 |
|  | 5 | 1 | 1 | $3 \times 100$ | 10 | 15 | 26.7 | 1500 | 10 |
|  | 5 | 1.2 | 1 | $2 \times 100$ | 10 | 10 | 21 | 1500 | 10 |
|  | 5 | 1.5 | 1.5 | $2 \times 100$ | 15 | 10 | 26.7 | 1500 | 10 |
|  | 5 | 1.8 | 1.5 | $100+47$ | 20 | 10 | 24 | 1500 | 8.2 |
|  | 5 | 2.5 | 1.5 | 100 | 47.5 | 15 | 22 | 1500 | 4.7 |
|  | 5 | 3.3 | 1.5 | 100 | 10 | 2.21 | 28 | 1500 | 4.7 |
| 1000 | 12 | 2.5 | 1.5 | 100 | 47.5 | 15 | 37.4 | 1000 | 3.3 |
|  | 12 | 3.3 | 2.2 | 100 | 10 | 2.21 | 47 | 1000 | 2.2 |
|  | 12 | 5 | 2.2 | 100 | 22 | 3 | 69 | 1000 | 1 |
|  | 5 | 1 | 1 | $3 \times 100$ | 10 | 15 | 43.2 | 1000 | 8.2 |
|  | 5 | 1.2 | 1 | $2 \times 100$ | 10 | 10 | 33 | 1000 | 6.8 |
|  | 5 | 1.5 | 1 | $100+47$ | 15 | 10 | 33 | 1000 | 4.7 |
|  | 5 | 1.8 | 1 | $2 \times 47$ | 20 | 10 | 30 | 1000 | 4.7 |
|  | 5 | 2.5 | 1 | 100 | 47.5 | 15 | 37.4 | 1000 | 3.3 |
|  | 5 | 3.3 | 1 | 100 | 10 | 2.21 | 47 | 1000 | 2.2 |

[^1]
## CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Good printed circuit board (PCB) layout is essential for obtaining the best performance from the ADP2384. Poor PCB layout can degrade the output regulation, as well as the electromagnetic interference (EMI) and electromagnetic compatibility (EMC) performance. Figure 36 shows an example of a good PCB layout for the ADP2384. For optimum layout, refer to the following guidelines:

- Use separate analog ground planes and power ground planes. Connect the ground reference of sensitive analog circuitry, such as output voltage divider components, to analog ground. In addition, connect the ground reference of power components, such as input and output capacitors, to power ground. Connect both ground planes to the exposed GND pad of the ADP2384.
- Place the input capacitor, inductor, and output capacitor as close as possible to the IC, and use short traces.
- Ensure that the high current loop traces are as short and as wide as possible. Make the high current path from the input capacitor through the inductor, the output capacitor, and the power ground plane back to the input capacitor as short as possible. To accomplish this, ensure that the input and output capacitors share a common power ground plane.
- In addition, ensure that the high current path from the power ground plane through the inductor and output capacitor back to the power ground plane is as short as possible by tying the PGND pins of the ADP2384 to the PGND plane as close as possible to the input and output capacitors.
- Connect the exposed GND pad of the ADP2384 to a large, external copper ground plane to maximize its power dissipation capability and minimize junction temperature. In addition, connect the exposed SW pad to the SW pins of the ADP2384 using short, wide traces; or connect the exposed SW pad to a large copper plane of the switching node for high current flow.
- Place the feedback resistor divider network as close as possible to the FB pin to prevent noise pickup. Minimize the length of the trace that connects the top of the feedback resistor divider to the output while keeping the trace away from the high current traces and the switching node to avoid noise pickup. To further reduce noise pickup, place an analog ground plane on either side of the FB trace and ensure that the trace is as short as possible to reduce the parasitic capacitance pickup.


Figure 35. High Current Path in the PCB Circuit


Figure 36. Recommended PCB Layout

## TYPICAL APPLICATIONS CIRCUITS



Figure 37. Typical Applications Circuit, $V_{I N}=12 \mathrm{~V}$, Vout $=1.2 \mathrm{~V}, l_{\text {out }}=4 \mathrm{~A}, f_{S W}=500 \mathrm{kHz}$


Figure 38. Typical Applications Circuit Using Internal Soft Start, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.8 \mathrm{~V}, I_{\text {out }}=4 \mathrm{~A}, f_{\text {sW }}=600 \mathrm{kHz}$


Figure 39. Typical Applications Circuit with Programming Switching Frequency at $500 \mathrm{kHz}, V_{i N}=12 \mathrm{~V}, \mathrm{Vout}_{\mathrm{I}}=5 \mathrm{~V}$, lout $=4 \mathrm{~A}, f_{s W}=500 \mathrm{kHz}$

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WGGD .
04-28-2014.C
Figure 40. 24-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Very Thin Quad

$$
(C P-24-12)
$$

Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADP2384ACPZN-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead Lead Frame Chip Scale Package [LFCSP_WQ], $7^{\prime \prime}$ Tape and Reel <br> ADP2384-EVALZ | CP-24-12 |

[^2]
## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Voltage Regulators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
FAN53610AUC33X FAN53611AUC123X FAN48610BUC33X FAN48610BUC45X FAN48617UC50X R3 430464BB KE177614 FAN53611AUC12X MAX809TTR NCV891234MW50R2G NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG SCY1751FCCT1G NCP81109JMNTXG AP3409ADNTR-G1 NCP81241MNTXG LTM8064IY LT8315EFE\#TRPBF LTM4664EY\#PBF LTM4668AIY\#PBF NCV1077CSTBT3G XCL207A123CR-G MPM54304GMN-0002 MPM54304GMN-0004 MPM54304GMN-0003 AP62300Z6-7 MP8757GL-P MIC23356YFT-TR LD8116CGL HG2269M/TR OB2269 XD3526 U6215A U6215B U6620S LTC3412IFE LT1425IS MAX25203BATJA/VY+ MAX77874CEWM + XC9236D08CER-G MP3416GJ-P BD9S201NUX-CE2 MP5461GC-Z MPQ4415AGQB-Z MPQ4590GS-Z MAX38640BENT18+T MAX77511AEWB+


[^0]:    ${ }^{1}$ Pin-to-pin measurement.

[^1]:    ${ }^{1} 680 \mu$ F: 4 V, Sanyo 4TPF680M; $470 \mu F: 6.3$ V, Sanyo 6TPF470M; $100 \mu F$ : 6.3 V, X5R, Murata GRM32ER60J107ME20; $47 \mu F: 6.3$ V, X5R, Murata GRM32ER60J476ME20.

[^2]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

