## FEATURES

Input voltage: 4.5 V to 18 V
Continuous output current: 12 A
Integrated MOSFETs: $17 \mathrm{~m} \Omega$ high-side/ $4.5 \mathrm{~m} \Omega$ low-side
$0.6 \mathrm{~V} \pm 0.5 \%$ reference voltage
Programmable switching frequency range: 200 kHz to 2200 kHz
Enhanced transient response
Programmable current limit with $\pm 10 \%$ accuracy
Precision enable and power good
External compensation and soft start
PFM mode (ADP2390 only)
Start up into a precharged output
Supported by the ADIsimPower design tool

## APPLICATIONS

## Communication infrastructure

Networking and servers
Industrial and instrumentation
Healthcare and medical
Intermediate power rail conversions
DC-to-DC point of load applications

## GENERAL DESCRIPTION

The ADP2389/ADP2390 are current mode control, synchronous step-down, dc-to-dc regulators. They integrate a $17 \mathrm{~m} \Omega$ high-side power MOSFET and a $4.5 \mathrm{~m} \Omega$ synchronous rectifier MOSFET to provide a high efficiency solution. The ADP2390 operates in pulse frequency modulation (PFM) mode to improve the system efficiency at light load. The ADP2389/ADP2390 run from an input voltage of 4.5 V to 18 V and can deliver up to 12 A of output current. The output voltage can be adjusted to 0.6 V and the switching frequency can be programmed between 200 kHz to 2200 kHz.

The ADP2389/ADP2390 target high performance applications that require high efficiency and design flexibility. External compensation and soft start provide design flexibility. The powergood output and precision enable input provide simple and reliable power sequencing. An enhanced transient response feature improves the load transient performance, which reduces the output capacitance. Programmable current limit allows the user to optimized the inductor design and provide a compact solution.
Other key features include undervoltage lockout (UVLO), overvoltage protection (OVP), overcurrent protection (OCP), and thermal shutdown (TSD).

Rev. 0
Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## TYPICAL APPLICATIONS CIRCUIT



The ADP2389/ADP2390 operates over a $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ junction temperature range and is available in 32 -lead, $5 \mathrm{~mm} \times$ 5 mm LFCSP package.


Figure 2. ADP2389 Efficiency vs. Output Current, $V_{I N}=12 \mathrm{~V}, f_{s w}=300 \mathrm{kHz}$

[^0]
## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
Typical Applications Circuit .....  1
General Description .....  1
Revision History ..... 2
Detailed Functional Block Diagram ..... 3
Specifications ..... 4
Absolute Maximum Ratings ..... 6
Thermal Information ..... 6
ESD Caution .....
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics ..... 8
Theory of Operation ..... 12
Control Scheme ..... 12
PFM Mode (ADP2390 Only) ..... 12
Precision Enable/Shutdown ..... 12
Internal Regulator (VREG) ..... 12
Bootstrap Circuitry ..... 12
Oscillator ..... 12
Soft Start ..... 13
Fast Transient Response ..... 13
Power Good ..... 13
Peak Current-Limit and Short-Circuit Protection ..... 13
Overvoltage Protection (OVP) ..... 13
Undervoltage Lockout (UVLO) ..... 13
Thermal Shutdown ..... 13
Applications Information ..... 14
Input Capacitor Selection ..... 14
Output Voltage Setting ..... 14
Inductor Selection ..... 14
Output Capacitor Selection. ..... 15
Programming Input Voltage UVLO ..... 15
Compensation Design ..... 15
Design Example ..... 17
Output Voltage Setting ..... 17
Frequency Setting ..... 17
Inductor Selection ..... 17
Output Capacitor Selection. ..... 17
Compensation Components ..... 18
Soft Start Time Program ..... 18
Input Capacitor Selection ..... 18
Schematic for Design Example. ..... 18
External Components Recommendation ..... 19
Circuit Board Layout Recommendations ..... 20
Typical Application Circuits ..... 22
Outline Dimensions ..... 23
Ordering Guide ..... 23

## REVISION HISTORY

8/15—Revision 0: Initial Version

DETAILED FUNCTIONAL BLOCK DIAGRAM


Figure 3. ADP2389/ADP2390 Detailed Functional Block Diagram

## ADP2389/ADP2390

## SPECIFICATIONS

$\mathrm{V}_{\text {PVin }}=\mathrm{V}_{\text {VIN }}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum/maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY VOLTAGE (PVIN AND VIN) <br> PVIN Voltage Range <br> VIN Voltage Range <br> Quiescent Current <br> Shutdown Current <br> VIN Undervoltage Lockout Threshold | $V_{\text {PUIN }}$ <br> Vin <br> lo <br> Ishon <br> UVLO | No switching $\mathrm{EN}=\mathrm{GND}$ <br> VIN rising VIN falling | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ $3.5$ | 1.16 <br> 7.5 <br> 4.2 <br> 3.7 | $\begin{aligned} & 18 \\ & 18 \\ & 1.5 \\ & 20 \\ & 4.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| FEEDBACK (FB) <br> FB Regulation Voltage <br> FB Bias Current | $V_{\text {Fb }}$ <br> IfB | $\begin{aligned} & 0^{\circ} \mathrm{C}<\mathrm{T}_{\jmath}<85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{J}<+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 0.597 \\ & 0.594 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.01 \end{aligned}$ | $\begin{aligned} & 0.603 \\ & 0.606 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ $\mu \mathrm{A}$ |
| ERROR AMPLIFIER (EA) <br> Transconductance <br> EA Source Current <br> EA Sink Current | $g_{m}$ <br> I Source <br> $\mathrm{I}_{\mathrm{IINK}}$ |  | $\begin{aligned} & 450 \\ & 40 \\ & 40 \end{aligned}$ | $\begin{aligned} & 500 \\ & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 550 \\ & 60 \\ & 60 \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| INTERNAL REGULATOR (VREG) <br> VREG Voltage <br> Dropout Voltage Regulator Current Limit | Vireg | $\begin{aligned} & \mathrm{I}_{\mathrm{VREG}}=10 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{VREG}}=50 \mathrm{~mA} \end{aligned}$ | 4.8 | $\begin{aligned} & 5 \\ & 355 \\ & 100 \end{aligned}$ | 5.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{mV} \\ & \mathrm{~mA} \end{aligned}$ |
| SWITCH NODE (SW) <br> On Resistance ${ }^{1}$ <br> High-Side <br> Low-Side <br> SW Minimum On Time ${ }^{2}$ <br> SW Minimum Off Time ${ }^{2}$ | Roson_h <br> RDson_L <br> $\mathrm{t}_{\text {Min_ON }}$ <br> tmin_off | $\begin{aligned} & V_{\text {Boot }}=5 \mathrm{~V} \\ & \mathrm{~V}_{\text {VREG }}=5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 17 \\ & 4.5 \\ & 100 \\ & 150 \end{aligned}$ |  | $\begin{aligned} & \mathrm{m} \Omega \\ & \mathrm{~m} \Omega \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CURRENT LIMIT <br> ILIM Voltage <br> ILIM Current Range High-Side Peak Current Limit Low-Side Negative Current Limit ${ }^{2}$ | $V_{\text {ILIM }}$ <br> Ilıм <br> locp | RILIM $=59 \mathrm{k} \Omega$ | $\begin{aligned} & 1.8 \\ & 15 \end{aligned}$ | $\begin{aligned} & 0.592 \\ & 16.8 \\ & 4 \end{aligned}$ | $\begin{aligned} & 12 \\ & 18.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~A} \end{aligned}$ |
| BST Bootstrap Voltage | $V_{\text {воот }}$ |  | 4.6 | 5 | 5.4 | V |
| OSCILLATOR (RT) <br> Switching Frequency <br> Switching Frequency Range | $\mathrm{f}_{\text {sw }}$ | $\mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega$ | $\begin{aligned} & 540 \\ & 200 \end{aligned}$ | 600 | $\begin{aligned} & 660 \\ & 2200 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| FAST TRANSIENT WINDOW (FTW) <br> Fast Transient Response Window Minimum Fast Transient Response Window ${ }^{2}$ |  | $\mathrm{R}_{\mathrm{Ftw}}=100 \mathrm{k} \Omega$ |  | $\begin{aligned} & \pm 2 \\ & \pm 1 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| SS <br> SS Pin Pull-Up Current | Iss |  | 2.7 | 3.4 | 4.1 | $\mu \mathrm{A}$ |

ADP2389/ADP2390

${ }^{1}$ Pin-to-pin measurement.
${ }^{2}$ Guaranteed by design.

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| PVIN, VIN, EN, PGOOD | -0.3 V to +22 V |
| SW | -1 V to +22 V |
| BST | V SW +6 V |
| FB, SS, COMP, RT, ILIM, FTW, VREG | -0.3 V to +6 V |
| PGND to GND | -0.3 V to +0.3 V |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD- 020 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.
Unless otherwise specified, all other voltages are referenced to GND.

## THERMAL INFORMATION

$\theta_{\text {JA }}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board (4-layer, JEDEC standard board) for surface-mount packages.

Table 3. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\text {Jc }}$ | Unit |
| :--- | :--- | :--- | :--- |
| 32-Lead LFCSP | 41 | 2.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

ESD CAUTION


ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration (Top View)
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | SS | Soft Start Control. Connect a capacitor from the SS pin to GND to program the soft start time. |
| 2 | COMP | Error Amplifier Output. Connect an RC network from the COMP pin to GND. |
| 3 | FB | Feedback Voltage Sense Input. Connect this pin to a resistor divider from the output voltage, Vout. |
| 4 | VREG | Output of the Internal 5 V Regulator. The control circuits are powered from this voltage. Place a $1 \mu \mathrm{~F}, \mathrm{X} 7 \mathrm{R}$ or X5R ceramic capacitor between this pin and GND. |
| 5 | GND | Analog Ground. |
| 6 to 11, 19, 20 | SW | Switch Node. Connect this pin to an inductor. |
| 12 to 18 | PGND | Power Ground. Return of the low-side MOSFET. |
| 21 | BST | Supply Rail for the High-Side Gate Drive. Place a $0.1 \mu \mathrm{~F}$, X7R or X5R capacitor between SW and BST. |
| 22 to 26 | PVIN | Power Input. Connect PVIN to the input power source and connect a bypass capacitor between this pin and PGND. |
| 27 | VIN | Power Input for Control Circuitry. Bypass VIN to GND with a low equivalent series resistance (ESR) capacitor as close to the device as possible. Connect VIN to PVIN directly. |
| 28 | EN | Precision Enable. Use an external resistor divider to set the turn on threshold. To enable the device automatically, connect the EN pin to PVIN. |
| 29 | FTW | Fast Transient Response Window Setting. Connect a resistor between the FTW pin and GND to set the fast transient response window. |
| 30 | PGOOD | Power-Good Output (Open-Drain). Connecting a $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ pull-up resistor from PGOOD to a pull-up voltage is recommended. |
| 31 | ILIM | Current-Limit Threshold Setting. Connect a resistor from the ILIM pin to GND to program the current-limit threshold. |
| 32 | RT | Frequency Setting. Connect a resistor between the RT pin and GND to program the switching frequency between 200 kHz to 2.2 MHz . |
| 33 | EP, GND | Exposed GND Pad. The exposed GND pad must be soldered to a large, external, copper GND plane to reduce thermal resistance. |
| 34 | EP, SW | Exposed SW Pad. The exposed SW pad must be connected to the SW pins by using short, wide traces, or soldered to a large, external, copper SW plane to reduce thermal resistance. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {PVIN }}=\mathrm{V}_{\text {VIN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {out }}=1.8 \mathrm{~V}, \mathrm{~L}=1 \mu \mathrm{H}$, Cout $=5 \times 100 \mu \mathrm{~F}, \mathrm{fsw}=500 \mathrm{kHz}$, unless otherwise noted.


Figure 5. ADP2389 Efficiency at $V_{P V I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$


Figure 6. ADP2390 Efficiency at $V_{P V I N}=12$ V, $f_{S W}=600 \mathrm{kHz}$


Figure 7. Shutdown Current ( $I_{\text {SHDN }}$ ) vs. Input Voltage


Figure 8. ADP2389 Efficiency at $V_{\text {PVIN }}=12 \mathrm{~V}, f_{S W}=300 \mathrm{kHz}$


Figure 9. ADP2390 Efficiency at $V_{\text {PVIN }}=12$ V, $f_{S W}=300 \mathrm{kHz}$


Figure 10. Quiescent Current (IQ) vs. Input Voltage


Figure 11. VIN UVLO Threshold vs. Temperature


Figure 12. SS Pin Pull-Up Current vs. Temperature


Figure 13. Frequency vs. Temperature


Figure 14. EN Threshold vs. Temperature


Figure 15. Feedback Voltage vs. Temperature


Figure 16. VREG Voltage vs. Temperature


Figure 17. MOSFET RDson vs. Temperature


Figure 18. EA Transconductance vs. Temperature


Figure 19. PFM Mode Waveform (ADP2390)


Figure 20. Peak Current-Limit Threshold vs. Temperature


Figure 21. Continuous Conduction Mode (CCM) Waveform


Figure 22. Soft Start with Full Load


Figure 23. Precharged Output


Figure 24. Load Transient Response with Fast Transient Enable, lout $=2.4 \mathrm{~A}$ to 9.6 A

Figure 25. Output Short Entry


Figure 26. Load Transient Response, lout $=2.4 \mathrm{~A}$ to 9.6 A


Figure 27. Line Transient Response, $V_{\text {PVIN }}$ from 8 V to 14 V , Iout $=12 \mathrm{~A}$


Figure 28. Output Short Recovery

## THEORY OF OPERATION

The ADP2389/ADP2390 are synchronous step-down, dc-to-dc regulators. These devices use a current-mode control architecture with an integrated high-side power switch and a low-side synchronous rectifier. The regulators target high performance applications that require high efficiency and design flexibility.
The ADP2389/ADP2390 can operate with an input voltage from 4.5 V to 18 V and can regulate the output voltage to 0.6 V . Additional features added for design flexibility include programmable switching frequency, programmable soft start, programmable current limit, external compensation, precision enable, and a power-good output.

## CONTROL SCHEME

The ADP2389/ADP2390 use a fixed frequency, peak current mode pulse-width modulation (PWM) control architecture. At the start of each oscillator cycle, the high-side MOSFET turns on, adding a positive voltage across the inductor. The current in the inductor ( $\mathrm{I}_{\mathrm{L}}$ ) increases until the current sense signal crosses the peak inductor current threshold that turns off the high-side MOSFET and turns on the low-side MOSFET. This action adds a negative voltage across the inductor, causing the inductor current to decrease. The low-side MOSFET remains on for the rest of cycle.

## PFM MODE (ADP2390 ONLY)

The ADP2390 can work in PFM mode during a light load. When the COMP pin voltage is below the PFM threshold voltage, the device enters PFM mode. In PFM mode, the device monitors the FB voltage to regulate the output voltage. Because the high-side and low-side MOSFETs are turned off, the load current discharges the output capacitor, causing the output voltage to drop. When the FB voltage drops below 0.605 V , the device begins switching and the output voltage increases as the output capacitor is charged by the inductor current. When the FB voltage exceeds 0.62 V , the device turns off both the high-side and low-side MOSFETs until the FB voltage drops to 0.605 V . In the PFM mode, the output voltage ripple is greater than the ripple in the PWM mode.

## PRECISION ENABLE/SHUTDOWN

The EN input pin has a precision analog threshold of 1.2 V (typical) with 100 mV of hysteresis. When the enable pin (EN) voltage exceeds 1.2 V , the regulator turns on; when it falls below 1.1 V (typical), the regulator turns off. To force the regulator to start automatically when input power is applied, connect the EN pin to PVIN.

The precision EN pin has an internal pull-down current source $(5 \mu \mathrm{~A})$ that provides a default turn off when the EN pin is open.

When the EN pin voltage exceeds 1.2 V (typical), the ADP2389/ADP2390 are enabled and the internal pull-down current source at the EN pin decreases to $1 \mu \mathrm{~A}$, which allows users to program the PVIN UVLO and hysteresis.

## INTERNAL REGULATOR (VREG)

The on-board regulator provides a stable supply for the internal circuits. Place a $1 \mu \mathrm{~F}, \mathrm{X} 7 \mathrm{R}$ or X5R ceramic capacitor between the VREG pin and GND. The internal regulator includes a current-limit circuit to protect the output if the maximum external load current is exceeded.

## BOOTSTRAP CIRCUITRY

The ADP2389/ADP2390 include a boot strap regulator to provide the gate drive voltage for the high-side MOSFET. The boot strap regulator uses differential sensing to generate a 5 V bootstrap voltage between the BST pin and the SW pin.
Place a $0.1 \mu \mathrm{~F}$, X7R or X5R ceramic capacitor between the BST pin and the SW pin.

## OSCILLATOR

The switching frequency of the ADP2389/ADP2390 ( $\mathrm{f}_{\text {sw }}$ ) is controlled by the RT pin. A resistor $\left(\mathrm{R}_{\mathrm{T}}\right)$ from the RT pin to GND can program the switching frequency according to the following equation:

$$
f_{S W}(\mathrm{kHz})=\frac{67,000}{R_{T}(\mathrm{k} \Omega)+12}
$$

A $100 \mathrm{k} \Omega$ resistor sets the switching frequency to 600 kHz , and a $44.2 \mathrm{k} \Omega$ resistor sets the switching frequency to 1.2 MHz .
Figure 29 shows the typical relationship between $\mathrm{f}_{\mathrm{sw}}$ and $\mathrm{R}_{\mathrm{T}}$.


Figure 29. Switching Frequency ( $f_{S W}$ ) vs. $R_{T}$

## SOFT START

The SS pin programs the soft start time. Place a capacitor between the SS pin and GND; an internal current charges this capacitor to establish the soft start ramp. Calculate the soft start time using the following equation:

$$
t_{S S}=\frac{0.6 V \times C_{S S}}{I_{S S}}
$$

where:
Css is the soft start capacitance.
$I_{\text {SS }}$ is the soft start pull-up current $(3.4 \mu \mathrm{~A})$.
If the output voltage is precharged before power-up, the ADP2389/ ADP2390 prevent the low-side MOSFET from turning on until the soft start voltage exceeds the voltage on the FB pin.

## FAST TRANSIENT RESPONSE

The ADP2389/ADP2390 use the FTW pin to set the fast transient response window. Place a resistor ( $\mathrm{R}_{\mathrm{FTW}}$ ) between the FTW pin and GND to program the window. Calculate the window threshold using the following equation:

$$
\text { Window Threshold }=\frac{200}{R_{F T W}(\mathrm{k} \Omega)+1} \%
$$

If the output voltage is greater than the setting window, the fast transient response is enabled. The fast transient response function is disabled if the FTW pin is open and the minimum window is $1 \%$.
To avoid false trigger of the fast transient, the window threshold must be $2 \times$ greater than the output ripple.

## POWER GOOD

The power-good (PGOOD) pin is an active high, open-drain output that requires an external resistor to pull it up to a voltage. A logic high on the PGOOD pin indicates that the voltage at the FB pin (and thus the output voltage) is within $\pm 10 \%$ of the desired value, and there is a 16 cycle waiting period before PGOOD is pulled high. A logic low indicates that the voltage at the FB pin is out of $\pm 10 \%$ of the desired value, and there is a 16 -cycle waiting period before PGOOD is pulled low.

## PEAK CURRENT-LIMIT AND SHORT-CIRCUIT PROTECTION

The ADP2389/ADP2390 have a cycle-by-cycle peak currentlimit protection circuit to prevent current runaway. A resistor ( $\mathrm{R}_{\text {ILIM }}$ ) from the ILIM pin to GND programs the peak currentlimit threshold according to the following equation:

$$
I_{O C P}(\mathrm{~A})=\frac{1000}{R_{\text {ILIM }}(\mathrm{k} \Omega)+0.5}
$$

For protection against heavy loads, the ADP2389/ADP2390 use a hiccup mode for overcurrent protection. When the inductor $T$ turns off and the low-side MOSFET turns on until the next cycle. The overcurrent counter increments during this process. If the overcurrent counter reaches four or the FB pin voltage falls to 0.2 V after the soft start, the device enters hiccup mode. During hiccup mode, the high-side MOSFET and the low-side both turn off. The device remains in this mode for seven soft start times and then attempts to restart from soft start. If the current-limit fault is cleared, the device resumes normal operation; otherwise, it reenters hiccup mode.

In some cases, the input voltage (PVIN) ramp rate is too slow, or the output capacitor is too large for the output to reach regulation during the soft start process, which causes the regulator to enter hiccup mode. To avoid such cases, use a resistor divider at the EN pin to program the input voltage UVLO, or use a longer soft start time.

## OVERVOLTAGE PROTECTION (OVP)

The ADP2389/ADP2390 include an OVP feature that protects the regulator against an output short to a higher voltage supply or against a strong load disconnect transient. If the feedback voltage increases to 0.7 V , the internal high-side MOSFET and low-side MOSFET turn off until the voltage at FB decreases to 0.63 V . At that time, the ADP2389/ADP2390 resumes normal operation.

## UNDERVOLTAGE LOCKOUT (UVLO)

The undervoltage lockout (UVLO) threshold is 4.2 V with a 0.5 V hysteresis, which prevents power-on glitches from occurring. When the VIN voltage rises above 4.2 V , the device enables and the soft start period initiates. When the VIN voltage drops below 3.7 V , the device turns off.

## THERMAL SHUTDOWN

In the event that the ADP2389/ADP2390 junction temperatures rises above $150^{\circ} \mathrm{C}$, the internal thermal shutdown circuit turns off the regulator for self protection. Extreme junction temperatures can be the result of high current operation, poor circuit board thermal design, and/or high ambient temperature. A $25^{\circ} \mathrm{C}$ hysteresis is included in the thermal shutdown circuit so that if an overtemperature event occurs, the ADP2389/ADP2390 does not return to normal operation until the on-chip temperature drops below $125^{\circ} \mathrm{C}$. Upon recovery, a soft start initiates before normal operation.

## APPLICATIONS INFORMATION

## INPUT CAPACITOR SELECTION

The input decoupling capacitor attenuates high frequency noise on the input. This capacitor must be a ceramic type in the range of $10 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$. Place the capacitor close to the PVIN pin. Keep the loop composed by this input capacitor, high-side MOSFET and low-side MOSFET as small as possible.
The voltage rating of the input capacitor must be greater than the maximum input voltage. The rms current rating of the input capacitor must be larger than the value calculated from the following equation:

$$
I_{C I N_{-} R M S}=I_{O U T} \times \sqrt{D \times(1-D)}
$$

where:
$I_{\text {OUT }}$ is the output current.
$D$ is the duty cycle.

## OUTPUT VOLTAGE SETTING

An external resistor divider sets the output voltages of the ADP2389/ADP2390. Calculate the resistor values using the following equation:

$$
V_{O U T}=0.6 \times\left(1+\frac{R_{T O P}}{R_{B O T}}\right)
$$

where :
$R_{\text {Top }}$ is the top feedback resistor.
$R_{\text {вот }}$ is the bottom feedback resistor.
To limit output voltage accuracy degradation due to FB bias current ( $0.1 \mu \mathrm{~A}$ maximum) to less than $0.5 \%$ (maximum), ensure that $\mathrm{R}_{\text {вот }}$ is less than $30 \mathrm{k} \Omega$.
Table 5 gives the recommended resistor divider for various output voltages.

Table 5. Resistor Divider for Difference Output Voltage

| $\mathrm{V}_{\text {out }}(\mathrm{V})$ | $\mathrm{R}_{\text {TOP }, ~} \mathbf{1 \%}$ (k) | $\mathrm{R}_{\text {Bот, }} \pm 1 \%$ (kS) |
| :---: | :---: | :---: |
| 1.0 | 10 | 15 |
| 1.2 | 10 | 10 |
| 1.5 | 15 | 10 |
| 1.8 | 20 | 10 |
| 2.5 | 47.5 | 15 |
| 3.3 | 10 | 2.21 |
| 5.0 | 22 | 3 |

## INDUCTOR SELECTION

The inductor value is determined by the operating frequency, the input voltage, output voltage, and inductor ripple current. Using a small inductor leads to a faster transient response; however, it degrades efficiency due to its larger inductor ripple current. Using a large inductor value leads to smaller ripple current and better efficiency but results in a slower transient response.

As a guideline, the inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is typically set to one third of the maximum load current. Calculate the inductor value using the following equation:

$$
L=\frac{\left(V_{I N}-V_{\text {OUT }}\right) \times D}{\Delta I_{L} \times f_{S W}}
$$

where:
$V_{I N}$ is the input voltage.
$V_{\text {OUT }}$ is the output voltage.
$D$ is the duty cycle.
$\Delta I_{L}$ is the inductor ripple current.
$f_{S W}$ is the switching frequency.

$$
D=\frac{V_{O U T}}{V_{I N}}
$$

The peak inductor current ( $\mathrm{I}_{\text {РЕак }}$ ) is calculated using

$$
I_{P E A K}=I_{O U T}+\frac{\Delta I_{L}}{2}
$$

The saturation current of the inductor must be greater than the peak inductor current. For the ferrite core inductors with a quick saturation characteristic, the saturation current rating ( $\mathrm{I}_{\mathrm{SAT}}$ ) of the inductor must be greater than the current-limit threshold of the switch to prevent the inductor from being saturated.
Calculate the rms current of the inductor ( $\mathrm{I}_{\text {RMs }}$ ) from the following equation:

$$
I_{\text {RMS }}=\sqrt{I_{\text {OUT }}{ }^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

Shielded ferrite core materials are recommended for low core loss and low electromagnetic interference (EMI). Table 6 lists recommended inductors.

Table 6. Recommended Inductors

| Vendor | Device No. | Value <br> $(\boldsymbol{\mu H})$ | $\mathbf{I}_{\text {SAT }}$ <br> $(\mathbf{A})$ | $\mathbf{I}_{\text {RMs }}$ <br> $(\mathbf{A})$ | DCR <br> $(\mathbf{m} \boldsymbol{\Omega})$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| CoilCraft | XAL7030-102ME | 1 | 21.8 | 16.1 | 4.55 |
|  | XAL7030-152ME | 1.5 | 11.9 | 23.5 | 7.6 |
|  | XAL7030-222ME | 2.2 | 10 | 18 | 13.7 |
| Toko | FDUE1040D-H-R22M | 0.22 | 32 | 32 | 0.64 |
|  | FDUE1040D-H-R45M | 0.45 | 27 | 24 | 1.02 |
|  | FDU1040D-H-R68M | 0.68 | 21 | 20 | 1.7 |
|  | FDUE1040D-H-1R0M | 1.0 | 18 | 16 | 2.35 |
|  | FDA1254-H-1R2M | 1.2 | 20.2 | 18.4 | 2.6 |
| Würth | 7443330022 | 0.22 | 60 | 21.5 | 0.6 |
| Elektronik | 7443330047 | 0.47 | 47 | 20 | 0.8 |
|  | 7443330068 | 0.68 | 38 | 20 | 1.35 |
|  | 7443330082 | 0.82 | 36 | 20 | 1.35 |
|  | 7443320100 | 1.0 | 27.5 | 20 | 1.35 |
|  | 744325120 | 1.2 | 25 | 20 | 1.8 |
|  | 7443330150 | 1.5 | 27 | 18 | 2.5 |
|  | 7443330220 | 2.2 | 22 | 16 | 3.7 |

## OUTPUT CAPACITOR SELECTION

The output capacitor selection affects both the output ripple voltage and the loop dynamics of the regulator.

During a step load transient, for instance, when the load is suddenly increased, the output capacitor supplies the load until the control loop ramps up the inductor current. The delay caused by the control loop causes the output to undershoot. Use the following equation to calculate the output capacitance required to satisfy the voltage droop requirement:

$$
C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{I N}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}}
$$

where:
$K_{U V}$ is a factor; the typical setting is $K_{U V}=2$.
$\Delta I_{\text {STEP }}$ is the load step.
$\Delta V_{o u T_{-} U V}$ is the allowable undershoot on the output voltage.
When a load is suddenly removed from the output and the energy stored in the inductor rushes into the output capacitor, the output overshoots. Calculate the output capacitance required to meet the overshoot requirement using the following equation:

$$
C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{\text {OUT }}-\Delta V_{\text {OUT_OV }}\right)-V_{\text {OUT }}}
$$

where:
$K_{o V}$ is a factor; the typical setting is $K_{o V}=2$.
$\Delta I_{\text {sTEP }}$ is the load step.
$\Delta V_{\text {out_ov }}$ is the allowable overshoot on the output voltage.
The output ripple is determined by the ESR and the value of the capacitance. Use the following equations to select a capacitor that can meet the output ripple requirements:

$$
C_{\text {OUT_RIPPLE }}=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPPLE }}}
$$

where $\Delta V_{\text {OUt_RIPPLE }}$ is the allowable output ripple voltage.

$$
R_{E S R}=\frac{\Delta V_{\text {OUT_RIPPLE }}}{\Delta I_{L}}
$$

where $R_{\text {ESR }}$ is the equivalent series resistance of the output capacitor in ohms.
Select the largest output capacitance given by Cout_uv, Cout_ov, and Cout_riple to meet both load transient and output ripple performance.
The selected output capacitor voltage rating must be greater than the output voltage. The rms current rating of the output capacitor must be greater than the value calculated using the following equation:

$$
I_{\text {COUT_RMS }}=\frac{\Delta I_{L}}{\sqrt{12}}
$$

## PROGRAMMING INPUT VOLTAGE UVLO

The ADP2389/ADP2390 have a precision enable input that programs the UVLO threshold of the input voltage, as shown in Figure 30.


Figure 30. Programming the Input Voltage UVLO
Use the following equations to calculate $\mathrm{R}_{\text {Top_en }}$ and $\mathrm{R}_{\text {Bot_en: }}$

$$
R_{\text {TOP_EN }}=\frac{1.1 \mathrm{~V} \times V_{I N_{-} R I S I N G}-1.2 \mathrm{~V} \times V_{I N_{-} F A L L I N G}}{1.1 \mathrm{~V} \times 6.1 \mu \mathrm{~A}-1.2 \mathrm{~V} \times 1 \mu \mathrm{~A}}
$$

where:
$V_{\text {IN_RIIING }}$ is the $\mathrm{V}_{\text {IN }}$ rising threshold.
$V_{\text {IN_FALLING }}$ is the $\mathrm{V}_{\text {IN }}$ falling threshold.

$$
R_{B O T_{-} E N}=\frac{1.2 \mathrm{~V} \times R_{\text {TOP_ } E N}}{V_{I N_{-} R I S I N G}-R_{\text {TOP_ }_{-} E N} \times 6.1 \mu \mathrm{~A}-1.2 \mathrm{~V}}
$$

## COMPENSATION DESIGN

For peak current mode control, the power stage can be simplified as a voltage controlled current source supplying current to the output capacitor and load resistor. It is composed of one domain pole and a zero contributed by the output capacitor ESR. The control to output transfer function is shown with the following equations:

$$
G_{V D}(s)=\frac{V_{O U T}(s)}{V_{C O M P}(s)}=A_{V I} \times R \times \frac{\left(1+\frac{s}{2 \times \pi \times f_{Z}}\right)}{\left(1+\frac{s}{2 \times \pi \times f_{P}}\right)}
$$

where:
$G_{V D}$ is the control to output transfer function.
$A_{V I}=20 \mathrm{~A} / \mathrm{V}$.
$R$ is the load resistance.
$f_{Z}$ is the zero of $G_{V D}$.
$f_{P}$ is the domain pole of $G_{V D}$.

$$
f_{Z}=\frac{1}{2 \times \pi \times R_{E S R} \times C_{O U T}}
$$

where:
$R_{\text {ESR }}$ is the equivalent series resistance of the output capacitor. Cout is the output capacitance.

$$
f_{P}=\frac{1}{2 \times \pi \times\left(R+R_{E S R}\right) \times C_{O U T}}
$$

The ADP2389/ADP2390 use a transconductance amplifier for the error amplifier and to compensate the system. Figure 31 shows the simplified, peak current mode control, small signal circuit.


Figure 31. Simplified Peak Current Mode Control, Small Signal Circuit
The compensation components, $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{c}}$, contribute a zero and the optional $\mathrm{C}_{\mathrm{CP}}$ and $\mathrm{R}_{\mathrm{C}}$ contribute an optional pole.
The closed-loop transfer equation is as follows:

$$
\begin{aligned}
& T_{V}(s)=\frac{R_{B O T}}{R_{B O T}+R_{T O P}} \times \frac{-g_{m}}{C_{C}+C_{C P}} \times \\
& \frac{1+R_{C} \times C_{C} \times s}{s \times\left(1+\frac{R_{C} \times C_{C} \times C_{C P}}{C_{C}+C_{P}} \times s\right)} \times G_{V D}(s)
\end{aligned}
$$

The following design guideline shows how to select the compensation components $\mathrm{R}_{\mathrm{C}}, \mathrm{C}_{\mathrm{C}}$, and $\mathrm{C}_{\mathrm{CP}}$ for ceramic output capacitor applications.

1. Determine the cross frequency, $\mathrm{f}_{\mathrm{c}}$. Generally, $\mathrm{f}_{\mathrm{C}}$ is between $\mathrm{f}_{\mathrm{sw}} / 12$ and $\mathrm{fsw}_{\mathrm{sw}} / 6$.
2. Calculate $\mathrm{R}_{\mathrm{c}}$ using the following equation:

$$
R_{C}=\frac{2 \times \pi \times V_{\text {OUT }} \times C_{\text {OUT }} \times f_{C}}{0.6 \mathrm{~V} \times g_{m} \times A_{V I}}
$$

3. Place the compensation zero at the domain pole, $\mathrm{f}_{\mathrm{p}}$, and determine $\mathrm{C}_{\mathrm{C}}$ by
$C_{C}=\frac{\left(R+R_{E S R}\right) \times C_{\text {OUT }}}{R_{C}}$
4. $\mathrm{C}_{\mathrm{CP}}$ is optional. Use $\mathrm{C}_{\mathrm{CP}}$ to cancel the zero caused by the ESR of the output capacitor.
$C_{C P}=\frac{R_{E S R} \times C_{\text {OUT }}}{R_{C}}$

## DESIGN EXAMPLE

This section provides the procedures of selecting the external components based on the example specifications listed in Table 7. The schematic of this design example is shown in Figure 32.

Table 7. Step-Down DC-to-DC Regulator Requirements

| Parameter | Specification |
| :--- | :--- |
| Input Voltage | $12.0 \mathrm{~V} \pm 10 \%$ |
| Output Voltage | 1.2 V |
| Output Current | 12 A |
| Output Voltage Ripple | 12 mV |
| Load Transient | $\pm 5 \%, 3 \mathrm{~A}$ to $9 \mathrm{~A}, 2 \mathrm{~A} / \mu \mathrm{s}$ |
| Switching Frequency | 500 kHz |

## OUTPUT VOLTAGE SETTING

Select a $10 \mathrm{k} \Omega$ resistor as the top feedback resistor ( $\mathrm{R}_{\text {TOP }}$ ) and calculate the bottom feedback resistor ( $\mathrm{R}_{\text {вот }}$ ) using the following equation:

$$
R_{B O T}=R_{T O P} \times\left(\frac{0.6}{V_{O U T}-0.6}\right)
$$

To set the output voltage to 1.2 V , the resistors values are $\mathrm{R}_{\mathrm{TOP}}=$ $10 \mathrm{k} \Omega$ and $\mathrm{R}_{\text {вот }}=10 \mathrm{k} \Omega$.

## FREQUENCY SETTING

Use the following equation to calculate the value of $\mathrm{R}_{\mathrm{T}}$ :

$$
R_{T}(\mathrm{k} \Omega)=\frac{67,000}{f_{S W}(\mathrm{kHz})}-12
$$

Thus, when $\mathrm{f}_{\mathrm{Sw}}=500 \mathrm{kHz}$, the value of $\mathrm{R}_{\mathrm{T}}=122 \mathrm{k} \Omega$.
Select the standard resistor value of $121 \mathrm{k} \Omega$ for $\mathrm{R}_{\mathrm{T}}$.

## INDUCTOR SELECTION

The peak-to-peak inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is set to $33 \%$ of the maximum output current. Use the following equation to estimate the inductor value:

$$
L=\frac{\left(V_{I N}-V_{\text {OUT }}\right) \times D}{\Delta I_{L} \times f_{S W}}
$$

where:
$V_{I N}=12.0 \mathrm{~V}$
$V_{\text {out }}=1.2 \mathrm{~V}$
$D=10 \%$
$\Delta I_{L}=4 \mathrm{~A}$
$f_{S W}=500 \mathrm{kHz}$
This results in $\mathrm{L}=0.54 \mu \mathrm{H}$. Select the standard inductor value of $0.68 \mu \mathrm{H}$.
Calculate the peak-to-peak inductor ripple current using the following equation:

$$
\Delta I_{L}=\frac{\left(V_{I N}-V_{O U T}\right) \times D}{L \times f_{S W}}
$$

Calculate the peak inductor current with the following equation:

$$
I_{P E A K}=I_{O U T}+\frac{\Delta I_{L}}{2}
$$

This results in $\mathrm{I}_{\text {Peak }}=13.588 \mathrm{~A}$.
Calculate the rms current flowing through the inductor by the following equation:

$$
I_{\text {RMS }}=\sqrt{I_{\text {OUT }}{ }^{2}+\frac{\Delta I_{L}{ }^{2}}{12}}
$$

This results in $\mathrm{I}_{\text {RMS }}=12.035 \mathrm{~A}$.
According to the calculated current value, select an inductor with a minimum rms current rating of 12.035 A and a minimum saturation current rating of 13.588 A .
However, to protect the inductor from reaching its saturation point under a current-limit condition, the inductor must be rated for at least a 20 A saturation current for reliable operation.
Based on these requirements, select a $0.68 \mu \mathrm{H}$ inductor, such as the 7443330068 from Würth Elektronik, which has $1.35 \mathrm{~m} \Omega \mathrm{dc}$ resistance (DCR) and a 38 A saturation current.

## OUTPUT CAPACITOR SELECTION

The output capacitor must meet both the output voltage ripple requirement and load transient response.
To meet the output voltage ripple requirement, use the following equation to calculate the ESR and capacitance value of the output capacitor:

$$
\begin{aligned}
& C_{\text {OUT_R }_{-} I P P L E}=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{O U T_{-} R I P P L E}} \\
& R_{E S R}=\frac{\Delta V_{O U T_{-} R I P P L E}}{\Delta I_{L}}
\end{aligned}
$$

This results in Cout_ripple $=66 \mu \mathrm{~F}$ and $\mathrm{R}_{\text {ESR }}=3.78 \mathrm{~m} \Omega$.
To meet the $\pm 5 \%$ overshoot and undershoot transient requirements, use the following equations to calculate the capacitance:

$$
\begin{aligned}
C_{\text {OUT_OV }} & =\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }^{2}}{ }^{2} \times L}{2 \times\left(V_{\text {OUT }}-\Delta V_{\text {OUT_OV }}\right)-V_{\text {OUT }}} \\
C_{\text {OUT_UV }} & =\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}}
\end{aligned}
$$

where:
$K_{O V}=K_{U V}=2$, and are the coefficients for estimation purpose.
$\Delta I_{\text {STEP }}=6 \mathrm{~A}$, and is the load transient step.
$\Delta V_{\text {out_ov }}=5 \% \times$ V $_{\text {out }}$ and, is the overshoot voltage.
$\Delta V_{\text {out_UV }}=5 \% \times$ Vout, and is the undershoot voltage.
This results in Cout_ov $=332 \mu \mathrm{~F}$ and Cout_uv $=38 \mu \mathrm{~F}$.

This results in $\Delta \mathrm{I}_{\mathrm{L}}=3.176 \mathrm{~A}$.

According to the calculations for Cout_ripple, Cout_ov, and Cout_uv, the output capacitance must be greater than $332 \mu \mathrm{~F}$ and the ESR of the output capacitor must be less than $3.78 \mathrm{~m} \Omega$. It is recommended that five $100 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 6.3 \mathrm{~V}$ ceramic capacitors be used, such as the GRM32ER60J107ME20 from Murata, with an ESR of $2 \mathrm{~m} \Omega$.

## COMPENSATION COMPONENTS

For better load transient and stability performance, set the cross frequency, $\mathrm{f}_{\mathrm{c}}$, to $\mathrm{f}_{\mathrm{sw}} / 10$. In this case, $\mathrm{f}_{\mathrm{sw}}$ is running at 500 kHz ; therefore, set $\mathrm{f}_{\mathrm{C}}$ to 50 kHz .

The $100 \mu \mathrm{~F}$ ceramic output capacitors have a derated value of $62 \mu \mathrm{~F}$.

$$
\begin{aligned}
& R_{C}=\frac{2 \times \pi \times 1.2 \mathrm{~V} \times 5 \times 62 \mu \mathrm{~F} \times 50 \mathrm{kHz}}{0.6 \mathrm{~V} \times 500 \mu \mathrm{~S} \times 20 \mathrm{~A} / \mathrm{V}}=19.47 \mathrm{k} \Omega \\
& C_{C}=\frac{(0.1 \Omega+0.002 \Omega) \times 5 \times 62 \mu \mathrm{~F}}{19.47 \mathrm{k} \Omega}=1623 \mathrm{pF} \\
& C_{C P}=\frac{0.002 \Omega \times 5 \times 62 \mu \mathrm{~F}}{19.47 \mathrm{k} \Omega}=31.8 \mathrm{pF}
\end{aligned}
$$

## SOFT START TIME PROGRAM

The soft start feature ramps up the output voltage in a controlled manner, eliminating output voltage overshoot during soft start, and limiting the inrush current. Set the soft start time to 4 ms .

$$
C_{S S}=\frac{t_{S S} \times I_{S S}}{0.6 \mathrm{~V}}=\frac{4 \mathrm{~ms} \times 3.4 \mu \mathrm{~A}}{0.6 \mathrm{~V}}=22.67 \mathrm{nF}
$$

Choose a standard component value of $\mathrm{C}_{s \mathrm{~s}}=22 \mathrm{nF}$.

## INPUT CAPACITOR SELECTION

Place a minimum $10 \mu \mathrm{~F}$ ceramic capacitor near the PVIN pin. In this application, one $10 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 25 \mathrm{~V}$ ceramic capacitor is recommended.

Choose the following standard components: $\mathrm{R}_{\mathrm{C}}=20 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{C}}=$ 1500 pF , and $\mathrm{C}_{\mathrm{CP}}=33 \mathrm{pF}$.

## SCHEMATIC FOR DESIGN EXAMPLE



## EXTERNAL COMPONENTS RECOMMENDATION

Table 8. Recommended External Components for Typical Applications with 10 A Output Current

| $\mathbf{f}_{\text {sw }}(\mathbf{k H z}$ ) | $\mathrm{V}_{\text {IN }}(\mathrm{V})$ | $\mathrm{V}_{\text {out }}(\mathrm{V})$ | $\mathrm{L}(\mu \mathrm{H})$ | $\left.\mathrm{Cout}_{\text {( }} \mathrm{F}\right)^{1}$ | $\mathrm{R}_{\text {Top }}(\mathrm{k} \Omega$ ) | $\mathrm{R}_{\text {BOT }}(\mathrm{k} \Omega$ ) | Rc (k) | $\mathrm{C}_{\mathrm{c}}(\mathrm{pF})$ | $\mathbf{C l P P}^{\text {(pF) }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 300 | 12 | 1 | 0.82 | 680 | 10 | 15 | 21 | 2700 | 330 |
|  | 12 | 1.2 | 1 | 470 | 10 | 10 | 18 | 2700 | 270 |
|  | 12 | 1.5 | 1 | $5 \times 100$ | 15 | 10 | 15 | 2700 | 39 |
|  | 12 | 1.8 | 1.2 | $5 \times 100$ | 20 | 10 | 18 | 2700 | 33 |
|  | 12 | 2.5 | 1.5 | $3 \times 100$ | 47.5 | 15 | 15 | 2700 | 22 |
|  | 12 | 3.3 | 2.2 | $3 \times 100$ | 10 | 2.21 | 20 | 2700 | 18 |
|  | 12 | 5 | 2.2 | 100 | 22 | 3 | 10 | 2700 | 10 |
|  | 5 | 1 | 0.68 | 470 | 10 | 15 | 15 | 2700 | 330 |
|  | 5 | 1.2 | 0.82 | 470 | 10 | 10 | 18 | 2700 | 270 |
|  | 5 | 1.5 | 0.82 | $5 \times 100$ | 15 | 10 | 12 | 2700 | 39 |
|  | 5 | 1.8 | 1 | $4 \times 100$ | 20 | 10 | 15 | 2700 | 33 |
|  | 5 | 2.5 | 1 | $2 \times 100$ | 47.5 | 15 | 10 | 2700 | 22 |
|  | 5 | 3.3 | 1 | $2 \times 100$ | 10 | 2.21 | 12 | 2700 | 18 |
| 600 | 12 | 1.2 | 0.47 | $4 \times 100$ | 10 | 10 | 18 | 1200 | 27 |
|  | 12 | 1.5 | 0.47 | $3 \times 100$ | 15 | 10 | 18 | 1200 | 22 |
|  | 12 | 1.8 | 0.68 | $3 \times 100$ | 20 | 10 | 21 | 1200 | 18 |
|  | 12 | 2.5 | 0.82 | $2 \times 100$ | 47.5 | 15 | 20 | 1200 | 12 |
|  | 12 | 3.3 | 1 | 100 | 10 | 2.21 | 12 | 1200 | 10 |
|  | 12 | 5 | 1.2 | 100 | 22 | 3 | 20 | 1200 | 6.8 |
|  | 5 | 1 | 0.47 | $5 \times 100$ | 10 | 15 | 20 | 1200 | 33 |
|  | 5 | 1.2 | 0.47 | $4 \times 100$ | 10 | 10 | 18 | 1200 | 27 |
|  | 5 | 1.5 | 0.47 | $3 \times 100$ | 15 | 10 | 18 | 1200 | 22 |
|  | 5 | 1.8 | 0.47 | $2 \times 100$ | 20 | 10 | 14 | 1200 | 18 |
|  | 5 | 2.5 | 0.47 | 100 | 47.5 | 15 | 10 | 1200 | 12 |
|  | 5 | 3.3 | 0.47 | 100 | 10 | 2.21 | 12 | 1200 | 10 |
| 1200 | 12 | 2.5 | 0.47 | 100 | 47.5 | 15 | 20 | 680 | 6.8 |
|  | 12 | 3.3 | 0.47 | 47 | 10 | 2.21 | 12 | 680 | 4.7 |
|  | 12 | 5 | 0.68 | 47 | 22 | 3 | 18 | 680 | 3.3 |
|  | 5 | 1 | 0.13 | $2 \times 100$ | 10 | 15 | 15 | 680 | 12 |
|  | 5 | 1.2 | 0.24 | $2 \times 100$ | 10 | 10 | 18 | 680 | 12 |
|  | 5 | 1.5 | 0.24 | $2 \times 100$ | 15 | 10 | 22.1 | 680 | 10 |
|  | 5 | 1.8 | 0.24 | 100 | 20 | 10 | 14 | 680 | 8.2 |
|  | 5 | 2.5 | 0.24 | $47$ | 47.5 | 15 | 9.1 | 680 | 6.8 |
|  | 5 | 3.3 | 0.24 | 47 | 10 | 2.21 | 12 | 680 | 4.7 |

[^1]
## CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Good printed circuit board (PCB) layout is essential for obtaining the best performance from the ADP2389/ADP2390. Poor PCB layout can degrade the output regulation, as well as the EMI and electromagnetic compatibility (EMC) performance. Figure 34 shows an example of a good PCB layout for the ADP2389/ ADP2390. For optimum layout, refer to the following guidelines:

- Use separate analog ground planes and power ground planes. Connect the ground reference of sensitive analog circuitry, such as output voltage divider components, to the analog ground. In addition, connect the ground reference of power components, such as input and output capacitors, to power ground. Connect both ground planes to the exposed GND pad of the ADP2389/ADP2390.
- Place the input capacitor, the inductor, and the output capacitor as close as possible to the IC, and use short traces.
- Ensure that the high current loop traces are as short and as wide as possible. Make the high current path from the input capacitor through the inductor, the output capacitor, and the power ground plane back to the input capacitor as short as possible. To accomplish this, ensure that the input and output capacitors share a common power ground plane. In addition, ensure that the high current path from the power ground plane through the inductor and output capacitor back to the power ground plane is as short as possible by tying the PGND pins of the ADP2389/ADP2390 to the PGND plane as close as possible to the input and output capacitors.
- Connect the exposed GND pad of the ADP2389/ADP2390 to a large, external copper ground plane to maximize its power dissipation capability and minimize junction temperature. In addition, connect the exposed SW pad to the SW pins of the ADP2389/ADP2390, using short, wide traces, or connect the exposed SW pad to a large copper plane of the switching node for high current flow to reduce thermal resistance.
- Place the feedback resistor divider network as close as possible to the FB pin to prevent noise pickup. Minimize the length of the trace that connects the top of the feedback resistor divider to the output while keeping the trace away from the high current traces and the switching node to avoid noise pickup. To reduce noise pickup further, place an analog ground plane on either side of the FB trace and ensure that the trace is as short as possible to reduce the parasitic capacitance pickup.


Figure 33. High Current Path in the PCB Circuit


Figure 34. Recommended PCB Layout

## TYPICAL APPLICATION CIRCUITS

Figure 35 through Figure 37 show some typical application circuits of the ADP2389/ADP2390 for user information.


Figure 35. $V_{\text {IN }}=12 \mathrm{~V}, V_{\text {OUt }}=3.3 \mathrm{~V}$, lout $=12 \mathrm{~A}, f_{\text {SW }}=600 \mathrm{kHz}$ with PFM Mode


## OUTLINE DIMENSIONS



Figure 38. 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$5 \mathrm{~mm} \times 5 \mathrm{~mm}$ Body, Very Thin Quad
(CP-32-19)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Output Voltage | Package Description | Package Option |
| :--- | :--- | :--- | :--- | :--- |
| ADP2389ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-19 |
| ADP2390ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] <br> Evaluation Board | CP-32-19 |
| ADP2389-EVALZ |  |  | Evaluation Board |  |
| ADP2390-EVALZ |  |  |  |  |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Voltage Regulators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
FAN53610AUC33X FAN53611AUC123X FAN48610BUC33X FAN48610BUC45X FAN48617UC50X R3 430464BB KE177614
FAN53611AUC12X MAX809TTR NCV891234MW50R2G NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG SCY1751FCCT1G NCP81109JMNTXG AP3409ADNTR-G1 NCP81241MNTXG LTM8064IY LT8315EFE\#TRPBF LTM4664EY\#PBF LTM4668AIY\#PBF NCV1077CSTBT3G XCL207A123CR-G MPM54304GMN-0002 MPM54304GMN-0004 MPM54304GMN-0003 AP62300Z6-7 MP8757GL-P MIC23356YFT-TR LD8116CGL HG2269M/TR OB2269 XD3526 U6215A U6215B U6620S LTC3412IFE LT1425IS MAX25203BATJA/VY+ MAX77874CEWM+ XC9236D08CER-G MP3416GJ-P MP5461GC-Z MPQ4415AGQB-Z MPQ4590GS-Z MAX38640BENT18+T MAX77511AEWB+ MAX20406AFOD/VY+


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
    Tel: 781.329.4700
    ©2015 Analog Devices, Inc. All rights reserved. Technical Support

[^1]:    ${ }^{1} 680 \mu \mathrm{~F}: 6.3 \mathrm{~V}$, KEMET T530X687M006ATE010; $470 \mu \mathrm{~F}: 6.3 \mathrm{~V}$, KEMET T520X477M006ATE010; $100 \mu \mathrm{~F}: 6.3 \mathrm{~V}, \mathrm{X} 5 R$, Murata GRM32ER60J107ME20; $47 \mu \mathrm{~F}: 6.3 \mathrm{~V}, \mathrm{X} 5 \mathrm{R}, \mathrm{Murata}$ GRM32ER60J476ME20.

