

# High Speed, Dual, 2 A MOSFET Driver ADP3629/ADP3630/ADP3631

#### FEATURES

Industry-standard-compatible pinout High current drive capability Precise threshold shutdown comparator UVLO with hysteresis Overtemperature warning signal Overtemperature shutdown 3.3 V-compatible inputs Rise time and fall time: 10 ns typical at 2.2 nF load Fast propagation delay Matched propagation delays between channels Supply voltage: 9.5 V to 18 V Dual outputs can be operated in parallel (ADP3629/ADP3630) Rated from -40°C to +85°C ambient temperature 8-lead SOIC N and 8-lead MSOP

#### APPLICATIONS

AC-to-DC switch mode power supplies DC-to-DC power supplies Synchronous rectification Motor drives

#### **GENERAL DESCRIPTION**

The ADP3629/ADP3630/ADP3631 are dual, high current, high speed drivers, capable of driving two independent N-channel power MOSFETs. The ADP3629/ADP3630/ADP3631 use the industry-standard footprint but add high speed switching performance and improved system reliability.

The ADP3629/ADP3630/ADP3631 have an internal temperature sensor and provide two levels of overtemperature protection: an overtemperature warning and an overtemperature shutdown at extreme junction temperatures.

The SD function, generated from a precise internal comparator, provides fast system enable or shutdown. This feature allows redundant overvoltage protection, complementing the protection inside the main controller device, or provides safe system shutdown in the event of an overtemperature warning.

The wide input voltage range allows the driver to be compatible with both analog and digital PWM controllers.

Digital power controllers are supplied from a low voltage supply, and the driver is supplied from a higher voltage supply. The ADP3629/ADP3630/ADP3631 add UVLO and hysteresis functions, allowing safe startup and shutdown of the higher voltage supply when used with low voltage digital controllers.



Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2009 Analog Devices, Inc. All rights reserved.

# TABLE OF CONTENTS

| Features                                      |
|-----------------------------------------------|
| Applications1                                 |
| General Description                           |
| Functional Block Diagram 1                    |
| Revision History                              |
| Specifications                                |
| Timing Diagrams 4                             |
| Absolute Maximum Ratings                      |
| Thermal Resistance                            |
| ESD Caution                                   |
| Pin Configurations and Function Descriptions7 |
| Typical Performance Characteristics           |

### **REVISION HISTORY**

9/09—Revision 0: Initial Version

| Test Circuit                                             |
|----------------------------------------------------------|
| Theory of Operation11                                    |
| Input Drive Requirements (INA, INA, INB, INB, and SD) 11 |
| Low-Side Drivers (OUTA, OUTB)11                          |
| Shutdown (SD) Function11                                 |
| Overtemperature Protections 12                           |
| Supply Capacitor Selection12                             |
| PCB Layout Considerations12                              |
| Parallel Operation12                                     |
| Thermal Considerations13                                 |
| Outline Dimensions 14                                    |
| Ordering Guide14                                         |
|                                                          |

### **SPECIFICATIONS**

 $V_{\rm DD}$  = 12 V,  $T_J$  = –40°C to +125°C, unless otherwise noted.  $^1$ 

#### Table 1.

| Parameter                               | Symbol                | Test Conditions/Comments                                | Min  | Тур  | Max  | Unit |
|-----------------------------------------|-----------------------|---------------------------------------------------------|------|------|------|------|
| SUPPLY                                  |                       |                                                         |      |      |      |      |
| Supply Voltage Range                    | V <sub>DD</sub>       |                                                         | 9.5  |      | 18   | V    |
| Supply Current                          | IDD                   | No switching, INA, INA, INB, and INB                    |      | 1.2  | 3    | mA   |
|                                         |                       | disabled                                                |      |      |      |      |
| Standby Current                         | I <sub>SBY</sub>      | SD = 5 V                                                |      | 1.2  | 3    | mA   |
| UVLO                                    |                       |                                                         |      |      |      |      |
| Turn-On Threshold Voltage               | $V_{\text{UVLO}ON}$   | $V_{DD}$ rising, $T_A = 25^{\circ}C$                    | 8.0  | 8.7  | 9.5  | V    |
| Turn-Off Threshold Voltage              | VUVLO_OFF             | $V_{DD}$ falling, $T_A = 25^{\circ}C$                   | 7.0  | 7.7  | 8.5  | V    |
| Hysteresis                              |                       |                                                         |      | 1.0  |      | V    |
| DIGITAL INPUTS (INA, INA, INB, INB, SD) |                       |                                                         |      |      |      |      |
| Input Voltage High                      | VIH                   |                                                         | 2.0  |      |      | V    |
| Input Voltage Low                       | VIL                   |                                                         |      |      | 0.8  | V    |
| Input Current                           | lin                   | $0 V < V_{IN} < V_{DD}$                                 | -20  |      | +20  | μΑ   |
| SD Threshold High                       | V <sub>SD_H</sub>     |                                                         | 1.19 | 1.28 | 1.38 | V    |
|                                         |                       | $T_A = 25^{\circ}C$                                     | 1.21 | 1.28 | 1.35 | V    |
| SD Threshold Low                        | $V_{\text{SD}\_L}$    | $T_A = 25^{\circ}C$                                     | 0.95 | 1.0  | 1.05 | V    |
| SD Hysteresis                           | V <sub>SD_HYST</sub>  | $T_A = 25^{\circ}C$                                     | 240  | 280  | 320  | mV   |
| Internal Pull-Up/Pull-Down Current      |                       |                                                         |      | 6    |      | μΑ   |
| OUTPUTS (OUTA, OUTB)                    |                       |                                                         |      |      |      |      |
| Output Resistance, Unbiased             |                       | VDD = PGND                                              |      | 80   |      | kΩ   |
| Peak Source Current                     |                       | See Figure 20                                           |      | 2    |      | A    |
| Peak Sink Current                       |                       | See Figure 20                                           |      | -2   |      | A    |
| SWITCHING TIME                          |                       |                                                         |      |      |      |      |
| OUTA, OUTB Rise Time                    | trise                 | $C_{LOAD} = 2.2 \text{ nF}$ , see Figure 3 and Figure 4 |      | 10   | 25   | ns   |
| OUTA, OUTB Fall Time                    | t <sub>FALL</sub>     | $C_{LOAD} = 2.2 \text{ nF}$ , see Figure 3 and Figure 4 |      | 10   | 25   | ns   |
| OUTA, OUTB Rising Propagation Delay     | t <sub>D1</sub>       | $C_{LOAD} = 2.2 \text{ nF}$ , see Figure 3 and Figure 4 |      | 14   | 30   | ns   |
| OUTA, OUTB Falling Propagation Delay    | t <sub>D2</sub>       | $C_{LOAD} = 2.2 \text{ nF}$ , see Figure 3 and Figure 4 |      | 22   | 35   | ns   |
| SD Propagation Delay Low                | t <sub>dL_SD</sub>    | See Figure 2                                            |      | 32   | 45   | ns   |
| SD Propagation Delay High               | $\mathbf{t}_{dH\_SD}$ | See Figure 2                                            |      | 48   | 75   | ns   |
| Delay Matching Between Channels         |                       |                                                         |      | 2    |      | ns   |
| OVERTEMPERATURE PROTECTION              |                       |                                                         |      |      |      |      |
| Overtemperature Warning Threshold       | Tw                    | See Figure 6                                            | 120  | 135  | 150  | °C   |
| Overtemperature Shutdown Threshold      | T <sub>SD</sub>       | See Figure 6                                            | 150  | 165  | 180  | °C   |
| Temperature Hysteresis for Shutdown     | T <sub>HYS_SD</sub>   | See Figure 6                                            |      | 30   |      | °C   |
| Temperature Hysteresis for Warning      | T <sub>HYS_W</sub>    | See Figure 6                                            |      | 10   |      | °C   |
| Overtemperature Warning Low             | Votw_ol               | Open drain, –500 μA                                     |      |      | 0.4  | V    |

<sup>1</sup> All limits at temperature extremes guaranteed via correlation using standard statistical quality control (SQC) methods.

### **TIMING DIAGRAMS**





Figure 6. Overtemperature Warning and Shutdown

### **ABSOLUTE MAXIMUM RATINGS**

Table 2.

| 1 abic 2.                                     |                                   |
|-----------------------------------------------|-----------------------------------|
| Parameter                                     | Rating                            |
| VDD                                           | –0.3 V to +20 V                   |
| OUTA, OUTB                                    |                                   |
| DC                                            | -0.3 V to V <sub>DD</sub> + 0.3 V |
| <200 ns                                       | -2 V to V <sub>DD</sub> + 0.3 V   |
| INA, ĪNĀ, INB, ĪNB, SD                        | -0.3 V to V <sub>DD</sub> + 0.3 V |
| ESD                                           |                                   |
| Human Body Model (HBM)                        | 3.5 kV                            |
| Field Induced Charged Device<br>Model (FICDM) |                                   |
| SOIC_N                                        | 1.5 kV                            |
| MSOP                                          | 1.0 kV                            |
| Junction Temperature Range                    | -40°C to +150°C                   |
| Storage Temperature Range                     | –65°C to +150°C                   |
| Lead Temperature                              |                                   |
| Soldering (10 sec)                            | 300°C                             |
| Vapor Phase (60 sec)                          | 215°C                             |
| Infrared (15 sec)                             | 260°C                             |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for a device soldered in a 4-layer circuit board and is measured per JEDEC standards JESD51-2, JESD51-5, and JESD51-7.

#### Table 3. Thermal Resistance

| Package Type  | θ <sub>JA</sub> | Unit |
|---------------|-----------------|------|
| 8-Lead SOIC_N | 110.6           | °C/W |
| 8-Lead MSOP   | 162.2           | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



Figure 7. ADP3629 Pin Configuration

Table 4. ADP3629 Pin Function Descriptions

| Pin No. | Mnemonic | Description                                                                                    |
|---------|----------|------------------------------------------------------------------------------------------------|
| 1       | SD       | Output Shutdown. When high, this pin disables normal operation, forcing OUTA and OUTB low.     |
| 2       | ĪNĀ      | Inverting Input Pin for Channel A Gate Driver.                                                 |
| 3       | PGND     | Ground. This pin should be closely connected to the source of the power MOSFET.                |
| 4       | ĪNB      | Inverting Input Pin for Channel B Gate Driver.                                                 |
| 5       | OUTB     | Output Pin for Channel B Gate Driver.                                                          |
| 6       | VDD      | Power Supply Voltage. Bypass this pin to PGND with a 1 $\mu$ F to 5 $\mu$ F ceramic capacitor. |
| 7       | OUTA     | Output Pin for Channel A Gate Driver.                                                          |
| 8       | OTW      | Overtemperature Warning Flag. Open drain, active low.                                          |



Figure 8. ADP3630 Pin Configuration

#### Table 5. ADP3630 Pin Function Descriptions

| Pin No. | Mnemonic | Description                                                                                    |
|---------|----------|------------------------------------------------------------------------------------------------|
| 1       | SD       | Output Shutdown. When high, this pin disables normal operation, forcing OUTA and OUTB low.     |
| 2       | INA      | Input Pin for Channel A Gate Driver.                                                           |
| 3       | PGND     | Ground. This pin should be closely connected to the source of the power MOSFET.                |
| 4       | INB      | Input Pin for Channel B Gate Driver.                                                           |
| 5       | OUTB     | Output Pin for Channel B Gate Driver.                                                          |
| 6       | VDD      | Power Supply Voltage. Bypass this pin to PGND with a 1 $\mu$ F to 5 $\mu$ F ceramic capacitor. |
| 7       | OUTA     | Output Pin for Channel A Gate Driver.                                                          |
| 8       | OTW      | Overtemperature Warning Flag. Open drain, active low.                                          |



Figure 9. ADP3631 Pin Configuration

| Pin No. | Mnemonic | Description                                                                                    |
|---------|----------|------------------------------------------------------------------------------------------------|
| 1       | SD       | Output Shutdown. When high, this pin disables normal operation, forcing OUTA and OUTB low.     |
| 2       | ĪNĀ      | Inverting Input Pin for Channel A Gate Driver.                                                 |
| 3       | PGND     | Ground. This pin should be closely connected to the source of the power MOSFET.                |
| 4       | INB      | Input Pin for Channel B Gate Driver.                                                           |
| 5       | OUTB     | Output Pin for Channel B Gate Driver.                                                          |
| 6       | VDD      | Power Supply Voltage. Bypass this pin to PGND with a 1 $\mu$ F to 5 $\mu$ F ceramic capacitor. |
| 7       | OUTA     | Output Pin for Channel A Gate Driver.                                                          |
| 8       | OTW      | Overtemperature Warning Flag. Open drain, active low.                                          |

# **TYPICAL PERFORMANCE CHARACTERISTICS**







Figure 17. Typical Falling Propagation Delay (Noninverting)



Figure 18. Typical Rise Time (Noninverting)



# **TEST CIRCUIT**



### THEORY OF OPERATION

The ADP3629/ADP3630/ADP3631 family of dual drivers is optimized for driving two independent enhancement N-channel MOSFETs or insulated gate bipolar transistors (IGBTs) in high switching frequency applications.

These applications require high speed, fast rise and fall times, and short propagation delays. The capacitive nature of MOSFETs and IGBTs requires high peak current capability, as well.



# INPUT DRIVE REQUIREMENTS (INA, INA, INB, INB, AND SD)

The inputs of the ADP3629/ADP3630/ADP3631 are designed to meet the requirements of modern digital power controllers; the signals are compatible with 3.3 V logic levels. At the same time, the input structure allows for input voltages as high as V<sub>DD</sub>.

The signals applied to the inputs (INA, INA, INB, and INB) should have steep and clean fronts. It is not recommended that slow changing signals be applied to drive these inputs because such signals can result in multiple switching output signals when the thresholds are crossed, causing damage to the power MOSFET or IGBT.

An internal pull-down resistor is present at the input, which guarantees that the power device is off in the event that the input is left floating.

The SD input has a precision comparator with hysteresis and is therefore suitable for slow changing signals (such as a scaleddown output voltage); see the Shutdown (SD) Function section for more information about this comparator.

### LOW-SIDE DRIVERS (OUTA, OUTB)

The ADP3629/ADP3630/ADP3631 family of dual drivers is designed to drive ground referenced N-channel MOSFETs. The bias is internally connected to the  $V_{DD}$  supply and to PGND.

When the ADP3629/ADP3630/ADP3631 are disabled, both low-side gates are held low. An internal impedance is present between the OUTA/OUTB pins and GND, even when  $V_{DD}$  is not present; this feature ensures that the power MOSFET is normally off when bias voltage is not present.

When interfacing the ADP3629/ADP3630/ADP3631 to external MOSFETs, the designer should consider ways to create a robust design that minimizes stresses on both the driver and the MOSFETs. These stresses include exceeding the short time duration voltage ratings on the OUTA and OUTB pins, as well as on the external MOSFET.

Power MOSFETs are usually selected to have low on resistance to minimize conduction losses, which usually implies a large input gate capacitance and gate charge.

### **SHUTDOWN (SD) FUNCTION**

The ADP3629/ADP3630/ADP3631 feature an advanced shutdown function with accurate thresholds and hysteresis.

The SD signal is an active high signal. An internal pull-up is present on this pin and, therefore, it is necessary to pull down the pin externally for the drivers to operate normally.

In some power systems, it is sometimes necessary to provide an additional overvoltage protection (OVP) or overcurrent protection (OCP) shutdown signal to turn off the power devices (MOSFETs or IGBTs) in case of failure of the main controller.

An accurate internal reference is used for the SD comparator so that it can be used to detect OVP or OCP fault conditions.



Figure 22. Shutdown Function Used for Redundant OVP

### **OVERTEMPERATURE PROTECTIONS**

The ADP3629/ADP3630/ADP3631 provide two levels of overtemperature protection:

- Overtemperature warning  $(\overline{\text{OTW}})$
- Overtemperature shutdown

The overtemperature warning is an open-drain logic signal and is active low. In normal operation, when no thermal warning is present, the signal is high, whereas when the warning threshold is crossed, the signal is pulled low.



Figure 23. OTW Signaling Scheme Example

The OTW open-drain configuration allows the connection of multiple devices to the same warning bus in a wire-ORed configuration, as shown in Figure 23.

The overtemperature shutdown turns off the device to protect it in the event that the die temperature exceeds the absolute maximum limit of  $150^{\circ}$ C (see Table 2).

### SUPPLY CAPACITOR SELECTION

A local bypass capacitor for the supply input (VDD) of the ADP3629/ADP3630/ADP3631 is recommended to reduce the noise and to supply some of the peak currents that are drawn.

An improper decoupling can dramatically increase the rise times, cause excessive resonance on the OUTA and OUTB pins, and, in some extreme cases, even damage the device due to inductive overvoltage on the VDD or OUTA/OUTB pins.

The minimum capacitance required is determined by the size of the gate capacitances being driven, but as a general rule, a 4.7  $\mu$ F, low ESR capacitor should be used. Multilayer ceramic chip (MLCC) capacitors provide the best combination of low ESR and small size. To further reduce noise, use a smaller ceramic capacitor (100 nF) with a better high frequency characteristic in parallel with the main capacitor.

Place the ceramic capacitor as close as possible to the ADP3629/ ADP3630/ADP3631 device and minimize the length of the traces going from the capacitor to the power pins of the device.

### PCB LAYOUT CONSIDERATIONS

Use the following general guidelines when designing printed circuit boards (PCBs) for the ADP3629/ADP3630/ADP3631:

- Trace out the high current paths and use short, wide (>40 mil) traces to make these connections.
- Minimize trace inductance between the OUTA and OUTB outputs and the MOSFET gates.
- Connect the PGND pin as close as possible to the source of the MOSFETs.
- Place the VDD bypass capacitor as close as possible to the VDD and PGND pins.
- When possible, use vias to other layers to maximize thermal conduction away from the IC.

Figure 24 shows an example of the typical layout based on the preceding guidelines.



Figure 24. External Component Placement Example

### PARALLEL OPERATION

The two driver channels in the ADP3629 and ADP3630 devices can be combined to operate in parallel to increase drive capability and minimize power dissipation in the driver.

The connection scheme for the ADP3630 is shown in Figure 25. In this configuration, INA and INB are connected together, and OUTA and OUTB are connected together.

Particular attention must be paid to the layout in this case to optimize load sharing between the two drivers.



#### THERMAL CONSIDERATIONS

When designing a power MOSFET gate drive, the maximum power dissipation in the driver must be considered to avoid exceeding the maximum junction temperature.

Data on package thermal resistance is provided in Table 3 to help the designer in this task.

Several equally important aspects must also be considered.

- Gate charge of the power MOSFET being driven
- Bias voltage value used to power the driver
- Maximum switching frequency of operation
- Value of external gate resistance
- Maximum ambient (and PCB) temperature
- Type of package

All of these factors influence and limit the maximum allowable power dissipated in the driver.

The gate of a power MOSFET has a nonlinear capacitance characteristic. For this reason, although the input capacitance is usually reported in the MOSFET data sheet as  $C_{ISS}$ , it is not useful to calculate power losses.

The total gate charge necessary to turn on a power MOSFET device is usually reported on the device data sheet under  $Q_G$ . This parameter varies from a few nanocoulombs (nC) to several hundreds of nC and is specified at a specific  $V_{GS}$  value (10 V or 4.5 V).

The power necessary to charge and then discharge the gate of a power MOSFET can be calculated as follows:

 $P_{GATE} = V_{GS} \times Q_G \times f_{SW}$ 

where:

 $V_{GS}$  is the bias voltage powering the driver (V<sub>DD</sub>).  $Q_G$  is the total gate charge.  $f_{SW}$  is the maximum switching frequency.

The power dissipated for each gate ( $P_{GATE}$ ) must be multiplied by the number of drivers (in this case, 1 or 2) being used in each package; this  $P_{GATE}$  value represents the total power dissipated in charging and discharging the gates of the power MOSFETs.

Not all of this power is dissipated in the gate driver because part of it is actually dissipated in the external gate resistor,  $R_G$ . The larger the external gate resistor, the smaller the amount of power that is dissipated in the gate driver.

In modern switching power applications, the value of the gate resistor is kept at a minimum to increase switching speed and to minimize switching losses. In all practical applications where the external resistor is in the order of a few ohms, the contribution of the external resistor can be ignored, and the extra loss is assumed to be in the driver, providing a good guard band for the power loss calculations.

In addition to the gate charge losses, there are also dc bias losses  $(P_{\rm DC})$  due to the bias current of the driver. This current is present regardless of the switching frequency.

 $P_{DC} = V_{DD} \times I_{DD}$ 

The total estimated loss is the sum of  $P_{\text{DC}}$  and  $P_{\text{GATE}}.$ 

 $P_{LOSS} = P_{DC} + (n \times P_{GATE})$ 

where n is the number of gates driven.

When the total power loss is calculated, the temperature increase can be calculated as follows:

 $\Delta T_J = P_{LOSS} \times \theta_{JA}$ 

#### Design Example

For example, consider driving two IRFS4310Z MOSFETs with a  $V_{\rm DD}$  of 12 V at a switching frequency of 100 kHz, using an ADP3630 in the MSOP package.

The maximum PCB temperature considered for this design is 85°C.

From the MOSFET data sheet, the total gate charge is  $Q_G = 120$  nC.

 $P_{GATE} = 12 \text{ V} \times 120 \text{ nC} \times 100 \text{ kHz} = 144 \text{ mW}$ 

 $P_{DC} = 12 \text{ V} \times 1.2 \text{ mA} = 14.4 \text{ mW}$ 

 $P_{LOSS} = 14.4 \text{ mW} + (2 \times 144 \text{ mW}) = 302.4 \text{ mW}$ 

The MSOP thermal resistance is 162.2°C/W (see Table 3).

 $\Delta T_I = 302.4 \text{ mW} \times 162.2^{\circ}\text{C/W} = 49.0^{\circ}\text{C}$ 

 $T_J = T_A + \Delta T_J = 134.0^{\circ}\mathrm{C} \le T_{J\_MAX}$ 

This estimated junction temperature does not factor in the power dissipated in the external gate resistor and, therefore, provides a certain guard band.

If a lower junction temperature is required by the design, the SOIC\_N package, which provides a thermal resistance of 110.6°C/W, can be used. Using the SOIC\_N package, the maximum junction temperature is

$$\Delta T_J = 302.4 \text{ mW} \times 110.6^{\circ}\text{C/W} = 33.4^{\circ}\text{C}$$
$$T_J = T_A + \Delta T_J = 118.4^{\circ}\text{C} \le T_{J \text{ MAX}}$$

Other options to reduce power dissipation in the driver include reducing the value of the  $V_{\rm DD}$  bias voltage, reducing the switching frequency, and choosing a power MOSFET with a smaller gate charge.

### **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model                       | Temperature<br>Range | Package Description                            | Package<br>Option | Ordering<br>Quantity | Branding |
|-----------------------------|----------------------|------------------------------------------------|-------------------|----------------------|----------|
| ADP3629ARZ-R71              | -40°C to +85°C       | 8-Lead Standard Small Outline Package [SOIC_N] | R-8               | 2,500                |          |
| ADP3629ARMZ-R7 <sup>1</sup> | –40°C to +85°C       | 8-Lead Mini Small Outline Package [MSOP]       | RM-8              | 3,000                | L8Q      |
| ADP3630ARZ-R71              | -40°C to +85°C       | 8-Lead Standard Small Outline Package [SOIC_N] | R-8               | 2,500                |          |
| ADP3630ARMZ-R7 <sup>1</sup> | –40°C to +85°C       | 8-Lead Mini Small Outline Package [MSOP]       | RM-8              | 3,000                | L8R      |
| ADP3631ARZ-R71              | -40°C to +85°C       | 8-Lead Standard Small Outline Package [SOIC_N] | R-8               | 2,500                |          |
| ADP3631ARMZ-R7 <sup>1</sup> | –40°C to +85°C       | 8-Lead Mini Small Outline Package [MSOP]       | RM-8              | 3,000                | L8S      |

<sup>1</sup> Z = RoHS Compliant Part.

# NOTES

### NOTES

©2009 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D08401-0-9/09(0)



www.analog.com

Rev. 0 | Page 16 of 16

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below :

00053P0231 56956 57.404.7355.5 LT4936 57.904.0755.0 5882900001 00600P0005 00-9050-LRPP 00-9090-RDPP 5951900000 01-1003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24 00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275-RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 0207100000 0207400000 60100564 01312 0134220000 60713816 M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P