## Dual, Bootstrapped, 12 V MOSFET Driver with Output Disable

## FEATURES

All-in-one synchronous buck driver Bootstrapped high-side drive One PWM signal generates both drives Anti-crossconduction protection circuitry $\overline{\mathrm{OD}}$ for disabling the driver outputs

## APPLICATIONS

Telecom and datacom networking Industrial and medical systems
Point of load conversion: memory, DSP, FPGA, ASIC

## GENERAL DESCRIPTION

The ADP3650 is a dual, high voltage MOSFET driver optimized for driving two N -channel MOSFETs, the two switches in a nonisolated synchronous buck power converter. Each driver is capable of driving a 3000 pF load with a 45 ns propagation delay and a 25 ns transition time. One of the drivers can be bootstrapped and is designed to handle the high voltage slew rate associated with floating high-side gate drivers. The ADP3650 includes overlapping drive protection to prevent shoot-through current in the external MOSFETs.

The $\overline{\mathrm{OD}}$ pin shuts off both the high-side and the low-side MOSFETs to prevent rapid output capacitor discharge during system shutdown.

The ADP3650 is specified over the temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and is available in 8-lead SOIC_N and 8-lead LFCSP packages.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description .....  1
Functional Block Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Timing Characteristics ..... 4
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
ESD Caution ..... 5
Pin Configurations and Function Descriptions .....  6
Typical Performance Characteristics ..... 7
Theory of Operation ..... 9
REVISION HISTORY
9/2017—Rev. A to Rev. B
Changed CP-8-2 to CP-8-13Throughout
Updated Outline Dimensions ..... 12
Changes to Ordering Guide ..... 12
7/2010—Rev. 0 to Rev. A
Changes to General Description Section .....  1
Changes to Table 1 ..... 3
Changes to Operating Ambient Temperature Range Parameter,
Table 2 5
Changes to Figure 8 and Figure 9 ..... 7
Changes to Ordering Guide ..... 12
10/2008—Revision 0: Initial Version
Low-Side Driver .....  9
High-Side Driver .....  9
Overlap Protection Circuit .....  9
Applications Information ..... 10
Supply Capacitor Selection ..... 10
Bootstrap Circuit ..... 10
MOSFET Selection ..... 10
High-Side (Control) MOSFETs ..... 10
Low-Side (Synchronous) MOSFETs ..... 11
PCB Layout Considerations ..... 11
Outline Dimensions ..... 12
Ordering Guide ..... 12

ADP3650

## SPECIFICATIONS

$\mathrm{VCC}=12 \mathrm{~V}, \mathrm{BST}=4 \mathrm{~V}$ to $26 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. ${ }^{1}$
Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS (IN, $\overline{\mathrm{OD}}$ ) Input Voltage High Input Voltage Low Input Current Hysteresis |  |  | $\begin{aligned} & 2.0 \\ & -1 \\ & 40 \end{aligned}$ | 250 | $\begin{aligned} & 0.8 \\ & +1 \\ & 350 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ mV |
| HIGH-SIDE DRIVER <br> Output Resistance, Sourcing Current <br> Output Resistance, Sinking Current <br> Output Resistance, Unbiased Transition Times <br> Propagation Delay Times <br> SW Pull-Down Resistance | $\mathrm{t}_{\mathrm{rDRVH}}$ <br> tforvi <br> $t_{\text {pdhDRVH }}$ <br> $t_{\text {pdIIDRVH }}$ <br> $\mathrm{t}_{\mathrm{pdl}} \overline{\mathrm{OD}}$ <br> ${ }^{t_{p d h}} \overline{\mathrm{OD}}$ | $\begin{aligned} & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{BST}-\mathrm{SW}=0 \mathrm{~V} \\ & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF}, \text { see Figure } 3 \\ & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF}, \text { see Figure } 3 \\ & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF}, \\ & 25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, \text { see Figure } 3 \\ & \mathrm{BST}-\mathrm{SW}=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF}, \text { see Figure } 3 \end{aligned}$ <br> See Figure 2 <br> See Figure 2 <br> SW to PGND | 32 | $\begin{aligned} & 2.5 \\ & 1.4 \\ & 10 \\ & 25 \\ & 20 \\ & 45 \\ & 25 \\ & 20 \\ & 40 \\ & 10 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 3.9 \\ & 1.8 \\ & 2.6 \end{aligned}$ <br> 2.6 <br> 40 <br> 30 <br> 70 <br> 35 <br> 35 <br> 55 | $\Omega$ <br> $\Omega$ <br> $\Omega$ <br> $\Omega$ <br> $\mathrm{k} \Omega$ <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> k $\Omega$ |
| LOW-SIDE DRIVER <br> Output Resistance, Sourcing Current <br> Output Resistance, Sinking Current <br> Output Resistance, Unbiased Transition Times <br> Propagation Delay Times <br> Timeout Delay | trdRVL <br> $\mathrm{t}_{\mathrm{fDRVL}}$ <br> $\mathrm{t}_{\text {pdhDRVL }}$ <br> $\mathrm{t}_{\text {pdIIDRVL }}$ <br> $\mathrm{t}_{\mathrm{pdl}} \overline{\mathrm{OD}}$ <br> $\mathrm{t}_{\mathrm{pdh}} \overline{\mathrm{OD}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \text { VCC }=\text { PGND } \\ & \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF} \text {, see Figure } 3 \\ & \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF} \text {, see Figure } 3 \\ & \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF} \text {, see Figure } 3 \\ & \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF} \text {, see Figure } 3 \\ & \text { See Figure } 2 \\ & \text { See Figure } 2 \\ & \text { SW }=5 \mathrm{~V} \\ & \text { SW }=\text { PGND } \end{aligned}$ | $\begin{aligned} & 110 \\ & 110 \\ & 95 \end{aligned}$ | 2.4 <br> 1.4 <br> 10 <br> 20 <br> 16 <br> 12 <br> 30 <br> 20 <br> 190 <br> 190 <br> 150 | $\begin{aligned} & 3.3 \\ & 3.9 \\ & 1.8 \\ & 2.6 \\ & 35 \\ & 30 \\ & 35 \\ & 45 \\ & 35 \end{aligned}$ | $\Omega$ <br> $\Omega$ <br> $\Omega$ <br> $\Omega$ <br> k $\Omega$ <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| SUPPLY <br> Supply Voltage Range <br> Supply Current UVLO Voltage Hysteresis | $\begin{aligned} & V_{\mathrm{cc}} \\ & I_{\mathrm{srs}} \end{aligned}$ | $\begin{aligned} & \mathrm{BST}=12 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \text { rising } \end{aligned}$ | 4.15 1.5 | 2 $350$ | $\begin{aligned} & 13.2 \\ & 5 \\ & 3.0 \end{aligned}$ | V <br> mA <br> V <br> mV |

[^0]
## TIMING CHARACTERISTICS

Timing is referenced to the $90 \%$ and $10 \%$ points, unless otherwise noted.


Figure 3. Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

All voltages are referenced to PGND, unless otherwise noted.
Table 2.

| Parameter | Rating |
| :--- | :--- |
| VCC | -0.3 V to +15 V |
| BST | -0.3 V to $\mathrm{VCC}+15 \mathrm{~V}$ |
| $\quad$ DC | -0.3 V to +35 V |
| $\quad<200 \mathrm{~ns}$ | -0.3 V to +15 V |
| BST to SW | -5 V to +15 V |
| SW | -10 V to +25 V |
| DC |  |
| $\quad<200 \mathrm{~ns}$ | $\mathrm{SW}-0.3 \mathrm{~V}$ to $\mathrm{BST}+0.3 \mathrm{~V}$ |
| DRVH | $\mathrm{SW}-2 \mathrm{~V}$ to $\mathrm{BST}+0.3 \mathrm{~V}$ |
| DC |  |
| $\quad<200 \mathrm{~ns}$ | -0.3 V to $\mathrm{VCC}+0.3 \mathrm{~V}$ |
| DRVL | -2 V to $\mathrm{VCC}+0.3 \mathrm{~V}$ |
| DC | -0.3 V to +6.5 V |
| $\quad<200$ ns | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| IN, $\overline{\text { OD }}$ | $0^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature Range |  |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  |
| Lead Temperature | $300^{\circ} \mathrm{C}$ |
| Soldering (10 sec) | $215^{\circ} \mathrm{C}$ |
| Vapor Phase ( 60 sec) | $260^{\circ} \mathrm{C}$ |
| Infrared (15 sec) |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead SOIC_N (R-8) | 123 |  |
| $\quad$ 2-Layer Board | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  <br> 4-Layer Board <br> 8-Lead LFCSP |  |  |
| 4-Layer Board | 50 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ For LFCSP, $\theta_{\mathrm{JA}}$ is measured per JEDEC STD with exposed pad soldered to PCB.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 8-Lead SOIC_N Pin Configuration

Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | BST | Upper MOSFET Floating Bootstrap Supply. A capacitor connected between the BST and SW pins holds this <br> bootstrapped voltage for the high-side MOSFET while it is switching. <br> Logic Level PWM Input. This pin has primary control of the drive outputs. In normal operation, pulling this pin <br> low turns on the low-side driver; pulling it high turns on the high-side driver. |
| 3 | $\overline{\text { OD }}$ | Output Disable. When low, this pin disables normal operation, forcing DRVH and DRVL low. |
| 4 | VCC | Input Supply. This pin should be bypassed to PGND with an ~1 $\mu$ F ceramic capacitor. |
| 5 | PRVL | Synchronous Rectifier Drive. Output drive for the lower (synchronous rectifier) MOSFET. <br> Power Ground. This pin should be closely connected to the source of the lower MOFFET. This pin is not internally <br> connected to the exposed pad on the LFCSP. It is recommended that this pin and the exposed pad be <br> connected on the PCB. <br> Switch Node Connection. This pin is connected to the buck switching node, close to the upper MOSFET source. <br> It is the floating return for the upper MOSFET drive signal. It is also used to monitor the switched voltage to <br> prevent the lower MOSFET from turning on until the voltage is below ~1 V. <br> Buck Drive. Output drive for the upper (buck) MOSFET. <br> For the LFCSP, the exposed pad and the PGND pin should be connected on the PCB. For more information <br> about exposed pad packages, see the AN-772 Application Note at www.analog.com. |
| 8 | SRWH | Exposed pad |



Figure 6. DRVH Rise and DRVL Fall Times, $C_{L O A D}=6 \mathrm{nF}$ for DRVL, C C $\angle O A D=2 \mathrm{nF}$ for $D R V H$


Figure 7. DRVH Fall and DRVL Rise Times,
$C_{L O A D}=6 \mathrm{nF}$ for DRVL, C $C_{L O A D}=2 \mathrm{nF}$ for DRVH


Figure 8. DRVH and DRVL Rise Times vs. Temperature


Figure 9. DRVH and DRVL Fall Times vs. Temperature


Figure 10. DRVH and DRVL Rise Times vs. Load Capacitance


Figure 11. DRVH and DRVL Fall Times vs. Load Capacitance


Figure 12. Supply Current vs. Frequency


Figure 13. Supply Current vs. Temperature


Figure 14. DRVL Output Voltage vs. Supply Voltage

## THEORY OF OPERATION

The ADP3650 is optimized for driving two N-channel MOSFETs in a synchronous buck converter topology. A single PWM input (IN) signal is all that is required to properly drive the high-side and the low-side MOSFETs. Each driver is capable of driving a 3 nF load at speeds up to 500 kHz . A functional block diagram of the ADP3650 is shown in Figure 1.

## LOW-SIDE DRIVER

The low-side driver is designed to drive a ground referenced N -channel MOSFET. The bias supply to the low-side driver is internally connected to the VCC supply and PGND.
When the driver is enabled, the driver output is $180^{\circ}$ out of phase with the PWM input. When the ADP3650 is disabled, the low-side gate is held low.

## HIGH-SIDE DRIVER

The high-side driver is designed to drive a floating N -channel MOSFET. The bias voltage for the high-side driver is developed by an external bootstrap supply circuit that is connected between the BST and SW pins.
The bootstrap circuit comprises Diode D1 and Bootstrap Capacitor $\mathrm{C}_{\text {BSTI }}$. $\mathrm{C}_{\text {BST2 }}$ and $\mathrm{R}_{\text {BST }}$ are included to reduce the highside gate drive voltage and to limit the switch node slew rate. When the ADP3650 starts up, the SW pin is at ground, so the bootstrap capacitor charges up to $\mathrm{V}_{\mathrm{Cc}}$ through D1. When the PWM input goes high, the high-side driver begins to turn on the high-side MOSFET, Q1, by pulling charge out of $\mathrm{C}_{\mathrm{BST}}$ and $\mathrm{C}_{\text {BST2. }}$. As Q1 turns on, the SW pin rises up to $\mathrm{V}_{\mathrm{IN}}$ and forces the BST pin to $\mathrm{V}_{\text {IN }}+\mathrm{V}_{\mathrm{C}(\mathrm{BST})}$. This holds Q1 on because enough gate-to-source voltage is provided. To complete the cycle, Q1 is switched off by pulling the gate down to the voltage at the SW pin. When the low-side MOSFET, Q2, turns on, the SW pin is pulled to ground. This allows the bootstrap capacitor to charge up to VCC again.

The output of the high-side driver is in phase with the PWM input. When the driver is disabled, the high-side gate is held low.

## OVERLAP PROTECTION CIRCUIT

The overlap protection circuit prevents both of the main power switches, Q1 and Q2, from being on at the same time. This is done to prevent shoot-through currents from flowing through both power switches and the associated losses that can occur during their on/off transitions. The overlap protection circuit accomplishes this by adaptively controlling the delay from the Q1 turn-off to the Q2 turn-on and by internally setting the delay from the Q2 turn-off to the Q1 turn-on.
To prevent the overlap of the gate drives during the Q1 turn-off and the Q2 turn-on, the overlap circuit monitors the voltage at the SW pin. When the PWM input signal goes low, Q1 begins to turn off (after propagation delay). Before Q2 can turn on, the overlap protection circuit makes sure that SW has first gone high and then waits for the voltage at the SW pin to fall from $\mathrm{V}_{\text {IN }}$ to 1 V . When the voltage on the SW pin falls to 1 V , Q2 begins to turn on. If the SW pin has not gone high first, the Q2 turn-on is delayed by a fixed 150 ns . By waiting for the voltage on the SW pin to reach 1 V or for the fixed delay time, the overlap protection circuit ensures that Q1 is off before Q2 turns on, regardless of variations in temperature, supply voltage, input pulse width, gate charge, and drive current. If SW does not go below 1 V after 190 ns , DRVL turns on. This can occur if the current flowing in the output inductor is negative and flows through the high-side MOSFET body diode.

## APPLICATIONS INFORMATION

## SUPPLY CAPACITOR SELECTION

For the supply input (VCC) of the ADP3650, a local bypass capacitor is recommended to reduce noise and to supply some of the peak currents that are drawn. Use a $4.7 \mu \mathrm{~F}$, low ESR capacitor. Multilayer ceramic chip (MLCC) capacitors provide the best combination of low ESR and small size. Keep the ceramic capacitor as close as possible to the ADP3650.

## BOOTSTRAP CIRCUIT

The bootstrap circuit uses a charge storage capacitor ( $\mathrm{C}_{\mathrm{BST}}$ ) and a diode, as shown in Figure 1. These components can be selected after the high-side MOSFET is chosen. The bootstrap capacitor must have a voltage rating that can handle twice the maximum supply voltage. A minimum 50 V rating is recommended. The capacitor values are determined by

$$
\begin{align*}
& C_{B S T 1}+C_{B S T 2}=10 \times \frac{Q_{G A T E}}{V_{G A T E}}  \tag{1}\\
& \frac{C_{B S T 1}}{C_{B S T 1}+C_{B S T 2}}=\frac{V_{G A T E}}{V_{C C}-V_{D}} \tag{2}
\end{align*}
$$

where:
$Q_{\text {GATE }}$ is the total gate charge of the high-side MOSFET at $\mathrm{V}_{\text {GAte }}$.
$V_{\text {GATE }}$ is the desired gate drive voltage (usually in the range of 5 V to $10 \mathrm{~V}, 7 \mathrm{~V}$ being typical).
$V_{D}$ is the voltage drop across D 1.
Rearranging Equation 1 and Equation 2 to solve for $C_{B S T 1}$ yields

$$
C_{B S T 1}=10 \times \frac{Q_{G A T E}}{V_{C C}-V_{D}}
$$

$\mathrm{C}_{\mathrm{BST} 2}$ can then be found by rearranging Equation 1.

$$
C_{B S T 2}=10 \times \frac{Q_{G A T E}}{V_{G A T E}}-C_{B S T 1}
$$

For example, an NTD60N02 has a total gate charge of about 12 nC at $\mathrm{V}_{\mathrm{GAtE}}=7 \mathrm{~V}$. Using $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{D}}=1 \mathrm{~V}$, then $\mathrm{C}_{\mathrm{BST} 1}=12 \mathrm{nF}$ and $\mathrm{C}_{\mathrm{BST} 2}=6.8 \mathrm{nF}$. Good quality ceramic capacitors should be used.
$\mathrm{R}_{\text {BST }}$ is used to limit slew rate and minimize ringing at the switch node. It also provides peak current limiting through D1. An $\mathrm{R}_{\text {BST }}$ value of $1.5 \Omega$ to $2.2 \Omega$ is a good choice. The resistor needs to handle at least 250 mW due to the peak currents that flow through it.

A small signal diode can be used for the bootstrap diode due to the ample gate drive voltage supplied by $\mathrm{V}_{\mathrm{Cc}}$. The bootstrap diode must have a minimum 15 V rating to withstand the maximum supply voltage. The average forward current can be estimated by

$$
\begin{equation*}
I_{F(A V G)}=Q_{G A T E} \times f_{M A X} \tag{3}
\end{equation*}
$$

where $f_{M A X}$ is the maximum switching frequency of the controller.

The peak surge current rating should be calculated by

$$
\begin{equation*}
I_{F(P E A K)}=\frac{V_{C C}-V_{D}}{R_{B S T}} \tag{4}
\end{equation*}
$$

## MOSFET SELECTION

When interfacing the ADP3650 to external MOSFETs, the designer should consider ways to make a robust design that minimizes stresses on both the driver and the MOSFETs. These stresses include exceeding the short time duration voltage ratings on the driver pins as well as on the external MOSFET.
It is also highly recommended that the bootstrap circuit be used to improve the interaction of the driver with the characteristics of the MOSFETs (see the Bootstrap Circuit section). If a simple bootstrap arrangement is used, make sure to include a proper snubber network on the SW node.

## HIGH-SIDE (CONTROL) MOSFETS

A high-side, high speed MOSFET is usually selected to minimize switching losses. This typically implies a low gate resistance and low input capacitance/charge device. Yet, a significant source lead inductance can also exist that depends mainly on the MOSFET package; it is best to contact the MOSFET vendor for this information.

The ADP3650 DRVH output impedance and the input resistance of the MOSFETs determine the rate of charge delivery to the internal capacitance of the gate. This determines the speed at which the MOSFETs turn on and off. However, because of potentially large currents flowing in the MOSFETs at the on and off times (this current is usually larger at turn-off due to ramping up of the output current in the output inductor), the source lead inductance generates a significant voltage when the high-side MOSFETs switch off. This creates a significant drain-source voltage spike across the internal die of the MOSFETs and can lead to a catastrophic avalanche. The mechanisms involved in this avalanche condition are referenced in literature from the MOSFET suppliers.

The MOSFET vendor should provide a safe operating rating for maximum voltage slew rate at a given drain current. This allows the designer to derate for the FET turn-off condition described in this section. When this specification is obtained, determine the maximum current expected in the MOSFET by

$$
I_{M A X}=I_{D C}(\text { per phase })+\left(V_{C C}-V_{O U T}\right) \times \frac{D_{M A X}}{f_{M A X} \times L_{O U T}} \text { (5) }
$$

where:
$D_{M A X}$ is determined by the voltage controller being used with the driver. This current is divided roughly equally between MOSFETs if more than one is used (assume a worst-case mismatch of $30 \%$ for design margin).
Lout is the output inductor value.
When producing the design, there is no exact method for calculating the $d V /$ dt due to the parasitic effects in the external MOSFETs as well as in the PCB. However, it can be measured to determine whether it is safe. If it appears that the $\mathrm{dV} / \mathrm{dt}$ is too fast, an optional gate resistor can be added between DRVH and the high-side MOSFETs. This resistor slows down the $\mathrm{dV} / \mathrm{dt}$, but it increases the switching losses in the high-side MOSFETs. The ADP3650 is optimally designed with an internal drive impedance that works with most MOSFETs to switch them efficiently, yet minimizes dV/dt. However, some high speed MOSFETs may require this external gate resistor depending on the currents being switched in the MOSFET.

## LOW-SIDE (SYNCHRONOUS) MOSFETS

The low-side MOSFETs are usually selected to have a low on resistance to minimize conduction losses. This usually implies a large input gate capacitance and gate charge. The first concern is to make sure that the power delivery from the ADP3650 DRVL does not exceed the thermal rating of the driver.
The next concern for the low-side MOSFETs is to prevent them from being inadvertently switched on when the high-side MOSFET turns on. This occurs due to the drain-gate capacitance (Miller capacitance, also specified as $\mathrm{C}_{\text {rss }}$ ) of the MOSFET. When the drain of the low-side MOSFET is switched to VCC by the high-side MOSFET turning on (at a dV/dt rate), the internal gate of the low-side MOSFET is pulled up by an amount roughly equal to $\mathrm{V}_{\mathrm{CC}} \times\left(\mathrm{C}_{\text {rss }} / \mathrm{C}_{\text {iss }}\right)$. It is important to make sure that this does not put the MOSFET into conduction.
Another consideration is the nonoverlap circuitry of the ADP3650 that attempts to minimize the nonoverlap period. During the state of the high-side MOSFET turning off to the low-side MOSFET turning on, the SW pin is monitored (as well as the conditions of SW prior to switching) to adequately prevent overlap.

However, during the low-side turn-off to high-side turn-on, the SW pin does not contain information for determining the proper switching time, so the state of the DRVL pin is monitored to go below one-sixth of $\mathrm{V}_{\mathrm{CC}}$; then, a delay is added. Due to the Miller capacitance and internal delays of the lowside MOSFET gate, ensure that the Miller-to-input capacitance ratio is low enough, and that the low-side MOSFET internal delays are not so large as to allow accidental turn-on of the low-side MOSFET when the high-side MOSFET turns on.

## PCB LAYOUT CONSIDERATIONS

Use the following general guidelines when designing printed circuit boards. Figure 15 shows an example of the typical land patterns based on these guidelines.

- Trace out the high current paths and use short, wide ( $>20 \mathrm{mil}$ ) traces to make these connections.
- Minimize trace inductance between the DRVH and DRVL outputs and the MOSFET gates.
- Connect the PGND pin of the ADP3650 as close as possible to the source of the lower MOSFET.
- Locate the VCC bypass capacitor as close as possible to the VCC and PGND pins.
- When possible, use vias to other layers to maximize thermal conduction away from the IC.


Figure 15. External Component Placement Example

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 16. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body ( $R-8$ )
Dimensions shown in millimeters and (inches)


FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET.

COMPLIANT TOJEDEC STANDARDS MO-229-WEED-4
Figure 17. 8-Lead Lead Frame Chip Scale Package [LFCSP]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-8-13)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package <br> Option | Ordering <br> Quantity | Branding |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADP3650JRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC_N) | R-8 | 98 |  |
| ADP3650JRZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead Standard Small Outline Package (SOIC_N) | R-8 | 2,500 |  |
| ADP3650JCPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package (LFCSP) | $\mathrm{CP}-8-13$ | 5,000 | L91 |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Gate Drivers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
$\underline{00053 \mathrm{P} 0231} 5695657.404 .7355 .5$ LT4936 57.904 .0755 .05882900001 00600P0005 00-9050-LRPP 00-9090-RDPP 5951900000 01-1003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24 00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 0207100000 020740000060100564 $\underline{01312} \underline{0134220000} \underline{60713816} \underline{\mathrm{M} 15730061} \underline{61161-90} \underline{61278-0020}$ 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P


[^0]:    ${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods.

