## FEATURES

Wide input voltage range: 4.5 V to 15.5 V
$\pm 1.5 \%$ output accuracy over full temperature range
$\mathbf{2 5 0} \mathbf{~ k H z}$ to $2 \mathbf{~ M H z}$ adjustable switching frequency with individual $1 / 2 \times$ frequency option
Power regulation
Channel 1 and Channel 2
Programmable 2 A/4 A/6 A sync buck regulators with low-side FET drivers
Channel 3 and Channel 4: 2.5 A sync buck regulators

## Flexible parallel operation

Single 12 A output (Channel 1 and Channel 2 in parallel)
Single 5 A output (Channel 3 and Channel 4 in parallel)
Low 1/f noise density
$\mathbf{4 0} \boldsymbol{\mu V}$ rms at $\mathbf{0 . 8} \mathrm{V}_{\text {ref }}$ for $\mathbf{1 0 ~ H z}$ to 100 kHz
Precision enable with 0.811 V accurate threshold
Active output discharge switch
FPWM/PSM mode selection
Frequency synchronization input or output
Power-good flag for Channel 1 output
UVLO, OCP, and TSD protection
48-lead, $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ LFCSP
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operational junctional temperature range

## APPLICATIONS

FPGA and processor applications
Small cell base stations
Security and surveillance
Medical applications

## GENERAL DESCRIPTION

The ADP5054 combines four high performance buck regulators in a 48-lead LFCSP package that meets demanding performance and board space requirements. The device enables direct connection to high input voltages of up to 15.5 V with no preregulators.
Channel 1 and Channel 2 integrate high-side power metal-oxide semiconductor field effect transistors (MOSFETs ) and low-side MOSFET drivers. External NFETs can be used in low-side power devices to achieve an efficiency optimized solution and to deliver a programmable output current of $2 \mathrm{~A}, 4 \mathrm{~A}$, or 6 A . Combining Channel 1 and Channel 2 in a parallel configuration provides a single output with up to 12 A of current.

Channel 3 and Channel 4 integrate both high-side and low-side MOSFETs to deliver an output current of 2.5 A . Combining Channel 3 and Channel 4 in a parallel configuration can provide a single output with up to 5 A of current.

[^0]
## TYPICAL APPLICATION CIRCUIT



Figure 1.

The switching frequency of the ADP5054 can be programmed or synchronized to an external clock from 250 kHz to 2 MHz , and an individual $1 / 2 \times$ frequency configuration is available for each channel.
The ADP5054 contains an individual precision enable pin on each channel for easy power-up sequencing. The internal low $1 / \mathrm{f}$ noise reference is implemented in the ADP5054 for noise sensitive applications.
Table 1. Related Products

| Model | Channels | $\mathbf{I}^{2} \mathbf{C}$ | Package |
| :--- | :--- | :--- | :--- |
| ADP5050 | Four bucks, one LDO | Yes | 48-Lead LFCSP |
| ADP5051 | Four bucks, supervisory | Yes | 48-Lead LFCSP |
| ADP5052 | Four bucks, one LDO | No | 48-Lead LFCSP |
| ADP5053 | Four bucks, supervisory | No | 48-Lead LFCSP |
| ADP5054 | Four high current bucks | No | 48-Lead LFCSP |

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2015-2019 Analog Devices, Inc. All rights reserved. Technical Support
www.analog.com

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
Typical Application Circuit .....  1
General Description .....  1
Revision History ..... 3
Detailed Functional Block Diagram ..... 4
Specifications ..... 5
Buck Regulator Specifications ..... 6
Absolute Maximum Ratings ..... 8
Thermal Resistance ..... 8
ESD Caution ..... 8
Pin Configuration and Function Descriptions. .....  9
Typical Performance Characteristics ..... 11
Theory of Operation ..... 15
Buck Regulator Operational Modes. ..... 15
Adjustable and Fixed Output Voltage ..... 15
Internal Regulators (VREG and VDD) ..... 15
Separate Supply Applications ..... 16
Low-Side Device Selection ..... 16
Bootstrap Circuitry ..... 16
Active Output Discharge Switch ..... 16
Precision Enabling ..... 16
Oscillator ..... 16
Synchronization Input/Output ..... 17
Soft Start ..... 18
Parallel Operation. ..... 18
Startup with Precharged Output ..... 19
Current-Limit Protection ..... 19
Frequency Foldback ..... 19
Pulse Skip in Maximum Duty ..... 19
Short-Circuit Protection (SCP) ..... 20
Latch-Off Protection ..... 20
Undervoltage Lockout (UVLO) ..... 20
Power-Good Function ..... 20
Thermal Shutdown ..... 20
Applications Information ..... 21
ADIsimPower Design Tool ..... 21
Programming the Output Voltage ..... 21
Voltage Conversion Limitations ..... 21
Current-Limit Setting ..... 21
Soft Start Setting ..... 22
Inductor Selection ..... 22
Output Capacitor Selection. ..... 22
Input Capacitor Selection ..... 23
Low-Side Power Device Selection ..... 23
Programming the UVLO Input ..... 23
Compensation Components Design ..... 24
Power Dissipation ..... 24
Junction Temperature ..... 25
Design Examples ..... 26
Setting the Switching Frequency ..... 26
Setting the Output Voltage ..... 26
Setting the Current Limit ..... 26
Selecting the Inductor ..... 26
Selecting the Output Capacitor ..... 27
Selecting the Low-Side MOSFET ..... 27
Designing the Compensation Network ..... 27
Selecting the Soft Start Time ..... 27
Selecting the Input Capacitor ..... 27
Printed Circuit Board Layout Recommendations ..... 28
Typical Application Circuit ..... 29
Factory Default Options ..... 30
Outline Dimensions ..... 31
Ordering Guide ..... 31

## REVISION HISTORY

8/2019—Rev. F to Rev. G
Change to Table 6 ..... 10
Change to Figure 19 Caption ..... 13
Changes to Low-Side Power Device Selection Section and Table 12 ..... 23
Changes to Printed Circuit Board Layout Recommendations
Section and Figure 43 ..... 28
Changes to Figure 44 ..... 29
3/2019—Rev. E to Rev. F
Changed Hiccup Detection to Hiccup Protection.... Throughout Changes to Table 14 ..... 30
6/2018-Rev. D to Rev. E
Changes to Forced PWM and Automatic PWM/PSM Modes Section ..... 15
Change to Figure 44 ..... 29
10/2017—Rev. C to Rev. D
Changes to Figure 1 .....  1
Changes to Precision Enabling Section ..... 15
Changes to Figure 44 ..... 29
Updated Outline Dimensions ..... 30
Changes to Ordering Guide ..... 30
11/2016—Rev. B to Rev. CChanges to Figure 1 1
Changes to Figure 29 ..... 15
Deleted Factory Programmable Options Section and Table 14 toTable 18; Renumbered Sequentially29
Changes to Factory Default Options Section ..... 29
Added Endnote 1, Table 14 ..... 29
9/2015—Rev. A to Rev. B
Changes to Figure 1 and Table 1 .....  .1
Changes to Figure 2 ..... 3
Changes to Table 3 ..... 5
Changes to Figure 44 ..... 28
4/2015—Rev. 0 to Rev. A
Changes to Figure 3 .....  8
3/2015—Revision 0: Initial Version

## DETAILED FUNCTIONAL BLOCK DIAGRAM



Figure 2.

## SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {VREG }}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum and maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 2.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT SUPPLY VOLTAGE RANGE | $\mathrm{V}_{\text {IN }}$ | 4.5 |  | 15.5 | V | PVIN1, PVIN2, PVIN3, PVIN4 pins |
| QUIESCENT CURRENT Operating Quiescent Current Shutdown Current | $\begin{aligned} & \text { Io } \\ & \text { ISHON } \end{aligned}$ |  | $\begin{aligned} & 4.7 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5.3 \\ & 35 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PVIN1, PVIN2, PVIN3, PVIN4 pins No switching, all ENx pins high All ENx pins low |
| UNDERVOLTAGE LOCKOUT <br> Threshold, Rising Threshold, Falling Hysteresis | UVLO <br> Vuvlo rising <br> Vuvio_faling <br> VHYS | 3.65 | $\begin{aligned} & 4.22 \\ & 3.79 \\ & 0.43 \end{aligned}$ | 4.34 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | PVIN1, PVIN2, PVIN3, PVIN4 pins |
| OSCILLATOR CIRCUIT <br> Switching Frequency <br> Switching Frequency Range SYNC Input Input Clock Range Input Clock Pulse Width Minimum On Time Minimum Off Time Input Clock High Voltage Input Clock Low Voltage <br> SYNC Output <br> Clock Frequency <br> Positive Pulse Duty Cycle <br> Rise or Fall Time <br> High Level Voltage | $\mathrm{f}_{\mathrm{sw}}$ <br> fsync <br> tsync_min_on <br> tsync_min_off <br> $\mathrm{V}_{\mathrm{H} \text { (SYNC) }}$ <br> $V_{\text {LSYNC) }}$ <br> fсıк <br> tclk_pulse_duty <br> tclk_RISE_FALL <br> $\mathrm{V}_{\text {H(SYNC_OUT) }}$ | $\begin{aligned} & 570 \\ & 250 \\ & 250 \\ & \\ & 100 \\ & 100 \\ & 1.3 \end{aligned}$ | $600$ <br> $\mathrm{f}_{\mathrm{sw}}$ <br> 50 <br> 10 <br> $V_{\text {VREG }}$ | $\begin{aligned} & 630 \\ & 2000 \\ & 2000 \\ & 0.4 \end{aligned}$ | kHz <br> kHz <br> kHz <br> ns <br> ns <br> V <br> V <br> kHz <br> \% <br> ns <br> V | $\mathrm{RT}=32.4 \mathrm{k} \Omega$ |
| PRECISION ENABLING <br> High Level Threshold Low Level Threshold Pull-Down Resistor | $\mathrm{V}_{\text {TH_Hen }}$ <br> $\mathrm{V}_{\text {Th_Len }}$ <br> Rpull-down(en) | 0.69 | $\begin{aligned} & 0.811 \\ & 0.72 \\ & 2.0 \end{aligned}$ | 0.835 | V <br> V <br> $\mathrm{M} \Omega$ | EN1, EN2, EN3, EN4 pins |
| POWER GOOD <br> Internal Power-Good Rising Threshold <br> Internal Power-Good Hysteresis <br> Internal Power-Good Falling Delay <br> Rising Delay for PWRGD Pin <br> Leakage Current for PWRGD Pin Output Low Voltage for PWRGD Pin | $V_{\text {PWRGD(RISE) }}$ <br> VpwRGD(HYS) <br> tpWRGD_FALL <br> tpWRGD_PIN_RISE <br> IpWRGD_LeAKAGE <br> VPWRGD_Low | 86 | $\begin{aligned} & 91 \\ & 3.5 \\ & 50 \\ & 1 \\ & 0.1 \\ & 50 \\ & \hline \end{aligned}$ | 96 <br> 1 $100$ | \% <br> \% <br> $\mu \mathrm{s}$ <br> ms <br> $\mu \mathrm{A}$ <br> mV | $\mathrm{IPWRGD}=1 \mathrm{~mA}$ |
| INTERNAL REGULATOR VDD Output Voltage VDD Current Limit VREG Output Voltage Dropout Voltage VREG Current Limit | Vvod <br> lum_vdd <br> VVreg <br> Voropout <br> ILim_vReg | $\begin{aligned} & 3.2 \\ & 30 \\ & 4.85 \\ & \\ & 85 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 50 \\ & 5.0 \\ & 225 \\ & 160 \end{aligned}$ | $\begin{aligned} & 3.4 \\ & 70 \\ & 5.15 \\ & 225 \end{aligned}$ | V <br> mA <br> V <br> mV <br> mA | $\begin{aligned} & \mathrm{I} \text { vDD }=10 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{VREG}}=50 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{VREG}}=50 \mathrm{~mA} \end{aligned}$ |
| THERMAL SHUTDOWN <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis | TSHDN Thrs |  | $\begin{aligned} & 150 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |  |

## BUCK REGULATOR SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {VREG }}=5.0 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=600 \mathrm{kHz}$ for all channels, $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum and maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 3.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CHANNEL 1 SYNC BUCK REGULATOR FB1 Pin |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
| Adjustable Feedback Voltage | $\mathrm{V}_{\text {FB1 }}$ |  | 0.800 |  | V |  |
| Feedback Voltage Accuracy | $V_{\text {Fbi (DeFAuIt) }}$ | -0.55 |  | +0.55 | \% | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |
|  |  | -1.25 |  | +1.0 | \% | $0^{\circ} \mathrm{C} \leq \mathrm{T}^{\prime} \leq 85^{\circ} \mathrm{C}$ |
|  |  | -1.5 |  | +1.5 | \% | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}$ |
| Feedback Bias Current | $\mathrm{I}_{\text {fb } 1}$ |  |  | 0.1 | $\mu \mathrm{A}$ | Adjustable voltage |
| SW1 Pin |  |  |  |  |  |  |
| High-Side Power FET On Resistance | RDS(ON)_1H |  | 50 |  | $\mathrm{m} \Omega$ | Pin-to-pin measurement |
| Current-Limit Threshold | $\mathrm{I}_{\text {TH(LIM1) }}$ | 5.2 | 6.9 | 8.6 | A | RLLм 1 floating |
|  |  | 2.6 | 3.8 | 5.0 | A | $\mathrm{RLLIM1}=47 \mathrm{k} \Omega$ |
|  |  | 7.8 | 10.4 | 12.4 | A | RاІІм $1022 \mathrm{k} \Omega$ |
| Minimum On Time | tmin_on ${ }^{\text {a }}$ |  | 115 | 150 | ns | $\mathrm{fsw}_{\text {sw }}=250 \mathrm{kHz}$ to 2.0 MHz |
| Minimum Off Time | tmin _OFF1 $^{\text {den }}$ |  | $1 / 9 \times \mathrm{tsw}^{\text {s }}$ |  | ns | $\mathrm{f}_{\text {sw }}=250 \mathrm{kHz}$ to 2.0 MHz |
| Low-Side Driver, DL1 Pin |  |  |  |  |  |  |
| Rising Time | $\mathrm{tRISING1}^{\text {a }}$ |  | 20 |  | ns | $\mathrm{C}_{\text {ISS }}=1.2 \mathrm{nF}$ |
| Falling Time | $\mathrm{t}_{\text {falung } 1}$ |  | 3.4 |  | ns | $\mathrm{C}_{\text {ISS }}=1.2 \mathrm{nF}$ |
| Sourcing Resistor | tsourcing |  | 8 |  | $\Omega$ |  |
| Sinking Resistor | tsinking |  | 1.2 |  | $\Omega$ |  |
| Error Amplifier (EA), COMP1 Pin EA Transconductance | $g_{m 1}$ | 310 | 465 | 620 | $\mu \mathrm{S}$ |  |
| Soft Start |  |  |  |  |  |  |
| Soft Start Time | tss1 |  | 2.0 |  | ms | CFG12 connected to ground |
| Programmable Soft Start Range |  | 2.0 |  | 16.0 | ms |  |
| Hiccup Time | thiccup1 |  | $7 \times \mathrm{tss}$ |  | ms |  |
| Cout Discharge Switch On Resistance | RIIS1 |  | 250 |  | $\Omega$ |  |
| CHANNEL 2 SYNC BUCK REGULATOR |  |  |  |  |  |  |
| FB2 Pin |  |  |  |  |  |  |
| Adjustable Feedback Voltage | $\mathrm{V}_{\text {FB2 }}$ |  | 0.800 |  | V |  |
| Feedback Voltage Accuracy | $V_{\text {fb2(DEFAULT) }}$ | -0.55 |  | +0.55 | \% | $\mathrm{T}_{\mathrm{s}}=25^{\circ} \mathrm{C}$ |
|  |  | -1.25 |  | +1.0 | \% | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+85^{\circ} \mathrm{C}$ |
|  |  | -1.5 |  | +1.5 | \% | $-40^{\circ} \mathrm{C} \leq \mathrm{T}^{\prime} \leq+125^{\circ} \mathrm{C}$ |
| Feedback Bias Current | $\mathrm{I}_{\text {FB2 }}$ |  |  | 0.1 | $\mu \mathrm{A}$ | Adjustable voltage |
| SW2 Pin |  |  |  |  |  |  |
| High-Side Power FET On Resistance | Ros(ON)_2H |  | 50 |  | $m \Omega$ | Pin-to-pin measurement |
| Current-Limit Threshold | $\mathrm{I}_{\text {TH(LLM2) }}$ | 5.2 | 6.9 | 8.6 | A | $\mathrm{R}_{\text {ILIM } 2}=$ floating |
|  |  | 2.6 | 3.8 | 5.0 | A | $\mathrm{R}_{\text {LIM } 2}=47 \mathrm{k} \Omega$ |
|  |  | 7.8 | 10.4 | 12.4 | A | RıLм $2=22 \mathrm{k} \Omega$ |
| Minimum On Time | $\mathrm{t}_{\text {min_on2 }}$ |  | 115 | 150 | ns | $\mathrm{f}_{\text {sw }}=250 \mathrm{kHz}$ to 2.0 MHz |
| Minimum Off Time | $\mathrm{t}_{\text {MIN_OFF2 }}$ |  | $1 / 9 \times \mathrm{tsw}_{\text {sw }}$ |  | ns | $\mathrm{f}_{\text {sw }}=250 \mathrm{kHz}$ to 2.0 MHz |
| Low-Side Driver, DL2 Pin |  |  |  |  |  |  |
| Rising Time | $\mathrm{t}_{\text {RSIING2 }}$ |  | 20 |  | ns | $\mathrm{C}_{\text {ISS }}=1.2 \mathrm{nF}$ |
| Falling Time | $\mathrm{t}_{\text {fALIING2 }}$ |  | 3.4 |  | ns | $\mathrm{C}_{\text {ISS }}=1.2 \mathrm{nF}$ |
| Sourcing Resistor | $\mathrm{t}_{\text {Sourcing } 2}$ |  | 8 |  | $\Omega$ |  |
| Sinking Resistor | tsinking2 |  | 1.2 |  | $\Omega$ |  |
| Error Amplifier (EA), COMP2 Pin EA Transconductance | $\mathrm{gm}_{\mathrm{m} 2}$ | 310 | 465 | 620 | $\mu \mathrm{S}$ |  |



## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter ${ }^{1}$ | Rating |
| :--- | :--- |
| PVIN1 to PGND | -0.3 V to +18 V |
| PVIN2 to PGND | -0.3 V to +18 V |
| PVIN3 to PGND3 | -0.3 V to +18 V |
| PVIN4 to PGND4 | -0.3 V to +18 V |
| SW1 to PGND | -0.3 V to +18 V |
| SW2 to PGND | -0.3 V to +18 V |
| SW3 to PGND3 | -0.3 V to +18 V |
| SW4 to PGND4 | -0.3 V to +18 V |
| PGND to Ground | -0.3 V to +0.3 V |
| PGND3 to Ground | -0.3 V to +0.3 V |
| PGND4 to Ground | -0.3 V to +0.3 V |
| BST1 to SW1 | -0.3 V to +6.5 V |
| BST2 to SW2 | -0.3 V to +6.5 V |
| BST3 to SW3 | -0.3 V to +6.5 V |
| BST4 to SW4 | -0.3 V to +6.5 V |
| DL1 to PGND | -0.3 V to +6.5 V |
| DL2 to PGND | -0.3 V to +6.5 V |
| CFG12, CFG34 to Ground | -0.3 V to +6.5 V |
| EN1, EN2, EN3, EN4 to Ground | -0.3 V to +6.5 V |
| VREG to Ground | -0.3 V to +6.5 V |
| SYNC/MODE to Ground | -0.3 V to +6.5 V |
| RT to Ground | -0.3 V to +3.6 V |
| PWRGD to Ground | -0.3 V to +6.5 V |
| FB1, FB2, FB3, FB4 to Ground ${ }^{2}$ | -0.3 V to +3.6 V |
| COMP1, COMP2, COMP3, COMP4 to Ground | -0.3 V to +3.6 V |
| Storage Temperate Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operational Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

${ }^{1}$ The exposed pad is the analog ground for the ADP5054. See Table 6.
${ }^{2}$ The rating for the FB1, FB2, FB3, and FB4 pins applies to the adjustable output voltage models of the ADP5054.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 48-Lead LFCSP | 28.4 | 10.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | BST3 | High-Side FET Driver Power Supply for Channel 3. |
| 2,3 | PGND3 | Power Ground for Channel 3. |
| 4,5 | SW3 | Switching Node Output for Channel 3. |
| 6 | PVIN3 | Power Input for Channel 3. Connect a bypass capacitor between this pin and ground. |
| 7 | PVIN4 | Power Input for Channel 4. Connect a bypass capacitor between this pin and ground. |
| 8,9 | SW4 | Switching Node Output for Channel 4. |
| 10, 11 | PGND4 | Power Ground for Channel 4. |
| 12 | BST4 | High-Side FET Driver Power Supply for Channel 4. |
| 13 | CFG34 | Connect a resistor divider from this pin to VREG and ground to configure the different functionalities for Channel 3 and Channel 4 , including the soft start timer, $1 / 2 \times$ frequency, parallel operation, and SYNC clock output features. |
| 14 | EN4 | Enable Input for Channel 4. Use an external resistor divider to set the turn-on threshold. |
| 15 | COMP4 | Error Amplifier Output for Channel 4. Connect an RC network from this pin to ground. |
| 16 | FB4 | Feedback Sensing Input for Channel 4. |
| 17 | PWRGD | Power-Good Signal Output. This open-drain output is the power-good signal for the selected channels. |
| 18 | CFG12 | Connect a resistor divider from this pin to VREG and ground to configure the different functionalities for Channel 1 and Channel 2 , including the soft start timer, $1 / 2 \times$ frequency, and parallel operation features. |
| 19 | FB2 | Feedback Sensing Input for Channel 2. |
| 20 | COMP2 | Error Amplifier Output for Channel 2. Connect an RC network from this pin to ground. |
| 21 | EN2 | Enable Input for Channel 2. Use an external resistor divider to set the turn-on threshold. |
| 22, 23, 24 | PVIN2 | Power Input for Channel 2. Connect a bypass capacitor between this pin and ground. |
| 25, 26, 27 | SW2 | Switching Node Output for Channel 2. |
| 28 | BST2 | High-Side FET Driver Power Supply for Channel 2. |
| 29 | DL2 | Low-Side FET Gate Driver for Channel 2. Connect a resistor from this pin to ground to program the current-limit threshold for Channel 2. |
| 30 | PGND | Power Ground for Channel 1 and Channel 2. |
| 31 | DL1 | Low-Side FET Gate Driver for Channel 1. Connect a resistor from this pin to ground to program the current-limit threshold for Channel 1. |
| 32 | BST1 | High-Side FET Driver Power Supply for Channel 1. |
| 33, 34, 35 | SW1 | Switching Node Output for Channel 1. |
| 36,37, 38 | PVIN1 | Power Input for the Internal Linear Regulator and the Channel 1 Buck Regulator. Connect a bypass capacitor between this pin and ground. |


| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 39 | EN1 | Enable Input for Channel 1. Use an external resistor divider to set the turn-on threshold. |
| 40 | COMP1 | Error Amplifier Output for Channel 1. Connect an RC network from this pin to ground. |
| 41 | FB1 | Feedback Sensing Input for Channel 1. |
| 42 | RT | Connect a resistor from RT to ground to program the switching frequency from 250 kHz to 2 MHz. |
| 43 | VDD | Output of the Internal 3.3 V Linear Regulator. Connect a $1.0 \mu$ f ceramic capacitor between this pin and ground. |
| 44 | SYNC/MODE | Synchronization Input/Output (SYNC). To synchronize the switching frequency of the device to an external <br> clock, connect this pin to an external clock with a frequency from 250 kHz to 2.0 MHz . This pin can also be <br> configured as a synchronization output via the CFG34 pin configuration. |
|  |  | Forced PWM or Automatic PWM/PSM Selection Pin (MODE). When this pin is logic high, each channel works in <br> forced PWM or automatic PWM/PSM mode. When this pin is logic low, all channels operate in automatic |
| 45 | VREG | PWM/PSM mode. |
| 46 | Output of the Internal 5.0 V Linear Regulator. Connect a 1.0 F ceramic capacitor between this pin and ground. |  |
| 47 | COMP3 | Feedback Sensing Input for Channel 3. |
| 48 | En3 | Error Amplifier Output for Channel 3. Connect an RC network from this pin to ground. |
|  | EPAD | Enable Input for Channel 3. Use an external resistor divider to set the turn-on threshold. |
| Exposed Pad (Analog Ground). The exposed pad must be connected and soldered to an external ground plane. |  |  |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12$ V, $f_{S W}=600 \mathrm{kHz}$, MOSFET = SI4204DY, FPWM Mode


Figure 5. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=5 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, MOSFET = SI4204DY, FPWM Mode


Figure 6. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=3.3 \mathrm{~V}$, MOSFET = SI4204DY, FPWM Mode


Figure 7. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM and Automatic PWM/PSM Modes


Figure 8. Channel 3/Channel 4 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 9. Channel 3/Channel 4 Efficiency Curve, $V_{I N}=5.0 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 10. Channel 3/Channel 4 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=1.8 \mathrm{~V}$, FPWM Mode


Figure 11. Channel 3/Channel 4 Efficiency Curve, $V_{I N}=12$ V, $f_{S W}=600 \mathrm{kHz}$, FPWM and Automatic PWM/PSM Modes


Figure 12. 0.8 V Feedback Voltage Accuracy vs. Temperature for Channel 1, Adjustable Output Model


Figure 13. Frequency vs. Temperature, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$


Figure 14. Quiescent Current vs. Temperature (Includes PVIN1, PVIN2, PVIN3, and PVIN4)


Figure 15. Shutdown Current vs. Temperature (EN1, EN2, EN3, and EN4 Low)


Figure 16. UVLO Threshold vs. Temperature


Figure 17. Channel 1/Channel 2 Current Limit vs. Temperature


Figure 18. Minimum On Time vs. Temperature


Figure 19. Steady State Waveform at Heavy Load, $V_{I N}=12$ V, Vout $=3.3 \mathrm{~V}$, Output Load Current (lout) $=3 \mathrm{~A}, f_{\text {SW }}=600 \mathrm{kHz}, L=4.7 \mu \mathrm{H}, C_{\text {out }}=47 \mu \mathrm{~F} \times 2$, FPWM Mode, Channel $1=$ Voutx, Channel $2=$ SWx


Figure 20. Steady State Waveform at Light Load, $V_{I N}=12 \mathrm{~V}, \mathrm{~V}_{\text {out }}=3.3 \mathrm{~V}$, lout $=30 \mathrm{~mA}, f_{\text {SW }}=600 \mathrm{kHz}, L=4.7 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 2$, Automatic PWM/PSM Mode, Channel $1=$ Voutx, Channel $2=$ SWx


Figure 21. Channel 1/Channel 2 Load Transient, 1 A to $4 A, V_{I N}=12 \mathrm{~V}$, $V_{\text {OUT }}=3.3 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=2.2 \mu \mathrm{H}$, CoUt $=47 \mu \mathrm{~F} \times 2$,

Channel $1=$ Voutx, $^{\text {Channel }} 4=$ I $_{\text {outx }}$


Figure 22. Load Transient, Channel 1/Channel 2 Parallel Output, 0 A to 6 A, $V_{\text {IN }}=12 \mathrm{~V}$, $V_{\text {out }}=3.3 \mathrm{~V}, f_{\text {Sw }}=600 \mathrm{kHz}, L=4.7 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 4$, Channel $1=$ Vout, Channel $3=I_{L 1}$, Channel $4=I_{L 2}$


Figure 23. Channel 1 Soft Start with 4 A Resistance Load, $V_{\text {IN }}=12 \mathrm{~V}, V_{\text {OUt }}=1.2 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 2$, Channel $1=$ Vout1, Channel $2=$ PWRGD, Channel $3=$ EN1, Channel $4=$ loutı


Figure 24. Channel 1 Startup with Precharged Output, $V_{I N}=12$ V, $V_{\text {out }}=3.3$ V, Channel $1=V_{\text {IN }}$, Channel $2=$ Vouti , Channel $3=$ EN1, Channel $4=I_{\text {L1 }}$


Figure 25. Channel 1 Shutdown with Active Output Discharge, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}, f_{\text {sw }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 2$, Channel $1=$ Vout1 $^{\text {, Channel }} 2=E N 1$, Channel $3=P W R G D$, Channel $4=I_{\text {Out }}$


Figure 26. Short-Circuit Protection Entry, $V_{I N}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.2 \mathrm{~V}$, $f_{\text {sw }}=600 \mathrm{kHz}, L=1 \mu H, C_{\text {out }}=47 \mu F \times 2$, Channel $1=$ Voutx, $^{\text {Channel } 2} 2=$ SWx, Channel $4=I_{L X}$


Figure 27. Short-Circuit Protection Recovery, $V_{I N}=12 \mathrm{~V}, V_{\text {Out }}=1.2 \mathrm{~V}$, $f_{\text {Sw }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 2$,
Channel 1 = Voutx, Channel $2=$ SWx, Channel $4=I_{L x}$

## THEORY OF OPERATION

The ADP5054 is a micropower management unit that combines four high performance buck regulators in a 48 -lead LFCSP package to meet demanding performance and board space requirements. The device enables direct connection to high input voltages of up to 15.5 V with no preregulators to make applications simpler and more efficient.

## BUCK REGULATOR OPERATIONAL MODES

## PWM Mode

In pulse width modulation (PWM) mode, the buck regulators in the ADP5054 operate at a fixed frequency; this frequency is set by an internal oscillator that is programmed by the RT pin. At the start of each oscillator cycle, the high-side MOSFET switch turns on and sends a positive voltage across the inductor. The inductor current increases until the current-sense signal exceeds the peak inductor current threshold that turns off the high-side MOSFET switch; this threshold is set by the error amplifier output. During the high-side MOSFET off time, the inductor current decreases through the low-side MOSFET switch until the next oscillator clock pulse starts a new cycle. The buck regulators in the ADP5054 regulate the output voltage by adjusting the peak inductor current threshold.

## PSM Mode

To achieve higher efficiency, the buck regulators in the ADP5054 smoothly transition to variable frequency, power savings mode (PSM) operation when the output load falls below the PSM current threshold. When the output voltage falls below regulation, the buck regulator enters PWM mode for a few oscillator cycles until the voltage increases to within regulation. During the idle time between bursts, the MOSFET switch turns off, and the output capacitor supplies all the output current.

The PSM mode comparator monitors the internal compensation node, which represents the peak inductor current information. The average PSM mode current threshold depends on the input voltage ( $\mathrm{V}_{\text {IN }}$ ), the output voltage ( $\mathrm{V}_{\text {out }}$ ), the inductor, and the output capacitor. Because the output voltage occasionally falls below regulation and then recovers, the output voltage ripple in PSM mode is larger than the ripple in forced PWM (FPWM) mode under light load conditions.

## Forced PWM and Automatic PWM/PSM Modes

The buck regulators can be configured to always operate in forced PWM (FPWM) mode using the SYNC/MODE pin. In FPWM mode, the regulator continues to operate at a fixed frequency even when the output current is below the PWM/ PSM threshold. In PWM mode, efficiency is lower compared to PSM mode under light load conditions. The low-side MOSFET remains on when the inductor current falls to less than 0 A , causing the ADP5054 to enter continuous conduction mode (CCM).

The buck regulators can be configured to operate in automatic PWM/PSM mode using the SYNC/MODE pin. In automatic PWM/PSM mode, the buck regulators operate in either PWM mode or PSM mode, depending on the output current. When the average output current falls below the PWM/PSM threshold, the buck regulator enters PSM mode; in PSM mode, the regulator operates with a reduced switching frequency to maintain high efficiency. The low-side MOSFET turns off when the output current reaches 0 A , causing the regulator to operate in discontinuous mode (DCM).

The user can alternate between FPWM mode and automatic PWM/PSM mode during operation. The flexible configuration capability during device operation enables efficient power management.
When a logic high level is applied to the SYNC/MODE pin (or when SYNC/MODE is configured as a clock input or output), the operational mode of all four buck regulators is set for forced PWM mode. When a logic low level is applied to the SYNC/MODE pin, the operational mode of all four buck regulators is automatic PWM/PSM mode.

Table 7 describes the function of the SYNC/MODE pin in setting the operational mode of the device.

Table 7. Configuring the Mode of Operation Using the SYNC/MODE Pin

| SYNC/MODE Pin | Mode of Operation for All Channels |
| :--- | :--- |
| High | Forced PWM mode |
| Clock In/Out | Forced PWM mode |
| Low | Automatic PWM/PSM mode |

## ADJUSTABLE AND FIXED OUTPUT VOLTAGE

The ADP5054 provides adjustable and fixed output voltage settings via the factory fuse. For the adjustable output settings, use an external resistor divider to set the desired output voltage via the feedback reference voltage ( 0.8 V for Channel 1 to Channel 4).
For the fixed output settings, the feedback resistor divider is built into the ADP5054, and the feedback pin (FBx) must be tied directly to the output. Each buck regulator channel can be programmed for a specific output voltage.

If a different output voltage range is required, contact your local Analog Devices, Inc., sales or distribution representative.

## INTERNAL REGULATORS (VREG AND VDD)

The internal VREG regulator in the ADP5054 provides a stable 5.0 V power supply for the bias voltage of the MOSFET drivers. The internal VDD regulator in the ADP5054 provides a stable 3.3 V power supply for the internal control circuits. One $1.0 \mu \mathrm{~F}$ ceramic capacitor must be connected between VREG and ground, and another $1.0 \mu \mathrm{~F}$ ceramic capacitor must be connected between VDD and ground.

## ADP5054

The internal VREG and VDD regulators are active as long as PVIN1 is available. The internal VREG regulator can provide a total load of 150 mA , including the MOSFET driving current. The current-limit circuit is included in the VREG regulator to protect the circuit when the device is heavily loaded.
Note that the VDD regulator is for internal circuit use and is not recommended for other purposes.

## SEPARATE SUPPLY APPLICATIONS

The ADP5054 supports separate input voltages for the four buck regulators, meaning the input voltages for the four buck regulators can be connected to different supply voltages. The PVIN1 voltage provides the power supply for the internal regulators and the control circuitry. Therefore, if the user plans to use separate supply voltages for the buck regulators, the PVIN1 voltage must be above the UVLO threshold before the other channels begin to operate.
Note that precision enabling can be used to monitor the PVIN1 voltage and to delay the startup of the outputs to ensure that PVIN1 is high enough to support the outputs in regulation (see the Precision Enabling section).
The ADP5054 supports cascading supply operations for the four buck regulators. As shown in Figure 28, PVIN2, PVIN3, and PVIN4 are powered from the Channel 1 output. In this configuration, the Channel 1 output voltage must be higher than the UVLO threshold for PVIN2, PVIN3, and PVIN4.


Figure 28. Cascading Supply Application

## LOW-SIDE DEVICE SELECTION

The buck regulators in Channel 1 and Channel 2 integrate 6 A high-side power MOSFETs and low-side MOSFET drivers. The N-channel MOSFETs selected for use with the ADP5054 must be able to work with the synchronized buck regulators. In general, use a low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \mathrm{N}$-channel MOSFET to achieve higher efficiency; dual MOSFETs in one package (for both Channel 1 and Channel 2) are recommended to save space on the printed circuit board (PCB). For more information, see the Low-Side Power Device Selection section.

## BOOTSTRAP CIRCUITRY

Each buck regulator in the ADP5054 has an integrated boot regulator. The boot regulator requires a $0.1 \mu \mathrm{~F}$ ceramic capacitor (X5R or X7R) between the BSTx and SWx pins to provide the gate drive voltage for the high-side MOSFET.

## ACTIVE OUTPUT DISCHARGE SWITCH

Each buck regulator in the ADP5054 integrates a discharge switch from the switching node to ground. This switch is turned on when its associated regulator is disabled, which helps to discharge the output capacitor quickly. The typical value of the discharge switch is $120 \Omega$ for Channel 1 to Channel 4.

## PRECISION ENABLING

The ADP5054 has an enable control pin for each regulator, including the LDO regulator. Each enable control pin (ENx) features a precision enable circuit with a 0.811 V reference voltage. When the voltage at the ENx pin is greater than 0.811 V , the regulator is enabled. When the ENx pin voltage falls below 0.72 V , the regulator is disabled. An internal $1 \mathrm{M} \Omega$ pull-down resistor prevents errors if the ENx pin is left floating.
The precision enable threshold voltage allows easy sequencing of channels within the device, as well as sequencing between the ADP5054 and other input/output supplies. The ENx pin can also be used as a programmable UVLO input using a resistor divider (see Figure 29).


## NOTES

1. DUE TO THE MAXIMUM VOLTAGE RATING OF ENx PINS, DO NOT

CONNECT THE ENx PINS TO VIN WHEN VIN IS HIGHER THAN 5.5V. CONNECT THE ENx PINS TO VREG INSTEAD.

Figure 29. Precision Enable Diagram for One Channel
The ENx pin voltage must be lower than 5.5 V . Do not connect ENx pin to PVINx pin in high input voltage applications. For automatic startup when input supply is available, connect ENx pin to the internal VREG regulator. If some channels are unused, pull down the corresponding PVINx and ENx pin to ground and leave the SWx, BSTx, COMPx and FBx pins floating.

## OSCILLATOR

The switching frequency ( $\mathrm{f}_{\mathrm{sw}}$ ) of the ADP5054 can be set to a value from 250 kHz to 2.0 MHz by connecting a resistor from the RT pin to ground. The value of the RT resistor can be calculated as follows:

$$
R_{R T}(\mathrm{k} \Omega)=\left[14,822 / f_{S W}(\mathrm{kHz})\right]^{1.081}
$$

Figure 30 shows the typical relationship between $\mathrm{fsw}_{\mathrm{sw}}$ and the RT resistor. The adjustable frequency allows users to make decisions based on the trade-off between efficiency and the size of the solution.


Figure 30. Switching Frequency vs. RT Resistor
The frequency in each channel can be set to half the master switching frequency set by the RT pin. This setting is configured using the CFG12 and CFG34 pins (see Table 8 and Table 9). This halving of the frequency is not recommended if the switching frequency is less than 250 kHz .

## Phase Shift

By default, the phase shift between Channel 1 and Channel 2 and between Channel 3 and Channel 4 is $180^{\circ}$ (see Figure 31). This value provides the benefits of out-of-phase operation by reducing the input ripple current and lowering the grounding noise.


Figure 31. Phase Shift Diagram, Four Buck Regulators

## SYNCHRONIZATION INPUT/OUTPUT

The switching frequency of the ADP5054 can be synchronized to an external clock with a frequency range from 250 kHz to 2.0 MHz. The ADP5054 automatically detects the presence of an external clock applied to the SYNC/MODE pin, and the switching frequency transitions smoothly to the frequency of the external clock. When the external clock signal stops, the device automatically switches back to the internal clock and continues to operate.

Note that the internal switching frequency set by the RT pin must be programmed to a value that is close to the external clock value for successful synchronization; the suggested frequency difference is less than $\pm 15 \%$ in typical applications.
The SYNC/MODE pin can be configured as a synchronization clock output using CFG34 (see Table 9). A positive clock pulse with a $50 \%$ duty cycle is generated at the SYNC/MODE pin with a frequency equal to the internal switching frequency set by the RT pin. There is a short delay time (approximately $15 \%$ of tsw) from the generated synchronization clock to the Channel 1 switching node.
Figure 32 shows two ADP5054 devices configured for frequency synchronization mode: one ADP5054 device is configured as the clock output to synchronize another ADP5054 device. It is recommended that a $100 \mathrm{k} \Omega$ pull-up resistor be used to prevent logic errors when the SYNC/MODE pin is left floating.


Figure 32. Two ADP5054 Devices Configured for Synchronization Mode
In the configuration shown in Figure 32, the phase shift between Channel 1 of the first ADP5054 device and Channel 1 of the second ADP5054 device is $0^{\circ}$ (see Figure 33).


Figure 33. Waveforms of Two ADP5054 Devices Operating in Synchronization Mode

## ADP5054

Table 8. CFG12 Configuration (Channel 1 and Channel 2) ${ }^{1}$

| $\mathrm{R}_{\text {ToP }}(\mathbf{k} \Omega$ ) | $\mathrm{R}_{\text {Bот }}(\mathrm{k} \Omega$ ) | Channel 1 |  | Channel 2 |  | Parallel or Individual Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Soft Start (ms) | Frequency (kHz) | Soft Start (ms) | Frequency (kHz) |  |
| 0 | N/A | 16 | $1 \times \mathrm{f}_{\text {sw }}$ | 16 | $1 \times \mathrm{f}_{\text {sw }}$ | Individual |
| 100 | 600 | 16 | $1 / 2 \times \mathrm{f}_{\text {sw }}$ | 16 | $1 / 2 \times f_{\text {sw }}$ | Individual |
| 200 | 500 | 2 | $1 \times \mathrm{f}_{\text {sw }}$ | 2 | $1 / 2 \times \mathrm{fsw}^{1}$ | Individual |
| 300 | 400 | 2 | $1 / 2 \times \mathrm{f}_{\text {sw }}$ | 2 | $1 \times \mathrm{f}_{\text {sw }}$ | Individual |
| 400 | 300 | 16 | $1 / 2 \times \mathrm{f}_{\text {sw }}$ | N/A | N/A | Parallel |
| 500 | 200 | 16 | $1 \times \mathrm{f}_{\text {sw }}$ | N/A | N/A | Parallel |
| 600 | 100 | 2 | $1 \times \mathrm{f}_{\text {sw }}$ | N/A | N/A | Parallel |
| N/A | 0 | 2 | $1 \times \mathrm{f}_{\mathrm{sw}}$ | 2 | $1 \times \mathrm{fsw}$ | Individual |

${ }^{1} \mathrm{~N} / \mathrm{A}$ means not applicable.

Table 9. CFG34 Configuration (Channel 3, Channel 4, and SYNC/MODE) ${ }^{1}$

| $\mathrm{R}_{\text {Top }}(\mathbf{k} \Omega$ ) | $\mathrm{R}_{\text {вот }}(\mathrm{k} \Omega$ ) | Channel 3 |  | Channel 4 |  | Parallel or Individual Operation | SYNC/MODE or Clock Out |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Soft Start (ms) | Frequency (kHz) | Soft Start (ms) | Frequency (kHz) |  |  |
| 0 | N/A | 16 | $1 \times \mathrm{f}_{\text {sw }}$ | 16 | $1 \times \mathrm{f}_{\text {sw }}$ | Individual | SYNC/MODE |
| 100 | 600 | 16 | $1 / 2 \times f_{5 w}$ | 16 | $1 / 2 \times \mathrm{f}_{\mathrm{sw}}$ | Individual | SYNC/MODE |
| 200 | 500 | 2 | $1 / 2 \times \mathrm{fsw}^{1}$ | 2 | $1 \times \mathrm{fsw}^{\text {w }}$ | Individual | SYNC/MODE |
| 300 | 400 | 16 | $1 / 2 \times \mathrm{f}_{\mathrm{sw}}$ | N/A | N/A | Parallel | SYNC/MODE |
| 400 | 300 | 2 | $1 \times \mathrm{fsw}$ | N/A | N/A | Parallel | SYNC/MODE |
| 500 | 200 | 16 | $1 \times \mathrm{fsw}$ | N/A | N/A | Parallel | Clock out (FPWM) |
| 600 | 100 | 2 | $1 \times \mathrm{f}_{\text {sw }}$ | 2 | $1 \times \mathrm{f}_{\text {sw }}$ | Individual | Clock out (FPWM) |
| N/A | 0 | 2 | $1 \times \mathrm{f}_{\text {sw }}$ | 2 | $1 \times \mathrm{f}_{\text {sw }}$ | Individual | SYNC/MODE |

${ }^{1}$ N/A means not applicable.

## SOFT START

The buck regulators in the ADP5054 include soft start circuitry that ramps the output voltage in a controlled manner during startup, thereby limiting the inrush current. The soft start time is typically fixed at 2 ms for each buck regulator when the CFG12 and CFG34 pins are tied to ground.
To set the soft start time to a value of 2 ms or 16 ms , connect a resistor divider from the CFG12 pin or the CFG34 pin to the VREG pin and ground (see Figure 34). This configuration may be required to accommodate a specific start-up sequence or an application with a large output capacitor.


Figure 34. Level Detector Circuit for Soft Start
The CFG12 pin can be used to program the soft start time, $1 / 2 \times$ frequency setting, and parallel operation for Channel 1 and

Channel 2. The CFG34 pin can be used to program the soft start time, $1 / 2 \times$ frequency setting, parallel operation, and clock output feature for Channel 3 and Channel 4 . Table 8 and Table 9 provide the values of the resistors needed to set the soft start time.

## PARALLEL OPERATION

The ADP5054 supports two-phase parallel operation of Channel 1 and Channel 2 to provide a single output with up to 12 A of current, and two-phase parallel operation of Channel 3 and Channel 4 to provide a single output with up to 5 A of current.
To configure a two-phase single output in parallel operation, take the following steps (see Figure 35):

- Use the CFG12 pin (or CFG34 pin) to select parallel operation as specified in Table 8 and Table 9.
- Leave the COMP2 pin (or COMP4 pin) open.
- Use the FB1 pin (or FB3 pin) to set the output voltage.
- Connect the FB2 pin (or FB4 pin) to ground (FB2 or FB4 is ignored).
- Connect the EN2 pin (or EN4 pin) to ground (EN2 or EN4 is ignored).


Figure 35. Parallel Operation for Channel 1 and Channel 2
The following considerations apply when two channels are operated in parallel configuration.

- The input voltages and current-limit settings for both channels must be the same.
- Both channels must be operated in FPWM mode.

Current balance in parallel configuration is well regulated by the internal control loop. Figure 36 shows the Channel 1 and Channel 2 typical current balance matching in parallel output configuration. Figure 37 shows the Channel 3 and Channel 4 current balance matching in parallel output configuration.


Figure 36. Channel 1 and Channel 2 Current Balance in Parallel Output Configuration, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode


Figure 37. Channel 3 and Channel 4 Current Balance in Parallel Output Configuration, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode

## STARTUP WITH PRECHARGED OUTPUT

The buck regulators in the ADP5054 include a precharged start-up feature to protect the low-side FETs from damage during startup. If the output voltage is precharged before the regulator is turned on, the regulator prevents reverse inductor current-which would discharge the output capacitor-until the internal soft start reference voltage exceeds the precharged voltage on the feedback (FBx) pin.

## CURRENT-LIMIT PROTECTION

The buck regulators in the ADP5054 include peak current-limit protection circuitry to limit the amount of positive current flowing through the high-side MOSFET switch. The peak current limit on the power switch limits the amount of current that can flow from the input to the output. The programmable current-limit threshold feature allows the use of small size inductors for low current applications.
To configure the current-limit threshold for Channel 1, connect a resistor from the DL1 pin to ground; to configure the currentlimit threshold for Channel 2, connect another resistor from the DL2 pin to ground. Table 10 lists the peak current-limit threshold settings for Channel 1 and Channel 2.

Table 10. Peak Current-Limit Threshold Settings for Channel 1 and Channel 2

| RLLIM 1 or $^{\text {or }}$ LIM 2 | Typical Peak Current-Limit Threshold (A) |
| :--- | :--- |
| Floating | 6.9 |
| $47 \mathrm{k} \Omega$ | 3.8 |
| $22 \mathrm{k} \Omega$ | 10.4 |

The buck regulators in the ADP5054 include negative currentlimit protection circuitry to limit certain amounts of negative current flowing through the low-side MOSFET switch.

## FREQUENCY FOLDBACK

The buck regulators in the ADP5054 include frequency foldback to prevent output current runaway when a hard short occurs on the output. Frequency foldback is implemented as follows:

- If the voltage at the FBx pin falls below half of the target output voltage, the switching frequency is reduced by half.
- If the voltage at the FBx pin falls again to below one-fourth of the target output voltage, the switching frequency is reduced by half of its current value again, as one-fourth of $f_{s w}$.
The reduced switching frequency allows more time for the inductor current to decrease but also increases the ripple current during peak current regulation. This results in a reduction in average current and prevents output current runaway.


## PULSE SKIP IN MAXIMUM DUTY

Under maximum duty cycle conditions, frequency foldback maintains the output in regulation. If the maximum duty cycle is reached-for example, when the input voltage decreases-the PWM modulator skips every other PWM pulse, resulting in a switching frequency foldback of one-half of the switching
frequency. If the maximum duty cycle increases further, the PWM modulator skips two of every three PWM pulses, resulting in a switching frequency foldback that is one-third of the switching frequency. Frequency foldback increases the effective maximum duty cycle, thereby decreasing the dropout voltage between the input and output voltages.

## SHORT-CIRCUIT PROTECTION (SCP)

The buck regulators in the ADP5054 include a hiccup mode for overcurrent protection (OCP). When the peak inductor current reaches the current-limit threshold, the high-side MOSFET turns off, and the low-side MOSFET turns on until the next cycle.
When hiccup mode is active, the overcurrent fault counter is incremented. If the overcurrent fault counter reaches 15 and overflows (indicating a short-circuit condition), both the highside and low-side MOSFETs are turned off. The buck regulator remains in hiccup mode for a period equal to seven soft start cycles and then attempts to restart from soft start. If the shortcircuit fault clears, the regulator resumes normal operation; otherwise, it reenters hiccup mode after the soft start.
Hiccup protection is masked during the initial soft start cycle to enable startup of the buck regulator under heavy load conditions. Note that careful design and proper component selection are required to ensure that the buck regulator recovers from hiccup mode under heavy loads. The hiccup protection can be disabled by the factory fuse for each buck regulator. When hiccup protection is disabled, the frequency foldback feature is still used for overcurrent protection.

## LATCH-OFF PROTECTION

The buck regulators in the ADP5054 have an optional latch-off mode to protect the device from serious problems such as short-circuit conditions. Latch-off mode can be enabled via the factory fuse.

## Short-Circuit Latch-Off Mode

Short-circuit latch-off mode is enabled by the factory fuse. When short-circuit latch-off mode is enabled and the protection circuit detects an overcurrent status after a soft start, the buck regulator enters hiccup mode and attempts to start up again. If seven continuous retry attempts are made and the regulator remains in the fault condition, the regulator is shut down. This shutdown (latch-off) condition is cleared only by reenabling the channel or by resetting the channel power supply.
The operation of short-circuit latch-off protection is shown in Figure 38.


Figure 38. Short-Circuit Latch-Off Detection
Note that short-circuit latch-off mode does not work if hiccup protection is disabled.

## UNDERVOLTAGE LOCKOUT (UVLO)

Undervoltage lockout circuitry monitors the input voltage level of each buck regulator in the ADP5054. If any input voltage (PVINx pin) falls below 3.79 V (typical), the corresponding channel is turned off. After the input voltage rises above 4.22 V (typical), the soft start period is initiated, and the corresponding channel is enabled when the ENx pin is high.

Note that a UVLO condition on Channel 1 (PVIN1 pin) has a higher priority than a UVLO condition on other channels, which means that the PVIN1 supply must be available before other channels can be operated.

## POWER-GOOD FUNCTION

The ADP5054 includes an open-drain power-good output (PWRGD pin) that becomes active high when the Channel 1 buck regulators are operating normally.
A high status on the PWRGD pin indicates that the regulated output voltage of the buck regulator is above $90.5 \%$ (typical) of its nominal output. When the regulated output voltage of the buck regulator falls below $87.2 \%$ (typical) of its nominal output for a delay time greater than approximately $50 \mu \mathrm{~s}$, the status of the PWRGD pin is set low.
The PWRGD pin can be programmed by the factory fuse to indicate the outputs of other specific channels.

## THERMAL SHUTDOWN

If the ADP5054 junction temperature exceeds $150^{\circ} \mathrm{C}$, the thermal shutdown (TSD) circuit turns off the IC except for the internal linear regulator. Extreme junction temperatures can be the result of high current operation, poor circuit board design, or high ambient temperature. A $15^{\circ} \mathrm{C}$ hysteresis is included so that the ADP5054 does not return to operation after thermal shutdown until the on-chip temperature falls below $135^{\circ} \mathrm{C}$. When the device exits thermal shutdown, a soft start is initiated for each enabled channel.

## APPLICATIONS INFORMATION

## ADIsimPOWER DESIGN TOOL

The ADP5054 is supported by the ADIsimPower ${ }^{\text {me }}$ design tool set. ADIsimPower is a collection of tools that produces complete power designs optimized for a specific design goal. The tools enable the user to generate a full schematic and bill of materials and to calculate performance in minutes. ADIsimPower can optimize designs for cost, area, efficiency, and part count while taking into consideration the operating conditions and limitations of the IC and all real external components. The ADIsimPower tool can be found at www.analog.com/ADIsimPower; the user can request an unpopulated board through the tool.

## PROGRAMMING THE OUTPUT VOLTAGE

The output voltage of the ADP5054 is externally set by a resistive voltage divider from the output voltage to the FBx pin. To limit the degradation of the output voltage accuracy due to FBx bias current, ensure that the bottom resistor in the divider is not too large; a value of less than $200 \mathrm{k} \Omega$ is recommended.

The equation for the output voltage setting is

$$
V_{\text {OUT }}=V_{\text {REF }} \times\left(1+\left(R_{\text {TOP }} / R_{B O T}\right)\right)
$$

where:
$V_{\text {out }}$ is the output voltage.
$V_{\text {REF }}$ is the 0.8 V feedback reference voltage.
$R_{\text {ToP }}$ is the feedback resistor from Vout to FBx.
$R_{\text {вот }}$ is the feedback resistor from FBx to ground.
No resistor divider is required in the fixed output options. Each channel can be programmed to have a specific output voltage over a specific range. If a different fixed output voltage is required, contact your local Analog Devices sales or distribution representative.

## VOLTAGE CONVERSION LIMITATIONS

For a given input voltage, upper and lower limitations on the output voltage exist due to the minimum on time and the minimum off time.

The minimum output voltage for a given input voltage and switching frequency is limited by the minimum on time. The minimum on time for Channel 1 and Channel 2 is 115 ns (typical); the minimum on time for Channel 3 and Channel 4 is 95 ns (typical). The minimum on time increases at higher junction temperatures.
Note that in forced PWM mode, Channel 1 and Channel 2 can potentially exceed the nominal output voltage when the minimum on time limit is exceeded. Careful switching frequency selection is required to avoid this problem.

The minimum output voltage in FPWM mode for a given input voltage and switching frequency can be calculated using the following equation:

$$
\begin{align*}
& V_{\text {OUT_MIN }}=V_{I N} \times t_{\text {MIN_ON }} \times f_{S W}-\left(R_{D S O N 1}-R_{D S O N 2}\right) \times \\
& I_{\text {OUT_MIN }} \times t_{\text {MIN_ON }} \times f_{S W}-\left(R_{D S O N 2}+R_{L}\right) \times I_{\text {OUT_MIN }} \tag{1}
\end{align*}
$$

where:
$V_{\text {out_min }}$ is the minimum output voltage.
$t_{\text {MIN_ON }}$ is the minimum on time.
$f_{s w}$ is the switching frequency.
$R_{D S O N 1}$ is the high-side MOSFET on resistance.
$R_{\text {DSON2 }}$ is the low-side MOSFET on resistance.
$I_{\text {OUt_MIN }}$ is the minimum output current.
$R_{L}$ is the resistance of the output inductor.
The maximum output voltage for a given input voltage and switching frequency is limited by the minimum off time and the maximum duty cycle. Note that the frequency foldback feature helps to increase the effective maximum duty cycle by lowering the switching frequency, thereby decreasing the dropout voltage between the input and output voltages (see the Frequency Foldback section).
The maximum output voltage for a given input voltage and switching frequency can be calculated using the following equation:

$$
\begin{align*}
& V_{\text {OUT_MAX }}=V_{\text {IN }} \times\left(1-t_{\text {MIN_OFF }} \times f_{\text {SW }}\right)-\left(R_{\text {DSON } 1}-R_{\text {DSON } 2}\right) \times \\
& I_{\text {oUt_MAX }} \times\left(1-t_{\text {MIN_OFF }} \times f_{S W}\right)-\left(R_{D S O N 2}+R_{L}\right) \times I_{\text {oUt_MAX }} \tag{2}
\end{align*}
$$

where:
Vout_max is the maximum output voltage.
$t_{\text {MIN_OFF }}$ is the minimum off time.
$f_{S W}$ is the switching frequency.
$R_{\text {DSONI }}$ is the high-side MOSFET on resistance.
$R_{D S O N 2}$ is the low-side MOSFET on resistance.
Iout_max is the maximum output current.
$R_{L}$ is the resistance of the output inductor.
As shown in Equation 1 and Equation 2, reducing the switching frequency eases the minimum on time and minimum off time limitations.

## CURRENT-LIMIT SETTING

The ADP5054 has three selectable current-limit thresholds for Channel 1 and Channel 2. Ensure that the selected current-limit value is larger than the peak current of the inductor, $\mathrm{I}_{\text {Реак. }}$. See Table 10 for the current-limit configurations for Channel 1 and Channel 2.

## SOFT START SETTING

The buck regulators in the ADP5054 include soft start circuitry that ramps the output voltage in a controlled manner during startup, thereby limiting the inrush current. To set the soft start time to a value of 2 ms or 16 ms , connect a resistor divider from the CFG12 pin or the CFG34 pin to the VREG pin and ground (see the Soft Start section).

## INDUCTOR SELECTION

The inductor value is determined by the operating frequency, input voltage, output voltage, and inductor ripple current. Using a small inductor yields faster transient response but degrades efficiency due to the larger inductor ripple current. Using a large inductor value yields a smaller ripple current and better efficiency but results in slower transient response. Thus, a trade-off must be made between transient response and efficiency. As a guideline, the inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is typically set to a value from $30 \%$ to $40 \%$ of the maximum load current. The inductor value can be calculated using the following equation:

$$
L=\left(\left(V_{I N}-V_{\text {OUT }}\right) \times D\right) /\left(\Delta I_{L} \times f_{S W}\right)
$$

where:
$V_{I N}$ is the input voltage.
$V_{\text {out }}$ is the output voltage.
$D$ is the duty cycle ( $D=V_{\text {out }} / V_{\text {IN }}$ ).
$\Delta I_{L}$ is the inductor ripple current.
$f_{S W}$ is the switching frequency.
The ADP5054 has internal slope compensation in the current loop to prevent subharmonic oscillations when the duty cycle is greater than $50 \%$.

The inductor peak current is calculated using the following equation:

$$
I_{P E A K}=I_{O U T}+\left(\Delta I_{L} / 2\right)
$$

The saturation current of the inductor must be larger than the peak inductor current. For ferrite core inductors with a fast saturation characteristic, the saturation current rating of the inductor must be higher than the current-limit threshold of the buck regulator to prevent the inductor from becoming saturated.
The rms current of the inductor can be calculated using the following equation:

$$
I_{\text {RMS }}=\sqrt{I_{\text {OUT }}{ }^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

Shielded ferrite core materials are recommended for low core loss and low electromagnetic interference (EMI). Table 11 lists the recommended inductors.

Table 11. Recommended Inductors

|  | Vendor | Part No. | Value <br> $(\boldsymbol{\mu} \mathbf{H})$ | $\mathbf{I}_{\text {SAT }}$ <br> $(\mathbf{A})$ | $\mathbf{R}_{\text {RMs }}$ <br> $(\mathbf{A})$ | DCR <br> $(\mathbf{m} \boldsymbol{\Omega})$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Size <br> $(\mathbf{m m})$ |  |  |  |  |  |  |
|  | XFL4030-332 | 3.3 | 5.5 | 6.6 | 26 | $4 \times 4$ |
|  | XFL4030-472 | 4.7 | 4.5 | 5.1 | 40.1 | $4 \times 4$ |
|  | XFL4030-682 | 6.8 | 3.6 | 3.9 | 67.4 | $4 \times 4$ |
|  | XFL5030-801 | 0.8 | 18.5 | 13 | 5.14 | $5 \times 5$ |
|  | XAL5030-122 | 1.2 | 12.5 | 11.1 | 8.5 | $5 \times 5$ |
|  | XAL5030-222 | 2.2 | 9.2 | 9.7 | 13.2 | $5 \times 5$ |
|  | XAL5030-332 | 3.3 | 8.7 | 8.1 | 21.2 | $5 \times 5$ |
|  | XAL5030-472 | 4.7 | 6.7 | 5.9 | 36 | $5 \times 5$ |
| TOKO | FDV0530-1R0 | 1.0 | 11.2 | 9.1 | 9.4 | $6.2 \times 5.8$ |
|  | FDV0530-2R2 | 2.2 | 7.1 | 7.0 | 17.3 | $6.2 \times 5.8$ |
|  | FDV0530-3R3 | 3.3 | 5.5 | 5.3 | 29.6 | $6.2 \times 5.8$ |
|  | FDV0530-4R7 | 4.7 | 4.6 | 4.2 | 46.6 | $6.2 \times 5.8$ |
| WE-HCI | 744314076 | 0.76 | 15 | 15.5 | 2.25 | $7 \times 7$ |
|  | 744314110 | 1.1 | 13 | 15 | 3.15 | $7 \times 7$ |
|  | 744314200 | 2.0 | 9 | 11.5 | 5.85 | $7 \times 7$ |
|  | 744311330 | 3.3 | 8 | 9.0 | 9.0 | $7 \times 7$ |

## OUTPUT CAPACITOR SELECTION

The selected output capacitor affects both the output voltage ripple and the loop dynamics of the regulator. For example, during load step transients on the output, when the load is suddenly increased, the output capacitor supplies the load until the control loop can ramp up the inductor current, causing an undershoot of the output voltage.
The output capacitance required to meet the voltage drop. requirement can be calculated using the following equation:

$$
C_{\text {OUT_ }_{-} U V}=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{I N}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT }_{-} U V}}
$$

where:
$K_{U V}$ is a factor (typically set to 2 ).
$\Delta I_{\text {STEP }}$ is the load step.
$L$ is the output inductor.
$\Delta V_{\text {OUT_UV }}$ is the allowable undershoot on the output voltage.
Another example of the effect of the output capacitor on the loop dynamics of the regulator is when the load is suddenly removed from the output and the energy stored in the inductor rushes into the output capacitor, causing an overshoot of the output voltage.
The output capacitance required to meet the overshoot requirement can be calculated using the following equation:

$$
C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }}^{2}}
$$

where:
$K_{o v}$ is a factor (typically set to 2 ).
$\Delta I_{\text {step }}$ is the load step.
$\Delta V_{\text {out_ov }}$ is the allowable overshoot on the output voltage.

The output voltage ripple is determined by the effective series resistance (ESR) of the output capacitor and its capacitance value. Use the following equations to select a capacitor that can meet the output ripple requirements:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPPLE }}}}^{R_{E S R}=\frac{\Delta V_{\text {OUT_RIPPLE }}}{\Delta I_{L}}}=\$ \text {. }
\end{aligned}
$$

where:
$\Delta V_{\text {OUT_RIPPLE }}$ is the allowable output voltage ripple.
$R_{\text {ESR }}$ is the equivalent series resistance of the output capacitor.
Select the largest output capacitance given by Cout_uv, Cout_ov, and Cout_Ripple to meet both load transient and output ripple requirements.
The selected output capacitor voltage rating must be greater than the output voltage. The minimum rms current rating of the output capacitor is determined by the following equation:

$$
I_{C_{\text {OUT_RMS }}}=\frac{\Delta I_{L}}{\sqrt{12}}
$$

## INPUT CAPACITOR SELECTION

The input decoupling capacitor attenuates high frequency noise on the input and acts as an energy reservoir. This capacitor must be a ceramic capacitor and must be placed close to the PVINx pins. The loop composed of the input capacitor, the high-side NFET, and the low-side NFET must be kept as small as possible. The voltage rating of the input capacitor must be greater than the maximum input voltage. The rms current rating of the input capacitor must be larger than the following equation:

$$
I_{C_{I N \_R M S}}=I_{O U T} \times \sqrt{D \times(1-D)}
$$

where $D$ is the duty cycle ( $D=V_{\text {out }} / V_{\text {IN }}$ ).

## LOW-SIDE POWER DEVICE SELECTION

Channel 1 and Channel 2 have integrated low-side MOSFET drivers that can drive the low-side N-channel MOSFETs (NFETs). The selection of the low-side NFET affects the buck regulator performance.
The selected NFET must meet the following requirements:

- The drain source voltage $\left(\mathrm{V}_{\mathrm{DS}}\right)$ must be higher than $1.2 \times \mathrm{V}_{\mathrm{IN}}$.
- The drain current $\left(\mathrm{I}_{\mathrm{D}}\right)$ must be greater than $1.2 \times \mathrm{I}_{\text {Limit_MAX }}$, where $\mathrm{I}_{\text {Limit_MAX }}$ is the selected maximum current-limit threshold.
- The selected NFET can be fully turned on at $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$, where $V_{G S}$ is the gate to source voltage.
- Total gate charge (gate charge $\left(\mathrm{Q}_{\mathrm{G}}\right)$ at $\left.\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}\right)$ must be less than 35 nC . Lower $\mathrm{Q}_{\mathrm{G}}$ characteristics provide higher efficiency.

When the high-side NFET is turned off, the low-side NFET supplies the inductor current. For low duty cycle applications, the low-side NFET supplies the current for most of the period. To achieve higher efficiency, it is important to select a NFET with low turn on resistance. The power conduction loss for the lowside NFET ( $P_{\text {FET_LOW }}$ ) can be calculated using the following equation:

$$
P_{\text {FET_LOW }}=I_{O U T}^{2} \times R_{\text {DSON }} \times(1-D)
$$

where:
$R_{D S O N}$ is the on resistance of the low-side NFET.
$D$ is the duty cycle ( $D=V_{\text {out }} / V_{\text {IN }}$ ).
Table 12 lists recommended dual NFETs for various currentlimit settings. Ensure that the NFET can handle thermal dissipation due to power loss.

Table 12. Recommended Dual NFETs

| Vendor | Part No. | $V_{D S}$ <br> (V) | ID <br> (A) | $\begin{aligned} & \mathrm{R}_{\text {DSoN }} \\ & (\mathrm{m} \Omega) \end{aligned}$ | $\mathbf{V G S}_{\text {G }}(\mathrm{V})$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{G}} \\ & (\mathrm{nC}) \end{aligned}$ | Size <br> (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Infineon | $\begin{aligned} & \text { BSC072NO- } \\ & \text { LLD }^{1} \end{aligned}$ | 30 | 20 | 7.2 | $\begin{aligned} & 1.0 \text { to } \\ & 2.2 \end{aligned}$ | 15 | $5 \times 6$ |
|  | $\begin{aligned} & \text { BSO220N- } \\ & \text { 03MD } \end{aligned}$ | 30 | 7.7 | 27 | $\begin{aligned} & 1.0 \text { to } \\ & 2.1 \end{aligned}$ | 3.8 | $5 \times 6$ |
| Vishay | Si4204DY ${ }^{1}$ | 20 | 20 | 6 | $\begin{aligned} & 1.0 \text { to } \\ & 2.4 \end{aligned}$ | 14.5 | $5 \times 6$ |
|  | Si7232DN ${ }^{2}$ | 20 | 25 | 16.4 | $\begin{aligned} & 0.4 \text { to } \\ & 1.0 \end{aligned}$ | 12 | $3 \times 3$ |
|  | SiA906ED ${ }^{2}$ | 20 | 4.5 | 46 | $\begin{aligned} & 0.6 \text { to } \\ & 1.5 \end{aligned}$ | 3.5 | $2 \times 2$ |
| Fairchild | FDMA1024 ${ }^{2}$ | 20 | 5.0 | 54 | 0.4 | 5.2 | $2 \times 2$ |
|  | FDMB3900 | 25 | 7.0 | 33 | 1 | 11 | $3 \times 2$ |

${ }^{1}$ This dual NFET is fully evaluated and recommend for high input voltage ( 12 V ) and high output current applications.
${ }^{2}$ This dual NFET is recommend for solution size compact application, and is sensitive to layout in high input voltage and output current applications.
To avoid an unexpected short circuit of the high-side and low-side NFETs, select the lower charge of gate and drain ( $\mathrm{Q}_{\mathrm{GD}}$ ) of the dual external NFETs and keep the gate driver traces as short as possible in PCB design. It is important to select a higher $\mathrm{V}_{\mathrm{GS}}$ NFET to immune the miller spike and reduce the risk of short circuit through the high-side and low-side NFET.

## PROGRAMMING THE UVLO INPUT

The precision enable input can be used to program the UVLO threshold of the input voltage, as shown in Figure 29. To limit the degradation of the input voltage accuracy due to the internal $1 \mathrm{~m} \Omega$ pull-down resistor tolerance, ensure that the bottom resistor in the divider is not too large; a value of less than $50 \mathrm{k} \Omega$ is recommended.

The precision turn-on threshold is 0.811 V . The resistive voltage divider for the programmable $\mathrm{V}_{\text {IN }}$ start-up voltage is calculated as follows:

$$
V_{\text {IN_STARTUP }}=\left(0.8 \mathrm{nA}+\left(0.811 \mathrm{~V} / R_{\text {BOT_EN }}\right)\right) \times\left(R_{\text {TOP_EN }}+R_{\text {BOT_EN })}\right)
$$

where:
$R_{\text {TOP_EN }}$ is the resistor from $V_{\text {IN }}$ to ENx.
$R_{B O T}$ EN is the resistor from ENx to ground.

## COMPENSATION COMPONENTS DESIGN

For the peak current-mode control architecture, the power stage can be simplified as a voltage controlled current source that supplies current to the output capacitor and load resistor. The simplified loop is composed of one domain pole and a zero contributed by the output capacitor ESR. The control-to-output transfer function is shown in the following equations:

$$
\begin{aligned}
& G_{v d}(s)=\frac{V_{O U T}(s)}{V_{C O M P}(s)}=A_{V I} \times R \times \frac{\left(1+\frac{s}{2 \times \pi \times f_{z}}\right)}{\left(1+\frac{s}{2 \times \pi \times f_{p}}\right)} \\
& f_{z}=\frac{1}{2 \times \pi \times R_{E S R} \times C_{O U T}} \\
& f_{p}=\frac{1}{2 \times \pi \times\left(R+R_{E S R}\right) \times C_{O U T}}
\end{aligned}
$$

where:
$A_{V I}=20 \mathrm{~A} / \mathrm{V}$ for Channel 1 or Channel 2, and 6.66 A/V for Channel 3 or Channel 4.
$R$ is the load resistance.
$R_{E S R}$ is the equivalent series resistance of the output capacitor. Cout is the output capacitance.
The ADP5054 uses a transconductance amplifier as the error amplifier to compensate the system. Figure 39 shows the simplified, peak current-mode control, small signal circuit.


Figure 39. Simplified, Peak Current-Mode Control, Small Signal Circuit
The compensation components, $\mathrm{R}_{\mathrm{c}}$ and C , contribute a zero, and the optional $\mathrm{C}_{\mathrm{CP}}$ and $\mathrm{R}_{\mathrm{C}}$ contribute an optional pole.
The closed-loop transfer equation is as follows:
$T_{V}(s)=\frac{R_{B O T}}{R_{B O T}+R_{T O P}} \times \frac{-g_{m}}{C_{C}+C_{C P}} \times \frac{1+R_{C} \times C_{C} \times s}{s \times\left(1+\frac{R_{C} \times C_{C} \times C_{C P}}{C_{C}+C_{C P}} \times s\right)} \times G_{v d}(s)$

The following guidelines show how to select the compensation components ( $\mathrm{R}_{\mathrm{C}}, \mathrm{C}_{\mathrm{C}}$, and $\mathrm{C}_{\mathrm{CP}}$ ) for ceramic output capacitor applications.

1. Determine the cross frequency $\left(\mathrm{f}_{\mathrm{C}}\right)$. Generally, $\mathrm{f}_{\mathrm{C}}$ is between $\mathrm{f}_{\mathrm{sw}} / 12$ and $\mathrm{f}_{\mathrm{sw}} / 6$.
2. $\quad R_{C}$ can be calculated using the following equation:

$$
R_{C}=\frac{2 \times \pi \times V_{\text {OUT }} \times C_{\text {OUT }} \times f_{C}}{0.8 \mathrm{~V} \times g_{m} \times A_{V I}}
$$

3. Place the compensation zero at the domain pole ( $f_{f}$ ). $\mathrm{C}_{\mathrm{c}}$ can be determined as follows:

$$
C_{C}=\frac{\left(R+R_{E S R}\right) \times C_{O U T}}{R_{C}}
$$

4. $\mathrm{C}_{\mathrm{CP}}$ is optional. It can be used to cancel the zero caused by the ESR of the output capacitor.

$$
C_{C P}=\frac{R_{E S R} \times C_{O U T}}{R_{C}}
$$

## POWER DISSIPATION

The total power dissipation in the ADP5054 simplifies to

$$
P_{D}=P_{B U C K 1}+P_{B U C K 2}+P_{B U C K 3}+P_{B U C K 4}
$$

## Buck Regulator Power Dissipation

The power dissipation ( $\mathrm{P}_{\text {Loss }}$ ) for each buck regulator includes power switch conductive losses ( $\mathrm{P}_{\mathrm{COND}}$ ), switching losses ( $\mathrm{P}_{\mathrm{sw}}$ ), and transition losses ( $\mathrm{P}_{\text {tran }}$ ). Other sources of power dissipation exist, but these sources are generally less significant at the high output currents of the application thermal limit.
Use the following equation to estimate the power dissipation of the buck regulator:

$$
P_{\text {LOSS }}=P_{\text {COND }}+P_{S W}+P_{\text {TRAN }}
$$

## Power Switch Conduction Loss ( $\mathbf{P}_{\text {COND }}$ )

Power switch conduction losses are caused by the flow of output current through both the high-side and low-side power switches, each of which has its own internal on resistance ( $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ ).
Use the following equation to estimate the power switch conduction loss:

$$
P_{C O N D}=\left(R_{D S(O N)_{-} H S} \times D+R_{D S(O N)_{\perp} L S} \times(1-D)\right) \times \text { IoUT }^{2}
$$

where:
$R_{D S(O N)_{\perp} H S}$ is the high-side MOSFET on resistance. $R_{D S(O N)^{\prime} L S}$ is the low-side MOSFET on resistance. $D$ is the duty cycle ( $D=V_{\text {OUT }} / V_{\text {IN }}$ ).

## Switching Loss ( $\mathrm{P}_{\mathrm{sw}}$ )

Switching losses are associated with the current drawn by the driver to turn the power devices on and off at the switching frequency. Each time a power device gate is turned on or off, the driver transfers a charge from the input supply to the gate, and then from the gate to ground. Use the following equation to estimate the switching loss:

$$
P_{S W}=\left(C_{G A T E \_H S}+C_{G A T E L L S}\right) \times V_{I N}{ }^{2} \times f_{S W}
$$

where:
$C_{\text {GATE_HS }}$ is the gate capacitance of the high-side switch.
$C_{G A T E}$ LS is the gate capacitance of the low-side switch.
$f_{S W}$ is the switching frequency.

## Transition Loss ( $\mathbf{P}_{\text {TRAN }}$ )

Transition losses occur because the high-side switch cannot turn on or off instantaneously. During a switch node transition, the power switch provides all the inductor current. The source-to-drain voltage of the power switch is half the input voltage, resulting in power loss. Transition losses increase with both load and input voltage and occur twice for each switching cycle. Use the following equation to estimate the transition loss:

$$
P_{\text {TRAN }}=0.5 \times V_{\text {IN }} \times I_{\text {OUT }} \times\left(t_{R}+t_{F}\right) \times f_{S W}
$$

where:
$t_{R}$ is the rise time of the switch node.
$t_{F}$ is the fall time of the switch node.

## Thermal Shutdown

Channel 1 and Channel 2 store the value of the inductor current only during the on time of the internal high-side MOSFET. Therefore, a small amount of power (as well as a small amount of input rms current) is dissipated inside the ADP5054, which reduces thermal constraints.

However, when Channel 1 and Channel 2 are operating under maximum load with high ambient temperature and high duty cycle, the input rms current can become very large and cause the junction temperature to exceed the absolute maximum rating of $125^{\circ} \mathrm{C}$. If the junction temperature exceeds $150^{\circ} \mathrm{C}$, the regulator enters thermal shutdown and recovers when the junction temperature falls below $135^{\circ} \mathrm{C}$.

## JUNCTION TEMPERATURE

The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to power dissipation, as shown in the following equation:

$$
T_{J}=T_{A}+T_{R}
$$

where:
$T_{J}$ is the junction temperature.
$T_{A}$ is the ambient temperature.
$T_{R}$ is the rise in temperature of the package due to power dissipation.

The rise in temperature of the package is directly proportional to the power dissipation in the package. The proportionality constant for this relationship is the thermal resistance from the junction of the die to the ambient temperature, as shown in the following equation:

$$
T_{R}=\theta_{J A} \times P_{D}
$$

where:
$\theta_{J A}$ is the thermal resistance from the junction of the die to the ambient temperature of the package (see Table 5).
$P_{D}$ is the power dissipation in the package.
An important factor to consider is that the thermal resistance value is based on a 4 -layer, 4 inch $\times 3$ inch PCB with 2.5 oz of copper, as specified in the JEDEC standard, whereas real-world applications may use PCBs with different dimensions and a different number of layers.
It is important to maximize the amount of copper used to remove heat from the device. Copper exposed to air dissipates heat better than copper used in the inner layers. The exposed pad must be connected to the ground plane with several vias.

## DESIGN EXAMPLES

This section provides an example of the step-by-step design procedures and the external components required for Channel 1. Table 13 lists the design requirements for this example.

Table 13. Example Design Requirements for Channel 1

| Parameter | Specification |
| :--- | :--- |
| Input Voltage | $\mathrm{V}_{\text {PIIN } 1}=12 \mathrm{~V} \pm 5 \%$ |
| Output Voltage | $\mathrm{V}_{\text {out } 1}=1.2 \mathrm{~V}$ |
| Output Current | lout $1=4 \mathrm{~A}$ |
| Output Ripple | $\Delta \mathrm{V}_{\text {out } 1 \text { RIPPLE }}=12 \mathrm{mV}$ in CCM mode |
| Load Transient | $\pm 5 \%$, at $20 \%$ to $80 \%$ load transient, $1 \mathrm{~A} / \mu \mathrm{s}$ |

Although this example shows step-by-step design procedures for Channel 1, the procedures also apply to all other buck regulator channels (Channel 2 to Channel 4).

## SETTING THE SWITCHING FREQUENCY

The first step is to determine the switching frequency for the ADP5054 design. In general, higher switching frequencies produce a smaller solution size due to the lower component values required, whereas lower switching frequencies result in higher conversion efficiency due to lower switching losses.
The switching frequency of the ADP5054 can be set to a value from 250 kHz to 2 MHz by connecting a resistor from the RT pin to ground. The selected resistor allows users to make decisions based on the trade-off between efficiency and solution size. (For more information, see the Oscillator section.) However, the highest supported switching frequency must be assessed by checking the voltage conversion limitations enforced by the minimum on time and the minimum off time (see the Voltage Conversion Limitations section).
In this design example, a switching frequency of 600 kHz is used to achieve a good combination of small solution size and high conversion efficiency. To set the switching frequency to 600 kHz , use the following equation to calculate the resistor value, $\mathrm{R}_{\mathrm{RT}}$ :

$$
R_{R T}(\mathrm{k} \Omega)=\left[14,822 / f_{S W}(\mathrm{kHz})\right]^{1.081}
$$

Therefore, select standard resistor $\mathrm{R}_{\mathrm{RT}}=31.6 \mathrm{k} \Omega$.

## SETTING THE OUTPUT VOLTAGE

Select a $10 \mathrm{k} \Omega$ bottom resistor ( $\mathrm{R}_{\text {вот }}$ ) and then calculate the top feedback resistor using the following equation:

$$
R_{B O T}=R_{T O P} \times\left(V_{\text {REF }} /\left(V_{\text {OUT }}-V_{\text {REF }}\right)\right)
$$

where:
$V_{\text {out }}$ is the output voltage.
$V_{\text {REF }}$ is 0.8 V for Channel 1 to Channel 4, and 0.5 V for Channel 5.
To set the output voltage to 1.2 V , choose the following resistor values: $\mathrm{R}_{\text {TOP1 }}=4.99 \mathrm{k} \Omega, \mathrm{R}_{\text {вот } 1}=10 \mathrm{k} \Omega$.

## SETTING THE CURRENT LIMIT

For 4 A output current operation, the typical peak current limit is 6.9 A . For this example, choose $\mathrm{R}_{\mathrm{LLM} 1}=$ floating (see Table 10). For more information, see the Current-Limit Protection section.

## SELECTING THE INDUCTOR

The peak-to-peak inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is set to $35 \%$ of the maximum output current. Use the following equation to estimate the value of the inductor:

$$
L=\frac{\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times D}{\Delta I_{L} \times f_{S W}}
$$

where:
$V_{I N}=12 \mathrm{~V}$.
$V_{\text {OUT }}=1.2 \mathrm{~V}$.
$D$ is the duty cycle $\left(D=V_{\text {OUT }} / V_{I N}=0.1\right)$.
$\Delta I_{L}=35 \% \times 4 \mathrm{~A}=1.4 \mathrm{~A}$.
$f_{S W}=600 \mathrm{kHz}$.
The resulting value for L 1 is $1.28 \mu \mathrm{H}$. The closest standard inductor value is $1.5 \mu \mathrm{H}$; therefore, the inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L},}$, is 1.2 A .
The inductor peak current is calculated using the following equation:

$$
I_{\text {PEAK }}=I_{\text {OUT }}+\left(\Delta I_{L} / 2\right)
$$

The calculated peak current for the inductor is 4.6 A .
The rms current of the inductor can be calculated using the following equation:

$$
I_{R M S}=\sqrt{I_{O U T}^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

The rms current of the inductor is approximately 4.02 A .
Therefore, an inductor with a minimum rms current rating of 4.02 A and a minimum saturation current rating of 4.6 A is required. However, to prevent the inductor from reaching its saturation point in current-limit conditions, it is recommended that the inductor saturation current be higher than the maximum peak current limit, typically 6 A , for reliable operation.
Based on these requirements and recommendations, the Coilcraft XAL5030-122, with a DCR of $8.5 \mathrm{~m} \Omega$, is selected for this design.

## SELECTING THE OUTPUT CAPACITOR

The output capacitor must meet the output voltage ripple and load transient requirements. To meet the output voltage ripple requirement, use the following equations to calculate the ESR and capacitance:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }}=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPPLE }}} \\
& R_{\text {ESR }}=\frac{\Delta V_{\text {OUT_RIPPLE }}}{\Delta I_{L}}
\end{aligned}
$$

The calculated capacitance, Cout_RIPple, is $20.8 \mu \mathrm{~F}$, and the calculated ESR, $\mathrm{R}_{\mathrm{ESR}}$, is $10 \mathrm{~m} \Omega$.
To meet the $\pm 5 \%$ overshoot and undershoot requirements, use the following equations to calculate the capacitance:

$$
\begin{aligned}
& C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }}{ }^{2} \times L}{2 \times\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}} \\
& C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}{ }^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }}{ }^{2}}
\end{aligned}
$$

For estimation purposes, use $K_{o v}=K_{U V}=2$; therefore, Cout_ov $=117 \mu \mathrm{~F}$ and $\mathrm{Cout}_{\text {_uv }}=13.3 \mu \mathrm{~F}$.

The ESR of the output capacitor must be less than $13.3 \mathrm{~m} \Omega$, and the output capacitance must be greater than $117 \mu \mathrm{~F}$. It is recommended that three ceramic capacitors be used ( $47 \mu \mathrm{~F}$, X5R, 6.3 V), such as the GRM21BR60J476ME15 from Murata with an ESR of $2 \mathrm{~m} \Omega$.

## SELECTING THE LOW-SIDE MOSFET

A low RDs(on) N -channel MOSFET must be selected for high efficiency solutions. The MOSFET breakdown voltage must be greater than $1.2 \times \mathrm{V}_{\text {IN }}$, and the drain current must be greater than $1.2 \times$ Iиміт.
It is recommended that a 20 V , dual N -channel MOSFET (such as the Si4204DY from Vishay) be used for both Channel 1 and Channel 2. The $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the Si4204DY at a 4.5 V driver voltage is $6 \mathrm{~m} \Omega$, and the total gate charge is 14.5 nC .

## DESIGNING THE COMPENSATION NETWORK

For better load transient and stability performance, set the cross frequency, $\mathrm{f}_{\mathrm{C}}$, to $\mathrm{f}_{\mathrm{sw}} / 10$. In this example, $\mathrm{f}_{\mathrm{sw}}$ is set to 600 kHz ; therefore, $\mathrm{f}_{\mathrm{C}}$ is set to 60 kHz .

For the 1.2 V output rail, the $47 \mu \mathrm{~F}$ ceramic output capacitor has a derated value of $32 \mu \mathrm{~F}$.

$$
\begin{aligned}
& R_{C}=\frac{2 \times \pi \times 1.2 \mathrm{~V} \times 3 \times 32 \mu \mathrm{~F} \times 60 \mathrm{kHz}}{0.8 \mathrm{~V} \times 470 \mu \mathrm{~s} \times 20 \mathrm{~A} / \mathrm{V}}=5.77 \mathrm{k} \Omega \\
& C_{C}=\frac{(0.3 \Omega+0.001 \Omega) \times 3 \times 32 \mu \mathrm{~F}}{5.77 \mathrm{k} \Omega}=5.01 \mathrm{nF} \\
& C_{C P}=\frac{0.001 \Omega \times 3 \times 32 \mu \mathrm{~F}}{5.77 \mathrm{k} \Omega}=16.6 \mathrm{pF}
\end{aligned}
$$

Choose standard components: $\mathrm{R}_{\mathrm{C}}=5.6 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{C}}=4.7 \mathrm{nF}$. $\mathrm{C}_{\mathrm{CP}}$ is optional.
Figure 40 shows the bode plot for the 1.2 V output rail. The cross frequency is 64 kHz , and the phase margin is $65^{\circ}$.

Figure 41 shows the load transient waveform.


Figure 40. Bode Plot for 1.2 V Output


Figure 41. 0.8 A to 3.2 A Load Transient Waveform for 1.2 V Output

## SELECTING THE SOFT START TIME

The soft start feature allows the output voltage to ramp up in a controlled manner, eliminating output voltage overshoot during soft start and limiting the inrush current.
The CFG12 pin can be used to program a soft start time of 2 ms or 16 ms and can also be used to configure parallel operation of Channel 1 and Channel 2. For more information, see the Soft Start section and Table 8.

## SELECTING THE INPUT CAPACITOR

For the input capacitor, select a ceramic capacitor with a minimum value of $10 \mu \mathrm{~F}$; place the input capacitor close to the PVINx pin. In this example, one ceramic capacitor of $10 \mu \mathrm{~F}$, $\mathrm{X} 5 \mathrm{R}, 25 \mathrm{~V}$ is recommended.

## PRINTED CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Optimal circuit board layout is essential to obtain the best performance from the ADP5054 (see Figure 43). Poor layout can affect the regulation and stability of the device, as well as the EMI and electromagnetic compatibility (EMC) performance. For a optimal PCB layout, refer to the following guidelines:

- Place the input capacitor, inductor, MOSFET, output capacitor, and bootstrap capacitor close to the IC.
- Use short, thick traces to connect the input capacitors to the PVINx pins, and use a dedicated power ground to connect the input and output capacitor grounds to minimize the connection length.
- Use several high current vias, if required, to connect PVINx, PGNDx, or SWx to other power planes.
- Use short, thick traces to connect the inductors to the SWx pins and the output capacitors.
- Ensure that the high current loop traces are as short and wide as possible. The high current path is shown in Figure 42.
- Maximize the amount of ground metal for the exposed pad, and use as many vias as possible on the component side to improve thermal dissipation.
- Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes.
- Place the decoupling capacitors close to the VREG and VDD pins.
- Place the frequency setting resistor close to the RT pin.
- Place the feedback resistor divider close to the FBx pin. In addition, keep the FBx traces away from the high current traces and the switch node to avoid noise pickup.
- Use 0402 or 0603 size resistors and capacitors to achieve the smallest possible footprint solution on boards where space is limited.


Figure 42. Typical Circuit with High Current Traces Shown in Blue


Figure 43. Typical PCB Layout for the ADP5054

## TYPICAL APPLICATION CIRCUIT



Figure 44. Typical Field Programmable Gate Array (FPGA) Application, 600 kHz Switching Frequency, Adjustable Output Model

## ADP5054

## FACTORY DEFAULT OPTIONS

Table 14 lists the factory default options programmed into the ADP5054 when the device is ordered (see the Ordering Guide). To order the device with options other than the default options, contact your local Analog Devices sales or distribution representative.

Table 14. Factory Default Options

| Option | Default Value |
| :--- | :--- |
| Channel 1 Output Voltage | 0.8 V adjustable output |
| Channel 2 Output Voltage | 0.8 V adjustable output |
| Channel 3 Output Voltage | 0.8 V adjustable output |
| Channel 4 Output Voltage | 0.8 V adjustable output |
| PWRGD Pin (Pin 17) Output ${ }^{1}$ | Monitor Channel 1 output |
| Output Discharge Function | Enabled for all four buck regulators |
| Hiccup Protection | Hiccup protection disabled for overcurrent events |
| Short-Circuit Latch-Off | Disabled for all four buck regulators |

[^1]
## OUTLINE DIMENSIONS



FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET.

COMPLIANT TO JEDEC STANDARDS MO-220
Figure 45. 48-Lead Lead Frame Chip Scale Package [LFCSP]
$7 \mathrm{~mm} \times 7 \mathrm{~mm}$ Body and 0.75 mm Package Height with Fused Leads
(CP-48-16)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option $^{2}$ |
| :--- | :--- | :--- | :--- |
| ADP5054ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $48-L e a d ~ L e a d ~ F r a m e ~ C h i p ~ S c a l e ~ P a c k a g e ~[L F C S P] ~$ <br> ADP5054-EVALZ | Evaluation Board | $\mathrm{CP-48-16} \mathrm{C}$

${ }^{1} Z=$ RoHS Compliant Part.
${ }^{2}$ Table 14 lists the factory default options for the device. To order a device with options other than the default values, contact your local Analog Devices sales or distribution representative.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Voltage Regulators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
FAN53610AUC33X FAN53611AUC123X FAN48610BUC33X FAN48610BUC45X FAN48617UC50X R3 430464BB KE177614 FAN53611AUC12X MAX809TTR NCV891234MW50R2G NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG SCY1751FCCT1G NCP81109JMNTXG AP3409ADNTR-G1 NCP81241MNTXG LTM8064IY LT8315EFE\#TRPBF LTM4664EY\#PBF LTM4668AIY\#PBF NCV1077CSTBT3G XCL207A123CR-G MPM54304GMN-0002 MPM54304GMN-0004 MPM54304GMN-0003 AP62300Z6-7 MP8757GL-P MIC23356YFT-TR LD8116CGL HG2269M/TR OB2269 XD3526 U6215A U6215B U6620S LTC3412IFE LT1425IS MAX25203BATJA/VY+ MAX77874CEWM + XC9236D08CER-G MP3416GJ-P BD9S201NUX-CE2 MP5461GC-Z MPQ4415AGQB-Z MPQ4590GS-Z MAX38640BENT18+T MAX77511AEWB+


[^0]:    Rev. G
    Document Feedback
    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

[^1]:    ${ }^{1}$ Other PWRGD factory options include Monitor Channel 1, Channel 2, Channel 3, and Channel 4 outputs.

