## Data Sheet

## FEATURES

Wide input voltage range: 2.75 V to 18 V
Bias input voltage range: 4.5 V to 18 V
Operation up to $150^{\circ} \mathrm{C}$ junction temperature
PMBus-compatible interface with configurable address
FB1 voltage accuracy (default): $-0.62 \%$ to $+0.69 \%\left(-40^{\circ} \mathrm{C} \leq\right.$
$\mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ )
Channel 1 and Channel 2: 7 A synchronous buck regulator
(9.4 A minimum valley current-limit threshold)

Channel 1 and Channel 2: 14 A output in parallel operation
Channel 3: 3 A synchronous buck regulator (4.2 A minimum valley current-limit threshold)
8-bit precision DAC for DVS
Adjustable feedback voltage range: $\mathbf{4 0 8} \mathbf{~ m V}$ to $\mathbf{7 9 0 . 5} \mathbf{~ m V}$ per 1.5 mV step
Upper and lower threshold limit setting
$\mathbf{2 5 0} \mathbf{~ k H z}$ to 2500 kHz adjustable switching frequency range
External compensation for fast load transient response
Precision enable pin with 0.615 V accurate threshold
Programmable power-up and power-down sequence
Selective active output discharge switch
Selective FPWM/PSM mode selection
Frequency synchronization input or output
Power-good flag on selective channels
UVLO, overcurrent protection, and TSD protection
43-terminal, $5.00 \mathrm{~mm} \times 5.50 \mathrm{~mm}$ LGA package

## APPLICATIONS

Small cell base stations
Field programmable gate array (FPGA) and processor applications

## Security and surveillance

Medical applications
GENERAL DESCRIPTION
The ADP5055 combines three high performance buck regulators in a 43-terminal land grid array (LGA) package that meets the demanding performance and board space requirements. The device enables direct connection to high input voltages up to 18 V with no preregulators.
All channels integrate both high-side and low-side power metaloxide semiconductor field effect transistors (MOSFETs) to achieve an efficiency optimized solution. Channel 1 and Channel 2 deliver a programmable output current of 3.5 A or 7 A or provide a single output with up to 14 A of current in parallel operation. Channel 3 delivers a programmable output current of 1.5 A or 3 A .

## TYPICAL APPLICATION CIRCUIT



The switching frequency of the ADP5055 can be programmed or synchronized to an external clock. The ADP5055 contains an enable pin (ENx) on each channel for simple power-up sequencing or adjustable undervoltage lockout (UVLO) threshold.

The ADP5055 integrates a high precision 8-bit digital-to-analog converter (DAC) to enable the output voltage dynamic voltage scaling (DVS) via the PMBus ${ }^{\ominus}$-compatible, 2 -wire interface. The PMBus interface provides other flexible configurations, such as start-up and shutdown sequence control, individual forced pulsewidth modulation or power saving mode (FPWM or PSM) selection, an output discharge switch, and a power-good signal.
The ADP5055 is rated at $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ junction temperature.
Note that throughout this data sheet, multifunction pins, such as SYNC/MODE, are referred to either by the entire pin name or by a single function of the pin, for example, SYNC, when only that function is relevant.

[^0]
## ADP5055

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
General Description ..... 1
Typical Application Circuit ..... 1
Revision History ..... 2
Functional Block Diagram .....  3
Specifications .....  4
Buck Regulator Specifications ..... 5
PMBus Interface Timing Specifications .....  8
Absolute Maximum Ratings ..... 9
Thermal Resistance ..... 9
ESD Caution ..... 9
Pin Configuration and Function Descriptions ..... 10
Typical Performance Characteristics ..... 12
Theory of Operation ..... 17
Buck Regulator Operational Modes ..... 17
Adjustable Output Voltages ..... 18
Dynamic Voltage Scaling (DVS) ..... 18
Internal Regulator (VREG) ..... 18
Separate Supply Applications ..... 18
Bootstrap Circuitry ..... 19
Active Output Discharge Switch ..... 19
Precision Enabling ..... 19
Sequence Mode ..... 20
Oscillator ..... 20
Synchronization Input and Output ..... 21
Soft Start ..... 21
Function Configurations (CFG1 and CFG2) ..... 21
Parallel Operation ..... 22
Fast Transient Mode ..... 24
Startup with Precharged Output ..... 24
Current-Limit Protection ..... 24
UVLO ..... 25
Power-Good Function ..... 25

## REVISION HISTORY

1/2022-Revision 0: Initial Version
Power-Up at High Temperature ..... 25
Thermal Shutdown ..... 25
PMBus Interface ..... 26
SDA and SCL Pins ..... 26
PMBus Addresses ..... 26
PMBus Interface Timing Diagrams ..... 27
Applications Information ..... 28
Programming the Adjustable Output Voltage ..... 28
Voltage Conversion Limitations ..... 28
Current-Limit Setting ..... 28
Soft Start Setting ..... 28
Inductor Selection ..... 28
Output Capacitor Selection. ..... 29
Input Capacitor Selection. ..... 30
Programming the UVLO Input ..... 30
Slope Compensation Setting ..... 30
Compensation Components Design ..... 30
Power Dissipation ..... 31
Junction Temperature ..... 32
Typical Application Circuits ..... 33
Design Example ..... 36
Setting the Switching Frequency ..... 36
Setting the Output Voltage ..... 36
Setting the Configuations (CFG1 and CFG2) ..... 36
Selecting the Inductor. ..... 36
Selecting the Output Capacitor ..... 37
Designing the Compensation Network ..... 37
Selecting the Input Capacitor ..... 37
PCB Layout Recommendations ..... 38
Register Map ..... 39
Register Details ..... 40
Outline Dimensions ..... 50
Ordering Guide ..... 50

FUNCTIONAL BLOCK DIAGRAM


Figure 2.

## SPECIFICATIONS

Input voltage $\left(\mathrm{V}_{\text {IN }}\right)=$ bias input voltage $\left(\mathrm{V}_{\text {BIAS }}\right)=12 \mathrm{~V}$, VREG voltage $\left(\mathrm{V}_{\text {REG }}\right)=4.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ for minimum and maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 1.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Min \& Typ \& Max \& Unit \& Test Conditions/Comments \\
\hline WIDE INPUT VOLTAGE RANGE \& \(\mathrm{V}_{\mathrm{IN}}\) \& 2.75 \& \& 18 \& V \& PVIN1, PVIN2, and PVIN3 pins \\
\hline BIAS INPUT VOLTAGE RANGE \& \(V_{\text {biAS }}\) \& 4.5 \& \& 18 \& V \& VBIAS pin \\
\hline \begin{tabular}{l}
QUIESCENT CURRENT \\
Operating Quiescent Current Shutdown Current of Three Channels
\end{tabular} \& \(\mathrm{I}_{\text {Q(3-BUCKS) }}\) ISHDN(3-BUCKS) \& \& \[
\begin{aligned}
\& 6.2 \\
\& 42
\end{aligned}
\] \& \[
\begin{aligned}
\& 7.5 \\
\& 80
\end{aligned}
\] \& \[
\begin{aligned}
\& \mathrm{mA} \\
\& \mu \mathrm{~A}
\end{aligned}
\] \& VBIAS pin No switching, all ENx pins high All ENx pins low \\
\hline \begin{tabular}{l}
UNDERVOLTAGE LOCKOUT \\
Power Input \\
Rising Threshold \\
Falling Threshold \\
Hysteresis \\
Bias Input Voltage Rising Threshold Falling Threshold Hysteresis
\end{tabular} \& \begin{tabular}{l}
UVLOpvinx \\
Vuviol-RIINg \\
Vuvloi-falling \\
VHYS1 \\
UVLOvbias \\
Vuvio2-RIING \\
Vuvlo2-falling \\
VHYS2
\end{tabular} \& 3.60 \& \[
\begin{aligned}
\& 2.60 \\
\& 2.30 \\
\& 0.30 \\
\& 4.20 \\
\& 3.80 \\
\& 0.40
\end{aligned}
\] \& 2.75

4.50 \& \[
$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V}
\end{aligned}
$$

\] \& | PVIN1, PVIN2, and PVIN3 pins |
| :--- |
| VBIAS pin | <br>


\hline | OSCILLATOR CIRCUIT |
| :--- |
| Switching Frequency |
| Switching Frequency Range Synchronization Input Input Clock Range Input Clock Pulse Width Minimum On Time Minimum Off Time Input Clock High Voltage Input Clock Low Voltage |
| Synchronization Output Clock Frequency Positive Pulse Duty Cycle Rise or Fall Time High Level Voltage | \& | $\mathrm{f}_{\mathrm{sw}}$ |
| :--- |
| $\mathrm{f}_{\mathrm{SYnc}}$ |
| tstrc_min_on |
| tsync_min_off |
| $\mathrm{V}_{\mathrm{H}(\mathrm{SYNC}}$ ) |
| $V_{\text {LSYNC) }}$ |
| fcık |
| tclk_pulse_duty |
| tclk_RIS_FALL |
| V Hisync_out) | \& 530

1140
1700
250
250
100
100

2.65 \&  \& \begin{tabular}{l}
630 <br>
1250 <br>
1900 <br>
2500 <br>
2500 <br>
1.25

 \& 

kHz <br>
kHz <br>
kHz <br>
kHz <br>
kHz <br>
ns <br>
ns <br>
V <br>
V <br>
kHz <br>
\% <br>
ns <br>
V
\end{tabular} \& The resistor connected between RT and ground $\left(R_{T}\right)=$ $280 \mathrm{k} \Omega$

$$
\mathrm{R}_{\mathrm{T}}=140 \mathrm{k} \Omega
$$

$$
\mathrm{R}_{\mathrm{T}}=94.2 \mathrm{k} \Omega
$$ <br>

\hline | PRECISION ENABLING |
| :--- |
| Enable Voltage Range |
| High Level Threshold |
| Low Level Threshold |
| Source Current (High Level) |
| Source Current (Low Level) | \& | Ven_bange |
| :--- |
| Vth_hen) |
| $\mathrm{V}_{\text {TH_L(EN) }}$ |
| Ith_hen $^{\text {( }}$ |
| Ith_len) | \& \[

$$
\begin{aligned}
& 0 \\
& \\
& 0.52 \\
& 0.48 \\
& 2.0
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 0.615 \\
& 0.575 \\
& 0.9 \\
& 3.5
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 18 \\
& 0.67 \\
& \\
& 1.55 \\
& 6.0
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mu \mathrm{~A} \\
& \mu \mathrm{~A}
\end{aligned}
$$

\] \& | EN1, EN2, and EN3 pins |
| :--- |
| Above the rising threshold |
| Below the falling threshold | <br>


\hline | POWER GOOD |
| :--- |
| Rising High Threshold |
| Rising Low Threshold |
| Falling High Threshold |
| Falling Low Threshold Internal Power-Good Hysteresis | \& | $V_{\text {PWRGD(RISE_H) }}$ |
| :--- |
| VpwRGD(RIE_L) |
| $V_{\text {PWRGD(FALL_H) }}$ |
| $V_{\text {PWRGD(fall_L) }}$ |
| $V_{\text {PWRGD(HYS) }}$ | \& \& \[

$$
\begin{aligned}
& 105 \\
& 95 \\
& 107 \\
& 93 \\
& 2
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& \% \\
& \% \\
& \% \\
& \% \\
& \%
\end{aligned}
$$
\] \& <br>

\hline
\end{tabular}

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Falling Delay for PWRGD Pin ${ }^{1}$ | tpWRGD_FAL_DIY |  | $4 \times \mathrm{tsw}^{\text {s }}$ |  | ms |  |
| Rising Delay for PWRGD Pin ${ }^{2}$ | tpwrgd_RISE_dLY |  | 0 or tset |  | ms | 2.6 ms when the CFG2 resistor value $\left(R_{C F G 2}\right)=0 \Omega$ |
| Leakage Current for PWRGD Pin | Ipwrgd_leakage |  | 0.1 | 1 | $\mu \mathrm{A}$ |  |
| Output Low Voltage for PWRGD Pin | VPwRGD_Low |  | 10 | 150 | mV | PWRGD current ( $\mathrm{l}_{\text {PWRGD }}$ ) $=1 \mathrm{~mA}$ |
| PMBUS INTERFACE |  |  |  |  |  | SCL and SDA pins |
| High Level Threshold | $\mathrm{V}_{\mathrm{IH}}$ | 1.4 |  |  | V |  |
| Low Level Threshold | VIL |  |  | 0.4 | V |  |
| LOGIC OUTPUTS |  |  |  |  |  |  |
| Low Level Output Voltage | VSDA_Low |  |  | 0.4 | V | SDA pin, PMBus supply voltage $\left(\mathrm{V}_{\text {DIIO }}\right)=3.3 \mathrm{~V}$, SDA current $\left(I_{\text {ISAA }}\right)=3 \mathrm{~mA}$ |
| THERMAL SHUTDOWN (TSD) |  |  |  |  |  |  |
| Threshold | $\mathrm{T}_{\text {SHDN }}$ |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |  |
| Hysteresis | THYS |  | 15 |  | ${ }^{\circ} \mathrm{C}$ |  |

${ }^{1}$ tsw is the switching period.
${ }^{2}$ tset is the setting time programmed by CFG2.

## BUCK REGULATOR SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {REG }}=4.8 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=600 \mathrm{kHz}$ for all channels, $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ for minimum and maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 2.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CHANNEL 1 SYNCHRONOUS BUCK REGULATOR |  |  |  |  |  |  |
| Continuous Output Current | Io |  | 7 |  | A | Determined by the CFG1 pin configuration (see Table 11), CFG1 resistor $($ Refgi $)=0 \Omega$ |
|  |  |  | 3.5 |  | A | Determined by the CFG1 pin configuration (see Table 11), RCFG1 $=$ open |
| FB1 Pin |  |  |  |  |  |  |
| Voltage Range | $\mathrm{V}_{\text {FB1 }}$ | 408 |  | 790.5 | mV | Via PMBus interface |
| Voltage Adjustment LSB |  |  | 1.5 |  | mV |  |
| Voltage (Default) |  |  | 600 |  | mV |  |
| Voltage Accuracy (Default) | $\mathrm{V}_{\text {FB1_Default }}$ |  |  |  |  | $\mathrm{V}_{\text {FB1_DEFAuIT }}=600 \mathrm{mV}$ (VID1 code $\left.=128\right)$ |
|  |  | -0.25 |  | +0.25 | \% | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |
|  |  | -0.62 |  | +0.69 | \% | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}$ |
|  |  | -0.62 |  | +0.83 | \% | $-40^{\circ} \mathrm{C} \leq \mathrm{T}^{\prime} \leq+150^{\circ} \mathrm{C}$ |
| Voltage Accuracy (Set by VID1 Register Value) | $V_{\text {FB1_VID }}$ |  |  |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+150^{\circ} \mathrm{C}$ |
| Adjustable $\mathrm{V}_{\text {FBI_VII }}$ During DVS |  | -1.19 |  | +1.44 | \% | $\mathrm{V}_{\text {FB1 }}=408 \mathrm{mV}(\mathrm{VID} 1 \operatorname{code}=0)$ |
|  |  | -0.68 |  | +0.86 | \% | $\mathrm{V}_{\text {FB1 }}=504 \mathrm{mV}($ VID1 code $=64)$ |
|  |  | -0.52 |  | +0.68 | \% | $V_{\text {FB1 }}=696 \mathrm{mV}(\mathrm{VID1}$ code $=192)$ |
|  |  | -0.69 |  | +0.79 | \% | $\mathrm{V}_{\text {FB1 }}=790.5 \mathrm{mV}(\mathrm{VID1}$ code $=255)$ |
| Bias Current | $\mathrm{I}_{\text {FB1 }}$ |  |  | 0.1 | $\mu \mathrm{A}$ | Adjustable voltage |




## PMBus INTERFACE TIMING SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\text {DDIO }}=3.3 \mathrm{~V}$, unless otherwise noted.
Table 3.

| Parameter | Min | Typ | Max | Unit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SCL }}$ | 10 |  | 400 | kHz | SCL clock frequency |
| thigh | 0.6 |  | 50 | $\mu s$ | SCL high time |
| tıow | 1.3 |  |  | $\mu s$ | SCL low time |
| tsu; DAT | 100 |  |  | ns | Data setup time |
| $\mathrm{t}_{\mathrm{HD} ; \mathrm{DAT}}$ | 300 |  |  | ns | Data hold time ${ }^{1}$ |
| ttimeout, scl | 25 |  | 35 | ms | SCL low timeout (not shown in Figure 3) |
| $\mathrm{t}_{\text {timeout, SDA }}$ | 25 |  | 35 | ms | SDA low timeout (not shown in Figure 3) |
| tsu; STA | 0.6 |  |  | $\mu \mathrm{s}$ | Setup time for a repeated start condition |
| $\mathrm{t}_{\text {HD } ; ~ S T A ~}^{\text {a }}$ | 0.6 |  |  | $\mu s$ | Hold time for a start or repeated start condition |
| $\mathrm{t}_{\text {buF }}$ | 1.3 |  |  | $\mu s$ | Bus free time between a stop condition and a start condition |
| $\mathrm{tsu}_{\text {; STO }}$ | 0.6 |  |  | $\mu s$ | Setup time for a stop condition |
| $\mathrm{t}_{\mathrm{R}}$ | 20 |  | 300 | ns | Rise time of SCL and SDA |
| $\mathrm{t}_{\mathrm{F}}$ | 20 |  | 300 | ns | Fall time of SCL and SDA |
| tsp |  |  | 50 | ns | Pulse width of suppressed spike (not shown in Figure 3) |
| $\mathrm{CB}^{2}$ |  |  | 400 | pF | Capacitive load for each bus line |

${ }^{1}$ A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the $\mathrm{V}_{\mathbb{H}}$ minimum of the SCL signal) to bridge the undefined region of the SCL falling edge.
${ }^{2} C_{B}$ is the total capacitance of one bus line in picofarads (pF).


Figure 3. Serial Bus Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| VBIAS to GND | -0.3 V to +21 V |
| PVINx to PGND | -0.3 V to +21 V |
| SWx to PGND | -0.3 V to +21 V |
| RAMPx to GND | -0.3 V to +21 V |
| PGND to GND | -0.3 V to +0.3 V |
| BST1 to SW1 | -0.3 V to +6.5 V |
| BST2 to SW2 | -0.3 V to +6.5 V |
| BST3 to SW3 | -0.3 V to +6.5 V |
| CFG1 and CFG2 to GND | -0.3 V to +6.5 V |
| ENx to GND | -0.3 V to +21 V |
| VREG to GND | -0.3 V to +6.5 V |
| SYNC/MODE to GND | -0.3 V to +6.5 V |
| RT to GND | -0.3 V to +6.5 V |
| PWRGD to GND | -0.3 V to +6.5 V |
| FB1, FB2, and FB3 to GND | -0.3 V to +6.5 V |
| COMPx to GND | -0.3 V to +6.5 V |
| SCL and SDA to GND | -0.3 V to +6.5 V |
| Temperature Range |  |
| Storage | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operational Junction | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

Thermal resistance values specified in Table 5 are simulated based on JEDEC specifications (unless specified otherwise) and are used in compliance with JESD51-12. Using enhanced heat removal (PCB, heat sink, and airflow) techniques improve thermal resistance values.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {ЈА }}$ | $\boldsymbol{\theta}_{\boldsymbol{\prime}}{ }^{\mathbf{1}}$ | $\boldsymbol{\theta}_{\text {Јв }}$ | $\boldsymbol{\Psi}_{\text {Јт }}$ | $\boldsymbol{\Psi}_{\text {Јв }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $C \mathrm{CC}-43-1$ | 26.0 | 14.3 | 9.3 | 0.2 | 9.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

[^1]
## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## ADP5055

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration
Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | SCL | Clock Input for the PMBus Interface. |
| 2 | SDA | Data Input and Output for the PMBus Interface. Open-drain input and output port. |
| 3 | RAMP1 | Slope Compensation Setting for Channel 1. Connect a resistor from RAMP1 to ground to set the slope compensation. |
| 4 | FB1 | Feedback Sensing Input for Channel 1. |
| 5 | COMP1 | Error Amplifier Output for Channel 1. Connect an RC network from COMP1 to ground. |
| 6 | RT | Frequency Setting (RT). Connect a resistor ( $\mathrm{R}_{R T}$ ) from RT to ground to program the switching frequency. |
| 7 | EN1 | Enable Input for Channel 1. |
| 8 | GND | Analog Ground. |
| 9 | VREG | Output of the Internal 4.8 V Regulator. The control circuitry is powered from the VREG voltage. Place a $4.7 \mu \mathrm{~F}$ ceramic capacitor (X7R or X5R) between VREG and GND. |
| 10 | VBIAS | Bias Input Voltage Pin to the Supply Internal Regulator. |
| 11 | SYNC/MODE | Synchronization Input and Output (SYNC). To synchronize the switching frequency of the device to an external clock, connect SYNC to an external clock with a frequency from 250 kHz to 2500 kHz . SYNC can also be configured as a synchronization clock output via the CFG1 pin configuration. <br> FPWM or Automatic PWM/PSM Selection Pin (MODE). When MODE is logic high, each channel works in FPWM mode. When MODE is logic low, all channels operate in automatic PWM/PSM mode. |
| 12 | BST1 | Supply Rail for the High-Side Gate Drive in Channel 1. Place a $0.1 \mu \mathrm{~F}$ capacitor (X7R or X5R) between SW1 and BST1. |
| 13 | BST3 | Supply Rail for the High-Side Gate Drive in Channel 3. Place a $0.1 \mu \mathrm{~F}$ capacitor (X7R or X5R) between SW3 and BST3. |
| 14 | PGND | Power Ground for All Channels. |
| 15 | SW3 | Switching Node Output for Channel 3. |
| 16 | PVIN3 | Power Input for Channel 3. |
| 17 | BST2 | Supply Rail for the High-Side Gate Drive in Channel 2. Place a $0.1 \mu \mathrm{~F}$ capacitor (X7R or X5R) between SW2 and BST2. |


| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 18 | EN3 | Enable Input for Channel 3. |
| 19 | RAMP3 | Slope Compensation Setting for Channel 3. Connect a resistor from RAMP3 to ground to set the slope compensation. |
| 20 | FB3 | Feedback Sensing Input for Channel 3. |
| 21 | COMP3 | Error Amplifier Output for Channel 3. Connect an RC network from COMP3 to ground. |
| 22 | PWRGD | Power Good Output for Selective Channels. |
| 23 | EN2 | Enable Input for Channel 2. |
| 24 | COMP2 | Error Amplifier Output for Channel 2. Connect an RC network from COMP2 to ground. |
| 25 | FB2 | Feedback Sensing Input for Channel 2. |
| 26 | RAMP2 | Slope Compensation Setting for Channel 2. Connect a resistor from RAMP2 to ground to set the slope compensation. |
| 27 | CFG2 | System Configuration Pin 2. Connect a resistor from CFG2 to ground to program the tsEt timer, fast transient <br> mode, and PMBus address settings. |
| 28 | CFG1 | System Configuration Pin 1. Connect a resistor from CFG1 to ground to program the current-limit, parallel <br> operation, and clock output settings. |
| 29 to 31 | PVIN2 | Power Input for Channel 2. |
| 32 to 34 | SW2 | Switching Node Output for Channel 2. |
| 35 to 37 | PGND | Power Ground for All Channels. |
| 38 to 40 | SW1 | Switching Node Output for Channel 1. |
| 41 to 43 | PVIN1 | Power Input for Channel 1. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=5 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode (Vout Is the Output Voltage)


Figure 6. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12$ V, $f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 7. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM and Automatic PWM/PSM Modes


Figure 8. Channel 3 Efficiency Curve, $V_{I N}=5 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 9. Channel 3 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 10. Channel 3 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode and Automatic PWM/PSM Modes


Figure 11. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12$ V, Vout $=3.3$ V, FPWM Mode ( $600 \mathrm{kHz}, 1.2 \mathrm{MHz}, 1.8 \mathrm{MHz}$ )


Figure 12. Channel 1/Channel 2 Line Regulation, $V_{\text {оut }}=1.2 \mathrm{~V}$, lout $=7 \mathrm{~A}, f_{s w}=600 \mathrm{kHz}$, FPWM Mode


Figure 13. Channel 1/Channel 2 Load Regulation, $V_{I N}=12 \mathrm{~V}$, $V_{\text {OUt }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode


Figure 14. Channel 3 Efficiency Curve, $V_{\mathbb{N}}=12 \mathrm{~V}$, Vout $=3.3 \mathrm{~V}$, FPWM Mode ( $600 \mathrm{kHz}, 1.2 \mathrm{MHz}, 1.8 \mathrm{MHz}$ )


Figure 15. Channel 3 Line Regulation, Vout $=1.2 \mathrm{~V}$, $l_{\text {Out }}=3$ A, $f_{S W}=600 \mathrm{kHz}, F P W M$ Mode


Figure 16. Channel 3 Load Regulation, $V_{I N}=12 \mathrm{~V}$,
$V_{\text {OUT }}=1.2 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, F P W M$ Mode


Figure 17. Feedback Voltage Accuracy vs. Temperature for Channel 1


Figure 18. Frequency vs. Temperature, $V_{I N}=12 \mathrm{~V}$


Figure 19. Quiescent Current vs. Temperature (Includes PVIN1, PVIN2, and PVIN3)


Figure 20. Shutdown Current vs. Temperature (EN1, EN2, and EN3 Low)


Figure 21. UVLO Threshold vs. Temperature


Figure 22. Channel 1/Channel 2 Steady State Waveform, $V_{I N}=12 \mathrm{~V}$, $V_{\text {OUT }}=1.2 \mathrm{~V}$, I IOUT $=7 \mathrm{~A}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, CoUt $=47 \mu \mathrm{~F} \times 6$, FPWM Mode, Channel $1=$ Vout, Channel $2=$ Switching Point (SW)


Figure 23. Channel 1/Channel 2 Steady State Waveform, $V_{I N}=12 \mathrm{~V}$, $V_{\text {OUt }}=1.2 \mathrm{~V}$, I lout $=10 \mathrm{~mA}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, C_{\text {out }}=47 \mu \mathrm{~F} \times 6$, Automatic PWM/PSM, Channel $1=$ Vout, Channel $2=$ SW


Figure 24. Load Transient, Channel 1/Channel 2 From 1.5A to $5 \mathrm{~A}, \mathrm{~V}_{1 \mathrm{~N}}=12 \mathrm{~V}$, $V_{\text {OUT }}=3.3 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=47 \mu \mathrm{~F} \times 6,1 \mathrm{~A} / \mu \mathrm{s}$, Channel $1=$ Vout, Channel $4=$ lout


Figure 25. Channel 1/Channel 2 Soft Start with 7 A Resistance Load, $V_{\text {IN }}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, C_{\text {out }}=47 \mu \mathrm{~F} \times 6$,
Channel $1=$ Vout, Channel $2=E N$, Channel $3=P W R G D$, Channel $4=$ lout


Figure 26. Channel 1/Channel 2 Shutdown with Active Output Discharge, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=1.2 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, C_{\text {OUT }}=47 \mu \mathrm{~F} \times 6$, Channel $1=$ Vout, Channel $2=$ EN, Channel $3=$ PWRGD, Channel $4=$ lout


Figure 27. Channel 1/Channel 2 Short-Circuit Protection Entry, $V_{I N}=12$ V, $V_{\text {out }}=1.0 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, \mathrm{C}_{\text {Out }}=47 \mu \mathrm{~F} \times 6$, Channel $1=$ Vout, Channel $4=$ lout


Figure 28. Channel 1/Channel 2 Short-Circuit Protection Recovery, $V_{I N}=12 \mathrm{~V}$, $V_{\text {OUT }}=1.0 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=47 \mu \mathrm{~F} \times 6$, Channel $1=$ Vout, Channel $4=$ lout


Figure 29. Channel 1/Channel 2 DVS from 0.62 V to $1.24 \mathrm{~V}, 12 \mathrm{mV} / \mathrm{ms}$, $V_{\text {IN }}=12 \mathrm{~V}$, lout $=7 \mathrm{~A}$


Figure 30. Channel 1/Channel 2 DVS from 1.24 V to 0.62 V, $12 \mathrm{mV} / \mathrm{ms}$, $V_{\text {IN }}=12 \mathrm{~V}$, IOUT $=7 \mathrm{~A}$

## THEORY OF OPERATION

The ADP5055 is a power management unit that combines three high performance buck regulators with a PMBus interface in a 43-terminal LGA package to meet demanding performance and board space requirements. The device enables direct connection to high input voltages up to 18 V with no preregulators to make applications simpler and more efficient.

## BUCK REGULATOR OPERATIONAL MODES

## PWM Mode

In PWM mode, the buck regulators in the ADP5055 operate at a fixed frequency. An internal oscillator programmed by the RT pin sets this frequency. The ADP5055 uses the low-side MOSFET current for the PWM control as shown in Figure 31. The valley current information is captured at the end of the off period and combines with the slope ramp to form the emulated current ramp voltage. The resistor from the RAMPx pin to ground controls the slope ramp voltage. At the start of each oscillator cycle, the highside MOSFET turns on, and the inductor current increases until the emulated current ramp voltage crosses the COMPx voltage. When the current ramp voltage crosses the COMPx voltage, it turns off the high-side MOSFET and turns on the low-side MOSFET, which in turn places a negative voltage across the inductor, causing a reduction in the inductor current. The low-side MOSFET stays on for the remainder of the cycle.


Figure 31. FlexMode ${ }^{\text {TM }}$ PWM Control Architecture

## PSM Mode

To achieve higher efficiency at light loads, the buck regulators in the ADP5055 smoothly transition to variable frequency PSM operation when the output load falls below the PSM current threshold. When Vout falls below regulation, the buck regulator enters PWM mode for a few oscillator cycles until the voltage increases to within regulation. During the idle time between bursts, the MOSFET turns off, and the output capacitor supplies all the output current.

The PSM comparator monitors the COMPx node, which represents the emulated current ramp. The average PSM current threshold depends on the $\mathrm{V}_{\text {IN }}$, the $\mathrm{V}_{\text {out }}$, the inductor, and the output capacitor. Because the output voltage occasionally falls below regulation and then recovers, the output voltage ripple in PSM operation is larger than the ripple in the FPWM mode of operation under light load conditions.

## FPWM and Automatic PWM/PSM Modes

The buck regulators can be configured to always operate in FPWM mode using the SYNC/MODE pin and the PMBus interface. In FPWM mode, the regulator continues to operate at a fixed frequency even when the output current is below the PWM/PSM threshold. In FPWM mode, efficiency is lower compared to PSM mode under light load conditions. The low-side MOSFET remains on when the inductor current falls to less than 0 A , causing the ADP5055 to enter continuous conduction mode (CCM).

The buck regulators can be configured to operate in automatic PWM/PSM mode using the SYNC/MODE pin and the PMBus interface. In automatic PWM/PSM mode, the buck regulators operate in either PWM mode or PSM mode, depending on the output current. When the average output current falls below the PWM/PSM threshold, the buck regulator enters PSM mode operation. In PSM mode, the regulator operates with a reduced switching frequency to maintain high efficiency. The low-side MOSFET turns off when the inductor current reaches 0 A , causing the regulator to operate in discontinuous mode (DCM).

The user can alternate between FPWM mode and automatic PWM/PSM mode during operation. The flexible configuration capability during operation of the device enables efficient power management.

When a logic high level is applied to the SYNC/MODE pin (or when SYNC/MODE is configured as a clock input or output), the operational mode of each channel is set by the PSMx_ON bit in Register 0xD4, CTRL_MODE2. A value of 0 for the PSMx_ON bit configures the channel for FPWM mode. A value of 1 configures the channel for automatic PWM/PSM mode.

When a logic low level is applied to the SYNC/MODE pin, the operational mode of all three buck regulators is automatic PWM/PSM mode, and the settings of the PSMx_ON bits in Register 0xD4, CTRL_MODE2 are ignored.

Table 7 describes the function of the SYNC/MODE pin when a logic high level is applied to the SYNC/MODE pin in setting the operational mode of the device.

Table 7. Configuring the Mode of Operation Using the SYNC/MODE Pin

| SYNC/MODE Pin | Mode of Operation for Each Channel |
| :--- | :--- |
| High | Specified by the PSMx_ON bit setting in Register 0xD4, CTRL_MODE2 ( $0=$ FPWM mode, and $1=$ automatic PWM/PSM mode) |
| Clock Input/Output | Via CFG1 |
| Low | Automatic PWM/PSM mode (PSMx_ON bit settings in Register 0xD4, CTRL_MODE2 are ignored) |

For example, with the SYNC/MODE pin high, write 1 to the PSM3_ON bit in Register 0xD4 to configure automatic PWM/ PSM mode operation for Channel 3 and write 0 to the PSM1_ON and PSM2_ON bits to configure FPWM mode for Channel 1 and Channel 2.

## ADJUSTABLE OUTPUT VOLTAGES

The ADP5055 provides an adjustable output voltage via an external resistor divider. For the adjustable output settings, use an external resistor divider to set the desired output voltage via the feedback reference voltage. The default reference voltage on each feedback ( FBx ) pin is 600 mV for each channel.

## DYNAMIC VOLTAGE SCALING (DVS)

The ADP5055 provides a DVS function for Channel 1 to Channel 3. These reference voltages can be programmed in real time via the PMBus interface in Register 0xD8 to Register 0xDA. The DVS_INTVALx bits in Register 0xDB are used to set the step interval during the transition for individual channel. Table 8 lists the adjustable output voltage ranges configured by the VIDx bits. The default output voltage can also be programmed by factory fuse. If a different default output voltage is required, contact a local Analog Devices, Inc., sales or distribution representative.
During the DVS transition, the device generates a blanking period, which is a DVS transition period combined with a 128-cycle delay timer (see Figure 32). During this DVS blanking period, the regulator is forced into FPWM mode operation (regardless of PSM setting) to provide both current source and sink capability. Hiccup protection is masked as well, if Register 0xD4, Bit 7, OCP_BLANKING, is set. Make sure to use appropriate DVS slew rate and reasonable output capacitors to enable the output voltage to track VIDx changes and maintain PWRGD signal during DVS transition period.

Both the upper and lower thresholds are configured by the VIDx_HIGH bits and VIDx_LOW bits in Register 0xDC to Register 0xDE to limit the DVS voltage adjustment range in each channel. This limit provides extra safety against the accidently programmable VIDx code, which can cause system failures.

## INTERNAL REGULATOR (VREG)

The internal VREG regulator in the ADP5055 provides a stable 4.8 V power supply for the internal circuitry. Connect a $4.7 \mu \mathrm{~F}$ (X5R or X7R) ceramic capacitor between VREG and ground. The internal VREG regulator is always active as long as the VBIAS voltage is available. The current-limit circuit is included in the VREG regulator to protect the circuit when the device is heavily loaded.

## SEPARATE SUPPLY APPLICATIONS

The ADP5055 supports separate input voltages for the triple buck regulators so that the input voltages for the triple buck regulators can connect to different supply voltages. The ADP5055 integrates each $100 \mathrm{nF}, 25 \mathrm{~V}$, X8L ceramic capacitor to provide local decoupling from PVIN1 and PVIN2 to power ground in Channel 1 and Channel 2.
The VBIAS voltage provides the power supply for the internal regulators and the control circuitry. Therefore, if the user plans to use separate supply voltages for the buck regulators, the VBIAS voltage must be greater than the UVLO threshold before the other channels can operate.
Precision enabling can monitor the voltages of the PVIN1, PVIN2, and PVIN3 pins and to delay the startup of the outputs to ensure that the voltages of the PVIN1, PVIN2, and PVIN3 pins are high enough to support the outputs in regulation. For more information, see the Precision Enabling section.

Table 8. Reference Voltage Ranges Set by the VIDx Bits

| Channel | Default (mV) | Register | Adjustable Reference Voltage Range Set by the VIDx Bits |
| :---: | :---: | :---: | :---: |
| Channel 1 | 600 | 0xD8, VID1 | 408 mV to 790.5 mV per 1.5 mV step |
| Channel 2 | 600 | 0xD9, VID2 | 408 mV to 790.5 mV per 1.5 mV step |
| Channel 3 | 600 | 0xDA, VID3 | 408 mV to 790.5 mV per 1.5 mV step |



Figure 32. Dynamic Voltage Scaling

The ADP5055 supports cascading supply operation for the triple buck regulators. As shown in Figure 33, PVIN2 and PVIN3 are powered from the Channel 1 output. In this configuration, the Channel 1 output voltage must be higher than the UVLO threshold for PVIN2 and PVIN3.


Figure 33. Cascading Supply Application

## BOOTSTRAP CIRCUITRY

Each buck regulator in the ADP5055 has an integrated bootstrap regulator. The bootstrap regulator requires a $0.1 \mu \mathrm{~F}$ ceramic capacitor (X5R or X7R) between the BSTx and SWx pins to provide the gate drive voltage for the high-side MOSFET.

## ACTIVE OUTPUT DISCHARGE SWITCH

Each buck regulator in the ADP5055 integrates a discharge switch from the switching node to ground. This switch is turned on when the associated regulator is disabled, which helps to discharge the output capacitor quickly. The typical value of the discharge switch is $75 \Omega$ for Channel 1 to Channel 3.

The discharge switch can be programmed individually by the DSCGx_ON bits in Register 0xD4, CTRL_MODE2, via the PMBus interface.

## PRECISION ENABLING

The ADP5055 has an enable control pin for each regulator. The enable control pin (ENx) features a precision enable circuit with a 0.615 V reference voltage. When the voltage at the ENx pin is greater than 0.615 V (typical high level threshold), the regulator is enabled. When the ENx pin voltage falls below 0.575 V (typical low level threshold), the regulator is disabled. The ADP5055 turns off the low-side MOSFET only after the inductor current reaches zero.

The precision enable pin has an internal pull-down current source $(3.5 \mu \mathrm{~A})$ that provides a default turn-off when the enable pin is left open. When the enable pin exceeds 0.615 V (typical high level threshold), the regulator is enabled and the internal pull-down current source at the enable pin decreases to $0.9 \mu \mathrm{~A}$. The precision enabling uses the ratio of the external resistor divider to program the UVLO threshold to monitor either input voltage or output voltage, while using the absolute value of the external resistor divider to program the hysteresis window. For more information, see the Programming the UVLO Input section.

To force the regulator to automatically start up when input power is applied, connect the enable pin (ENx) to the VREG pin.


Figure 34. Precision Enable Diagram for One Channel
In addition to the ENx hardware pins, the PMBus interface can also be used to enable and disable each channel. The on and off status of a channel is controlled by the CHx_ON bits in Register 0xD1, Register CTRL123, and the external hardware enable pin (ENx).
The EN_MODE bits (Bit 1 and Bit 0 ) in Register 0xD3, CTRL_MODE1, are used to configure the different enabling methods of the individual channels. The default setting of the channel enable method by the EN_MODE bits specifies that the channel enable is controlled by the external hardware pin. Table 9 shows the logic for the channel enable control between the hardware pin and the register bits.
If some channels are unused, pull down the corresponding PVINx, ENx, COMPx, and FBx pins to ground and leave SWx , BSTx, and RAMPx floating.

Table 9. Enabling Configuration in the ADP5055

| EN_MODE Bits | ENx Pin | CHx_ON Bit | Logic Between ENx Pin and CHx_ON Bit |
| :--- | :--- | :--- | :--- |
| 00 (Default) | Valid | Ignored | Not applicable |
| 01 | lgnored | Valid | Not applicable |
| 10 | Valid | Valid | AND'ed logic |
| 11 | Valid | Valid | OR'ed logic |

## SEQUENCE MODE

The ADP5055 integrates the sequence control on each channel. When the ENx signal (enable method configured by the EN_MODE bits) goes high, each channel controlled by the sequencer begins a soft start after the delay time specified by the EN_DLYx bits in Register 0xD5 to Register 0xD7 (ten_diyx). Similarly, when the ENx signal goes low, the channel turns off after the delay timer specified by the DIS_DLYx bits in Register 0xD5 to Register 0xD7 ( $\mathrm{t}_{\text {DIs_dLyx }}$ ). Note that Figure 35 shows the logical states of each channel controlled by the grouped ENx signal, and it does not show soft start and output discharge ramps.


Figure 35. Sequencer Mode

## OSCILLATOR

By connecting a resistor from the RT pin to ground, the $\mathrm{f}_{\mathrm{sw}}$ of the ADP5055 can be set to a value between 250 kHz and 2500 kHz . Calculate the $\mathrm{R}_{\mathrm{T}}$ resistor value as follows:

$$
R_{T}(\mathrm{k} \Omega)=(167,305) /\left(f_{S W}(\mathrm{kHz})^{0.098}\right)
$$

Figure 36 shows the typical relationship between the fsw and the $\mathrm{R}_{\mathrm{T}}$ resistance. The adjustable frequency allows users to make decisions based on the trade-off between efficiency and solution size.


Figure 36. Switching Frequency vs. $R_{T}$ Resistance

## Out of Phase Operation

By default, the phase shift between Channel 1, Channel 2, and Channel 3 is $120^{\circ}$. This value provides the benefits of out-ofphase operation by reducing the input ripple current and lowering the ground noise.


Figure 37. Phase Shift Diagram, Triple Buck Regulators
In the in-phase parallel operation configuration of Channel 1 and Channel 2, both channels operate in the same phase of Channel 1.
In the interleaved parallel operation configuration of Channel 1 and Channel 2, the phase shift between Channel 1, Channel 2, and Channel 3 is $0^{\circ}, 180^{\circ}$, and $240^{\circ}$.


Figure 38. $120^{\circ}$ Phase Shift Waveforms, Triple Buck Regulators Channel 1 = SW1, Channel 2 = SW2, Channel 3 = SW3

## SYNCHRONIZATION INPUT AND OUTPUT

The switching frequency of the ADP5055 can be synchronized to an external clock with a frequency range from 250 kHz to 2500 kHz . The ADP5055 automatically detects the presence of an external clock applied to the SYNC/MODE pin, and the switching frequency transitions smoothly to the frequency of the external clock. When the external clock signal stops, the device automatically switches back to the internal clock and continues to operate.

Note that the internal switching frequency set by the RT pin must be programmed to a value that is close to the external clock value for successful synchronization. The suggested frequency difference is less than $\pm 15 \%$ in typical applications.

The SYNC/MODE pin can be configured as a synchronization clock output by the CFG1 pin (refer to Table 11). A positive clock pulse with a $50 \%$ duty cycle and VREG voltage level is generated at the SYNC/MODE pin with a frequency equal to the internal switching frequency set by the RT pin.
Figure 39 shows two ADP5055 devices configured for frequency synchronization mode. One ADP5055 device is configured as the clock output to synchronize another ADP5055 device.


Figure 39. Two ADP5055 Devices Configured for Synchronization Mode
In the configuration shown in Figure 39, the phase shift between Channel 1 of the first ADP5055 device and Channel 1 of the second ADP5055 device is $0^{\circ}$ (see Figure 40).


Figure 40. Waveforms of Two ADP5055 Devices Operating in Synchronization Mode, Channel 1 = Synchronization Clock Output, Channel 2 = SW1 of First ADP5055 Device, Channel 3 = SW1 of Second ADP5055 Device

## SOFT START

The buck regulators in the ADP5055 include soft start circuitry that ramps the output voltage in a controlled manner during startup, thereby limiting the inrush current. The soft start time for all channels is fixed at $0.83 \times \mathrm{t}_{\text {SET }}$ timer $(2.2 \mathrm{~ms}$ or 17.3 ms , depending on $\mathrm{R}_{\mathrm{CFG} 2}$ value, see Table 10).

## FUNCTION CONFIGURATIONS (CFG1 AND CFG2)

The ADP5055 includes the CFG1 pin and CFG2 pin to decode the function configurations for all channels. Each pin has 16 logic statuses decoded by connecting one resistor to ground. It is recommended to use $\pm 1 \%$ resistor tolerance to achieve accurate decoding.
This decoder circuitry only works in the initiation stage of the ADP5055 when it passes the power-on reset (POR) threshold when the VBIAS voltage is available, therefore, these configurations are latched into internal registers and cannot be changed in operation.

The CFG1 pin can program the SYNC/MODE pin function, the load output capability, and the parallel operation for all channels. Table 11 lists the values of the resistors needed to set different functionality in CFG1 pin.

The CFG2 pin can program the tset timer ( 2.6 ms or 20.8 ms ), fast transient functionality, and the PMBus address for the ADP5055. Table 10 lists the values of the resistors needed to set the different functionality in the CFG2 pin.

Table 10. Configuration by the CFG2 Pin

| $\left.\mathbf{R c F G 2}^{(k \Omega}\right), \mathbf{\pm 1 \%}$ | $\mathbf{t s E T}^{\text {timer (ms) }}$ | Fast Transient | PMBus <br> Address |
| :--- | :--- | :--- | :--- |
| 0 (GND) | 2.6 | Disable | $0 \times 70$ |
| 14.3 | 2.6 | Disable | $0 \times 71$ |
| 16.9 | 2.6 | Disable | $0 \times 72$ |
| 20.0 | 2.6 | Disable | $0 \times 73$ |
| 23.7 | 2.6 | Enable | $0 \times 70$ |
| 32.4 | 2.6 | Enable | $0 \times 71$ |
| 39.2 | 2.6 | Enable | $0 \times 73$ |
| Open | 20.8 | Disable | $0 \times 70$ |
| 47.5 | 20.8 | Disable | $0 \times 71$ |
| 57.6 | 20.8 | Disable | $0 \times 72$ |
| 71.5 | 20.8 | Disable | $0 \times 73$ |
| 90.9 | 20.8 | Enable | $0 \times 70$ |
| 127 | 20.8 | Enable | $0 \times 71$ |
| 200 | 20.8 | Enable | $0 \times 72$ |
| 511 | 20.8 | Enable | $0 \times 73$ |

## ADP5055

Table 11. Configuration by the CFG1 Pin

|  |  | Output Capability |  |  |
| :--- | :--- | :--- | :--- | :--- |
| RCFG1 (k』), $\mathbf{\pm 1 \%}$ | GPIO | Channel 1 | Channel 2 | Channel 3 |
| 0 (GND) | SYNC/MODE | 7 A | 7 A | 3 A |
| 14.3 | SYNC/MODE | 7 A | 7 A | 1.5 A |
| 16.9 | SYNC/MODE | 7 A | 3.5 A | 3 A |
| 20.0 | SYNC/MODE | 7 A | 3.5 A | 1.5 A |
| 23.7 | SYNC/MODE | Interleaved parallel (14 A) | Interleaved parallel (14 A) | 3 A |
| Open | SYNC/MODE | 3.5 A | 3.5 A | 1.5 A |
| 32.4 | SYNC/MODE | In phase parallel (14 A) | In phase parallel (14 A) | 3 A |
| 39.2 | Clock output | 7 A | 7 A | 3 A |
| 47.5 | Clock output | 7 A | 7 A | 1.5 A |
| 57.6 | Clock output | 7 A | 3.5 A | 3 A |
| 71.5 | Clock output | 7 A | 3.5 A | 1.5 A |
| 90.9 | Clock output | 3.5 A | 7 A | 3 A |
| 127 | Clock output | Interleaved parallel (14 A) | Interleaved parallel (14 A) | 3 A |
| 200 | Clock output | 3.5 A | 3.5 A | 1.5 A |
| 511 | Clock output | In phase parallel (14 A) | In phase parallel (14 A) | 3 A |

## PARALLEL OPERATION

The ADP5055 supports 2-phase parallel operation of Channel 1 and Channel 2 to provide a single output with up to 14 A of current. The ADP5055 includes two different parallel operation modes via the CFG1 pin configuration: in-phase parallel operation and interleaved parallel operation.

## In-Phase Parallel Operation

In-phase parallel operation parallels internal MOSFETs and driver circuitry between Channel 1 and Channel 2. This operation treats Channel 1 as the control master, and the Channel 2 control stage is ignored. The in-phase parallel operation mode uses a single inductor for external components and space saving. To configure Channel 1 and Channel 2 as a 2-phase single output in parallel operation, do the following (see Figure 41):


Figure 41. In-Phase Parallel Operation for Channel 1 and Channel 2

- Use the CFG1 pin to select parallel operation as specified in Table 11.
- Use the COMP1 pin as the compensation network.
- Use the FB1 pin to set the output voltage.
- Use the EN1 pin to enable the channel.
- Connect the FB2 pin to ground (FB2 is ignored).
- Leave the COMP2 pin open (COMP2 is ignored).
- Leave the RAMP2 pin open (RAMP2 is ignored).
- Connect the EN2 pin to ground (EN2 is ignored).


## Interleaved Parallel Operation

The ADP5055 supports 2-phase interleaved parallel operation of Channel 1 and Channel 2 to provide a single output with up to 14 A of current. In this mode, two channels operate in $180^{\circ}$ out-of-phase operation and rely on an individual control loop to achieve current balance between the two channels. The interleaved parallel operation mode uses two inductors with the advantages of ripple current cancellation and higher equivalent switching frequency. To configure a 2-phase interleaved parallel operation, do the following (see Figure 42):

- Use the CFG1 pin to select interleaved parallel operation as specified in in Table 11.
- Use the COMP1 pin as the compensation network.
- Use the same RAMP1 and RAMP2 resistors.
- Use the FB1 pin to set the output voltage.
- Use the EN1 pin to enable the channel.
- Connect the FB2 pin to ground (FB2 is ignored).
- Leave the COMP2 pin open (COMP2 is ignored).
- Connect the EN2 pin to ground (EN2 is ignored).


Figure 42. Interleaved Parallel Operation for Channel 1 and Channel 2
The current balance between the two phases can be achieved by careful design of the symmetrical PCB layout. Figure 43 and Figure 44 show the typical steady state waveform and current balance performance of the interleave parallel output configuration.


Figure 43. Steady State Waveform in Interleaved Parallel Output Configuration, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode, Channel $1=$ SW1, Channel $2=$ SW2, Channel $3=$ Inductor Current of L1 $\left(L_{L 1}\right)$, Channel 4 = Inductor Current of $L 2\left(I_{L 2}\right)$


Figure 44. Current Balance in Interleaved Parallel Output Configuration, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode

## FAST TRANSIENT MODE

The ADP5055 includes the fast transient response for the large load step conditions. The ADP5055 feedback pin (FBx) senses the output voltage to determine if a load step has occurred. When the output voltage falls below the specific threshold, the internal loop gain gradually increases to improve the load transient response speed. The fast transient threshold is programmable at different levels by the FTx_TH bit in Register 0xDF via the PMBus interface.

The CFG2 pin must be programmable to turn on the fast transient mode.


Figure 45. Enable or Disable Fast Transient Mode Load Transient Comparison, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode, Channel 1 = Vout with Fast Transient Mode Enable, Channel $3=$ Vout with Fast Transient Mode Enable, Channel 4 = lout

## STARTUP WITH PRECHARGED OUTPUT

The buck regulators in the ADP5055 include a precharged startup feature to protect the low-side FETs from damage during startup. If the output voltage is precharged before the regulator is turned on, the regulator prevents reverse inductor current, which discharges the output capacitor, until the internal soft start reference voltage exceeds the precharged voltage on the feedback (FBx) pin.


Figure 46. Channel 1 Startup with Precharged Output, $V_{I N}=12 \mathrm{~V}, V_{\text {Out }}=1.2 \mathrm{~V}$, $f_{\text {sw }}=600 \mathrm{kHz}$, FPWM Mode, Channel $1=$ Vout, Channel $2=E N$, Channel $3=$ PWRGD, Channel $4=$ lout

## CURRENT-LIMIT PROTECTION

The ADP5055 uses the emulated current ramp voltage for cycle-bycycle current-limit protection to prevent current runaway. When the emulated current ramp voltage reaches the valley currentlimit threshold plus the ramp voltage, the high-side MOSFET turns off, and the low-side MOSFET turns on until the next cycle. If the overcurrent counter reaches 20 , the device enters hiccup mode, and the ADP5055 turns off the low-side MOSFET only after the inductor current reaches zero. During hiccup mode, the high-side MOSFET and low-side MOSFET are both turned off. The device remains in this mode for seven soft start cycles and then attempts to restart with soft start. If the currentlimit fault is cleared, the device resumes normal operation. Otherwise, the device re-enters hiccup mode.

*Acs IS THE CURRENT SENSING AMPLIFIER.
Figure 47. Current-Limit Circuitry
The buck regulators in the ADP5055 include negative currentlimit protection circuitry to limit certain amounts of negative current flowing through the low-side MOSFET switch and high-side MOSFET body diode.

## UVLO

Undervoltage lockout circuitry monitors both the bias supply input (VBIAS pin) and the power input voltage level (PVINx pin) of each buck regulator in the ADP5055. If the power input voltage falls below 2.30 V (typical falling threshold), the corresponding channel is turned off. After the input voltage rises above 2.60 V (typical rising threshold), the soft start period initiates, and the corresponding channel enables when the ENx pin is high.

If the bias voltage falls below 3.80 V (typical falling threshold), all channels turn off. After the bias voltage rises above 4.20 V (typical rising threshold), a soft start initiates for each enabled channel.

## POWER-GOOD FUNCTION

The ADP5055 includes an open-drain, power-good output (PWRGD pin) that becomes active high when the selected buck regulators are operating normally. By default, the PWRGD pin monitors the output voltage on three channels. The specifications that control the PWRGD pin (Channel 1 to Channel 3) can be programmed by the PGx_MASK bits in Register 0xE0 via the PMBus interface.

The power-good status of each channel (PWRGDx bit) can be read back via the PMBus interface (Register 0xE1). A value of 1 for the PWRGDx bit indicates that the regulated output voltage of the buck regulator is above $95 \%$ (typical) and below 105\% (typical) of the nominal output. When the regulated output voltage of the buck regulator falls below $93 \%$ (typical) or rises above $107 \%$ (typical) of the nominal output for a deglitched time greater than approximately eight switching cycles, the PWRGDx bit is set to 0 .

The output of the PWRGD pin is the logical AND of the internal PWRGD signals on the individual channels. An internal PWRGD signal on an individual channel must be high for a certain validation time before the PWRGD pin goes high. If one internal PWRGD fails, the PWRGD pin goes low with no delay. The PWRGD_DLY bit in Register 0xE0 can be used to configure the validation timer as the $\mathrm{t}_{\text {SET }}$ timer or 0 . This default validation $\mathrm{t}_{\text {sET }}$ timer can be increased by eight times using the CFG2 pin configuration.

## POWER-UP AT HIGH TEMPERATURE

Although the maximum operating junction temperature is $150^{\circ} \mathrm{C}$, the ADP5055 has a lower temperature protection limit of $125^{\circ} \mathrm{C}$ by which the device must be powered up. This $125^{\circ} \mathrm{C}$ limit protects the internal nonvolatile memory, which is read on this initial power-up. Power-up is the condition of $V_{\text {bias }}$ rising above UVLO ${ }_{\text {vbias. }}$. If power-up is attempted above $125^{\circ} \mathrm{C}$, the device does not allow operation until the temperature drops below $125^{\circ} \mathrm{C}$. When this temperature is achieved and stored in the volatile memory, the device is ready for normal operation without the $125^{\circ} \mathrm{C}$ limit.

## THERMAL SHUTDOWN

If the ADP5055 junction temperature exceeds $175^{\circ} \mathrm{C}$, the thermal shutdown circuit turns off the IC except for the internal linear regulators. The ADP5055 turns off the low-side MOSFET only after the inductor current reaches zero. Extreme junction temperatures can be the result of high current operation, poor circuit board design, or high ambient temperature. A $15^{\circ} \mathrm{C}$ hysteresis is included so that the ADP5055 does not return to operation after thermal shutdown until the on-chip temperature falls below $160^{\circ} \mathrm{C}$. When the device exits thermal shutdown, a soft start initiates for each enabled channel.

## PMBus INTERFACE

The ADP5055 includes a PMBus-compatible serial interface for control of the power management blocks and for reading back of the status of the system (see Figure 48). The PMBus interface operates at clock frequencies of up to 400 kHz .


Figure 48. PMBus Interface Block Diagram
The ADP5055 does not respond to general calls. The ADP5055 accepts multiple masters, but if the device is in read mode, access is limited to one master until the data transmission is completed.
The PMBus serial interface can access the internal registers of the ADP5055. For complete information about the ADP5055 registers, see the Register Map section.

## SDA AND SCL PINS

The ADP5055 has two dedicated PMBus interface pins, SDA and SCL. SDA is an open-drain line for receiving and transmitting data, and SCL is an input line for receiving the clock signal.

Serial data is transferred on the rising edge of SCL. The read data is generated at the SDA pin in read mode.

## PMBus ADDRESSES

The 7-bit PMBus chip addresses for the ADP5055 include the following:

- 0x70 (1110000 in binary)
- $0 x 71$ (1110001 in binary)
- $0 x 72$ (1110010 in binary)
- 0x73 (1110011 in binary)

A different PMBus address can be configured using the CFG2 pin. The CFG2 pin allows the use of two ADP5055 devices on the same PMBus communication bus. Figure 49 shows two ADP5055 devices configured with different PMBus addresses using the CFG2 pin.


Figure 49. Two ADP5055 Devices Configured with Different PMBus Addresses

## PMBus INTERFACE TIMING DIAGRAMS

Figure 50 shows the timing diagram for the PMBus write operation. Figure 51 shows the timing diagram for the PMBus read operation. The subaddress is used to select one of the user registers in the ADP5055. The ADP5055 sends data to and from the register specified by the subaddress.


Figure 50. PMBus Write to Register


[^2]
## APPLICATIONS INFORMATION

## PROGRAMMING THE ADJUSTABLE OUTPUT VOLTAGE

The Vout of the ADP5055 is externally set by a resistive voltage divider from the Vour to the FBx pin. To limit the degradation of the Vour accuracy due to feedback bias current, ensure that the bottom resistor in the divider is not too large. A value of less than $50 \mathrm{k} \Omega$ is recommended.

The Vout setting equation is as follows:

$$
V_{O U T}=V_{R E F} \times\left(1+\left(R_{T O P} / R_{B O T}\right)\right)
$$

where:
$V_{\text {REF }}$ is the feedback reference voltage, 600 mV for Channel 1 to Channel 3.
$R_{\text {Top }}$ is the feedback resistor from Vout to FBx.
$R_{\text {вот }}$ is the feedback resistor from FBx to ground.

## VOLTAGE CONVERSION LIMITATIONS

For a given input voltage, upper and lower limitations on the Vout exist due to the minimum on time and the minimum off time.

The minimum on time limits the minimum Vout for a given input voltage and $\mathrm{f}_{\text {sw. }}$. The minimum on time for Channel 1 to Channel 3 is 55 ns (maximum).

In FPWM mode, Channel 1 and Channel 2 can skip the switching pulses to maintain the output regulation when the minimum on time limit is exceeded. Careful switching of frequency selection is required to avoid this problem.

To calculate the minimum Vout in CCM for a given input voltage and $\mathrm{f}_{\mathrm{sw}}$, use the following equation:

$$
\begin{align*}
& V_{O U T \_M I N}=V_{I N} \times t_{M I N \_O N} \times f_{S W}-\left(R_{D S O N_{-} H S}-R_{D S O N_{-} L S}\right) \times \\
& I_{\text {OUT_MIN }} \times t_{M I N \_O N} \times f_{S W}-\left(R_{D S O N_{-} L S}+R_{L}\right) \times I_{O U T \_M I N} \tag{1}
\end{align*}
$$

where:
$V_{\text {OUT_MIN }}$ is the minimum output voltage.
$t_{\text {MIN_ON }}$ is the minimum on time.
$R_{\text {DSON_HS }}$ is the on resistance of the high-side MOSFET.
$R_{\text {DSON_LS }}$ is the on resistance of the low-side MOSFET.
$R_{L}$ is the resistance of the output inductor.
IoUT_MIN is the minimum output current.
The maximum Vout for a given input voltage and $\mathrm{f}_{\text {sw }}$ is limited by the minimum off time and the maximum duty cycle.

To calculate the maximum Vout for a given input voltage and $\mathrm{f}_{\mathrm{sw}}$, use the following equation:

$$
\begin{aligned}
& \text { Vout_MAX }=V_{\text {IN }} \times\left(1-t_{\text {MIN_OFF }} \times f_{\text {SW }}\right)-\left(R_{\text {DSON_HS }}-R_{\text {DSON_LS }}\right) \times \\
& I_{\text {OUT_MAX }} \times\left(1-t_{\text {MIN_OFF }} \times f_{\text {SW }}\right)-\left(R_{\text {DSON_LS }}+R_{L}\right) \times I_{\text {OUT_MAX }}
\end{aligned}
$$

where:
Vout_max is the maximum output voltage.
$t_{\text {MIN_OFF }}$ is the minimum off time.
Iout_Max is the maximum output current.
As shown in Equation 1 and Equation 2, reducing $f_{s w}$ eases the minimum on time and off time limitations.

## CURRENT-LIMIT SETTING

The ADP5055 has two selectable current-limit thresholds for Channel 1, Channel 2, and Channel 3. Ensure that the selected current-limit value is larger than the peak current of the inductor (IPEaK) for the current-limit configuration for all channels.

## SOFT START SETTING

To set the soft start time to a value of 2.2 ms or 17.3 ms , connect a resistor divider from the CFG2 pin to ground (see the Soft Start section and Table 10).

## INDUCTOR SELECTION

The inductor value is determined by $\mathrm{fsw}_{\mathrm{sw}}$, the input voltage, Vout, and the inductor ripple current. Using a small inductor value yields faster transient response but degrades efficiency due to the larger inductor ripple current. Using a large inductor value yields a smaller ripple current and better efficiency but results in slower transient response. Therefore, a trade-off must be made between transient response and efficiency. As a guideline, the inductor ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is typically set to a value from $30 \%$ to $40 \%$ of the maximum load current. Use the following equation to calculate the inductor value:

$$
L=\left(\left(V_{I N}-V_{\text {OUT }}\right) \times D\right) /\left(\Delta I_{L} \times f_{S W}\right)
$$

where:
$D$ is the duty cycle ( $D=V_{\text {out }} / V_{\text {IN }}$ ).
$\Delta I_{L}$ is the inductor ripple current.

The ADP5055 has internal slope compensation in the current loop to prevent subharmonic oscillations when the duty cycle is greater than $50 \%$.
Use the following equation to calculate the peak inductor current ( $\mathrm{I}_{\text {PEAK }}$ ):

$$
I_{\text {PEAK }}=I_{\text {OUTT }}+\left(\Delta I_{L} / 2\right)
$$

The saturation current of the inductor must be larger than the peak inductor current. For ferrite core inductors with a fast saturation characteristic, make sure that the saturation current rating of the inductor is higher than the current-limit threshold of the buck regulator to prevent the inductor from becoming saturated.
Calculate the rms current ( $\mathrm{I}_{\mathrm{RMS}}$ ) of the inductor by using the following equation:

$$
I_{R M S}=\sqrt{I_{O U T}^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

Shielded ferrite core materials are recommended for low core loss and low electromagnetic interference (EMI). Table 12 lists recommended inductors.

## OUTPUT CAPACITOR SELECTION

The selected output capacitor affects both the output voltage ripple and the loop dynamics of the regulator. For example, during load step transients on the output, when the load is suddenly increased, the output capacitor supplies the load until the control loop can ramp up the inductor current, causing an undershoot of Vout.

To calculate the output capacitance required to meet the undershoot (voltage droop) requirement (Cout_uv), use the following equation:

$$
C_{\text {OUT_UV }_{-}}=\frac{K_{U V} \times \Delta I_{\text {STEP }^{2}}^{2} \times L}{2 \times\left(V_{I N}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_ }_{-} U V}}
$$

where:
$K_{u v}$ is a factor (typically set to 2 ).
$\Delta I_{\text {STEP }}$ is the load step.
$\Delta V_{\text {out_UV }}$ is the allowable undershoot on the output voltage.

Another example of the effect of the output capacitor on the loop dynamics of the regulator is when the load is suddenly removed from the output and the energy stored in the inductor rushes into the output capacitor, causing an overshoot of Vour.

To calculate the output capacitance required to meet the overshoot requirement, use the following equation:

$$
C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-{V_{\text {OUT }}}^{2}}
$$

where:
$K_{O V}$ is a factor (typically set to 2 ).
$\Delta V_{\text {out_ov }}$ is the allowable overshoot on the output voltage.
The effective series resistance (ESR) of the output capacitor and the capacitance value of the output capacitor determines the output voltage ripple. Use the following equations to select a capacitor that can meet the output ripple requirements
(Cout_RIPPLE):

$$
C_{\text {OUT_RIPPLE }}=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPPLE }}}
$$

where:
$\Delta I_{L}$ is the inductor ripple current.
$\Delta V_{\text {out_RIPLLE }^{\prime}}$ is the allowable output voltage ripple.

$$
R_{E S R}=\frac{\Delta V_{O U T_{-R} R I P L E}}{\Delta I_{L}}
$$

where $R_{E S R}$ is the equivalent series resistance of the output capacitor.
Select the largest output capacitance given by Cout_uv, Cout_ov, and Cout_Ripple to meet both load transient and output ripple requirements.
The voltage rating of the selected output capacitor must be greater than Vout. The minimum rms current rating of the output capacitor is determined by the following equation:

$$
I_{C_{\text {out -rms }}}=\frac{\Delta I_{L}}{\sqrt{12}}
$$

Table 12. Recommended Inductors

| Vendor | Device No. | Inductor Value ( $\mu \mathrm{H}$ ) | Saturated Current, $\mathrm{I}_{\text {SAT }}(\mathrm{A})$ | IRMS (A) | DC Resistance (m) | Size (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Coilcraft | XAL5030-601 | 0.6 | 19.8 | 17.7 | 4.11 | $5.28 \times 5.48$ |
|  | XAL5030-801 | 0.8 | 18.5 | 13.0 | 5.14 | $5.28 \times 5.48$ |
|  | XAL5030-102 | 1.5 | 14.0 | 11.1 | 8.50 | $5.28 \times 5.48$ |
|  | XAL5030-222 | 2.2 | 9.2 | 9.7 | 13.2 | $5.28 \times 5.48$ |
| Murata | FDUE0650-H-R60M | 0.6 | 12.0 | 18.0 | 2.24 | $6.7 \times 7.6$ |
|  | FDUE0650-H-1ROM | 1.0 | 9.8 | 16.0 | 3.45 | $6.7 \times 7.6$ |
| Wurth | 744393440056 | 0.56 | 30.5 | 16.0 | 2.9 | $6.65 \times 6.45$ |
|  | 74439344010 | 1.0 | 27.5 | 12.0 | 5.5 | $6.65 \times 6.45$ |
|  | 74439344012 | 1.2 | 26.0 | 10.3 | 6.4 | $6.65 \times 6.45$ |
|  | 74439344022 | 2.2 | 16.0 | 8.0 | 10.5 | $6.65 \times 6.45$ |

## INPUT CAPACITOR SELECTION

The input decoupling capacitor attenuates high frequency noise on the input and acts as an energy reservoir. Use a ceramic capacitor and place it near to the PVINx pin. The loop composed of the input capacitor, the high-side MOSFET, and the low-side MOSFET must be kept as small as possible. The voltage rating of the input capacitor must be greater than the maximum input voltage. Make sure that the rms current rating of the input capacitor ( $\mathrm{I}_{\mathrm{CIN}_{2} \mathrm{~ms}}$ ) is larger than the following equation:

$$
I_{C_{N W}-r m s}=I_{O U T} \times \sqrt{D \times(1-D)}
$$

## PROGRAMMING THE UVLO INPUT

The precision enabling input can program the UVLO threshold of the input voltage, as shown in Figure 34.
The high level threshold is 0.615 V typical, and the low level threshold is 0.575 V typical for precision enabling. Use the following equations to calculate the resistive voltage divider for the programmable $V_{\text {IN }}$ turn on voltage and the $V_{\text {IN }}$ turn off voltage:

$$
\begin{aligned}
& V_{\text {IN_RISING }}=\left(3.5 \mu \mathrm{~A}+0.615 \mathrm{~V} / R_{\text {BOT_EN }}\right) \times R_{\text {TOP_EN }}+0.615 \mathrm{~V} \\
& V_{\text {IN_FALLING }}=\left(0.9 \mu \mathrm{~A}+0.575 \mathrm{~V} / R_{\text {BOT_EN }}\right) \times R_{\text {TOP_EN }}+0.575 \mathrm{~V}
\end{aligned}
$$

where:
$V_{\text {IN_RISING }}$ is the Vin turn on voltage.
$R_{B O T_{-} E N}$ is the resistor from ENx to ground.
$R_{\text {TOP }}$ EN is the resistor from $V_{\text {IN }}$ to ENx.
$V_{\text {IN_FALLING }}$ is the $\mathrm{V}_{\text {IN }}$ turn off voltage.

## SLOPE COMPENSATION SETTING

The slope compensation is necessary in a current mode control architecture to prevent subharmonic oscillation and to maintain a stable output. The ADP5055 uses the emulated current mode, and the slope compensation is implemented by connecting a resistor ( $\mathrm{R}_{\text {RAMPx }}$ ) from the RAMPx pin to ground.
Theoretically, an extra slope of $\operatorname{Vour} /(2 \times \mathrm{L})$ is enough to stabilize the system. To guarantee that any noise is decimated in one cycle and the system is stable from subharmonic oscillation, the ADP5055 uses an extra slope of Vout/L.
Calculate the $\mathrm{R}_{\text {RAMPx }}$ value by using the following equations:

$$
\begin{aligned}
& R_{\text {RAMPI }}(\mathrm{k} \Omega)=L 1(\mu \mathrm{H}) \times 500 \\
& R_{\text {RAMP2 }}(\mathrm{k} \Omega)=L 2(\mu \mathrm{H}) \times 500 \\
& R_{\text {RAMP3 }}(\mathrm{k} \Omega)=L 3(\mu \mathrm{H}) \times 226
\end{aligned}
$$

where $L x$ is the inductor value in each channel.

## COMPENSATION COMPONENTS DESIGN

For the peak current mode control architecture, the power stage can be simplified as a voltage controlled current source that supplies current to the output capacitor and load resistor. The simplified loop is composed of one domain pole and a zero contributed by the output capacitor ESR. The control to output transfer function is shown in the following equations:

$$
G_{v d}(s)=\frac{V_{O U T}(s)}{V_{\text {COMP }}(s)}=A_{V I} \times R \times \frac{\left(1+\frac{s}{2 \times \pi \times f_{z}}\right)}{\left(1+\frac{s}{2 \times \pi \times f_{p}}\right)}
$$

where:
$s$ is the domain in the control to output transfer function. $A_{V I}=12.5 \mathrm{~A} / \mathrm{V}$ for Channel 1 and Channel 2 and $5 \mathrm{~A} / \mathrm{V}$ for Channel 3.
$R$ is the load resistance.
$f_{z}$ is the zero frequency.
$f_{p}$ is the pole frequency.

$$
\begin{aligned}
& f_{z}=\frac{1}{2 \times \pi \times R_{E S R} \times C_{O U T}} \\
& f_{p}=\frac{1}{2 \times \pi \times\left(R+R_{E S R}\right) \times C_{O U T}}
\end{aligned}
$$

where:
$R_{\text {ESR }}$ is the equivalent series resistance of the output capacitor. Cout is the output capacitance.
The ADP5055 uses a transconductance amplifier as the error amplifier to compensate the system. Figure 52 shows the simplified peak current mode control small signal circuit.


Figure 52. Simplified Peak Current Mode Control Small Signal Circuit
The compensation components, $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{C}}$, contribute a zero. $\mathrm{R}_{\mathrm{C}}$ and the optional $C_{C P}$ component contribute an optional pole.
The closed-loop transfer equation (s domain) follows:

$$
\begin{aligned}
T_{V}(s)= & \frac{R_{B O T}}{R_{B O T}+R_{T O P}} \times \frac{-g_{m}}{C_{C}+C_{C P}} \times \\
& \frac{1+R_{C} \times C_{C} \times s}{s \times\left(1+\frac{R_{C} \times C_{C} \times C_{C P}}{C_{C}+C_{C P}} \times s\right)} \times G_{v d}(s)
\end{aligned}
$$

The following guidelines detail how to select the compensation components ( $\mathrm{R}_{\mathrm{c}}, \mathrm{C}_{\mathrm{c}}$, and $\mathrm{C}_{\mathrm{CP}}$ ) for ceramic output capacitor applications:

1. Determine the cross frequency $\left(\mathrm{f}_{\mathrm{c}}\right)$. Generally, $\mathrm{f}_{\mathrm{c}}$ is between $\mathrm{f}_{\mathrm{sw}} / 12$ and $\mathrm{f}_{\mathrm{sw}} / 6$.
2. Calculate $\mathrm{R}_{\mathrm{C}}$ using the following equation:

$$
R_{C}=\frac{2 \times \pi \times V_{\text {OUT }} \times C_{\text {OUT }} \times f_{C}}{0.6 \times g_{m} \times A_{V I}}
$$

3. Place the compensation zero at the domain pole ( $\mathrm{f}_{\mathrm{p}}$ ). Calculate $\mathrm{C}_{\mathrm{c}}$ by using the following equation:

$$
C_{C}=\frac{\left(R+R_{E S R}\right) \times C_{O U T}}{R_{C}}
$$

4. $\mathrm{C}_{\mathrm{CP}}$ is optional. It can be used to cancel the zero caused by the ESR of the output capacitor. Calculate $\mathrm{C}_{\mathrm{CP}}$ by using the following equation:

$$
\mathrm{C}_{\mathrm{CP}}=\left(\mathrm{R}_{\mathrm{ESR}} \times \mathrm{Cout}^{2}\right) /\left(\mathrm{R}_{\mathrm{C}}\right)
$$

## POWER DISSIPATION

The total power dissipation in the ADP5055 simplifies to

$$
P_{D}=P_{\text {BUСК } 1}+P_{\text {BUСК } 2}+P_{\text {ВUСК } 3}
$$

where:
$P_{D}$ is the power dissipation in the package.
$P_{\text {BUCK1 }}$ is the Channel 1 power dissipation.
$P_{\text {BUCK } 2}$ is the Channel 2 power dissipation.
$P_{\text {ВUСК }}$ is the Channel 3 power dissipation.

## Buck Regulator Power Dissipation

The power dissipation ( $\mathrm{P}_{\text {Loss }}$ ) for each buck regulator includes power switch conduction losses ( $\mathrm{P}_{\text {COND }}$ ), power switching losses $\left(\mathrm{P}_{\mathrm{SW}}\right)$, and power transition losses ( $\mathrm{P}_{\text {TRAN }}$ ). Other sources of power dissipation exist, but these sources are generally less significant at the high output currents of the application thermal limit.
Use the following equation to estimate the power dissipation of the buck regulator:

$$
P_{\text {LOSS }}=P_{\text {COND }}+P_{S W}+P_{\text {TRAN }}
$$

## Power Switch Conduction Loss ( $\mathbf{P}_{\text {COND }}$ )

Power switch conduction losses are caused by the flow of output current through both the high-side and low-side power switches. Each of these switches has internal on resistance ( $\mathrm{R}_{\mathrm{Dson}}$ ).

To estimate the power switch conduction loss, use the following equation:

$$
P_{\text {COND }}=\left(R_{\text {DSON_HS }} \times D+R_{\text {DSON_LS }} \times(1-D)\right) \times I_{\text {OUT }}{ }^{2}
$$

where:
$R_{\text {DSON_HS }}$ is the on resistance of the high-side MOSFET.
$D$ is the duty cycle ( $D=V_{\text {out }} / V_{\text {IN }}$ ).
$R_{\text {DSON_LS }}$ is the on resistance of the low-side MOSFET.

## Power Switching Loss $\left(\mathrm{P}_{\mathrm{sw}}\right)$

Switching losses are associated with the current drawn by the driver to turn the power devices on and off at $\mathrm{f}_{\text {sw }}$. Each time a power device gate turns on or off, the driver transfers a charge from the input supply to the gate, and then from the gate to ground. Use the following equation to estimate $\mathrm{P}_{\text {sw }}$ :

$$
P_{S W}=\left(C_{G A T E \_H S}+C_{G A T E \_L S}\right) \times V_{I N}{ }^{2} \times f_{S W}
$$

where:
$C_{\text {GATE_HS }}$ is the gate capacitance of the high-side MOSFET.
$C_{\text {GATE_LS }}$ is the gate capacitance of the low-side MOSFET.
Power Transition Loss ( $\mathrm{P}_{\text {Tran }}$ )
Transition losses occur because the high-side MOSFET cannot turn on or off instantaneously. During a switch node transition, the MOSFET provides all the inductor current. The source to drain voltage of the MOSFET is half the input voltage, resulting in power loss. Transition losses increase with both load and input voltage and occur twice for each switching cycle. Use the following equation to estimate the transition loss:

$$
P_{\text {TRAN }}=0.5 \times V_{I N} \times I_{\text {out }} \times\left(t_{R}+t_{F}\right) \times f_{S W}
$$

where:
$t_{R}$ is the rise time of the switch node.
$t_{F}$ is the fall time of the switch node.

## Thermal Shutdown

The buck regulator stores the value of the inductor current during the on and off time of the internal MOSFETs. Therefore, there is a certain power loss dissipated inside the ADP5055, especially if all three channels run at high current. If the junction temperature exceeds $175^{\circ} \mathrm{C}$, the regulator enters thermal shutdown and recovers when the junction temperature falls below $160^{\circ} \mathrm{C}$.

## JUNCTION TEMPERATURE

The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to power dissipation, as shown in the following equation:

$$
T_{J}=T_{A}+T_{\mathrm{R}}
$$

where:
$T_{J}$ is the junction temperature.
$T_{A}$ is the ambient temperature.
$T_{R}$ is the rise in temperature of the package due to power dissipation.
The rise in temperature of the package is directly proportional to the power dissipation in the package. The proportionality constant for this relationship is the thermal resistance from the junction of the die to the ambient temperature, as shown in the following equation:

$$
T_{R}=\theta_{J A} \times P_{D}
$$

where:
$\theta_{J A}$ is the thermal resistance from the junction of the die to the ambient temperature of the package (see Table 5).

An important factor to consider is that the thermal resistance value is based on a 4 -layer, 4 inch $\times 3$ inch PCB with 2.5 oz . of copper, as specified in the JEDEC standard, whereas real-world applications may use PCBs with different dimensions and a different number of layers.

It is important to maximize the amount of copper used to remove heat from the device. Copper exposed to air dissipates heat better than copper used in the inner layers. Connect the exposed pad to the ground plane with several vias.

## Data Sheet

## TYPICAL APPLICATION CIRCUITS



Figure 53. Typical Application, 12 V Input, $f_{s w}=600 \mathrm{kHz}, \mathrm{VOUT1}=1.0 \mathrm{~V}, \mathrm{VOUT2}=1.3 \mathrm{~V}, \mathrm{VOUT3}=1.8 \mathrm{~V}$


Figure 54. Typical Dynamic Voltage Scaling Application, $12 \mathrm{~V} \mathrm{Input}, f_{s w}=600 \mathrm{kHz}, \mathrm{VOUT1}=1.0 \mathrm{~V}$ to $1.1 \mathrm{VDVS}(2.5 \mathrm{mV}$ per Step), VOUT2 $=3.3 \mathrm{~V}, \mathrm{VOUT3}=1.5 \mathrm{~V}$


Figure 55. Typical Channel 1 and Channel 2 Interleaved Parallel Application, 12 V Input, $f_{s w}=600 \mathrm{kHz}$, VOUT1 $=1.0 \mathrm{~V}$, VOUT3 $=1.5 \mathrm{~V}$

## DESIGN EXAMPLE

This section provides an example of the step by step design procedures and the external components required for Channel 1. Table 13 lists the design requirements for this example.

Table 13. Example Design Requirements for Channel 1

| Parameter | Specification |
| :--- | :--- |
| Input Voltage | V PVIN $1=12 \mathrm{~V} \pm 5 \%$ |
| Output Voltage | VOUT1 $=1.2 \mathrm{~V}$ |
| Output Current | lout $=7 \mathrm{~A}$ |
| Output Ripple | $\Delta$ Vout1_RIPLL $^{2} 12 \mathrm{mV}$ in CCM mode |
| Load Transient | $\pm 5 \%$ at $25 \%$ to $75 \%$ load transient, $1 \mathrm{~A} / \mu \mathrm{s}$ |

Although this example shows step by step design procedures for Channel 1, the procedures apply to all other buck regulator channels (Channel 1 to Channel 3).

## SETTING THE SWITCHING FREQUENCY

The first step is to determine the switching frequency (fsw) for the ADP5055 design. In general, higher $\mathrm{f}_{\text {sw }}$ produce a smaller solution size due to the lower component values required, whereas lower $\mathrm{f}_{\text {sw }}$ result in higher conversion efficiency due to lower switching losses.
The $\mathrm{f}_{\mathrm{sw}}$ of the ADP5055 can be set to a value from 250 kHz to 2500 kHz by connecting a resistor from the RT pin to ground. The selected resistor allows the user to make decisions based on the trade-off between efficiency and solution size.
However, the highest supported $\mathrm{f}_{\mathrm{sw}}$ must be assessed by checking the voltage conversion limitations enforced by the minimum on time and the minimum off time (see the Voltage Conversion Limitations section).
In this design example, $\mathrm{a} \mathrm{f}_{\mathrm{sw}}$ of 600 kHz is used to achieve a good combination of small solution size and high conversion efficiency. To set $\mathrm{f}_{\mathrm{sw}}$ to 600 kHz , use the following equation to calculate the resistor value, $\mathrm{R}_{\mathrm{T}}$ :

$$
\begin{aligned}
& f_{S W}=168,000 / R_{T} \\
& R_{T}=280 \mathrm{k} \Omega
\end{aligned}
$$

Therefore, select $280 \mathrm{k} \Omega$ as the standard resistor, $\mathrm{R}_{\mathrm{T}}$.

## SETTING THE OUTPUT VOLTAGE

Select a $10 \mathrm{k} \Omega \mathrm{R}_{\text {вот }}$ and then calculate the top feedback resistor by using the following equation:

$$
R_{B O T}=R_{T O P} \times\left(V_{\text {REF }} /\left(V_{\text {OUT }}-V_{\text {REF }}\right)\right)
$$

where:
$V_{\text {REF }}=600 \mathrm{mV}$ for Channel 1.
To set $\mathrm{V}_{\text {out }}$ to 1.2 V, choose the following resistor values as follows:

- $\mathrm{R}_{\text {TOP }}=10 \mathrm{k} \Omega$
- $\mathrm{R}_{\text {вот }}=10 \mathrm{k} \Omega$


## SETTING THE CONFIGUATIONS (CFG1 AND CFG2)

The CFG1 pin can program the load output capability and parallel operation for all channels. For this example, choose $\mathrm{R}_{\mathrm{CFG}}=0 \Omega$ (see Table 11).

The CFG2 pin can program the tset timer ( 2.6 ms or 20.8 ms ), fast transient functionality, and the PMBus address for the ADP5055. For this example, choose $\mathrm{R}_{\mathrm{CFG} 2}=0 \Omega$ (see Table 10).

## SELECTING THE INDUCTOR

The peak-to-peak inductor ripple current ( $\Delta \mathrm{I}_{\mathrm{L}}$ ) is set to $35 \%$ of the maximum output current. Use the following equation to estimate the value of the inductor:

$$
L=\left(\left(V_{I N}-V_{\text {OUT }}\right) \times D\right) /\left(\Delta I_{L} \times f_{S W}\right)
$$

where:
$V_{I N}=12 \mathrm{~V}$.
$V_{\text {OUT }}=1.2 \mathrm{~V}$.
$D$ is the duty cycle $\left(D=V_{\text {out }} / V_{I N}=0.1\right)$.
$\Delta I_{L}=35 \% \times 7 \mathrm{~A}=2.45 \mathrm{~A}$.
$f_{S W}=600 \mathrm{kHz}$.
The resulting value for L is $0.73 \mu \mathrm{H}$. The closest standard inductor value is $0.8 \mu \mathrm{H}$. Therefore, $\Delta \mathrm{I}_{\mathrm{L}}$ is 2.25 A .

Calculate the peak inductor current by using the following equation:

$$
I_{P E A K}=I_{O U T}+\left(\Delta I_{L} / 2\right)
$$

The calculated peak current for the inductor is 8.125 A .
Use the following equation to calculate the rms current of the inductor:

$$
I_{R M S}=\sqrt{I_{O U T}{ }^{2}+\frac{\Delta I_{L}{ }^{2}}{12}}
$$

The rms current of the inductor is approximately 7.03 A .
Therefore, an inductor with a minimum rms current rating of 7.03 A and a minimum saturation current rating of 8.125 A is required. However, to prevent the inductor from reaching the saturation point in current-limit conditions, it is recommended that the inductor saturation current be higher than the maximum peak current limit, typically 11.65 A , for reliable operation.

Based on these requirements and recommendations, the XAL5030-801, with a dc resistance of $5.14 \mathrm{~m} \Omega$, was selected for this design.

## SELECTING THE OUTPUT CAPACITOR

The output capacitor must meet the output voltage ripple and load transient requirements. To meet the output voltage ripple requirement, use the following equations to calculate the ESR and capacitance:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }}=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPLLE }}} \\
& R_{\text {ESR }}=\frac{\Delta V_{\text {OUT_RPPLE }}}{\Delta I_{L}}
\end{aligned}
$$

The calculated capacitance, Cout_RIPpIE, is $39 \mu \mathrm{~F}$, and the calculated $\mathrm{R}_{\mathrm{ESR}}$ is $5.3 \mathrm{~m} \Omega$.

To meet the $\pm 5 \%$ overshoot and undershoot requirements, use the following equations to calculate the capacitance:

$$
\begin{aligned}
& C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}} \\
& C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}{ }^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }^{2}}{ }^{2}}
\end{aligned}
$$

For estimation purposes, use $\mathrm{Kov}_{\mathrm{ov}}=\mathrm{K}_{\mathrm{uv}}=2$. Therefore, Cout_ov $=133 \mu \mathrm{~F}$ and $\mathrm{Cout}_{\text {_uv }}=15.1 \mu \mathrm{~F}$.
The ESR of the output capacitor must be less than $11 \mathrm{~m} \Omega$, and the output capacitance must be greater than $133 \mu \mathrm{~F}$. It is recommended that three ceramic capacitors be used ( $47 \mu \mathrm{~F}$, X5R, and 6.3 V ), such as Murata GRM21BR60J476ME15 with an ESR of $2 \mathrm{~m} \Omega$.

## DESIGNING THE COMPENSATION NETWORK

For better load transient and stability performance, set $f_{C}$ to $\mathrm{f}_{\mathrm{sw}} / 10$. In this example, $\mathrm{f}_{\mathrm{sw}}$ is set to 600 kHz , therefore, $\mathrm{f}_{\mathrm{C}}$ is set to 60 kHz .
For the 1.2 V output rail, the $47 \mu \mathrm{~F}$ ceramic output capacitor has a derated value of $40 \mu \mathrm{~F}$.
Choose $\mathrm{R}_{\mathrm{C}}=24.9 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{C}}=1 \mathrm{nF}$ for the standard components. Note that, $\mathrm{C}_{\mathrm{CP}}$ is optional.

Figure 56 shows the Bode plot for the 1.2 V output rail. The cross frequency is 58 kHz , and the phase margin is $63^{\circ}$.


Figure 56. Bode Plot for 1.2 V Output

## SELECTING THE INPUT CAPACITOR

For the input capacitor, select a ceramic capacitor with a minimum value of $10 \mu \mathrm{~F}$. Place the input capacitor near to the PVIN1 pin. In this example, one $10 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 25 \mathrm{~V}$ ceramic capacitor is recommended.

## PCB LAYOUT RECOMMENDATIONS

Optimal PCB layout is essential to obtain the best performance from the ADP5055 (see Figure 57). Poor layout can affect the regulation and stability of the device, as well as the EMI and electromagnetic compatibility (EMC) performance. Refer to the following guidelines for an optimal PCB layout:

- Place the input capacitor, inductor, output capacitor, and bootstrap capacitor close to the IC.
- Use short, thick traces to connect the input capacitors to the PVINx pins and use a dedicated power ground to connect the input and output capacitor grounds to minimize the connection length.
- Use several high current vias, if required, to connect PVINx, PGND, and SWx to other power planes.
- Use short, thick traces to connect the inductors to the SWx pins and the output capacitors.
- Ensure that the high current loop traces are as short and wide as possible.



## REGISTER MAP

Table 14. Register Summary

| Reg | Name | Bits | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x19 | CAPABILITY | [7:0] | PEC | MAX_BUS_SPEED |  | SMBALRT | RESERVED |  |  |  | 0xA0 | R |
| 0x7E | STATUS_CML | [7:0] | CMD_ERR | DATA_ERR | PEC_ERR | CRC_ERR | RESERVED |  | COMM_ERR | RESERVED | 0x00 | R/W |
| 0xD0 | MODEL_ID | [7:0] | MODEL |  |  |  |  |  |  |  | 0x40 | R |
| 0xD1 | CTRL123 | [7:0] | RESERVED |  |  |  |  | CH3_ON | CH2_ON | CH1_ON | 0x00 | R/W |
| 0xD2 | VID_GO | [7:0] | RESERVED |  |  |  |  | VID3_GO | VID2_GO | VID1_GO | 0x00 | W |
| 0xD3 | CTRL_MODE1 | [7:0] | RESERVED |  |  | DVS_AUTO | RESERVED |  | EN_MODE |  | 0x00 | R/W |
| 0xD4 | CTRL_MODE2 | [7:0] | OCP_BLANKING | PSM3_ON | PSM2_ON | PSM1_ON | RESERVED | DSCG3_ON | DSCG2_ON | DSCG1_ON | 0x07 | R/W |
| 0xD5 | DLY1 | [7:0] | RESERVED | DIS_DLY1 |  |  | RESERVED | EN_DLY1 |  |  | 0x00 | R/W |
| 0xD6 | DLY2 | [7:0] | RESERVED | DIS_DLY2 |  |  | RESERVED | EN_DLY2 |  |  | 0x00 | R/W |
| 0xD7 | DLY3 | [7:0] | RESERVED | DIS_DLY3 |  |  | RESERVED | EN_DLY3 |  |  | 0x00 | R/W |
| 0xD8 | VID1 | [7:0] | VID1 |  |  |  |  |  |  |  | 0x80 | R/W |
| 0xD9 | VID2 | [7:0] | VID2 |  |  |  |  |  |  |  | 0x80 | R/W |
| 0xDA | VID3 | [7:0] | VID3 |  |  |  |  |  |  |  | 0x80 | R/W |
| 0xDB | DVS_CFG | [7:0] | RESERVED |  | DVS_INTVAL3 |  | DVS_INTVAL2 |  | DVS_INTVAL1 |  | 0x00 | R/W |
| 0xDC | DVS_LIM1 | [7:0] | VID1_HIGH |  |  |  | VID1_LOW |  |  |  | 0x00 | R/W |
| 0xDD | DVS_LIM2 | [7:0] | VID2_HIGH |  |  |  | VID2_LOW |  |  |  | 0x00 | R/W |
| 0xDE | DVS_LIM3 | [7:0] | VID3_HIGH |  |  |  | VID3_LOW |  |  |  | 0x00 | R/W |
| 0xDF | FT_CFG | [7:0] | RESERVED |  | FT3_TH |  | FT2_TH |  | FT1_TH |  | 0x3F | R/W |
| 0xEO | PG_CFG | [7:0] | RESERVED |  |  | PWRGD_DLY | RESERVED | PG3_MASK | PG2_MASK | PG1_MASK | 0x10 | R/W |
| 0xE1 | PG_READ | [7:0] | RESERVED |  |  |  |  | PWRGD3 | PWRGD2 | PWRGD1 | 0x00 | R |
| 0xE2 | STATUS_LCH | [7:0] | INT_LCH | OCP3_LCH | OCP2_LCH | OCP1_LCH | TSD_LCH | PG3_LCH | PG2_LCH | PG1_LCH | 0x00 | R/W |

## REGISTER DETAILS

Address: 0x19, Reset: 0xA0, Name: CAPABILITY


Table 15. Bit Descriptions for CAPABILITY

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | ---: | :--- | :--- | :--- |
| 7 | PEC | 1 | Checks the packet error capability of device. <br> Supported. | $0 \times 1$ | R |
| $[6: 5]$ | MAX_BUS_SPEED | 0 | Checks the PMBus speed capability of the device. <br> 400 kHz. <br> 400 kHz. | $0 \times 1$ | R |
| 4 | 1 | SMBALRT | 0 | Checks support for the SMBALRT and the SMBus Alert Response Address Protocol. <br> Not supported. | $0 \times 0$ |
| $[3: 0]$ | RESERVED |  | Reserved. | R |  |

Address: 0x7E, Reset: 0x00, Name: STATUS_CML


Table 16. Bit Descriptions for STATUS_CML

| Bits | Bit Name | Settings | Description | Reset | Access ${ }^{1}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 7 | CMD_ERR |  | Invalid or unsupported command received. | $0 \times 0$ | R/W1C |
| 6 | DATA_ERR |  | Invalid or unsupported data received. | $0 \times 0$ | R/W1C |
| 5 | PEC_ERR |  | Packet error check failed. | $0 \times 0$ | R/W1C |
| 4 | CRC_ERR |  | Memory fault detected, for example, CRC error. | $0 \times 0$ | R/W1C |
| $[3: 2]$ | RESERVED |  | Reserved. | $0 \times 0$ | R |
| 1 | COMM_ERR |  | Other communication fault not listed in this table. | $0 \times 0$ | R/W1C |
| 0 | RESERVED |  | Reserved. | $0 \times 0$ | R |

${ }^{1}$ R/W1C means read or write 1 to clear.

Address: 0xD0, Reset: 0x40, Name: MODEL_ID


Table 17. Bit Descriptions for MODEL_ID

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 0]$ | MODEL |  | Returns specific product models. | $0 \times 40$ | R |

Address: 0xD1, Reset: 0x00, Name: CTRL123


Table 18. Bit Descriptions for CTRL123

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:3] | RESERVED |  | Reserved. | 0x0 | R |
| 2 | CH3_ON | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enables or Disables for Channel 3. Disables the channel. <br> Enables the channel. | 0x0 | R/W |
| 1 | CH2_ON | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enables or Disables for Channel 2. Disables the channel. Enables the channel. | 0x0 | R/W |
| 0 | CH1_ON | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enables or Disables for Channel 1. Disables the channel. Enables the channel. | 0x0 | R/W |

Address: 0xD2, Reset: 0x00, Name: VID_GO


Table 19. Bit Descriptions for VID_GO

| Bits | Bit Name | Settings | Description | Reset | Access ${ }^{1}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 3]$ | RESERVED |  | Reserved. | Ox0 | R |
| 2 | VID3_GO |  | If DVS_AUTO = 1, writing to this bit initiates the Channel 3 output voltage transition to <br> the respective VID3 code. This bit self clears. <br> If DVS_AUTO = 0, this bit has no effect, and a write to the VID3 register initiates the <br> Channel 3 output voltage transition. <br> DVS_AUTO can be set through Register 0xD3, Bit 4. | $0 \times 0$ | W1S |
| 1 | VID2_GO | If DVS_AUTO = 1, writing to this bit initiates the Channel 2 output voltage transition to <br> the respective VID2 code. This bit self clears. <br> If DVS_AUTO = 0, this bit has no effect, and a write to the VID2 register initiates the <br> Channel 2 output voltage transition. <br> DVS_AUTO can be set through Register 0xD3, Bit 4. | $0 \times 0$ | W1S |  |
| 0 | VID1_GO | If DVS_AUTO = 1, writing to this bit initiates the Channel 1 output voltage transition to <br> the respective VID1 code. This bit self clears. <br> If DVS_AUTO = 0, this bit has no effect, and a write to the VID1 register initiates the <br> Channel 1 output voltage transition. <br> DVS_AUTO can be set through Register 0xD3, Bit 4. | 0x0 | W1S |  |

[^3]
## ADP5055

## Address: 0xD3, Reset: 0x00, Name: CTRL_MODE1



Table 20. Bit Descriptions for CTRL_MODE1

| Bits | Bit Name | Settings | Description | Reset | Access |  |
| :--- | :--- | ---: | :--- | :--- | :--- | :--- |
| $[7: 5]$ | RESERVED |  | Reserved. |  | $0 \times 0$ | R |
| 4 | DVS_AUTO | 1 | Configures the VIDx execution mode. <br> The output voltage transitions immediately following a write to the VIDx register. The <br> VIDx_GO bit is ignored. <br> The output voltage transitions to the VIDx register only with a write of 1 to the VIDx_GO bit. | $0 \times 0$ | R/W |  |
| $[3: 2]$ | RESERVED |  | Reserved. | Configures the enabling of the individual channels by the ENx hardware pin and/or the <br> CHx_ON software bit. <br> The ENx pin is used to enable or disable the corresponding channel. The CHx_ON bit is <br> ignored. <br> The CHx_ON bit is used to enable or disable the corresponding channel. The ENx pin is <br> ignored. <br> Both the ENx pin and the CHx_ON bit are needed to enable the corresponding channel. <br> Logical AND'ed of both signals. | $0 \times 0$ | R/W |
| 11 | EN_MODE | Either the ENx pin or the CHx_ON bit is needed to enable the corresponding channel. <br> Logic OR connected for both signals. |  |  |  |  |

Address: 0xD4, Reset: 0x07, Name: CTRL_MODE2


Table 21. Bit Descriptions for CTRL_MODE2

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | ---: | :--- | :--- | :--- |
| 7 | OCP_BLANKING | 0 | Enables or disables the overcurrent protection (OCP) blanking for all channels. <br> Disables OCP blanking. <br> Enables OCP blanking. | $0 \times 0$ | R/W |
| 6 | PSM3_ON | 0 | Configures the operational mode for Channel 3. This bit is ignored when the <br> SYNC/MODE pin is low. <br> Enables FPWM mode. <br> Enables automatic PWM/PSM. | $0 \times 0$ | R/W |
| 5 | PSM2_ON | 0 | Configures the operational mode for Channel 2. This bit is ignored when the <br> SYNC/MODE pin is low. <br> Enables FPWM mode. <br> Enables automatic PWM/PSM. | $0 \times 0$ | R/W |
| 4 | PSM1_ON | 1 | Configures the operational mode for Channel 1. This bit is ignored when the <br> SYNC/MODE pin is low. <br> Enables FPWM mode. <br> Enables automatic PWM/PSM.. | $0 \times 0$ | R/W |
| 3 | RESERVED |  |  | Reserved. |  |


| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | ---: | :--- | :--- | :--- |
| 2 | DSCG3_ON | 0 | Configures the output discharge functionality for Channel 3. <br> Disables output discharge function. <br> Enables output discharge function. | $0 \times 1$ | R/W |
|  |  | 0 | Configures the output discharge functionality for Channel 2. <br> Disables output discharge function. <br> 1 <br> Enables output discharge function. |  |  |
| 0 | DSCG2_ON |  | DSCG1_ON | 0 | Configures the output discharge functionality for Channel 1. <br> Disables output discharge function. <br> Enables output discharge function. |

## Address: 0xD5, Reset: 0x00, Name: DLY1



Table 22. Bit Descriptions for DLY1

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | RESERVED |  | Reserved. | 0x0 | R |
| [6:4] | DIS_DLY1 | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \end{aligned}$ $111$ | Configures the disable delay of Channel 1 by the EN1 hardware pin and/or the CH1_ON software register ( $\mathrm{t}_{\text {set }}=2.6 \mathrm{~ms}$ at $\times 1$ or 20.8 ms at $\times 8$ timer setting, which can be configured using the CFG2 pin). <br> No delay. $\begin{aligned} & 2 \times \mathrm{t}_{\text {set. }} \\ & 4 \times \mathrm{t}_{\text {set. }} \\ & 6 \times \mathrm{t}_{\text {set. }} \\ & 8 \times \mathrm{t}_{\text {set. }} \\ & 10 \times \mathrm{t}_{\text {Sет. }} \\ & 12 \times \mathrm{t}_{\text {set. }} \\ & 14 \times \mathrm{t}_{\text {set. }} . \end{aligned}$ | 0x0 | R/W |
| 3 | RESERVED |  | Reserved. | 0x0 | R |
| [2:0] | EN_DLY1 | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | Configures the enable delay of Channel 1 by the EN1 hardware pin and/or the CH1_ON software register ( $\mathrm{t}_{\text {set }}=2.6 \mathrm{~ms}$ at $\times 1$ or 20.8 ms at $\times 8$ timer setting, which can be configured using the CFG2 pin). <br> No delay. $\begin{aligned} & 1 \times \mathrm{t}_{\text {set. }} \\ & 2 \times \mathrm{t}_{\text {set. }} \\ & 3 \times \mathrm{t}_{\text {Set. }} \\ & 4 \times \mathrm{t} \text { Set. }^{5 \times \mathrm{t}_{\text {Set. }} .} \\ & 6 \times \mathrm{t} \text { set. }^{7 \times \mathrm{t}_{\text {Set. }} .} \end{aligned}$ | 0x0 | R/W |

Address: 0xD6, Reset: 0x00, Name: DLY2


Table 23. Bit Descriptions for DLY2

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | RESERVED |  | Reserved. | 0x0 | R |
| [6:4] | DIS_DLY2 | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | Configures the disable delay of Channel 2 by the EN2 hardware pin and/or the CH2_ON software register ( $\mathrm{t}_{\text {SET }}=2.6 \mathrm{~ms}$ at $\times 1$ or 20.8 ms at $\times 8$ timer setting, which can be configured using the CFG2 pin). <br> No delay. $\begin{aligned} & 2 \times \mathrm{t}_{\text {set. }} \\ & 4 \times \mathrm{t}_{\text {set. }} \\ & 6 \times \mathrm{t}_{\text {set. }} \\ & 8 \times \mathrm{t}_{\text {set. }} \\ & 10 \times \mathrm{t}_{\text {set. }} \\ & 12 \times \mathrm{t}_{\text {set. }} \\ & 14 \times \mathrm{t}_{\text {set. }} \end{aligned}$ | 0x0 | R/W |
| 3 | RESERVED |  | Reserved. | 0x0 | R |
| [2:0] | EN_DLY2 | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | Configures the enable delay of Channel 2 by the EN2 hardware pin and/or the CH2_ON software register ( $\mathrm{t}_{\text {SET }}=2.6 \mathrm{~ms}$ at $\times 1$ or 20.8 ms at $\times 8$ timer setting, which can be configured using the CFG2 pin). <br> No delay. $\begin{aligned} & 1 \times t_{\text {set. }} \\ & 2 \times t_{\text {set. }} \\ & 3 \times t_{\text {SET. }} \\ & 4 \times t_{\text {set. }} \\ & 5 \times \mathrm{t}_{\text {SET. }} \\ & 6 \times \mathrm{t}_{\text {SET. }} \\ & 7 \times \mathrm{t}_{\text {SET. }} \end{aligned}$ | 0x0 | R/W |

Address: 0xD7, Reset: 0x00, Name: DLY3


Table 24. Bit Descriptions for DLY3

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | RESERVED |  | Reserved. | 0x0 | R |
| [6:4] | DIS_DLY3 | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | Configures the disable delay of Channel 3 by the EN3 hardware pin and/or the CH3_ON software register ( $\mathrm{t}_{\text {SEt }}=2.6 \mathrm{~ms}$ at $\times 1$ or 20.8 ms at $\times 8$ timer setting, which can be configured using the CFG2 pin). <br> No delay. $\begin{aligned} & 2 \times \mathrm{t}_{\text {set. }} \\ & 4 \times \mathrm{t}_{\text {set. }} \\ & 6 \times \mathrm{t}_{\text {set. }} \\ & 8 \times \mathrm{t}_{\text {set. }} \\ & 10 \times \mathrm{t}_{\text {set. }} \\ & 12 \times \mathrm{t}_{\text {set. }} \\ & 14 \times \mathrm{t}_{\text {set }} . \end{aligned}$ | 0x0 | R/W |


| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | RESERVED |  | Reserved. | 0x0 | R |
| [2:0] | EN_DLY3 | 000 <br> 001 <br> 010 <br> 011 <br> 100 <br> 101 <br> 110 <br> 111 | Configures the enable delay of Channel 3 by the EN3 hardware pin and/or the CH3_ON software register ( $\mathrm{t}_{\text {set }}=2.6 \mathrm{~ms}$ at $\times 1$ or 20.8 ms at $\times 8$ timer setting, which can be configured using the CFG2 pin). <br> No delay. $\begin{aligned} & 1 \times \mathrm{t}_{\text {Set. }} \\ & 2 \times \mathrm{t}_{\text {set. }} \\ & 3 \times \mathrm{t}_{\text {Set. }} . \\ & 4 \times \mathrm{t}_{\text {tet. }} \\ & 5 \times \mathrm{t}_{\text {Set. }} . \\ & 6 \times \mathrm{t}_{\text {tet. }} \\ & 7 \times \mathrm{t}_{\text {Set. }} \end{aligned}$ | 0x0 | R/W |

Address: 0xD8, Reset: 0x80, Name: VID1


Table 25. Bit Descriptions for VID1

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 0]$ | VID1 |  | Sets Vout of Channel 1. This register is ignored and disallowed if it falls outside of the <br> VID1_LOW to VID1_HIGH range. <br> VOUT1 $=408 \mathrm{mV}+(1.5 \mathrm{mV} \times$ code $)$ | $0 \times 80$ | R/W |

Address: 0xD9, Reset: 0x80, Name: VID2

> | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | [7:0] VID2 (R/W)

Table 26. Bit Descriptions for VID2

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 0]$ | VID2 |  | Sets Vout of Channel 2. This register is ignored and disallowed if it falls outside of the <br> VID2_LOW to VID2_HIGH range. <br> VOUT2 $=408 \mathrm{mV}+(1.5 \mathrm{mV} \times$ code $)$ | $0 \times 80$ | R/W |

Address: 0xDA, Reset: 0x80, Name: VID3

$$
\begin{aligned}
& \text { [7:0] VID3 (R/W) }
\end{aligned}
$$

Table 27. Bit Descriptions for VID3

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 0]$ | VID3 |  | Sets Vout of Channel 3. This register is ignored and disallowed if it falls outside of the <br> VID3_LOW to VID3_HIGH range. <br> VOUT3 $=408 \mathrm{mV}+(1.5 \mathrm{mV} \times$ code $)$ | $0 \times 80$ | R/W |



Table 28. Bit Descriptions for DVS_CFG

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:6] | RESERVED |  | Reserved. | 0x0 | R |
| [5:4] | DVS_INTVAL3 | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Configures the DVS interval for Channel 3. <br> $125 \mu \mathrm{~s}$, at $12 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $62.5 \mu \mathrm{~s}$, at $24 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $31.2 \mu \mathrm{~s}$, at $48 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $15.6 \mu \mathrm{~s}$, at $96 \mathrm{mV} / \mathrm{ms}$ slew rate. | 0x0 | R/W |
| [3:2] | DVS_INTVAL2 | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Configures the DVS interval for Channel 2. <br> $125 \mu \mathrm{~s}$, at $12 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $62.5 \mu \mathrm{~s}$, at $24 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $31.2 \mu \mathrm{~s}$, at $48 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $15.6 \mu \mathrm{~s}$, at $96 \mathrm{mV} / \mathrm{ms}$ slew rate. | 0x0 | R/W |
| [1:0] | DVS_INTVAL1 | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \\ & \hline \end{aligned}$ | Configures the DVS interval for Channel 1. <br> $125 \mu \mathrm{~s}$, at $12 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $62.5 \mu \mathrm{~s}$, at $24 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $31.2 \mu \mathrm{~s}$, at $48 \mathrm{mV} / \mathrm{ms}$ slew rate. <br> $15.6 \mu \mathrm{~s}$, at $96 \mathrm{mV} / \mathrm{ms}$ slew rate. | 0x0 | R/W |

Address: 0xDC, Reset: 0x00, Name: DVS_LIM1


Table 29. Bit Descriptions for DVS_LIM1

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:4] | VID1_HIGH |  | Configures the allowable upper side limit of VID1 range, which is relative to the default $\mathrm{V}_{\text {REF }}$ trimming value ( $\mathrm{V}_{\text {REF_TRIM }}$ ). If the VID1_HIGH setting is written with a value that is lower than the existing VID1 code, it is ignored. $\text { VID1_HIGH }=\text { V }_{\text {REF_TRIM }}+192 \mathrm{mV}-(12 \mathrm{mV} \times \text { code }) .$ | 0x0 | R/W |
| [3:0] | VID1_LOW |  | Configures the allowable lower side limit of VID1 range, which is relative to the default $\mathrm{V}_{\text {REF }}$ trimming value. If the VID1_LOW setting is written with a value that is higher than the existing VID1 code, it is ignored. $\text { VID1_LOW = } \text { VEE_TRIM }-190.5 \mathrm{mV}+(12 \mathrm{mV} \times \text { code }) .$ | 0x0 | R/W |



Table 30. Bit Descriptions for DVS_LIM2

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 4]$ | VID2_HIGH |  | Configures the allowable upper side limit of VID2 range, which is relative to the default <br> VREF trimming value. If the VID2_HIGH setting is written with a value that is lower than <br> the existing VID2 code, it is ignored. <br> VID2_HIGH $=$ V $_{\text {REF_TRIM }}+192 \mathrm{mV}-(12 \mathrm{mV} \times$ code $)$. | $0 \times 0$ | R/W |
| $[3: 0]$ | VID2_LOW |  | Configures the allowable lower side limit of VID2 range, which is relative to the default <br> VREF trimming value. If the VID2_LOW setting is written with a value that is higher than <br> the existing VID2 code, it is ignored. <br> VID2_LOW $=$ V $_{\text {REF_TRIM }}-190.5 \mathrm{mV}+(12 \mathrm{mV} \times$ code $)$. | $0 \times 0$ | R/W |

Address: 0xDE, Reset: 0x00, Name: DVS_LIM3


Table 31. Bit Descriptions for DVS_LIM3

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 4]$ | VID3_HIGH |  | Configures the allowable upper side limit of VID3 range, which is relative to the default <br> VREF $^{\text {Rimming value. If the VID3_HIGH setting is written with a value that is lower than }}$ <br> the existing VID3 code, it is ignored. <br> VID3_HIGH $=$ V $_{\text {REF_TRIM }}+192 \mathrm{mV}-(12 \mathrm{mV} \times$ code $)$. | $0 \times 0$ | R/W |
| [3:0] | VID3_LOW |  | Configures the allowable lower side limit of VID3 range, which is relative to the default <br> V REF trimming value. If the VID3_LOW setting is written with a value that is higher than <br> the existing VID3 code, it is ignored. <br> VID3_LOW $=$ V VEF_TRIM $-190.5 \mathrm{mV}+(12 \mathrm{mV} \times$ code $)$. | $0 \times 0$ | R/W |

Address: 0xDF, Reset: 0x3F, Name: FT_CFG


Table 32. Bit Descriptions for FT_CFG

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:6] | RESERVED |  | Reserved. | 0x0 | R |
| [5:4] | FT3_TH | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Configures the fast transient sensitivity for Channel 3 . These settings are ignored if the fast transient functionality is disabled through the CFG2 pin. <br> No fast transient. <br> $1.5 \%$ window with $3 \times g_{m}$, where $g_{m}=350 \mu A / V$. <br> $1.5 \%$ window with $5 \times g_{m}$, where $g_{m}=350 \mu \mathrm{~A} / \mathrm{V}$. <br> $2.5 \%$ window with $5 \times g_{m}$, where $g_{m}=350 \mu \mathrm{~A} / \mathrm{V}$. | 0x3 | R/W |
| [3:2] | FT2_TH | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Configures the fast transient sensitivity for Channel 2 . These settings are ignored if the fast transient functionality is disabled through the CFG2 pin. <br> No fast transient. <br> $1.5 \%$ window with $3 \times g_{m}$, where $g_{m}=350 \mu \mathrm{~A} / \mathrm{V}$. <br> $1.5 \%$ window with $5 \times g_{m}$, where $g_{m}=350 \mu \mathrm{~A} / \mathrm{V}$. <br> $2.5 \%$ window with $5 \times g_{m}$, where $g_{m}=350 \mu A / V$. | 0x3 | R/W |


| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | ---: | :--- | :--- | :--- |
| $[1: 0]$ | FT1_TH |  | Configures the fast transient sensitivity for Channel 1. These settings are ignored if the fast | $0 \times 3$ | R/W |
|  |  | 00 | transient functionality is disabled through the NFG 2 pin. |  |  |
|  |  | 01 | $1.5 \%$ window with $3 \times g_{m}$, where $g_{m}=350 \mu \mathrm{~A} / \mathrm{V}$. |  |  |
|  |  | 10 | $1.5 \%$ window with $5 \times g_{m}$, where $g_{m}=350 \mu \mathrm{~A} / \mathrm{V}$. |  |  |
|  |  | 11 | $2.5 \%$ window with $5 \times g_{m}$, where $g_{m}=350 \mu \mathrm{~A} / \mathrm{V}$. |  |  |

Address: 0xE0, Reset: 0x10, Name: PG_CFG


Table 33. Bit Descriptions for PG_CFG

| Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:5] | RESERVED |  | Reserved. | 0x0 | R |
| 4 | PWRGD_DLY | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Configures the delay timer of the PWRGD hardware pin (AND'ed of all internal PWRGD signals). <br> No delay. PWRGD pin goes high immediately. <br> PWRGD delay timer $=\mathrm{t}_{\text {set }}$ ( 2.6 ms at $\times 1$ timer and 20.8 ms at $\times 8$ timer ). | 0x1 | R/W |
| 3 | RESERVED |  | Reserved. | 0x0 | R |
| 2 | PG3_MASK | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Masks or unmasks the Channel 3 PWRGD signal to the external PWRGD hardware pin. Outputs the PWRGD3 signal to the external PWRGD pin. Masks the PWRGD3 signal to the external PWRGD pin. | 0x0 | R/W |
| 1 | PG2_MASK | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Masks or unmasks the Channel 2 PWRGD signal to the external PWRGD hardware pin. Outputs the PWRGD2 signal to the external PWRGD pin. Masks the PWRGD2 signal to the external PWRGD pin. | 0x0 | R/W |
| 0 | PG1_MASK | $\begin{aligned} & 0 \\ & 1 \\ & \hline \end{aligned}$ | Masks or unmasks the Channel 1 PWRGD signal to the external PWRGD hardware pin. Outputs the PWRGD1 signal to the external PWRGD pin. <br> Masks the PWRGD1 signal to the external PWRGD pin. | 0x0 | R/W |

Address: 0xE1, Reset: 0x00, Name: PG_READ


Table 34. Bit Descriptions for PG_READ

| Bits | Bit Name | Settings | Description | Reset | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 3]$ | RESERVED |  | Reserved. | $0 \times 0$ | R |
| 2 | PWRGD3 | 1 | Returns the real-time power-good status of Channel 3. <br> Regulator output within nominal output voltage window. |  |  |
| 1 | PWRGD2 | 1 | Returns the real-time power-good status of Channel 2. <br> regulator output within nominal output voltage window. | $0 \times 0$ | R |
| 0 | PWRGD1 | 1 | Returns the real-time power-good status of Channel 1. <br> Regulator output within nominal output voltage window. | $0 \times 0$ | R |

## Address: 0xE2, Reset: 0x00, Name: STATUS_LCH



Table 35. Bit Descriptions for STATUS_LCH

| Bits | Bit Name | Settings | Description | Reset | Access ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | INT_LCH | 1 | Returns the latched status of the initiation procedures of the chip (for example, refuse loading failure). <br> Chip initiation failure detected. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins $=0$, or following a power cycle. | 0x0 | R/W1C |
| 6 | OCP3_LCH | 1 | Returns the latched status of the Channel 3 overcurrent hiccup failure. <br> Overcurrent hiccup failure detected for Channel 3. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins = 0, or following a power cycle. | 0x0 | R/W1C |
| 5 | OCP2_LCH | 1 | Returns the latched status of the Channel 2 overcurrent hiccup failure. <br> Overcurrent hiccup failure detected for Channel 2. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins $=0$, or following a power cycle. | 0x0 | R/W1C |
| 4 | OCP1_LCH | 1 | Returns the latched status of the Channel 1 overcurrent hiccup failure. <br> Overcurrent hiccup failure detected for Channel 1. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins = 0, or following a power cycle. | 0x0 | R/W1C |
| 3 | TSD_LCH | 1 | Returns the latched status of the thermal shutdown failure of the chip. <br> Thermal shutdown failure detected. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins $=0$, or following a power cycle. | 0x0 | R/W1C |
| 2 | PG3_LCH | 1 | Returns the latched status of the Channel 3 power-good failure. <br> Power-good failure detected for Channel 3. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins $=0$, or following a power cycle. | 0x0 | R/W1C |
| 1 | PG2_LCH | 1 | Returns the latched status of the Channel 2 power-good failure. <br> Power-good failure detected for Channel 2. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins $=0$, or following a power cycle. | 0x0 | R/W1C |
| 0 | PG1_LCH | 1 | Returns the latched status of the Channel 1 power-good failure. <br> Power-good failure detected for Channel 1. <br> Latched flags are not reset when the fault disappears but are cleared only when a 1 is written to the appropriate bit, when all ENx pins $=0$, or following a power cycle. | 0x0 | R/W1C |

[^4]
## OUTLINE DIMENSIONS



Figure 58. 43-Terminal Land Grid Array [LGA]
(CC-43-1)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADP5055ACCZ-R7 | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $43-$ Terminal Land Grid Array $[\mathrm{LGA}]$ <br> Avaluation Board | CC-43-1 |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Management IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-ADM1168LQEBZ EVB-EP5348UI MIC23451-AAAYFL EV DA9063-EVAL ADP130-0.8-EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP1714-3.3-EVALZ ADP1716-2.5-EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3-EVALZ ADP1882-1.0-EVALZ ADP2102-1.25-EVALZ ADP21021.875EVALZ ADP2102-1.8-EVALZ ADP2102-2-EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ27411EVM-G1A BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z KIT9Z1J638EVM LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM3691TL-1.8EV/NOPB LM4510SDEV/NOPB EVAL-ADM1186-1MBZ ADM7170CP-EVALZ ADP163UJ-EVALZ ADP170-1.8-EVALZ ADP1711-2.5-EVALZ ADP171-EVALZ


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2022 Analog Devices, Inc. All rights reserved. Technical Support

[^1]:    ${ }^{1}$ For the $\theta_{\mathrm{j}}$ test, $100 \mu \mathrm{~m}$ thermal interface material (TIM) was used. TIM is assumed to have $3.6 \mathrm{~W} / \mathrm{mK}$.

[^2]:    NOTES

    1. MAXIMUM SCL FREQUENCY IS 400 kHz .
    2. NO RESPONSE TO GENERAL CALLS.
[^3]:    ${ }^{1}$ W1S means write 1 to set.

[^4]:    ${ }^{1}$ R/W1C means read or write 1 to clear.

