## Data Sheet

## FEATURES

Wide input voltage range: 2.75 V to 18 V
Bias input voltage range: 4.5 V to 18 V
Operation up to $150^{\circ} \mathrm{C}$ junction temperature
$-0.62 \%$ to $+0.69 \%$ feedback voltage accuracy $\left(-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ junction temperature)
Channel 1 and Channel 2: 7 A synchronous buck regulator (9.4 A minimum valley current limit)

Channel 1 and Channel 2: 14 A output in parallel operation
Channel 3: 3 A synchronous buck regulator (4.2 A minimum valley current limit)
250 kHz to $\mathbf{2 5 0 0} \mathbf{~ k H z}$ adjustable switching frequency
External compensation for fast load transient response
Precision enable pin with 0.615 V accurate reference voltage
Programmable power-up and power-down sequence
Selective FPWM/PSM mode selection
Frequency synchronization input or output
Power-good flag for three channels
Active output discharge switch
UVLO, overcurrent protection, and TSD protection
43-terminal, $5 \mathrm{~mm} \times 5.5 \mathrm{~mm}$ LGA package

## APPLICATIONS

Small cell base stations
Field programmable gate array (FPGA) and processor applications
Security and surveillance
Medical applications

## GENERAL DESCRIPTION

The ADP5056 combines three high performance buck regulators in a 43 -terminal land grid array (LGA) package that meets the demanding performance and board space requirements. The device enables direct connection to high input voltages up to 18 V with no preregulators.

All channels integrate both high-side and low-side power metaloxide semiconductor field effect transistors (MOSFETs) to achieve an efficiency optimized solution. Channel 1 and Channel 2 deliver a programmable output current of 3.5 A or 7 A , or provide a single output with up to 14 A of current in parallel operation. Channel 3 delivers a programmable output current of 1.5 A or 3 A .

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Typical Application Circuit .....  1
General Description .....  1
Revision History ..... 2
Functional Block Diagram ..... 3
Specifications ..... 4
Buck Regulator Specifications ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions ..... 8
Typical Performance Characteristics ..... 10
Theory of Operation ..... 14
Buck Regulator Operational Modes ..... 14
Adjustable Output Voltages ..... 14
Internal Regulators (VREG) ..... 14
Separate Supply Applications ..... 14
Bootstrap Circuitry ..... 15
Active Output Discharge Switch ..... 15
Precision Enabling ..... 15
Sequence Mode ..... 15
Oscillator ..... 16
Synchronization Input/Output ..... 16
Soft Start ..... 17
Function Configurations (CFG1 and CFG2) ..... 17
Parallel Operation ..... 18
Fast Transient Mode ..... 19
Startup with Precharged Output ..... 19
Current-Limit Protection ..... 19
UVLO ..... 20
Power-Good Function ..... 20
Power-Up at High Temperature ..... 20
Thermal Shutdown ..... 20
Applications Information ..... 21
Programming the Adjustable Output Voltage ..... 21
Voltage Conversion Limitations ..... 21
Current-Limit Setting ..... 21
Soft Start Setting ..... 21
Inductor Selection ..... 21
Output Capacitor Selection. ..... 22
Input Capacitor Selection. ..... 22
Programming the UVLO Input ..... 23
Slope Compensation Setting ..... 23
Compensation Components Design ..... 23
Power Dissipation ..... 24
Junction Temperature ..... 24
Typical Application Circuits ..... 25
Design Example ..... 28
Setting the Switching Frequency ..... 28
Setting the Output Voltage ..... 28
Setting the Configurations (CFG1 and CFG2) ..... 28
Selecting the Inductor. ..... 28
Selecting the Output Capacitor ..... 29
Designing the Compensation Network ..... 29
Selecting the Input Capacitor ..... 29
Circuit Board Layout Recommendations ..... 30
Outline Dimensions ..... 31
Ordering Guide ..... 31

## REVISION HISTORY

5/2020—Revision 0: Initial Version

FUNCTIONAL BLOCK DIAGRAM


Figure 2.

## SPECIFICATIONS

Input voltage $\left(\mathrm{V}_{\text {IN }}\right)=$ bias input voltage $\left(\mathrm{V}_{\text {bias }}\right)=12 \mathrm{~V}$, VREG voltage $\left(\mathrm{V}_{\text {REG }}\right)=4.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ for minimum and maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 1.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WIDE INPUT VOLTAGE RANGE | $\mathrm{V}_{\mathrm{IN}}$ | 2.75 |  | 18 | V | PVIN1 pin, PVIN2 pin, PVIN3 pin |
| BIAS INPUT VOLTAGE RANGE | $\mathrm{V}_{\text {BIAS }}$ | 4.5 |  | 18 | V | VBIAS pin |
| QUIESCENT CURRENT <br> Operating Quiescent Current Shutdown Current of Three Channels | $\mathrm{I}_{\mathrm{Q}(3-\mathrm{BUCKS})}$ $I_{\text {SHDN(3-BUCKS }}$ |  | $\begin{aligned} & 6.2 \\ & 42 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 80 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ | VBIAS pin <br> No switching, all ENx pins high <br> All ENx pins low |
| UNDERVOLTAGE LOCKOUT <br> Power Input <br> Rising Threshold <br> Falling Threshold <br> Hysteresis <br> Bias Input Voltage <br> Rising Threshold <br> Falling Threshold <br> Hysteresis | UVLOpvinx <br> Vuvloi-RIING <br> Vuvloi-falling <br> VHYS1 <br> UVLOvbias <br> Vuvloz-RIIINg <br> Vuvloz-falling <br> VHYS2 | 3.60 | $\begin{aligned} & 2.5 \\ & 2.22 \\ & 0.30 \\ & \\ & 4.20 \\ & 3.80 \\ & 0.40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.75 \\ & \\ & 4.50 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ | PVIN1 pin, PVIN2 pin, PVIN3 pin <br> VBIAS pin |
| OSCILLATOR CIRCUIT <br> Switching Frequency <br> Switching Frequency Range Synchronization Input Input Clock Range Input Clock Pulse Width Minimum On Time Minimum Off Time Input Clock High Voltage Input Clock Low Voltage <br> Synchronization Output <br> Clock Frequency <br> Positive Pulse Duty Cycle <br> Rise or Fall Time <br> High Level Voltage | $\mathrm{f}_{\mathrm{sw}}$ <br> fsync <br> tsync_min_on <br> tsync_min_off <br> $\mathrm{V}_{\mathrm{H} \text { (SYNC) }}$ <br> $V_{\text {LSYNC) }}$ <br> fсıк <br> tclk_pulse_duty <br> tclk_RISE_FALL <br> Vh(SyNc_out) | $\begin{aligned} & 530 \\ & 1140 \\ & 1700 \\ & 250 \\ & 250 \\ & \\ & 100 \\ & 100 \\ & 2.65 \end{aligned}$ | 600 <br> 1200 <br> 1800 <br> fsw <br> 50 <br> 2 <br> $V_{\text {reg }}$ | 630 <br> 1250 <br> 1900 <br> 2500 <br> 2700 <br> 1.2 | kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> ns <br> ns <br> V <br> V <br> kHz <br> \% <br> ns <br> V | $\begin{aligned} & \mathrm{R}_{T}=280 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{T}}=140 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{T}}=94.2 \mathrm{k} \Omega \end{aligned}$ |
| PRECISION ENABLING <br> Enable Voltage Range High Level Threshold Low Level Threshold Source Current (High Level) Source Current (Low Level) | Ven_bange <br> $\mathrm{V}_{\text {Th_henen }}$ <br> $\mathrm{V}_{\text {th_L(EN) }}$ <br> Ітн_h(en) <br> $\mathrm{I}_{\text {th Le (en) }}$ | $\begin{aligned} & 0.52 \\ & 0.48 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 0.615 \\ & 0.575 \\ & 0.9 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 18 \\ & 0.67 \\ & \\ & 1.55 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ | EN1 pin, EN2 pin, EN3 pin <br> Above the rising threshold Below the falling threshold |
| POWER GOOD <br> Rising High Threshold <br> Rising Low Threshold <br> Falling High Threshold <br> Falling Low Threshold Internal Power-Good Hysteresis Falling Delay for PWRGD Pin <br> Rising Delay for PWRGD Pin ${ }^{1}$ | VPWRGD(RISE_H) <br> VPWRGD(RISE_L) <br> VPWRG(FALL_H) <br> VPWRGD(fall_L) <br> VPWRGD(HYS) <br> tPWRGD_FALL_DLY <br> tPWRGD_RISE_DLY |  | ```105 95 107 93 2 4\times switching period (tsw) 0 or tset``` |  | \% <br> \% <br> \% <br> \% <br> \% <br> ms <br> ms | $\mathrm{t}_{\text {SEt }}=2.6 \mathrm{~ms}$ when the resistor value on the CFG2 $\operatorname{pin}\left(\mathrm{R}_{\text {cFG2 }}\right)=0 \Omega$ |


| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Leakage Current for PWRGD Pin | Ipwrgd_leakage |  | 0.1 | 1 | $\mu \mathrm{A}$ |  |
| Output Low Voltage for PWRGD Pin | VPWRGD_LOW |  | 10 | 150 | mV | PWRGD pin current $($ IPWRGD $)=1 \mathrm{~mA}$ |
| THERMAL SHUTDOWN (TSD) |  |  |  |  |  |  |
| Thermal Shutdown Threshold | TSHDN |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |  |
| Thermal Shutdown Hysteresis | THYS |  | 15 |  | ${ }^{\circ} \mathrm{C}$ |  |

${ }^{1} \mathrm{t}_{\text {SET }}$ is the setting time programmed by CFG2.

## BUCK REGULATOR SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {REG }}=4.8 \mathrm{~V}$, $\mathrm{f}_{\text {SW }}=600 \mathrm{kHz}$ for all channels, $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ for minimum and maximum specifications, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 2.


| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
| High-Side Power FET On Resistance | RDSON_HS(2) |  | 25 |  | $\mathrm{m} \Omega$ | Pin to pin measurement |
| Low-Side Power FET On Resistance | Rdson_LS(2) |  | 12 |  | $\mathrm{m} \Omega$ | Pin to pin measurement |
| Valley Current-Limit Threshold | $\mathrm{I}_{\text {TH(ILIM2) }}$ | 9.4 |  |  | A | Current limit of Channel 2 (LІмм) $=7$ A, $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |
|  |  | 4.4 |  |  | A | $\mathrm{I}_{\text {LIM } 2}=3.5 \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ |
| Negative Current-Limit Threshold | $\mathrm{I}_{\text {th(ILIM2-NEG) }}$ |  | -5.0 |  | A |  |
| Minimum On Time | $\mathrm{t}_{\text {MIN_ON2 }}$ |  | 35 | 55 | ns | $\mathrm{f}_{\text {Sw }}=250 \mathrm{kHz}$ to 2500 kHz |
| Minimum Off Time | $\mathrm{t}_{\text {MIN_OFF2 }}$ |  | 120 | 150 | ns | $\mathrm{f}_{\mathrm{sw}}=250 \mathrm{kHz}$ to 2500 kHz |
| EA, COMP2 Pin |  |  |  |  |  |  |
| EA Transconductance | $\mathrm{gm}_{\mathrm{m}}$ | 330 | 350 | 365 | $\mu \mathrm{S}$ |  |
| Soft Start |  |  |  |  |  |  |
| Soft Start Time | $\mathrm{t}_{5}{ }^{2}$ |  | $0.83 \times \mathrm{t}_{\text {SET }}$ |  | ms | $\mathrm{t}_{\text {SET }}=2.6 \mathrm{~ms}$ when the $\mathrm{R}_{\text {CFG } 2}=0 \Omega$ |
| Hiccup Time | thiccup2 |  | $7 \times \mathrm{tset}$ |  | ms |  |
| Cout Discharge Switch On Resistance | R DIS2 |  | 85 |  | $\Omega$ |  |
| CHANNEL 1 AND CHANNEL 2 IN PARALLEL OPERATION |  |  |  |  |  |  |
| Continuous Output Current | lo |  | 14 |  |  | Determined by CFG1 pin configuration (see Table 6), RCFG1 $=23.7 \mathrm{k} \Omega$ |
| CHANNEL 3 BUCK REGULATOR |  |  |  |  |  |  |
| Continuous Output Current | lo |  | 3 |  |  | Determined by CFG1 pin configuration (see Table 6), R $\mathrm{RFGI}^{=}=0 \Omega$ |
|  |  |  | 1.5 |  |  | Determined by CFG1 pin configuration (see Table 6) RCFG1 $=$ open |
| FB3 Pin |  |  |  |  |  |  |
| Feedback Voltage |  |  | 600 |  | mV |  |
| Feedback Voltage Accuracy | $V_{\text {fB3_default }}$ | -0.25 |  | +0.25 | \% | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |
| Feedback Reference Voltage of Channel $3\left(\mathrm{~V}_{\text {FB3 }}\right)=600 \mathrm{mV}$ Default |  | $-0.62$ |  | +0.69 | \% | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+125^{\circ} \mathrm{C}$ |
|  |  | -0.62 |  | $+0.83$ | $\%$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\jmath} \leq+150^{\circ} \mathrm{C}$ |
| Feedback Bias Current | $\mathrm{I}_{\text {fB3 }}$ |  |  | $0.1$ | $\mu \mathrm{A}$ | Adjustable voltage |
| SW3 Pin |  |  |  |  |  |  |
| High-Side Power FET On Resistance | RDSON_HS(3) |  | 85 |  | $m \Omega$ | Pin-to-pin measurement |
| Low-Side Power FET On Resistance | Rdson_LS(3) |  | 45 |  | $m \Omega$ | Pin-to-pin measurement |
| Valley Current-Limit Threshold | ITH(ILIM3) $^{\text {I }}$ | 4.2 |  |  | A | Current Limit of Channel 3 (Lимз) $=3 \mathrm{~A}$, $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |
|  |  | 2.1 |  |  | A | ІІмз $=1.5 \mathrm{~A}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}$ |
| Negative Current-Limit Threshold | $\mathrm{I}_{\text {th(ILIM3-NEG) }}$ |  | -2.5 |  | A |  |
| Minimum On Time | $\mathrm{t}_{\text {MIN_ON3 }}$ |  | 35 | 55 | ns | $\mathrm{f}_{\text {sw }}=250 \mathrm{kHz}$ to 2500 kHz |
| Minimum Off Time | $\mathrm{t}_{\text {MIN_OFF3 }}$ |  | 120 | 150 | ns | $\mathrm{f}_{\mathrm{sw}}=250 \mathrm{kHz}$ to 2500 kHz |
| EA, COMP3 Pin |  |  |  |  |  |  |
| EA Transconductance | $\mathrm{gm}_{\mathrm{m}}$ | 330 | 350 | 365 | $\mu \mathrm{S}$ |  |
| Soft Start |  |  |  |  |  |  |
| Soft Start Time | $\mathrm{t}_{553}$ |  | $0.83 \times \mathrm{t}_{\text {SET }}$ |  | ms | $\mathrm{t}_{\text {SET }}=2.6 \mathrm{~ms}$ when the $\mathrm{R}_{\text {CFG } 2}=0 \Omega$ |
| Hiccup Time | thiccup3 |  | $7 \times \mathrm{t}_{\text {SET }}$ |  | ms |  |
| Cout Discharge Switch On Resistance | RDIS3 |  | 85 |  | $\Omega$ |  |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| VBIAS to GND | -0.3 V to +21 V |
| PVINx to PGND | -0.3 V to +21 V |
| SWx to PGND | -0.3 V to +21 V |
| RAMPx to GND | -0.3 V to +21 V |
| PGND to GND | -0.3 V to +0.3 V |
| BST1 to SW1 | -0.3 V to +6.5 V |
| BST2 to SW2 | -0.3 V to +6.5 V |
| BST3 to SW3 | -0.3 V to +6.5 V |
| CFG1 and CFG2 to GND | -0.3 V to +6.5 V |
| ENx to GND | -0.3 V to +21 V |
| VREG to GND | -0.3 V to +6.5 V |
| SYNC/MODE to GND | -0.3 V to +6.5 V |
| RT to GND | -0.3 V to +6.5 V |
| PWRGD to GND | -0.3 V to +6.5 V |
| FB1, FB2, and FB3 to GND | -0.3 V to +6.5 V |
| COMPx to GND | -0.3 V to +6.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operational Junction Temperature | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Range |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
Thermal resistance values specified in Table 4 are simulated based on JEDEC specs (unless specified otherwise) and are used in compliance with JESD51-12. Using enhanced heat removal (PCB, heat sink, airflow) technique improves thermal resistance values.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{JC}}{ }^{1}$ | $\boldsymbol{\theta}_{\mathrm{JB}}$ | $\boldsymbol{\Psi}_{\mathrm{JT}}$ | $\boldsymbol{\Psi}_{\mathrm{JB}}$ | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{CC}-43-1$ | 26.0 | 14.3 | 9.3 | 0.2 | 9.0 | $\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |

${ }^{1}$ For $\theta_{\mathrm{Jc}}$ test, $100 \mu \mathrm{~m}$ thermal interface material (TIM) is used. TIM is assumed to have $3.6 \mathrm{~W} / \mathrm{mK}$.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## ADP5056

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration
Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | GND | This pin is for internal test purposes. Connect this pin to ground. |
| 2 | GND | This pin is for internal test purposes. Connect this pin to ground. |
| 3 | RAMP1 | Slope Compensation Setting for Channel 1. Connect a resistor from RAMP1 to ground to set the slope compensation. |
| 4 | FB1 | Feedback Sensing Input for Channel 1. |
| 5 | COMP1 | Error Amplifier Output for Channel 1. Connect a resistance and capacitor (RC) network from this pin to ground. |
| 6 | RT | Frequency Setting. Connect a resistor from RT to ground to program the switching frequency. |
| 7 | EN1 | Enable Input for Channel 1. |
| 8 | GND | Analog Ground. |
| 9 | VREG | Output of the Internal 4.8 V Regulator. The control circuitry is powered from this voltage on this pin. Place a $4.7 \mu \mathrm{~F}$ ceramic capacitor (X7R or X5R) between this pin to GND. |
| 10 | VBIAS | Bias Input Voltage Pin to Supply Internal Regulator. |
| 11 | SYNC/MODE | Synchronization Input/Output (SYNC). To synchronize the switching frequency of the device to an external clock, connect this pin to an external clock with a frequency from 250 kHz to 2700 kHz . This pin can also be configured as a synchronization output via the CFG1 pin configuration. <br> FPWM or Automatic PWM/PSM Selection Pin (MODE). When this pin is logic high, each channel works in FPWM mode. When this pin is logic low, all channels operate in automatic PWM/PSM mode. |
| 12 | BST1 | Supply Rail for the High-Side Gate Drive in Channel 1. Place a $0.1 \mu \mathrm{~F}$ capacitor (X7R or X5R) between SW1 and BST1. |
| 13 | BST3 | Supply Rail for the High-Side Gate Drive in Channel 3. Place a $0.1 \mu \mathrm{~F}$ capacitor (X7R or X5R) between SW3 and BST3. |
| 14 | PGND | Power Ground for all Channels. |
| 15 | SW3 | Switching Node Output for Channel 3. |
| 16 | PVIN3 | Power Input for Channel 3. |
| 17 | BST2 | Supply Rail for the High-Side Gate Drive in Channel 2. Place a 0.1 ¢F capacitor (X7R or X5R) between SW2 and BST2. |
| 18 | EN3 | Enable Input for Channel 3. |
| 19 | RAMP3 | Slope Compensation Setting for Channel 3. Connect a resistor from RAMP3 to ground to set the slope compensation. |
| 20 | FB3 | Feedback Sensing Input for Channel 3. |
| 21 | COMP3 | Error Amplifier Output for Channel 3. Connect an RC network from this pin to ground. |


| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 22 | PWRGD | Power Good Output for Selective Channels. |
| 23 | EN2 | Enable Input for Channel 2. |
| 24 | COMP2 | Error Amplifier Output for Channel 2. Connect an RC network from this pin to ground. |
| 25 | FB2 | Feedback Sensing Input for Channel 2. |
| 26 | RAMP2 | Slope Compensation Setting for Channel 2. Connect a resistor from RAMP2 to ground to set the slope compensation. |
| 27 | CFG2 | System Configuration Pin 2. Connect one resistor from this pin to ground to program the tset timer, fast transient |
|  | mode, and sequence mode. |  |
| 28 | CFG1 | System Configuration Pin 1. Connect one resistor from this pin to ground to program the current limit, parallel |
| 29 | PVIN2 | operation, and clock output settings. |
| 30 | PVIN2 | Power Input for Channel 2. |
| 31 | PVIN2 | Power Input for Channel 2. |
| 32 | SW2 for Channel 2. |  |
| 33 | SW2 | Switching Node Output for Channel 2. |
| 34 | SW2 | Switching Node Output for Channel 2. |
| 35 | SGND | Switching Node Output for Channel 2. |
| 36 | PGND | Power Ground for all Channels. |
| 37 | PGND | Power Ground for all Channels. |
| 38 | SW1 for all Channels. |  |
| 39 | SW1 | Switching Node Output for Channel 1. |
| 40 | SW1 | Switching Node Output for Channel 1. |
| 41 | SVIN1 | Switching Node Output for Channel 1. |
| 42 | PVIN1 | Power Input for Channel 1. |
| 43 | PVIN1 | Power Input for Channel 1. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=5 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 5. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12$ V, $f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 6. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM and Automatic PWM/PSM Modes


Figure 7. Channel 3 Efficiency Curve, $V_{I N}=5 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode


Figure 8. Channel 3 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode


Figure 9. Channel 3 Efficiency Curve, $V_{I N}=12 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode and Automatic PWM/PSM Modes


Figure 10. Channel 1/Channel 2 Efficiency Curve, $V_{I N}=12 \mathrm{~V}$,
Output Voltage $($ Vout $)=3.3 \mathrm{~V}, F P W M$ Mode $(600 \mathrm{kHz}, 1.2 \mathrm{MHz}, 1.8 \mathrm{MHz})$


Figure 11. Channel 1/Channel 2 Line Regulation, $V_{\text {out }}=1.2 \mathrm{~V}$, Iout $=7 \mathrm{~A}$, $f_{s w}=600 \mathrm{kHz}, ~ F P W M$ Mode


Figure 12. Channel 1/Channel 2 Load Regulation, $V_{I N}=12 \mathrm{~V}$, $V_{\text {out }}=1.2 \mathrm{~V}, f_{s w}=600 \mathrm{kHz}$, FPWM Mode


Figure 13. Channel 3 Efficiency Curve, $V_{\mathbb{I N}}=12 \mathrm{~V}$, Vout $=3.3 \mathrm{~V}$, FPWM Mode ( $600 \mathrm{kHz}, 1.2 \mathrm{MHz}, 1.8 \mathrm{MHz}$ )


Figure 14. Channel 3 Line Regulation, $V_{\text {out }}=1.2 \mathrm{~V}$, I out $=3 \mathrm{~A}, f_{\text {SW }}=600 \mathrm{kHz}$, FPWM Mode


Figure 15. Channel 3 Load Regulation, $V_{I N}=12 \mathrm{~V}$, $V_{\text {out }}=1.2 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, ~ F P W M$ Mode


Figure 16. Feedback Voltage Accuracy vs. Temperature for Channel 1


Figure 17. Frequency vs. Temperature, $V_{I N}=12 \mathrm{~V}$


Figure 18. Quiescent Current vs. Temperature (Includes PVIN1, PVIN2, and PVIN3)


Figure 19. Shutdown Current vs. Temperature (EN1, EN2, and EN3 Low)


Figure 20. UVLO Threshold vs. Temperature


Figure 21. Channel 1/Channel 2 Steady State Waveform, $V_{I N}=12 \mathrm{~V}$,
$V_{\text {OUT }}=1.2 \mathrm{~V}$, l out $=7 \mathrm{~A}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 6$, FPWM Mode, Channel $1=$ Vout, Channel $2=$ Switching Point (SW)


Figure 22. Channel 1/Channel 2 Steady State Waveform, $V_{I N}=12 \mathrm{~V}$, Vout $=1.2 \mathrm{~V}$, lout $=10 \mathrm{~mA}, f_{\text {sw }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 6$, Automatic PWM/PSM, Channel $1=$ Vout, Channel $2=$ SW


Figure 23. Load Transient, Channel 1/Channel 2 from 1.5 A to 5 A, $V_{I N}=12 \mathrm{~V}$, $V_{\text {out }}=3.3 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 6,1 \mathrm{~A} / \mu \mathrm{s}$, Channel 1 = Vout, Channel 4 = lout


Figure 24. Channel 1/Channel 2 Soft Start with 7 A Resistance Load, $V_{\text {IN }}=12 \mathrm{~V}$, $V_{\text {out }}=1.2 \mathrm{~V}, f_{\text {Sw }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}$, Cout $=47 \mu \mathrm{~F} \times 6$,
Channel $1=$ V out, Channel $2=E N$, Channel $3=P W R G D$, Channel $4=l_{\text {out }}$


Figure 25. Channel 1/Channel 2 Shutdown with Active Output Discharge, $V_{\text {IN }}=12 \mathrm{~V}, V_{\text {OUt }}=1.2 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, \mathrm{C}_{\text {OUt }}=47 \mu \mathrm{~F} \times 6$,
Channel $1=$ Vout, Channel $2=E N$, Channel $3=P W R G D$, Channel $4=l_{\text {OUt }}$


Figure 26. Channel 1/Channel 2 Short-Circuit Protection Entry, $V_{I N}=12 \mathrm{~V}$, $V_{\text {out }}=1.0 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, C_{\text {OUT }}=47 \mu \mathrm{~F} \times 6$, Channel $1=$ Vout, Channel $4=$ lout


Figure 27. Channel 1/Channel 2 Short-Circuit Protection Recovery, $V_{I N}=12 \mathrm{~V}$, $V_{\text {out }}=1.0 \mathrm{~V}, f_{\text {SW }}=600 \mathrm{kHz}, L=1 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=47 \mu \mathrm{~F} \times 6$, Channel $1=V_{\text {out, }}$ Channel 4 = lout

## THEORY OF OPERATION

The ADP5056 is a power management unit that combines three high performance buck regulators in a 43-terminal LGA package to meet demanding performance and board space requirements. The device enables direct connection to high input voltages up to 18 V with no preregulators to make applications simpler and more efficient.

## BUCK REGULATOR OPERATIONAL MODES PWM Mode

In PWM mode, the buck regulators in the ADP5056 operate at a fixed frequency. An internal oscillator programmed by the RT pin sets this frequency. The ADP5056 uses the low-side MOSFET current for the PWM control, as shown in Figure 28. The valley current information is captured at the end of the off period and combines with the slope ramp to form the emulated current ramp voltage. The resistor from the RAMPx pin to ground controls the slope ramp voltage. At the start of each oscillator cycle, the highside MOSFET turns on, and the inductor current increases until the emulated current ramp voltage crosses the COMPx voltage. When the current ramp voltage crosses the COMPx voltage, it turns off the high-side MOSFET and turns on the low-side MOSFET, which in turn places a negative voltage across the inductor, causing a reduction in the inductor current. The lowside MOSFET stays on for the remainder of the cycle.


Figure 28. FlexMode ${ }^{\text {TM }}$ PWM Control Architecture

## PSM Mode

To achieve higher efficiency at light loads, the buck regulators in the ADP5056 smoothly transition to variable frequency PSM operation when the output load falls below the PSM current threshold. When the output voltage (Vour) falls below regulation, the buck regulator enters PWM mode for a few oscillator cycles until the voltage increases to within regulation. During the idle time between bursts, the MOSFET turns off, and the output capacitor supplies all the output current.

The PSM comparator monitors the internal compensation node, which represents the peak inductor current information. The average PSM current threshold depends on the $\mathrm{V}_{\text {IN }}$, the Vout, the inductor, and the output capacitor. Because the output voltage occasionally falls below regulation and then recovers, the output voltage ripple in PSM operation is larger than the ripple in the FPWM mode of operation under light load conditions.

## FPWM and Automatic PWM/PSM Modes

The buck regulators can be configured to always operate in FPWM mode using the SYNC/MODE pin. In FPWM mode, the regulator continues to operate at a fixed frequency even when the output current is below the PWM/PSM threshold. In FPWM mode, efficiency is lower compared to PSM mode under light load conditions. The low-side MOSFET remains on when the inductor current falls to less than 0 A , causing the ADP5056 to enter continuous conduction mode (CCM).
The buck regulators can be configured to operate in automatic PWM/PSM mode using the SYNC/MODE pin. In automatic PWM/PSM mode, the buck regulators operate in either PWM mode or PSM mode, depending on the output current. When the average output current falls below the PWM/PSM threshold, the buck regulator enters PSM mode operation. In PSM mode, the regulator operates with a reduced switching frequency to maintain high efficiency. The low-side MOSFET turns off when the inductor current reaches 0 A , causing the regulator to operate in discontinuous mode (DCM).
The user can alternate between FPWM mode and automatic PWM/PSM mode during operation. The flexible configuration capability during operation of the device enables efficient power management.

When a logic low level is applied to the SYNC/MODE pin, the operational mode of all three buck regulators is automatic PWM/PSM mode. When a logic high level is applied to the SYNC/MODE pin, the operational mode of all three buck regulators is FPWM mode.

## ADJUSTABLE OUTPUT VOLTAGES

The ADP5056 provides an adjustable output voltage via an external resistor divider. For the adjustable output settings, use an external resistor divider to set the desired output voltage via the feedback reference voltage. The default reference voltage on each feedback pin is 600 mV for each channel.

## INTERNAL REGULATORS (VREG)

The internal VREG regulator in the ADP5056 provides a stable 4.8 V power supply for the internal circuitry. Connect a $4.7 \mu \mathrm{~F}$ (X5R or X7R) ceramic capacitor between VREG and ground. The internal VREG regulator is always active as long as the VBIAS voltage is available.

## SEPARATE SUPPLY APPLICATIONS

The ADP5056 supports separate input voltages for the three buck regulators, meaning that the input voltages for the three buck regulators can connect to different supply voltages. The ADP5056 integrates $100 \mathrm{nF}, 25 \mathrm{~V}$, X8L ceramic capacitors to provide local decoupling from PVIN1 and PVIN2 to power ground in Channel 1 and Channel 2.
The VBIAS voltage provides the power supply for the internal regulators and the control circuitry. Therefore, if the user plans
to use separate supply voltages for the buck regulators, the VBIAS voltage must be greater than the UVLO threshold before the other channels begin to operate.
Precision enabling can monitor the voltages of the PVIN1 pin, the PVIN2 pin, and the PVIN3 pin and to delay the startup of the outputs to ensure that the voltages of the PVIN1 pin, the PVIN2 pin, and the PVIN3 pin are high enough to support the outputs in regulation. For more information, see the Precision Enabling section.
The ADP5056 supports cascading supply operation for the three buck regulators. As shown in Figure 29, PVIN2 and PVIN3 are powered from the Channel 1 output. In this configuration, the Channel 1 output voltage must be higher than the UVLO threshold for PVIN2 and PVIN3.


Figure 29. Cascading Supply Application

## BOOTSTRAP CIRCUITRY

Each buck regulator in the ADP5056 has an integrated bootstrap regulator. The bootstrap regulator requires a $0.1 \mu \mathrm{~F}$ ceramic capacitor (X5R or X7R) between the BSTx pins and SWx pins to provide the gate drive voltage for the high-side MOSFET.

## ACTIVE OUTPUT DISCHARGE SWITCH

Each buck regulator in the ADP5056 integrates a discharge switch from the switching node to ground. This switch is turned on when the associated regulator is disabled, which helps to discharge the output capacitor quickly. The typical value of the discharge switch is $85 \Omega$ for Channel 1 to Channel 3.

## PRECISION ENABLING

The ADP5056 has an enable control pin for each regulator. The enable control pin (ENx) features a precision enable circuit with a 0.615 V reference voltage. When the voltage at the ENx pin is greater than 0.615 V (typical high level threshold), the regulator is enabled. When the ENx pin voltage falls below 0.575 V (typical low level threshold), the regulator is disabled. The ADP5056 turns off the low-side MOSFET only after the inductor current reaches zero.

The precision enable pin has an internal pull-down current source $(3.5 \mu \mathrm{~A})$ that provides a default turn-off when the enable pin is left open. When the enable pin exceeds 0.615 V (typical), the regulator is enabled and the internal pull-down current source at the enable pin decreases to $0.9 \mu \mathrm{~A}$. The precision enabling uses the ratio of the external resistor divider to program the UVLO threshold to monitor either input voltage or output voltage, while using the absolute value of the external resistor divider to program the hysteresis window. For more information, see the Programming the UVLO Input section.

To force the regulator to automatically start up when input power is applied, connect the enable pin to the VREG pin.


Figure 30. Precision Enable Diagram for One Channel

## SEQUENCE MODE

The ADP5056 integrates the sequence control on each channel. When the ENx signal goes high, each channel controlled by the sequencer begins a soft start after the delay time (ten_diyx) specified by the CFG2 pin setting (see Table 7). Similarly, when the ENx signal goes low, the channel turns off after the delay timer ( $t_{\text {DII_DLIYx }}$ ). The turn on and turn off delay timer for all channels is designed in an opposite manner to meet typical system sequence requirements. The turn-on delay step is $3 \times \mathrm{t}_{\text {ser }}$ timer, and the turnoff delay step is $6 \times \mathrm{t}_{\text {ser }}$ timer, which provides the output with extra discharge time. The tser timer can be set to 2.6 ms or 20.8 ms by the CFG2 pin configuration. For example, when the CFG2 pin connects to $14.3 \mathrm{k} \Omega$, the start-up sequence is set as Channel 1, Channel 2, and Channel 3. The enable delay of Channel 1, Channel 2, and Channel 3 are $0 \mathrm{~ms}, 7.8 \mathrm{~ms}$, and 15.6 ms . The shutdown sequence is set as Channel 3, Channel 2, and Channel 1. The disable delay of Channel 1, Channel 2, and Channel 3 are $31.2 \mathrm{~ms}, 15.6 \mathrm{~ms}$, and 0 ms . Figure 31 shows the logical states of each channel controlled by the grouped ENx signal, and it does not show soft start and output discharge ramps.


## OSCILLATOR

By connecting a resistor from the RT pin to ground, the $\mathrm{f}_{\mathrm{sw}}$ of the ADP5056 can be set to a value between 250 kHz and 2500 kHz .
Calculate the $R_{T}$ resistor value in $k \Omega$ as follows:

$$
R_{T}=\frac{167,305}{f_{S W}^{0.998}}
$$

Figure 32 shows the typical relationship between the $\mathrm{f}_{\mathrm{sw}}$ and the $\mathrm{R}_{\mathrm{T}}$ resistor. The adjustable frequency allows users to make decisions based on the trade-off between efficiency and solution size.


Figure 32. Switching Frequency vs. $R_{T}$ Resistance

## Out-Of-Phase Operation

By default, the phase shift between Channel 1, Channel 2, and Channel 3 is $120^{\circ}$. This value provides the benefits of out-ofphase operation by reducing the input ripple current and lowering the ground noise.


Figure 33. Phase Shift Diagram, Three Buck Regulators
In the in phase parallel operation configuration of Channel 1 and Channel 2, both channels operate in the same phase of Channel 1.

In the interleaved parallel operation configuration of Channel 1 and Channel 2, the phase shift between Channel 1, Channel 2, and Channel 3 is $0^{\circ}, 180^{\circ}$, and $240^{\circ}$.


Figure 34. $120^{\circ}$ Phase Shift Waveforms, Three Buck Regulators: Channel 1 = SW1, Channel 2 =SW2, Channel 3 = SW3

## SYNCHRONIZATION INPUT/OUTPUT

The switching frequency of the ADP5056 can be synchronized to an external clock with a frequency range from 250 kHz to 2700 kHz . The ADP5056 automatically detects the presence of an external clock applied to the SYNC/MODE pin, and the switching frequency transitions smoothly to the frequency of the external clock. When the external clock signal stops, the device automatically switches back to the internal clock and continues to operate.
Note that the internal switching frequency set by the RT pin must be programmed to a value that is close to the external clock value for successful synchronization. The suggested frequency difference is less than $\pm 15 \%$ in typical applications.

The SYNC/MODE pin can be configured as a synchronization clock output by the CFG1 pin (refer to Table 6). A positive clock pulse with a $50 \%$ duty cycle and VREG voltage level is generated at the SYNC/MODE pin with a frequency equal to the internal switching frequency set by the RT pin.
Figure 35 shows two ADP5056 devices configured for frequency synchronization mode. One ADP5056 device is configured as the clock output to synchronize another ADP5056 device.


Figure 35. Two ADP5056 Devices Configured for Synchronization Mode

In the configuration shown in Figure 35, the phase shift between Channel 1 of the first ADP5056 device and Channel 1 of the second ADP5056 device is $0^{\circ}$ (see Figure 36).


Figure 36. Waveforms of Two ADP5056 Devices Operating in Synchronization Mode, Channel 1 = Synchronization Clock Output of First ADP5056 Device, Channel 2 = SW1 of First ADP5056 Device, Channel 3 = SW1 of Second ADP5056 Device

## SOFT START

The buck regulators in the ADP5056 include soft start circuitry that ramps the output voltage in a controlled manner during startup, thereby limiting the inrush current. The soft start time for all channels is fixed at $0.83 \times \mathrm{t}_{\text {sET }}$ timer ( 2.2 ms or 17.3 ms , depending on $\mathrm{R}_{\text {CFG2 }}$ value).

## FUNCTION CONFIGURATIONS (CFG1 AND CFG2)

The ADP5056 includes the CFG1 pin and CFG2 pin to decode the function configurations for all channels. The logic statuses of each pin is decoded by connecting one resistor to ground. It is recommended to use $\pm 1 \%$ resistor tolerance to achieve accurate decoding.

This decoder circuitry only works in the initiation stage of the ADP5056 when VBIAS passes the power-on reset (POR) threshold. Therefore, those configurations are latched into internal registers and cannot be changed in operation.
The CFG1 pin can be used to program the SYNC/MODE pin or CLKOUT, the load output capability, and parallel operation for all channels. Table 6 provides the values of $\mathrm{R}_{\mathrm{CFG} 1}$ needed to set different functionality in the CFG1 pin.

The CFG2 pin can be used to program the tser timer ( 2.6 ms or $20.8 \mathrm{~ms})$, fast transient functionality, and sequence for the three channels. Table 7 provides the values of $\mathrm{R}_{\mathrm{CFG} 2}$ needed to set different functionality in the CFG2 pin.

Table 6. Configuration by the CFG1 Pin

| RCFG1 <br> $\mathbf{( k \Omega ) ,}$ <br> $\mathbf{\pm 1 \%}$ |  | Output Capability |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | GPIO | Channel 1 | Channel 2 | Channel 3 |
| 0 (GND) | SYNC/MODE | 7 A | 7 A | 3 A |
| $\mathbf{1 4 . 3}$ | SYNC/MODE | 7 A | 7 A | 1.5 A |
| 16.9 | SYNC/MODE | 7 A | 3.5 A | 3 A |
| 20.0 | SYNC/MODE | 7 A | 3.5 A | 1.5 A |
| 23.7 | SYNC/MODE | Interleaved | Interleaved | 3 A |
|  |  | parallel (14 A) | parallel (14 A) |  |
| Open | SYNC/MODE | 3.5 A | 3.5 A | 1.5 A |
| 32.4 | SYNC/MODE | In phase | In phase | 3 A |
|  |  | parallel (14 A) | parallel (14 A) |  |
| 39.2 | Clock output | 7 A | 7 A | 3 A |
| 47.5 | Clock output | 7 A | 7 A | 1.5 A |
| 57.6 | Clock output | 7 A | 3.5 A | 3 A |
| 71.5 | Clock output | 7 A | 3.5 A | 1.5 A |
| 90.9 | Clock output | 3.5 A | 7 A | 3 A |
| 127 | Clock output | Interleaved | Interleaved | 3 A |
|  |  | parallel (14 A) | parallel (14 A) |  |
| 200 | Clock output | 3.5 A | 3.5 A | 1.5 A |
| 511 | Clock output | In phase | In phase | 3 A |
|  |  | parallel (14 A) | parallel (14 A) |  |

Table 7. Configuration by the CFG2 Pin

| $\begin{aligned} & \mathrm{R}_{\mathrm{CFG} 2}(\mathrm{k} \Omega), \\ & \pm 1 \% \end{aligned}$ | $\mathbf{t}_{\text {SEt }}$ timer (ms) | Fast <br> Transient | Start-Up Sequence |
| :---: | :---: | :---: | :---: |
| 0 (GND) | 2.6 | Disable | No delay |
| 14.3 | 2.6 | Disable | Channel 1, Channel 2, Channel 3 |
| 16.9 | 2.6 | Disable | Channel 2, Channel 1, Channel 3 |
| 20 | 2.6 | Disable | Channel 3, Channel 1, Channel 2 |
| 23.7 | 2.6 | Enable | No delay |
| 32.4 | 2.6 | Enable | Channel 1, Channel 2, Channel 3 |
| 39.2 | 2.6 | Enable | Channel 3, Channel 1, Channel 2 |
| Open | 20.8 | Disable | No delay |
| 47.5 | 20.8 | Disable | Channel 1, Channel 2, Channel 3 |
| 57.6 | 20.8 | Disable | Channel 2, Channel 1, Channel 3 |
| 71.5 | 20.8 | Disable | Channel 3, Channel 1, Channel 2 |
| 90.9 | 20.8 | Enable | No delay |
| 127 | 20.8 | Enable | Channel 1, Channel 2, Channel 3 |
| 200 | 20.8 | Enable | Channel 2, Channel 1, Channel 3 |
| 511 | 20.8 | Enable | Channel 3, Channel 1, Channel 2 |

## PARALLEL OPERATION

The ADP5056 supports 2-phase parallel operation of Channel 1 and Channel 2 to provide a single output with up to 14 A of current. The ADP5056 includes two different parallel operation modes via the CFG1 pin configuration: in phase parallel operation and interleaved parallel operation.

## In Phase Parallel Operation

In phase parallel operation parallels internal MOSFETs and driver circuitry between Channel 1 and Channel 2. In phase parallel operation treats Channel 1 as the control master, and the Channel 2 control stage is ignored. The in phase parallel operation mode uses a single inductor for external components and space saving. To configure Channel 1 and Channel 2 for in phase parallel single output operation, do the following (see Figure 37):

- Use the CFG1 pin to select in phase parallel operation, as specified in Table 6.
- Use the COMP1 pin as the compensation network.
- Use the FB1 pin to set the output voltage.
- Use the EN1 pin to enable the channel.
- Connect the FB2 pin to ground (FB2 is ignored).
- Leave the COMP2 pin open (COMP2 is ignored).
- Leave the RAMP2 pin open (RAMP2 is ignored).
- Connect the EN2 pin to ground (EN2 is ignored).


Figure 37. In Phase Parallel Operation for Channel 1 and Channel 2

## Interleaved Parallel Operation

The ADP5056 supports 2-phase interleaved parallel operation of Channel 1 and Channel 2 to provide a single output with up to 14 A of current. In this mode, two channels operate in $180^{\circ}$ out of phase operation and rely on an individual control loop to achieve current balance between the two channels. The interleaved parallel operation mode uses two inductors with the advantages of ripple current cancellation and higher equivalent switching frequency.

To configure a two-phase interleaved parallel operation, do the following (see Figure 38):

- Use the CFG1 pin to select interleaved parallel operation, as specified in Table 6.
- Use the COMP1 pin as the compensation network.
- Use the same RAMP1 and RAMP2 resistors.
- Use the FB1 pin to set the output voltage.
- Use the EN1 pin to enable the channel.
- Connect the FB2 pin to ground (FB2 is ignored).
- Leave the COMP2 pin open (COMP2 is ignored).
- Connect the EN2 pin to ground (EN2 is ignored).


Figure 38. Interleaved Parallel Operation for Channel 1 and Channel 2
The current balance in parallel configuration is well balanced by careful designs of symmetrical printed circuit board (PCB) layout and circuitry designs. Figure 39 and Figure 40 show the typical current balance matching in the parallel output configuration.


Figure 39. Steady State Waveform in Interleaved Parallel Output Configuration, $V_{I N}=12 \mathrm{~V}, V_{\text {Out }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}$, FPWM Mode, Channel 1 = SW1, Channel 2 = SW2, Channel 3 = Current of Inductor L1, Channel 4 = Current of Inductor L2


Figure 40. Current Balance in Interleaved Parallel Output Configuration, $V_{I N}=12 \mathrm{~V}, V_{\text {OUT }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode

## FAST TRANSIENT MODE

The ADP5056 includes fast transient response for large load step conditions. The ADP5056 feedback pin senses the output voltage to determine if a load step has occurred. When the output voltage falls below the specific threshold, the internal loop gain gradually increases to improve the load transient response speed. The fast enhanced transient threshold is at $-2.5 \% \times$ Vout with five times of nominal $g_{M}$, where $g_{M}=350 \mu \mathrm{~A} / \mathrm{V}$.
The CFG2 pin needs be programmable to turn on the fast transient mode.


Figure 41. Enable or Disable Fast Transient Mode, Load Transient Comparison, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode,
Channel 1 = Vout with Fast Transient Mode Enable, Channel 3 = Vout with Fast Transient Mode Enable, Channel 4 = lout

## STARTUP WITH PRECHARGED OUTPUT

The buck regulators in the ADP5056 include a precharged start-up feature to protect the low-side FETs from damage during startup. If the output voltage is precharged before the regulator is turned on, the regulator prevents reverse inductor current (which discharges the output capacitor) until the internal soft start reference voltage exceeds the precharged voltage on the feedback (FBx) pin.


Figure 42. Channel 1 Startup with Precharged Ouput, $V_{I N}=12 \mathrm{~V}, V_{\text {out }}=1.2 \mathrm{~V}$, $f_{s W}=600 \mathrm{kHz}, ~ F P W M$ Mode, Channel $1=$ Vout, Channel $2=E N$, Channel $3=$ PWRGD, Channel $4=$ lout

## CURRENT-LIMIT PROTECTION

The ADP5056 uses the emulated current ramp voltage for cycle by cycle current-limit protection to prevent current runaway. When the emulated current ramp voltage reaches the valley currentlimit threshold plus the ramp voltage, the high-side MOSFET turns off and the low-side MOSFET turns on until the next cycle. If the overcurrent counter reaches 20, the device enters hiccup mode, and the ADP5056 turns off the low-side MOSFET only after the inductor current reaches zero. During hiccup mode, the high-side MOSFET and low-side MOSFET are both turned off. The device remains in this mode for seven soft start cycles and then attempts to restart with soft start. If the currentlimit fault is cleared, the device resumes normal operation. Otherwise, the device re-enters hiccup mode.


Figure 43. Current-Limit Circuitry
The buck regulators in the ADP5056 include negative currentlimit protection circuitry to limit certain amounts of negative current flowing through the low-side MOSFET switch and high-side MOSFET body diode.

## UVLO

Undervoltage lockout circuitry monitors both bias input voltage (VBIAS pin) and power input voltage level (PVINx pin) of each buck regulator in the ADP5056. If the power input voltage falls below 2.22 V (typical falling threshold), the corresponding channel is turned off. After the input voltage rises above 2.5 V (typical rising threshold), the soft start period initiates, and the corresponding channel enables when the ENx pin is high.
If the bias voltage falls below 3.8 V (typical falling threshold), all channels turn off. After the bias voltage rises above 4.2 V (typical rising threshold), a soft start initiates for each enabled channel.

## POWER-GOOD FUNCTION

The ADP5056 includes an open-drain, power-good output (PWRGD pin) that becomes active high when the three buck regulators are operating normally. The PWRGD pin monitors the output voltage on three channels.

A logic high of the PWRGD signal indicates that the regulated output voltage of the buck regulator is above $95 \%$ (typical) and below $105 \%$ (typical) of the nominal output. When the regulated output voltage of the buck regulator falls below $93 \%$ (typical) or rises above $107 \%$ (typical) of the nominal output for a deglitched time greater than approximately four switching cycles, the PWRGD pin is set to 0 .
The output of the PWRGD pin is the logical AND of the internal PWRGD signals on all channels. The output of the PWRGD pin becomes high after the $\mathrm{t}_{\text {SET }}$ delay and is 2.6 ms when the CFG2 pin is connected to ground. The $\mathrm{t}_{\text {sET }}$ timer can be increased by $8 \times$ using the CFG2 pin configuration. If one internal PWRGD signal fails, the PWRGD pin goes low with no delay.


Figure 44. Power-Good Delay, $V_{I N}=12 \mathrm{~V}, V_{\text {Out }}=1.0 \mathrm{~V}, f_{S W}=600 \mathrm{kHz}, F P W M$ Mode, Channel $1=E N$, Channel $2=$ Vout, Channel $3=P W R G D$

## POWER-UP AT HIGH TEMPERATURE

Although the maximum operating junction temperature is $150^{\circ} \mathrm{C}$, the ADP5056 has a lower temperature protection limit of $125^{\circ} \mathrm{C}$ by which the device must be powered up. This $125^{\circ} \mathrm{C}$ limit protects the internal nonvolatile memory, which is read on this initial power-up. Power-up is the condition of $V_{\text {bIAs }}$ rising above UVLO vbias. If power-up is attempted above $125^{\circ} \mathrm{C}$, the devices does not allow operation until the temperature drops below $125^{\circ} \mathrm{C}$. When this temperature is achieved and stored in the volatile memory, the device is ready for normal operation without the $125^{\circ} \mathrm{C}$ limit.

## THERMAL SHUTDOWN

If the ADP5056 junction temperature exceeds $175^{\circ} \mathrm{C}$, the thermal shutdown circuit turns off the IC, except for the internal linear regulators. The ADP5056 turns off the low-side MOSFET only after the inductor current reaches zero. Extreme junction temperatures can be the result of high current operation, poor circuit board design, or high ambient temperature. A $15^{\circ} \mathrm{C}$ hysteresis is included so that the ADP5056 does not return to operation after thermal shutdown until the on-chip temperature falls below $160^{\circ} \mathrm{C}$. When the device exits thermal shutdown, a soft start is initiated for each enabled channel.

## APPLICATIONS INFORMATION

## PROGRAMMING THE ADJUSTABLE OUTPUT VOLTAGE

The output voltage of the ADP5056 is externally set by a resistive voltage divider from the output voltage to the FBx pin. To limit the degradation of the output voltage accuracy due to feedback bias current, ensure that the bottom resistor in the divider is not too large. A value of less than $50 \mathrm{k} \Omega$ is recommended.
The equation for the output voltage setting is

$$
V_{\text {OUT }}=V_{\text {REF }} \times\left(1+\left(R_{\text {TOP }} / R_{\text {BOT }}\right)\right)
$$

where:
$V_{\text {OUT }}$ is the output voltage.
$V_{\text {REF }}$ is the feedback reference voltage, 0.6 V for Channel 1 to Channel 3.
$R_{\text {ToP }}$ is the feedback resistor from Vout to FBx .
$R_{\text {BOT }}$ is the feedback resistor from FBx to ground.

## VOLTAGE CONVERSION LIMITATIONS

For a given input voltage, upper and lower limitations on the output voltage exist due to the minimum on time and the minimum off time.

The minimum on time limits the output voltage for a given input voltage and switching frequency. The minimum on time for Channel 1 to Channel 3 is 50 ns (maximum).

In FPWM mode, Channel 1 and Channel 2 can skip the switching pulses to maintain the output regulation when the minimum on time limit is exceeded. Careful selection of switching frequency is required to avoid this condition.
To calculate the minimum output voltage in CCM for a given input voltage and switching frequency, use the following equation:

$$
\begin{align*}
& V_{\text {OUT_MIN }}=V_{I N} \times t_{\text {MIN_ON }} \times f_{\text {SW }}-\left(R_{\text {DSON_HS }}-R_{\text {DSON_LS }}\right) \times \\
& I_{\text {OUT_MIN }} \times t_{\text {MIN_ON }} \times f_{\text {SW }}-\left(R_{\text {DSON_LS }}+R_{L}\right) \times I_{\text {OUT_MIN }} \tag{1}
\end{align*}
$$

where:
$V_{\text {out_min }}$ is the minimum output voltage.
$V_{I N}$ is the input voltage.
$t_{\text {MIN_ON }}$ is the minimum on time.
$f_{S W}$ is the switching frequency.
$R_{D S O N_{-} H S}$ is the on resistance of the high-side MOSFET.
$R_{\text {DSON_Ls }}$ is the on resistance of the low-side MOSFET.
$I_{\text {out_MIN }}$ is the minimum output current.
$R_{L}$ is the resistance of the output inductor.
The maximum output voltage for a given input voltage and switching frequency is limited by the minimum off time and the maximum duty cycle.

The maximum output voltage for a given input voltage and switching frequency can be calculated using the following equation:

$$
\begin{align*}
& V_{\text {OUT_MAX }}=V_{\text {IN }} \times\left(1-t_{\text {MIN_OFF }} \times f_{\text {SW }}\right)-\left(R_{\text {DSON_HS }}-R_{\text {DSON_LS }}\right) \times \\
& I_{\text {OUT_MAX }} \times\left(1-t_{\text {MIN_OFF }} \times f_{\text {SW }}\right)-\left(R_{\text {DSON_LS }}+R_{L}\right) \times I_{\text {OUT_MAX }} \tag{2}
\end{align*}
$$

where:
$t_{\text {MIN_OFF }}$ is the minimum off time.
Iout_max is the maximum output current.
As shown in Equation 1 and Equation 2, reducing the switching frequency eases the minimum on time and off time limitations.

## CURRENT-LIMIT SETTING

The ADP5056 has two selectable current-limit thresholds for Channel 1, Channel 2, and Channel 3. Ensure that the selected current-limit value is larger than the peak current of the inductor ( $\mathrm{I}_{\text {реак }}$ ) for the current-limit configuration for all channels.

## SOFT START SETTING

The buck regulators in the ADP5056 include soft start circuitry that ramps the output voltage in a controlled manner during startup, thereby limiting the inrush current. To set the soft start time to a value of 2.2 ms or 17.3 ms , connect a resistor from the CFG2 pin to ground (see the Soft Start section).

## INDUCTOR SELECTION

The inductor value is determined by the switching frequency, input voltage, output voltage, and inductor ripple current. Using a small inductor value yields faster transient response but may degrade efficiency due to the larger inductor ripple current. Using a large inductor value yields a smaller ripple current and improved efficiency but results in slower transient response. Thus, a trade-off must be made between transient response and efficiency. As a guideline, the inductor peak-to-peak ripple current, $\Delta \mathrm{I}_{\mathrm{L}}$, is typically set to a value from $30 \%$ to $40 \%$ of the maximum load current. Use the following equation to calculate the inductor value:

$$
L=\left(\left(V_{I N}-V_{\text {OUT }}\right) \times D\right) /\left(\Delta I_{L} \times f_{S W}\right)
$$

where:
$V_{\text {OUT }}$ is the output voltage.
$D$ is the duty cycle ( $D=V_{\text {out }} / V_{\text {IN }}$ ).
$\Delta I_{L}$ is the inductor ripple current.
The ADP5056 has internal slope compensation in the current loop to prevent subharmonic oscillations when the duty cycle is greater than $50 \%$.
Use the following equation to calculate the peak inductor current:

$$
I_{P E A K}=I_{O U T}+\left(\Delta I_{L} / 2\right)
$$

The saturation current of the inductor must be larger than the peak inductor current. For ferrite core inductors with a fast saturation characteristic, ensure that the saturation current rating
of the inductor is higher than the current-limit threshold of the buck regulator to prevent the inductor from becoming saturated.
To avoid overheating and poor efficiency, an inductor must be chosen with an rms current rating that is greater than the calculated maximum rms current. Calculate the rms current of the inductor by using the following equation:

$$
I_{R M S}=\sqrt{I_{O U T}^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

Shielded ferrite core materials are recommended for low core loss and low electromagnetic interference (EMI). Table 8 lists recommended inductors.

Table 8. Recommended Inductors

| Vendor | Series $^{1}$ |
| :--- | :--- |
| Coilcraft | XAL5030, XEL5030 |
| Toko | FDUE0650 |
| Wurth | WE-HCI, WE-XHMI |

${ }^{1}$ Visit the Coilcraft, Toko, and Wurth manufacturer websites for more information about the recommended series inductors.

## OUTPUT CAPACITOR SELECTION

The selected output capacitor affects both the output voltage ripple and the loop dynamics of the regulator. For example, during load step transients on the output, when the load is suddenly increased, the output capacitor supplies the load until the control loop can ramp up the inductor current, causing an undershoot of the output voltage.

To calculate the output capacitance required to meet the undershoot (voltage droop) requirement, use the following equation:

$$
C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }}^{2} \times L}{2 \times\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}}
$$

where:
$K_{u v}$ is a factor (typically set to 2 ).
$\Delta I_{\text {step }}$ is the load step.
$\Delta V_{\text {out_UV }}$ is the allowable undershoot on the output voltage.
Another example of the effect of the output capacitor on the loop dynamics of the regulator is when the load is suddenly removed from the output and the energy stored in the inductor rushes into the output capacitor, causing an overshoot of the output voltage.

To calculate the output capacitance required to meet the overshoot requirement, use the following equation:

$$
C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-V_{\text {OUT }}{ }^{2}}
$$

where:
Kov is a factor (typically set to 2 ).
$\Delta I_{\text {STEP }}$ is the load step.
$\Delta V_{\text {out_ov }}$ is the allowable overshoot on the output voltage.

The effective series resistance (ESR) of the output capacitor and the capacitance value of the output capacitor determine the output voltage ripple. Use the following equations to select output capacitors that can meet the output ripple requirements:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPPLE }}}}^{R_{E S R}=\frac{\Delta V_{\text {OUT_RIPPLE }}}{\Delta I_{L}}}
\end{aligned}
$$

where:
$\Delta I_{L}$ is the inductor ripple current.
$\Delta V_{\text {OUT_RIPPLE }}$ is the allowable output voltage ripple.
$R_{E S R}$ is the equivalent series resistance of the output capacitor.
Select the largest output capacitance given by Cout_uv, Cout_ov, and Cout_RIPple to meet both load transient and output ripple requirements.
Ceramic capacitors have very low ESR and provide optimal ripple performance. For recommended starting values, see the Typical Application Circuits section. Use X5R or X7R type capacitors to achieve low output ripple and small output deviation during transient response. Transient performance can be improved with a higher value output capacitor and the addition of a feedforward capacitor placed between VOUTx and FBx. Increasing the output capacitance also decreases the output voltage ripple. A lower value output capacitor can be used to save space and cost, but transient performance suffers and may cause loop instability. See the Typical Application Circuits section for suggested capacitor values.
When choosing a capacitor, calculate the effective capacitance under the relevant operating conditions of voltage bias and temperature. A physically larger capacitor or a capacitor with a higher voltage rating may be required.

## INPUT CAPACITOR SELECTION

The input decoupling capacitor attenuates high frequency noise on the input and acts as an energy reservoir. Use a ceramic capacitor and place it near to the PVINx pin. The loop composed of the input capacitor, the high-side MOSFET, and the low-side MOSFET must be kept as small as possible. The voltage rating of the input capacitor must be greater than the maximum input voltage. Ensure that the rms current rating of the input capacitor is larger than the following equation:

$$
I_{C_{I N-r m s}}=I_{O U T} \times \sqrt{D \times(1-D)}
$$

## PROGRAMMING THE UVLO INPUT

The precision enable input can program the UVLO threshold of the input voltage, as shown in Figure 30.

The precision turn on threshold is 0.615 V , and the turn off threshold is 0.575 V . Use the following equations to calculate the resistive voltage divider for the programmable $\mathrm{V}_{\text {IN }}$ turn on voltage and the $V_{\text {IN }}$ turn off voltage:

$$
\begin{aligned}
& V_{\text {IN_RISING }}=\left(3.5 \mu \mathrm{~A}+0.615 \mathrm{~V} / R_{\text {BOT_EN }}\right) \times R_{\text {TOP_EN }}+0.615 \mathrm{~V} \\
& V_{\text {IN_FALLING }}=\left(0.9 \mu \mathrm{~A}+0.575 \mathrm{~V} / R_{\text {BOT_EN }}\right) \times R_{\text {TOP_EN }}+0.575 \mathrm{~V}
\end{aligned}
$$

where:
$V_{\text {IN_RISING }}$ is the $V_{\text {IN }}$ turn on voltage.
$V_{\text {IN_FALLING }}$ is the Vin turn off voltage.
$R_{B O T_{-} E N}$ is the resistor from ENx to ground.
$R_{\text {TOP_EN }}$ is the resistor from $V_{\text {IN }}$ to ENx.

## SLOPE COMPENSATION SETTING

The slope compensation is necessary in a current mode control architecture to prevent subharmonic oscillation and to maintain a stable output. The ADP5056 uses the emulated current mode, and the slope compensation is implemented by connecting a resistor ( $\mathrm{R}_{\text {RAMPX }}$ ) from the RAMPx pin to ground.

Theoretically, an extra slope of $\operatorname{Vout} /(2 \times \mathrm{L})$ is enough to stabilize the system. To guarantee that any noise is decimated in one cycle and the system is stable from subharmonic oscillation, the ADP5056 uses an extra slope of Vout/L.
Calculate the ramp resistor values, $\mathrm{R}_{\text {RAMPx }}$, in $\mathrm{k} \Omega$, by using the following equations:

$$
\begin{aligned}
& R_{R A M P 1}=L 1 \times 500 \\
& R_{R A M P 2}=L 2 \times 500 \\
& R_{\text {RAMP3 }}=L 3 \times 226
\end{aligned}
$$

where $L 1, L 2$, and $L 3$ are the inductor values in each channel, in $\mu \mathrm{H}$.

## COMPENSATION COMPONENTS DESIGN

For current mode control, the power stage can be simplified as a voltage controlled current source that supplies current to the output capacitor and load resistor. The simplified loop is composed of one domain pole and a zero contributed by the output capacitor ESR. The control-to-output transfer function is shown in the following equations:

$$
G_{v d}(s)=\frac{V_{\text {OUT }}(s)}{V_{\text {COMP }}(s)}=A_{V I} \times R \times \frac{\left(1+\frac{s}{2 \times \pi \times f_{z}}\right)}{\left(1+\frac{s}{2 \times \pi \times f_{p}}\right)}
$$

where:
$s$ is the domain in the control to output transfer function.
$A_{V I}=12.5 \mathrm{~A} / \mathrm{V}$ for Channel 1 and Channel 2, $5 \mathrm{~A} / \mathrm{V}$ for Channel 3.
$R$ is the load resistance.
$f_{z}$ is the zero frequency.
$f_{p}$ is the pole frequency.

$$
\begin{aligned}
& f_{z}=\frac{1}{2 \times \pi \times R_{E S R} \times C_{O U T}} \\
& f_{p}=\frac{1}{2 \times \pi \times\left(R+R_{E S R}\right) \times C_{O U T}}
\end{aligned}
$$

where Cout is the output capacitance.
The ADP5056 uses a transconductance amplifier as the error amplifier to compensate the system. Figure 45 shows the simplified peak current mode control small signal circuit.


Figure 45. Simplified Peak Current Mode Control Small Signal Circuit
The compensation components, $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{C}}$, contribute a zero. $\mathrm{R}_{\mathrm{C}}$ and the optional $\mathrm{C}_{\mathrm{CP}}$ contribute an optional pole.
The closed-loop transfer equation is as follows:
$T_{V}(s)=$
$\frac{R_{B O T}}{R_{B O T}+R_{T O P}} \times \frac{-g_{m}}{C_{C}+C_{C P}} \times \frac{1+R_{C} \times C_{C} \times s}{s \times\left(1+\frac{R_{C} \times C_{C} \times C_{C P}}{C_{C}+C_{C P}} \times s\right)} \times G_{v d}(s)$
The following guidelines show how to select the compensation components- $\mathrm{R}_{\mathrm{c}}, \mathrm{C}_{\mathrm{c}}$, and $\mathrm{C}_{\mathrm{CP}}-$ for ceramic output capacitor applications.

1. Determine the cross frequency $\left(\mathrm{f}_{\mathrm{c}}\right)$. Generally, $\mathrm{f}_{\mathrm{C}}$ is between $\mathrm{f}_{\mathrm{sw}} / 12$ and $\mathrm{f}_{\mathrm{sw}} / 6$.
2. Calculate $\mathrm{R}_{\mathrm{C}}$ using the following equation:

$$
R_{C}=\frac{2 \times \pi \times V_{\text {OUT }} \times C_{\text {OUT }} \times f_{C}}{0.6 \times g_{m} \times A_{V I}}
$$

3. Place the compensation zero at the domain pole ( $\mathrm{f}_{\mathrm{p}}$ ). Calculate $\mathrm{C}_{\mathrm{C}}$ using the following equation:

$$
C_{C}=\frac{\left(R+R_{E S R}\right) \times C_{O U T}}{R_{C}}
$$

4. $\mathrm{C}_{\mathrm{CP}}$ is optional. $\mathrm{C}_{\mathrm{CP}}$ can be used to cancel the zero caused by the ESR of the output capacitor. Calculate $\mathrm{C}_{\mathrm{CP}}$ using the following equation:

$$
C_{C P}=\frac{R_{E S R} \times C_{O U T}}{R_{C}}
$$

## POWER DISSIPATION

The total power dissipation in the ADP5056 simplifies to

$$
P_{D}=P_{\text {BUCK } 1}+P_{\text {BUCK } 2}+P_{\text {BUCK } 3}
$$

where:
$P_{D}$ is the power dissipation in the package.
$P_{B U C K 1}$ is the power dissipation of Channel 1.
$P_{B U C K 2}$ is the power dissipation of Channel 2.
$P_{B U C K 3}$ is the power dissipation of Channel 3.

## Buck Regulator Power Dissipation

The power dissipation ( $\mathrm{P}_{\text {Loss }}$ ) for each buck regulator includes power switch conduction losses ( $\mathrm{P}_{\mathrm{COND}}$ ), switching losses ( $\mathrm{P}_{\mathrm{sw}}$ ), and transition losses ( $\mathrm{P}_{\text {tRAN }}$ ). Other sources of power dissipation exist, but these sources are generally less significant at the high output currents of the application thermal limit.

Use the following equation to estimate the power dissipation of the buck regulator:

$$
P_{\text {LOSS }}=P_{\text {COND }}+P_{S W}+P_{\text {TRAN }}
$$

## Power Switch Conduction Loss ( $\mathbf{P}_{\text {COND }}$ )

Power switch conduction losses are caused by the flow of output current through both the high-side and low-side power switches. Each of these switches has internal on resistance ( $\mathrm{R}_{\mathrm{Dson}}$ ).
Use the following equation to estimate the power switch conduction loss:

$$
P_{\text {COND }}=\left(R_{\text {DSON_HS }} \times D+R_{\text {DSON_LS }} \times(1-D)\right) \times I_{\text {OUT }}{ }^{2}
$$

where:
$R_{\text {DSON_HS }}$ is the on resistance of the high-side MOSFET.
$R_{D S O N \_L s}$ is the on resistance of the low-side MOSFET.

## Switching Loss ( $\mathrm{P}_{\mathrm{sw}}$ )

Switching losses are associated with the current drawn by the driver to turn the power devices on and off at the switching frequency. Each time a power device gate is turned on or off, the driver transfers a charge from the input supply to the gate, and then from the gate to ground. Use the following equation to estimate the switching loss:

$$
P_{S W}=\left(C_{G A T E \_H S}+C_{G A T E \_L S}\right) \times V_{I N}{ }^{2} \times f_{S W}
$$

where:
Cgate_hs is the gate capacitance of the high-side MOSFET. $C_{G A T E}$ _LS is the gate capacitance of the low-side MOSFET.

## Transition Loss ( $\mathbf{P}_{\text {TRAN }}$ )

Transition losses occur because the high-side MOSFET cannot turn on or off instantaneously. During a switch node transition, the MOSFET provides all the inductor current. The source to drain voltage of the MOSFET is half the input voltage, resulting in power loss. Transition losses increase with both load and input voltage and occur twice for each switching cycle. Use the following equation to estimate the transition loss:

$$
P_{\text {TRAN }}=0.5 \times V_{I N} \times I_{\text {OUT }} \times\left(t_{R}+t_{F}\right) \times f_{S W}
$$

where:
$t_{R}$ is the rise time of the switch node.
$t_{F}$ is the fall time of the switch node.

## JUNCTION TEMPERATURE

The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to power dissipation, as shown in the following equation:

$$
T_{J}=T_{A}+T_{R}
$$

where:
$T_{J}$ is the junction temperature.
$T_{A}$ is the ambient temperature.
$T_{R}$ is the rise in temperature of the package due to power dissipation.

The rise in temperature of the package is directly proportional to the power dissipation in the package. The proportionality constant for this relationship is the thermal resistance from the junction of the die to the ambient temperature, as shown in the following equation:

$$
T_{R}=\theta_{J A} \times P_{D}
$$

where:
$\theta_{J A}$ is the thermal resistance from the junction of the die to the ambient temperature of the package (see Table 4).
An important factor to consider is that the thermal resistance value is based on a 4 -layer, 4 inch $\times 3$ inch PCB with 2.5 oz . of copper, as specified in the JEDEC standard, whereas real-world applications may use PCBs with different dimensions and a different number of layers.
It is important to maximize the amount of copper used to remove heat from the device. Copper exposed to air dissipates heat better than copper used in the inner layers. Connect Pin 35, Pin 36, and Pin 37 to the ground plane with the maximum number of vias.

## Data Sheet

## TYPICAL APPLICATION CIRCUITS



START UP SEQUENCE: $1.0 \mathrm{~V} \rightarrow 1.3 \mathrm{~V} \rightarrow 1.8 \mathrm{~V}$ SHUTDOWN SEQUENCE: $1.8 \mathrm{~V} \rightarrow 1.3 \mathrm{~V} \rightarrow 1.0 \mathrm{~V}$ (EN1/EN2/EN3 TURNS ON/OFF TOGETHER)

Figure 46. Typical Application, 12 V Input, $f_{S W}=600 \mathrm{kHz}, V_{\text {OUT } 1}=1.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT2 }}=1.3 \mathrm{~V}, V_{\text {OUT3 }}=1.8 \mathrm{~V}$, Sequence Mode

## ADP5056



Figure 47. Typical Application, 12 V Input, $f_{\text {sw }}=600 \mathrm{kHz}, V_{\text {out } 1}=1.0 \mathrm{~V}, \mathrm{~V}_{\text {out } 2}=3.3 \mathrm{~V}, V_{\text {оUt }}=1.5 \mathrm{~V}$


Figure 48. Typical Channel 1/Channel 2 Interleaved Parallel Application, 12 V Input, $f_{s W}=600 \mathrm{kHz}, V_{\text {оut1 }}=1.0 \mathrm{~V}, \mathrm{~V}_{\text {оuт }}=1.5 \mathrm{~V}$

## DESIGN EXAMPLE

This section provides an example of the step by step design procedures and the external components required for Channel 1. Table 9 lists the design requirements for this example.

Table 9. Example Design Requirements for Channel 1

| Parameter | Specification |
| :--- | :--- |
| Input Voltage | $\mathrm{V}_{\text {PVII } 1}=12 \mathrm{~V} \pm 5 \%$ |
| Output Voltage | $\mathrm{V}_{\text {OUT } 1}=1.2 \mathrm{~V}$ |
| Output Current | lout1 $=7 \mathrm{~A}$ |
| Output Ripple | $\Delta \mathrm{V}_{\text {out1_RIPPLE }}=12 \mathrm{mV}$ in CCM mode |
| Load Transient | $\pm 5 \%$ at $25 \%$ to $75 \%$ load transient, $1 \mathrm{~A} / \mathrm{\mu s}$ |

Although this example shows step by step design procedures for Channel 1, the procedures apply to all other buck regulator channels (Channel 1 to Channel 3).

## SETTING THE SWITCHING FREQUENCY

The first step is to determine the switching frequency for the ADP5056 design. In general, higher switching frequencies produce a smaller solution size due to the lower component values required, whereas lower switching frequencies result in higher conversion efficiency due to lower switching losses.
The switching frequency of the ADP5056 can be set to a value from 250 kHz to 2500 kHz by connecting a resistor from the RT pin to ground. The selected resistor allows the user to make decisions based on the trade-off between efficiency and solution size.
However, the highest supported switching frequency must be assessed by checking the voltage conversion limitations enforced by the minimum on time and the minimum off time (see the Voltage Conversion Limitations section).
In this design example, a switching frequency of 600 kHz is used to achieve an optimal combination of small solution size and high conversion efficiency. To set the switching frequency to 600 kHz and calculate the value of the resistor from the RT pin to ground, $\mathrm{R}_{\mathrm{T}}$, use the following equations:

$$
\begin{aligned}
& R_{T}(\mathrm{k} \Omega)=\frac{167,305}{f_{S W}(\mathrm{kHz})^{0.998}} \\
& R_{T}(\mathrm{k} \Omega)=\frac{167,305}{600^{0.998}}=280 \mathrm{k} \Omega
\end{aligned}
$$

Therefore, select the closest standard $1 \%$ resistor value for $\mathrm{R}_{\mathrm{T}}=$ $280 \mathrm{k} \Omega$.

## SETTING THE OUTPUT VOLTAGE

Select a $10 \mathrm{k} \Omega$ bottom resistor ( $\mathrm{R}_{\text {вот }}$ ) and then calculate the top feedback resistor by using the following equation:

$$
R_{B O T}=R_{T O P} \times\left(V_{\text {REF }} /\left(V_{\text {OUT }}-V_{\text {REF }}\right)\right)
$$

where $V_{\text {REF }}$ is 0.6 V for Channel 1.
To set the output voltage to 1.2 V , choose the following resistor values: $\mathrm{R}_{\text {TOP }}=10 \mathrm{k} \Omega, \mathrm{R}_{\text {BOT }}=10 \mathrm{k} \Omega$.

## SETTING THE CONFIGURATIONS (CFG1 AND CFG2)

The CFG1 pin can program the load output capability and parallel operation for all channels. For this example, choose $\mathrm{R}_{\mathrm{CFGI}}=0 \Omega$ (see Table 6).
The CFG2 pin can program the tset timer ( 2.6 ms or 20.8 ms ), fast transient functionality, and sequence for the ADP5056. For this example, choose $\mathrm{R}_{\mathrm{CFG} 2}=0 \Omega$ (see Table 7).

## SELECTING THE INDUCTOR

The peak-to-peak $\Delta \mathrm{I}_{\mathrm{L}}$ is set to $35 \%$ of the maximum output current. Use the following equation to estimate the value of the inductor:

$$
L=\left(\left(V_{I N}-V_{\text {OUT }}\right) \times D\right) /\left(\Delta I_{L} \times f_{S W}\right)
$$

where:
$V_{I N}=12 \mathrm{~V}$.
$V_{\text {Out }}=1.2 \mathrm{~V}$.
$D$ is the duty cycle $\left(D=V_{\text {OUT }} / V_{\text {IN }}=0.1\right)$.
$\Delta I_{L}=35 \% \times 7 \mathrm{~A}=2.45 \mathrm{~A}$.
$f_{S W}=600 \mathrm{kHz}$.
The resulting value for L is $0.73 \mu \mathrm{H}$. The closest standard inductor value is $0.8 \mu \mathrm{H}$. Therefore, $\Delta \mathrm{I}_{\mathrm{L}}$ is 2.25 A .
Calculate the peak inductor current by using the following equation:

$$
I_{P E A K}=I_{\text {OUT }}+\left(\Delta I_{L} / 2\right)
$$

The calculated peak current for the inductor is 8.125 A .
Use the following equation to calculate the rms current of the inductor:

$$
I_{R M S}=\sqrt{I_{O U T}^{2}+\frac{\Delta I_{L}^{2}}{12}}
$$

The rms current of the inductor is approximately 7.03 A .
Therefore, an inductor with a minimum rms current rating of 7.03 A and a minimum saturation current rating of 8.125 A is required. However, to prevent the inductor from reaching the saturation point in current-limit conditions, it is recommended that the inductor saturation current be higher than the maximum peak current limit, typically 11.65 A , for reliable operation.

Based on these requirements and recommendations, the XAL5030-801ME, with a dc resistance of $5.14 \mathrm{~m} \Omega$, was selected for this design.

## SELECTING THE OUTPUT CAPACITOR

The output capacitor must meet the output voltage ripple and load transient requirements. To meet the output voltage ripple requirement, use the following equations to calculate the ESR and capacitance:

$$
\begin{aligned}
& C_{\text {OUT_RIPPLE }}=\frac{\Delta I_{L}}{8 \times f_{S W} \times \Delta V_{\text {OUT_RIPPLE }}} \\
& R_{E S R}=\frac{\Delta V_{\text {OUT_RIPPLE }}}{\Delta I_{L}}
\end{aligned}
$$

The calculated capacitance, Cout_rippie, is $39 \mu \mathrm{~F}$, and the calculated $\mathrm{R}_{\mathrm{ESR}}$ is $5.3 \mathrm{~m} \Omega$.

To meet the $\pm 5 \%$ overshoot and undershoot requirements, use the following equations to calculate the capacitance:

$$
\begin{aligned}
& C_{\text {OUT_UV }}=\frac{K_{U V} \times \Delta I_{\text {STEP }^{2}}^{2} \times L}{2 \times\left(V_{I N}-V_{\text {OUT }}\right) \times \Delta V_{\text {OUT_UV }}} \\
& C_{\text {OUT_OV }}=\frac{K_{\text {OV }} \times \Delta I_{\text {STEP }}{ }^{2} \times L}{\left(V_{\text {OUT }}+\Delta V_{\text {OUT_OV }}\right)^{2}-{V_{\text {OUT }}}^{2}}
\end{aligned}
$$

For estimation purposes, use $\mathrm{K}_{\mathrm{ov}}=\mathrm{K}_{\mathrm{UV}}=2$. Therefore, Cout_ov $=133 \mu \mathrm{~F}$ and $\mathrm{Cout}_{\text {ouv }}=15.1 \mu \mathrm{~F}$.
The ESR of the output capacitor must be less than $5.3 \mathrm{~m} \Omega$, and the output capacitance must be greater than $133 \mu \mathrm{~F}$. It is recommended that three ceramic capacitors be used ( $47 \mu \mathrm{~F}$, X5R, and 6.3 V), such as the GRM21BR60J476ME15 from Murata with an ESR of $2 \mathrm{~m} \Omega$.

## DESIGNING THE COMPENSATION NETWORK

For improved load transient and stability performance, set the $\mathrm{f}_{\mathrm{C}}$ to $\mathrm{f}_{\mathrm{sw}} / 10$. In this example, $\mathrm{f}_{\mathrm{sw}}$ is set to 600 kHz . Therefore, $\mathrm{f}_{\mathrm{C}}$ is set to 60 kHz .

For the 1.2 V output rail, the $47 \mu \mathrm{~F}$ ceramic output capacitor has a derated value of $40 \mu \mathrm{~F}$.
Choose standard components: $\mathrm{R}_{\mathrm{C}}=24.9 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{C}}=1 \mathrm{nF} . \mathrm{C}_{\mathrm{CP}}$ is optional.

Figure 49 shows the Bode plot for the 1.2 V output rail. The cross frequency is 58 kHz , and the phase margin is $63^{\circ}$.


## SELECTING THE INPUT CAPACITOR

For the input capacitor, select a ceramic capacitor with a minimum value of $10 \mu \mathrm{~F}$. Place the input capacitor near to the PVIN1 pin. In this example, one $10 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 25 \mathrm{~V}$ ceramic capacitor is recommended.

## CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Optimal circuit board layout is essential to obtain the best performance from the ADP5056 (see Figure 50). Poor layout can affect the regulation and stability of the device, as well as the EMI and electromagnetic compatibility (EMC) performance. Refer to the following guidelines for an optimal PCB layout:

- Place the input capacitor, inductor, output capacitor, and bootstrap capacitor near to the IC.
- Use short, thick traces to connect the input capacitors to the PVINx pins, and use dedicated power ground to connect the input and output capacitor grounds to minimize the connection length.
- Use several high current vias, if required, to connect PVINx and PGND to other power planes.
- Use short, thick traces to connect the inductors to the SWx pins and the output capacitors.
- Ensure that the high current loop traces are as short and wide as possible.
- Maximize the amount of ground metal connecting Pin 35, Pin 36, and Pin 37, and use as many vias as possible on the component side to improve thermal dissipation.
- Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes.
- Place the decoupling capacitors near to the VREG pin and VBIAS pin.
- Place the frequency setting resistor near to the RT pin.
- Place the feedback resistor divider near to the FBx pin. In addition, keep the FBx traces away from the high current traces and the switch node to avoid noise pickup.
- Use size 0402 or 0603 resistors and capacitors to achieve the smallest possible footprint solution on boards where space is limited.

For recommended PCB assembly and manufacturing procedures, visit the $\mu$ Module ${ }^{\oplus}$ design and manufacturing resources page.


Figure 50. Typical PCB Layout for the ADP5056

## Data Sheet

## OUTLINE DIMENSIONS



Figure 51. 43-Terminal Land Grid Array [LGA]
(CC-43-1)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADP5056ACCZ-R7 | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $43-$ Terminal Land Grid Array $[\mathrm{LGA}]$ <br> Evaluation Board | CC-43-1 |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Voltage Regulators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
FAN53610AUC33X FAN53611AUC123X FAN48610BUC33X FAN48610BUC45X FAN48617UC50X R3 430464BB KE177614
FAN53611AUC12X MAX809TTR NCV891234MW50R2G NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG SCY1751FCCT1G NCP81109JMNTXG AP3409ADNTR-G1 NCP81241MNTXG LTM8064IY LT8315EFE\#TRPBF LTM4664EY\#PBF LTM4668AIY\#PBF NCV1077CSTBT3G XCL207A123CR-G MPM54304GMN-0002 MPM54304GMN-0004 MPM54304GMN-0003 AP62300Z6-7 MP8757GL-P MIC23356YFT-TR LD8116CGL HG2269M/TR OB2269 XD3526 U6215A U6215B U6620S LTC3412IFE LT1425IS MAX25203BATJA/VY+ MAX77874CEWM+ XC9236D08CER-G MP3416GJ-P MP5461GC-Z MPQ4415AGQB-Z MPQ4590GS-Z MAX38640BENT18+T MAX77511AEWB+ MAX20406AFOD/VY+

