

# Interleaved Inverting Charge Pump with Negative LDO Regulator

Data Sheet ADP5600

#### **FEATURES**

Input voltage: 2.7 V to 16 V

Maximum output current: –100 mA

Integrated power MOSFETs

Four LDO selectable output voltage options
–0.505 V, –1.5 V, –2.5 V, –5 V

Adjustable output voltage range: -0.505 V to  $-V_{IN} + 0.5$  V Programmable charge pump switching frequency range 100 kHz to 1 MHz

Frequency synchronization via SYNC pin Precision enable and power good Internal soft start Output short-circuit and overload protection Shorted charge pump fly capacitor protection

Integrated LDO output discharge resistor

16-lead, 4 mm × 4 mm LFCSP

#### **APPLICATIONS**

Powering the negative rail on bipolar/split supply ADC/DAC/AMP/mux applications

#### **GENERAL DESCRIPTION**

The ADP5600 is an interleaved charge pump inverter with an integrated, negative, low dropout (LDO) linear regulator. The interleaved charge pump inverter exhibits reduced output voltage ripple and reflected input current noise over conventional inductive or conventional capacitive based solutions. The integrated LDO provides a rail with good regulation at sufficient power supply rejection ratio (PSRR).

The ADP5600 charge pump operates via resistor programming or external clock synchronization at switching frequency range of 100 kHz to 1 MHz. Operating at a higher switching frequency allows the use of small input, output, and fly capacitors. To combine the high switching frequency with internal field effect transistors (FETs), compensation, and soft start gives a best-inclass total solution size for negative rail generation.

#### ev. A Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### TYPICAL APPLICATIONS CIRCUITS



Figure 1. Fixed Output Voltage,  $V_{LDO\_OUT} = -2.5 \text{ V}$ 



Figure 2. Adjustable Output Voltage,  $V_{ADJ} = -7.5 \text{ V}$ 

The ADP5600 also features comprehensive fault protection for robust applications. These protections include overload protection, shorted fly capacitor protection, undervoltage lockout (UVLO), and thermal shutdown. For easy sequencing, the ADP5600 has a power-good pin.

The integrated LDO of the ADP5600 uses an advanced proprietary architecture to provide high power supply rejection. It also achieves decent line and load transient response with only a small 2.2  $\mu F$  ceramic output capacitor. The output can be configured via the SEL1 and SEL2 pins to one of four fixed output voltages and is adjustable from -0.505~V to  $-V_{\rm IN}+0.5~V$  via an external feedback divider.

# **TABLE OF CONTENTS**

| Features                                                   |
|------------------------------------------------------------|
| Applications                                               |
| Typical Applications CircuitS                              |
| General Description                                        |
| Revision History                                           |
| Specifications                                             |
| Charge Pump Regulator Specifications4                      |
| LDO Regulator Specifications4                              |
| Recommended Input and Output Capacitor Specifications 5    |
| Absolute Maximum Ratings                                   |
| Thermal Resistance                                         |
| ESD Caution6                                               |
| Pin Configuration and Function Descriptions                |
| Typical Performance Characteristics8                       |
| Theory of Operation14                                      |
| Inverting Charge Pump Operation                            |
| Interleaved Inverting Charge Pump Operation                |
| Charge Pump Output Resistance                              |
| Negative LDO Regulator                                     |
|                                                            |
| Startup and Soft Start                                     |
| Precision Enable/Shutdown                                  |
| REVISION HISTORY                                           |
| 4/2021—Rev. 0 to Rev. A                                    |
| 4/2021—Rev. 0 to Rev. A  Change to Note 1, Table 6         |
| Changes to Typical Performance Characteristics Section 8   |
| Change to Figure 40                                        |
|                                                            |
| Changes to Interleaved Inverting Charge Pump Operation     |
| Section                                                    |
| Changes to Noise Reduction Section                         |
| Changes to Setting the Output Voltage of the LDO Regulator |
| Section                                                    |
| Changes to Figure 65 Caption                               |

| Oscillator 1                                              | 7 |
|-----------------------------------------------------------|---|
| Synchronization                                           | 7 |
| Current-Limit and Output Short-Circuit Protection (SCP) 1 | 8 |
| Power Good1                                               | 8 |
| Undervoltage Lockout (UVLO)1                              | 8 |
| Thermal Considerations                                    | 9 |
| Applications Information2                                 | 0 |
| Capacitor Selection                                       | 0 |
| Output Voltage Settings                                   | 0 |
| Noise Reduction                                           | 1 |
| Changing the Oscillator Source On-the-Fly                 | 1 |
| Design Example2                                           | 3 |
| Setting the Switching Frequency of the Charge Pump 2      | 3 |
| Selecting the Charge Pump Flying Capacitor                | 3 |
| Setting the Output Voltage of the LDO Regulator2          | 3 |
| Determining the Minimum $V_{\rm IN}$ Voltage              | 3 |
| Circuit Board Layout Recommendations2                     | 4 |
| Outline Dimensions2                                       | 5 |
| Ordering Guide2                                           | 5 |

### 7/2020—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{\rm IN} = V_{\rm EN} = 2.7 \ V \ or \ \left| V_{\rm LDO\_OUT} - 0.5 \ V \right| \ whichever \ is \ higher \ to \ 16 \ V, \ V_{\rm LDO\_OUT} = -2.5 \ V, \ C_{\rm IN} = C_{\rm CPOUT} = 10 \ \mu F, \ C1 = C2 = 1 \ \mu F, \ C_{\rm LDO\_OUT} = 2.2 \ \mu F \ , \ I_{\rm LDO\_OUT} = -10 \ mA, \ f_{\rm OSC} = 500 \ kHz, \ T_{\rm J} = -40 \ C \ to \ +125 \ C \ for \ minimum/maximum \ specifications \ unless \ otherwise \ noted.$   $V_{\rm IN} = V_{\rm EN} = 12 \ V, \ T_{\rm A} = 25 \ C \ for \ typical \ specifications, \ unless \ otherwise \ noted.$ 

Table 1.

| Parameters                            | Symbol                   | Min  | Тур  | Max  | Unit   | Test Conditions/Comments                                         |
|---------------------------------------|--------------------------|------|------|------|--------|------------------------------------------------------------------|
| POWER SUPPLY REQUIREMENTS             |                          |      |      |      |        |                                                                  |
| Input Voltage                         | V <sub>IN</sub>          | 2.7  |      | 16   | V      |                                                                  |
| Active Switching Current              | Isw                      |      | 3.75 | 4    | mA     | $V_{IN} = 5 \text{ V}, f_{OSC} = 100 \text{ kHz}$                |
|                                       |                          |      | 5    | 5.6  | mA     | $V_{IN} = 5 \text{ V, } f_{OSC} = 500 \text{ kHz}$               |
|                                       |                          |      | 7.7  | 8.5  | mA     | $V_{IN} = 5 \text{ V}, f_{OSC} = 1 \text{ MHz}$                  |
|                                       |                          |      | 6.5  |      | mA     | $V_{IN} = 16 \text{ V}, f_{OSC} = 500 \text{ kHz}$               |
| Shutdown Current                      | I <sub>SHDN</sub>        |      |      | 26.1 | μΑ     | $EN = GND$ , $V_{IN} = 16 \text{ V}$                             |
| VIN Undervoltage Lockout<br>Threshold | UVLORISING               |      | 2.58 | 2.63 | V      | V <sub>IN</sub> rising                                           |
|                                       | UVLOFALLING              | 2.46 | 2.5  |      | V      | V <sub>IN</sub> falling                                          |
|                                       | UVLO <sub>HYS</sub>      |      | 90   |      | mV     | V <sub>IN</sub> falling                                          |
| SEL1, SEL2 PULL-UP CURRENT            | I <sub>SEL</sub>         | 4.5  | 5    | 5.7  | μΑ     | $V_{SELx} = 0.5 \text{ V}$                                       |
| THERMAL SHUTDOWN                      |                          |      |      |      |        |                                                                  |
| Threshold                             | TSD <sub>RISING</sub>    |      | 150  |      | °C     |                                                                  |
| Hysteresis                            | TSD <sub>HYS</sub>       |      | 20   |      | °C     |                                                                  |
| EN                                    |                          |      |      |      |        |                                                                  |
| EN Shutdown Threshold (High to Low)   | EN <sub>SD2</sub>        | 0.5  | 0.71 |      | V      | Threshold to enter shutdown                                      |
| EN Rising Threshold, Precision        | EN <sub>TH</sub>         | 1.17 |      | 1.26 | V      | Precision threshold                                              |
| EN Input Hysteresis, Precision        | EN <sub>HYS</sub>        |      | 70   |      | mV     |                                                                  |
| EN Noise Filter Time                  | EN <sub>FILT_LO-HI</sub> |      | 5.4  |      | μs     | EN low to high noise filter                                      |
| EN Leakage Current                    |                          |      | 3.5  | 5.2  | μΑ     | $V_{IN} = V_{EN} = 16 \text{ V}$                                 |
| OSCILLATOR (FREQ)                     |                          |      |      |      |        |                                                                  |
| Oscillator Frequency Range            | fosc                     | 0.1  |      | 1.1  | MHz    | Frequency range of the resistor programmable internal oscillator |
| FREQ Resistor Range                   | R⊤                       | 0    |      | 530  | kΩ     |                                                                  |
| FREQ = GND Frequency Range            | f <sub>OSC_GND</sub>     | 0.85 |      | 1.1  | MHz    | $R_T = 0 \Omega$                                                 |
| FREQ Voltage                          | $V_{FREQ}$               |      | 1    |      | V      | Buffered output                                                  |
| SYNC                                  |                          |      |      |      |        |                                                                  |
| Synchronization Range                 | f <sub>SYNC</sub>        | 0.2  |      | 2.2  | MHz    | $f_{OSC} = f_{SYNC}/2$                                           |
| SYNC Minimum Pulse Width              | t <sub>SYNC_MIN_ON</sub> | 100  |      |      | ns     |                                                                  |
| SYNC Minimum Off Time                 | tsync_min_off            | 150  |      |      | ns     |                                                                  |
| SYNC Input High Voltage               | V <sub>IH_SYNC</sub>     | 1.3  |      |      | V      |                                                                  |
| SYNC Input Low Voltage                | V <sub>IL_SYNC</sub>     |      |      | 0.5  | V      |                                                                  |
| SYNC Leakage Current                  | I <sub>SYNC_LKG</sub>    |      | 4.5  | 100  | nA     | $V_{SYNC} = 5.5 V$                                               |
| POWER-GOOD OUTPUT                     |                          |      |      |      |        |                                                                  |
| Rising Threshold                      | PG <sub>TH</sub>         | 91   | 93   | 95   | %      | Nominal V <sub>LDO_OUT</sub>                                     |
| Hysteresis                            | PG <sub>HYS</sub>        |      | 3    |      | %      |                                                                  |
| Power-Good Rising Deglitch            | <b>t</b> PG              |      | 16   |      | 1/fosc |                                                                  |
| Time                                  |                          |      |      |      |        |                                                                  |
| Power-Good Leakage Current            | I <sub>PG_LKG</sub>      |      | 5    | 100  | nA     | $V_{PG} = 16 \text{ V}$                                          |
| Power-Good Output Low<br>Voltage      | V <sub>OL</sub>          |      | 130  | 209  | mV     | $I_{PG} = 1 \text{ mA}$                                          |

#### **CHARGE PUMP REGULATOR SPECIFICATIONS**

Table 2.

| Parameters                       | Symbol                 | Min | Тур  | Max  | Unit | Test Conditions/Comments                             |
|----------------------------------|------------------------|-----|------|------|------|------------------------------------------------------|
| CHARGE PUMP OUTPUT IMPEDANCE     | R <sub>OUT</sub>       |     | 9.5  |      | Ω    | $I_{CPOUT} = -50 \text{ mA}$                         |
| ON RESISTANCES                   |                        |     |      |      |      |                                                      |
| VIN to Cx+ PFET Switch           | R <sub>CPHx</sub>      |     | 2.9  | 4.55 | Ω    | x = inverting Charge Pump 1 or Charge Pump 2         |
| Cx- to GND PFET Switch           | R <sub>CPGx</sub>      |     | 1.95 | 3.69 | Ω    |                                                      |
| Cx+ to GND NFET Switch           | R <sub>FNGx</sub>      |     | 1.81 | 3.41 | Ω    |                                                      |
| Cx- to CPOUT NFET Switch         | R <sub>FNOx</sub>      |     | 1.83 | 2.9  | Ω    |                                                      |
| CURRENT LIMIT                    |                        |     |      |      |      |                                                      |
| Charge Pump Input Current Limit  | I <sub>PMOSLIMIT</sub> |     | 235  | 280  | mA   |                                                      |
| Charge Pump Output Current Limit | I <sub>NMOSLIMIT</sub> |     | 270  | 330  | mA   |                                                      |
| OFF STATE ISOLATION LEAKAGE      | I <sub>CPOUT_LKG</sub> |     | 4    | 6    | μΑ   | $V_{IN} = 16 \text{ V}, V_{EN} = 0 \text{ V}$        |
| POWER EFFICIENCY                 |                        |     | 88   |      | %    | $V_{IN} = 16 \text{ V}, I_{CPOUT} = -100 \text{ mA}$ |

#### **LDO REGULATOR SPECIFICATIONS**

Table 3.

| Parameter                        | Symbol                                                  | Min    | Тур    | Max    | Unit  | Test Conditions/Comments                                                         |
|----------------------------------|---------------------------------------------------------|--------|--------|--------|-------|----------------------------------------------------------------------------------|
| POWER-GOOD THRESHOLD             |                                                         |        |        |        |       |                                                                                  |
| Rising Threshold                 | PG <sub>TH_CP</sub>                                     | -1.87  | -2     | -2.1   | V     |                                                                                  |
| Hysteresis                       | PG <sub>HYS_CP</sub>                                    |        | 130    |        | mV    |                                                                                  |
| LDO OUTPUT VOLTAGE               |                                                         |        |        |        |       | LDO_OUT shorted to FB, $V_{IN} = +12 \text{ V}$ , $I_{LDO_OUT} = -10 \text{ mA}$ |
| SEL1 = GND  SEL2 = GND           | V <sub>LDO_OUT1</sub>                                   | -0.487 | -0.505 | -0.523 | V     |                                                                                  |
| SEL1 = NC   SEL2 = GND           | $V_{\text{LDO\_OUT2}}$                                  | -1.47  | -1.5   | -1.53  | V     |                                                                                  |
| SEL1 = GND  SEL2 = NC            | V <sub>LDO_OUT3</sub>                                   | -2.465 | -2.5   | -2.535 | V     |                                                                                  |
| SEL1 = NC   SEL2 = NC            | $V_{\text{LDO\_OUT4}}$                                  | -4.925 | -5.0   | -5.075 | V     |                                                                                  |
| LDO LINE REGULATION              | $\Delta V_{LDO\_OUT}/\Delta V_{IN}$                     |        |        |        |       |                                                                                  |
|                                  |                                                         |        | -0.59  |        | mV/V  | $V_{LDO_OUT1} = -0.505 \text{ V}$                                                |
|                                  |                                                         |        | -1.04  |        | mV/V  | $V_{LDO\_OUT2} = -1.5 \text{ V}$                                                 |
|                                  |                                                         |        | -1.42  |        | mV/V  | $V_{LDO\_OUT3} = -2.5 \text{ V}$                                                 |
|                                  |                                                         |        | -2.33  |        | mV/V  | $V_{LDO\_OUT4} = -5 \text{ V}$                                                   |
| LDO LOAD REGULATION              | $\Delta V_{\text{LDO\_OUT}}/\Delta I_{\text{LDO\_OUT}}$ |        |        |        |       | $I_{LDO\_OUT} = -1 \text{ mA to } -100 \text{ mA}$                               |
|                                  |                                                         |        | -0.10  |        | mV/mA | $V_{LDO_OUT1} = -0.505 \text{ V}$                                                |
|                                  |                                                         |        | -0.12  |        | mV/mA | $V_{LDO\_OUT2} = -1.5 \text{ V}$                                                 |
|                                  |                                                         |        | -0.13  |        | mV/mA | $V_{LDO\_OUT3} = -2.5 \text{ V}$                                                 |
|                                  |                                                         |        | -0.16  |        | mV/mA | $V_{LDO\_OUT4} = -5 \text{ V}$                                                   |
| FB BIAS CURRENT                  | I <sub>FB</sub>                                         |        | 5      | 100    | nA    |                                                                                  |
| LDO CURRENT LIMIT                | I <sub>LIM_LDO</sub>                                    | 110    | 160    |        | mA    |                                                                                  |
| DROPOUT VOLTAGE <sup>1</sup>     | V <sub>DROPOUT</sub>                                    |        | -21    | -58    | mV    | $I_{LDO\_OUT} = -10 \text{ mA}$                                                  |
|                                  |                                                         |        | -111   | -190   | mV    | $I_{LDO\_OUT} = -100 \text{ mA}$                                                 |
| LDO_OUT DISCHARGE<br>RESISTOR    |                                                         |        | 400    | 430    | Ω     | $V_{EN} = 0 \text{ V}, I_{LDO\_OUT} = -1 \text{ mA}$                             |
| SOFT START TIME <sup>2</sup>     | t <sub>ss</sub>                                         |        | 160    |        | μs    | V <sub>LDO_OUT3</sub> = -2.5 V                                                   |
| TOTAL START-UP TIME <sup>3</sup> | t <sub>START-UP</sub>                                   |        | 900    |        | μs    | $V_{LDO\_OUT3} = -2.5 \text{ V}$                                                 |

| Parameter                    | Symbol                   | Min | Тур | Max | Unit   | Test Conditions/Comments                                                                                     |
|------------------------------|--------------------------|-----|-----|-----|--------|--------------------------------------------------------------------------------------------------------------|
| OUTPUT NOISE                 | LDO_OUT <sub>NOISE</sub> |     | 59  |     | μV rms | 10 Hz to 100 kHz, V <sub>LDO_ОUТЗ</sub> = -2.5 V                                                             |
|                              |                          |     | 57  |     | μV rms | $100 \text{ Hz to } 100 \text{ kHz}, V_{LDO\_OUT3} = -2.5 \text{ V}$                                         |
|                              |                          |     | 163 |     | μV rms | 10 Hz to 100 kHz, $V_{ADJ} = -7.5$ V, $C_{NR} =$ open, $R_{NR} =$ open, $R_1 = 150$ kΩ, $R_2 = 75$ kΩ        |
|                              |                          |     | 158 |     | μV rms | 100 Hz to 100 kHz, $V_{ADJ} = -7.5$ V, $C_{NR} =$ open, $R_{NR} =$ open, $R_1 = 150$ kΩ, $R_2 = 75$ kΩ       |
|                              |                          |     | 99  |     | μV rms | 10 Hz to 100 kHz, $V_{ADJ}$ = -7.5 V, $C_{NR}$ = 100 nF, $R_{NR}$ = 75 kΩ, $R_1$ = 150 kΩ, $R_2$ = 75 kΩ     |
|                              |                          |     | 96  |     | μV rms | 100 Hz to 100 kHz, $V_{ADJ} = -7.5$ V, $C_{NR} = 100$ nF, $R_{NR} = 75$ kΩ, $R_1 = 150$ kΩ, $R_2 = 75$ kΩ    |
| POWER SUPPLY REJECTION RATIO | PSRR                     |     |     |     |        |                                                                                                              |
|                              |                          |     | 45  |     | dB     | 10 kHz, $V_{LDO\_OUT3} = -2.5 \text{ V}$ , $V_{IN} = +4.5 \text{ V}$                                         |
|                              |                          |     | 41  |     | dB     | $100 \text{ kHz}$ , $V_{LDO\_OUT3} = -2.5 \text{ V}$ , $V_{IN} = +4.5 \text{ V}$                             |
|                              |                          |     | 69  |     | dB     | 1 MHz, $V_{LDO\_OUT} = -2.5 \text{ V}$ , $V_{IN} = +4.5 \text{ V}$                                           |
|                              |                          |     | 45  |     | dB     | 10 kHz, $V_{LDO\_OUT4} = -5 \text{ V}$ , $V_{IN} = +6 \text{ V}$                                             |
|                              |                          |     | 39  |     | dB     | $100 \text{ kHz}$ , $V_{LDO\_OUT4} = -5 \text{ V}$ , $V_{IN} = +6 \text{ V}$                                 |
|                              |                          |     | 70  |     | dB     | 1 MHz, $V_{LDO_OUT4} = -5 \text{ V}$ , $V_{IN} = +6 \text{ V}$                                               |
|                              |                          |     | 40  |     | dB     | 10 kHz, $V_{ADJ} = -7.5$ V, $V_{IN} = +16$ V, adjustable mode, $R_1 = 150$ kΩ, $R_2 = 75$ kΩ                 |
|                              |                          |     | 43  |     | dB     | 100 kHz, $V_{ADJ} = -7.5$ V, $V_{IN} = +16$ V, adjustable mode, $R_1 = 150$ kΩ, $R_2 = 75$ kΩ                |
|                              |                          |     | 68  |     | dB     | 1 MHz, $V_{ADJ} = -7.5$ V, $V_{IN} = +16$ V, adjustable mode, $R_1 = 150$ k $\Omega$ , $R_2 = 75$ k $\Omega$ |

<sup>&</sup>lt;sup>1</sup> Dropout voltage is measured by forcing the input voltage at CPOUT to be equal to the nominal output voltage of LDO\_OUT. Dropout applies only for output voltages below –2.7 V.

#### RECOMMENDED INPUT AND OUTPUT CAPACITOR SPECIFICATIONS

Table 4.

| Parameter                                    | Symbol               | Test Conditions/Comments                             | Min   | Тур | Max | Unit |
|----------------------------------------------|----------------------|------------------------------------------------------|-------|-----|-----|------|
| CAPACITANCE <sup>1</sup>                     |                      | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |       |     |     |      |
| VIN                                          | C <sub>IN</sub>      |                                                      | 4.7   | 10  |     | μF   |
| C1                                           | C <sub>C1</sub>      |                                                      | 0.47  | 1   |     | μF   |
| C2                                           | C <sub>C2</sub>      |                                                      | 0.47  | 1   |     | μF   |
| CPOUT                                        | Ссроит               |                                                      | 4.7   | 10  |     | μF   |
| LDO_OUT                                      | C <sub>LDO_OUT</sub> |                                                      | 1.0   | 2.2 |     | μF   |
| CAPACITOR EQUIVALENT SERIES RESISTANCE (ESR) | Resr                 | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |       |     |     |      |
| C <sub>IN</sub> , C <sub>CPOUT</sub>         |                      |                                                      | 0.001 |     | 0.1 | Ω    |
| $C_LDO\_OUT$                                 |                      |                                                      | 0.001 |     | 0.1 | Ω    |

<sup>&</sup>lt;sup>1</sup> The minimum capacitance over the full range of the operating conditions must be greater than the minimum specifications. Consider the full range of the operating conditions in the application during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended. Y5V and Z5U capacitors are not recommended.

 $<sup>^2</sup>$  Soft start time is defined as the time between 0% to 98% of  $V_{\text{LDO\_OUT}}.$ 

 $<sup>^3</sup>$  Total start-up time is defined as the time between EN going high to PG<sub>TH</sub> going high.

### **ABSOLUTE MAXIMUM RATINGS**

Table 5.

| Parameter                            | Rating           |
|--------------------------------------|------------------|
| VIN, C1+, C2+, EN to GND             | −0.3 V to +20 V  |
| PGOOD to GND                         | -0.3V to +20 V   |
| SYNC to GND                          | -0.3V to +5.5 V  |
| FREQ to GND                          | -0.3V to +2.5 V  |
| SEL1, SEL2 to GND                    | -0.3V to +2.5 V  |
| C1-, C2-, CPOUT, LDO_OUT to GND      | −20 V to +0.3 V  |
| FB to GND                            | −5.5 V to +0.3 V |
| Operating Junction Temperature Range | -40°C to +125°C  |
| Storage Temperature Range            | −65°C to +150°C  |
| Soldering Conditions                 | JEDEC J-STD-020  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in the circuit board (4-layer, JEDEC standard board) for surface mount packages.

**Table 6. Thermal Resistance** 

| Package Type          | θја   | θις  | Ψл   | Unit |
|-----------------------|-------|------|------|------|
| CP-16-17 <sup>1</sup> | 45.42 | 2.22 | 0.52 | °C/W |

 $<sup>^1</sup>$   $\theta_{JA}$ ,  $\theta_{JC}$ , and  $\Psi_{JT}$  are based on a 4-layer PCB (two signal and two power planes) with four thermal vias connecting the exposed pad to the CPOUT plane.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

**Table 7. Pin Function Descriptions** 

| Pin No. | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VIN      | Power Input. Connect Pin 1 to the input power source and connect a 10 µF bypass capacitor between Pin 1 and GND.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2       | EN       | Precision Enable Pin. Pull EN high to enable the ADP5600 and pull EN low to disable ADP5600. The EN pin has an internal pull-down resistor to GND to prevent operation if EN is left floating.                                                                                                                                                                                                                                                                                                                                        |
| 3       | SYNC     | Synchronization Input (SYNC). Connect this pin to an external clock with a range of 180 kHz to 2.2 MHz, to synchronize the charge pump oscillator to f <sub>SYNC</sub> /2. If this pin is shorted to GND or does not change for some period of time, then the internal clock frequency determined by the FREQ pin is used instead of the external clock connected to the SYNC pin. See the Oscillator and Synchronization sections for more information. Do not leave the SYNC pin floating. If Pin 3 is not used, short SYNC to GND. |
| 4       | FREQ     | Frequency Setting. Connect a resistor between FREQ and GND to program the oscillator frequency between 100 kHz and 1.0 MHz. If FREQ is shorted to GND, the charge pump switching frequency is programmed to 1 MHz (typical). Do not leave this pin floating.                                                                                                                                                                                                                                                                          |
| 5       | PGOOD    | Power-Good Output (Open Drain). A pull-up resistor of 10 k $\Omega$ to 100 k $\Omega$ is recommended. When not used, this pin can be left floating or connected to GND.                                                                                                                                                                                                                                                                                                                                                               |
| 6       | FB       | Feedback Voltage Sense Input. For fixed output voltages, short FB to LDO_OUT. For adjustable mode, connect an external resistor divider between LDO_OUT and GND through the FB pin to set the output voltage.                                                                                                                                                                                                                                                                                                                         |
| 7       | LDO_OUT  | Output of the LDO. Connect a 2.2 μF or greater capacitor from LDO_OUT to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 9       | C2-      | C2 Flying Capacitor Negative Terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10      | C2+      | C2 Flying Capacitor Positive Terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8, 11   | CPOUT    | Inverting Charge Pump Output. Connect CPOUT to the exposed pad. Connect a 10 µF or greater capacitor from CPOUT to GND.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 12      | C1+      | C1 Flying Capacitor Positive Terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 13      | C1-      | C1 Flying Capacitor Negative Terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14      | SEL2     | Output Voltage Selector 2. Short SEL2 to GND or leave floating to select one of four LDO_OUT voltage options.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 15      | SEL1     | Output Voltage Selector 1. Short SEL1 to GND or leave floating to select one of four LDO_OUT voltage options.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 16      | GND      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | EP       | Exposed Pad. It is recommended that the exposed pad connect to the CPOUT plane on the board.                                                                                                                                                                                                                                                                                                                                                                                                                                          |

### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}\text{C}, \ V_{\text{IN}} = 12 \ \text{V}, \ V_{\text{LDO\_OUT}} = -2.5 \ \text{V}, \ I_{\text{LDO\_OUT}} = -10 \ \text{mA}, \ C_{\text{IN}} = C_{\text{CPOUT}} = 10 \ \mu\text{F}, \ C_{\text{LDO\_OUT}} = 2.2 \ \mu\text{F}, \ C_{\text{1}} = C_{\text{2}} = 1 \ \mu\text{F}, \ f_{\text{OSC}} = 500 \ \text{kHz}, \ unless otherwise noted.}$ 



Figure 4. Shutdown Current ( $I_{SHDN}$ ) vs. Junction Temperature ( $T_J$ ) at Various Input Voltages ( $V_{IN}$ )



Figure 5. Active Switching Current ( $I_{SW}$ ) vs. Oscillator Frequency ( $f_{OSC}$ ) at Various Input Voltages ( $V_{IN}$ )



Figure 6. Charge Pump Power Efficiency vs. CPOUT Load Current ( $I_{CPOUT}$ ) at Various Oscillator Frequencies ( $f_{OSC}$ ),  $V_{IN}=12~V$ 



Figure 7. Oscillator Frequency ( $f_{OSC}$ ) vs. Junction Temperature ( $T_J$ ) at Various Input Voltages ( $V_{IN}$ )



Figure 8. Active Switching Current ( $I_{SW}$ ) vs. Junction Temperature ( $T_J$ ) at Various Input Voltages ( $V_I$ N)



Figure 9. Charge Pump Power Efficiency vs. CPOUT Load Current ( $I_{CPOUT}$ ) at Various Junction Temperatures ( $T_J$ ),  $V_{IN} = 12 V$ 



Figure 10. Charge Pump Output Impedance ( $R_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ) at Various Junction Temperatures ( $T_{J}$ )



Figure 11. LDO Line Regulation vs. Junction Temperature (T<sub>J</sub>)



Figure 12. LDO Output Voltage ( $V_{LDO\_OUT2}$ ) vs. LDO\\_OUT Load Current ( $I_{LDO\_OUT}$ ) at Various Junction Temperatures ( $T_{.y}$ )



Figure 13. Charge Pump Output Impedance (R<sub>OUT</sub>) vs. CPOUT Load Current (I<sub>CPOUT</sub>) at Various Oscillator Frequencies (f<sub>OSC</sub>)



Figure 14. LDO Load Regulation vs. Junction Temperature (T<sub>J</sub>)



Figure 15. LDO Output Voltage ( $V_{LDO\_OUT2}$ ) vs. Input Voltage ( $V_{IN}$ ) at Various Junction Temperatures ( $T_J$ )



Figure 16. LDO Dropout Voltage vs. LDO\_OUT Load Current ( $I_{\text{LDO}\_OUT}$ ) at Various Junction Temperatures (T<sub>1</sub>),  $V_{\text{LDO}\_OUT4} = -5 \text{ V}$ 



Figure 17. Start-Up Response



Figure 18. Start-Up Response, Adjustable Output Option,  $V_{ADJ} = -7.5 \text{ V}$ ,  $I_{LDO\_OUT} = -100 \text{ mA}$ 



Figure 19. LDO Output Voltage ( $V_{LDO\_OUT}$ ) vs. Input Voltage ( $V_{IN}$ ) in Dropout at Various LDO Load Currents ( $I_{LDO\_OUT}$ ),  $V_{DLO\_OUT4} = -5 \text{ V}$ 



Figure 20. Power-Down Response



Figure 21. Power-Down Response, Adjustable Output Option,  $V_{ADJ} = -7.5 V$ ,  $I_{LDO\_OUT} = -100 \text{ mA}$ 



Figure 22. Start-Up Response, V<sub>IN</sub> First



Figure 23. Oscillator Frequency (fosc) Transition,  $R_T = 110 \text{ k}\Omega$  to  $f_{SYNC} = 2.2 \text{ MHz}$ 



Figure 24. Load Transient Response,  $I_{LDO\_OUT} = -1 \text{ mA to } -100 \text{ mA}$ 



Figure 25. Start-Up Response, VEN First



Figure 26. Oscillator Frequency ( $f_{OSC}$ ) Transition,  $R_T = 110 \text{ k}\Omega$  to  $f_{SYNC} = 2.2 \text{ MHz}$ ,  $I_{CPOUT} = -100 \text{ mA}$ 



Figure 27. Load Transient Response,  $I_{LDO\_OUT} = -10$  mA to -100 mA



Figure 28. Line Transient Response,  $V_{IN} = 4 \text{ V to } 4.2 \text{ V}$ ,  $I_{LDO\_OUT} = -100 \text{ mA}$ 



Figure 29. Total Integrated Noise vs. LDO\_OUT Load Current (ILDO\_OUT)



Figure 30. Noise Spectral Density vs. Frequency at Various LDO Output Voltages



Figure 31. Line Transient Response,  $V_{IN} = 11 \text{ V to } 12 \text{ V}$ ,  $I_{LDO\_OUT} = -100 \text{ mA}$ 



Figure 32. Total Integrated Noise vs. Oscillator Frequency (fosc)



Figure 33. VIN to LDO\_OUT PSRR vs. Frequency at Various  $I_{\text{LDO}\_\text{OUT}}$ 



Figure 34. CPOUT Entry to Short Circuit



Figure 35. VIN to LDO\_OUT PSRR vs. Frequency at Various Input Voltages (V<sub>IN</sub>)



Figure 36. LDO\_OUT Entry to Short Circuit



Figure 37. CPOUT Recovery from Short Circuit



Figure 38. VIN to LDO\_OUT PSRR vs. Frequency at Various Oscillator Frequencies (f<sub>OSC</sub>)



Figure 39. LDO\_OUT Recovery From Short Circuit

### THEORY OF OPERATION



Figure 40. Functional Block Diagram

The ADP5600 is unique among inverting regulators in that it has two charge pump blocks that operate in an interleaving manner. Interleaved operation gives greatly reduced input and output voltage ripple without sacrificing efficiency, output resistance, or ease of use compared to inductor-based solutions. An LDO regulates the output voltage and filters out low frequency spurious signals.

#### **INVERTING CHARGE PUMP OPERATION**

The basic voltage conversion task is achieved using a switched capacitor technique with two external charge storage capacitors. An internal oscillator and switching network transfer charge between the two charge storage capacitors. The basic principle of the voltage inversion scheme is illustrated in Figure 41.



Figure 41. Basic Inverting Charge Pump

In Figure 41, an oscillator generating antiphase signals ( $\varphi$ 1 and  $\varphi$ 2) controls the S1, S2, and S3, S4 switches. During the charging phase,  $\varphi$ 1, the S1 and S2 switches are closed, charging  $C_{FLY}$  up to the voltage at VIN. During output phase,  $\varphi$ 2, S1 and S2 open and S3 and S4 close. The positive terminal of  $C_{FLY}$  is connected to GND via S3 and the negative terminal of  $C_{FLY}$  connects to OUT via S4. The charge on  $C_{FLY}$  is transferred to  $C_{OUT}$  during  $\varphi$ 2.

The net result at steady state is voltage inversion at OUT with respect to GND. Ideally, capacitor  $C_{\text{OUT}}$  maintains its voltage during  $\phi 1$ . However, due to limited storage capacity, this voltage drops due to the load  $(I_{\text{OUT}})$  until  $\phi 2$  arrives. This discharging and charging action of  $C_{\text{OUT}}$  is the output ripple. The charge transfer efficiency depends on the on-resistance of the switches, the frequency at which they are being switched, and on the equivalent series resistance (ESR) of the external capacitors. For minimum losses and maximum efficiency, capacitors with low ESR are, therefore, recommended.

The charging and discharging current are always discontinuous and the output voltage ripple for the charge pumps is always

$$\Delta V_{OUT} = \frac{I_{OUT}}{2 \times f_{OSC} \times C_{OUT}}$$

Similarly, the input voltage ripple is always

$$\Delta V_{IN} = \frac{I_{OUT}}{2 \times f_{OSC} \times C_{IN}}$$

where:

 $\Delta V_{OUT}$  is the output voltage ripple.

 $\Delta V_{IN}$  is the input voltage ripple.

*I*<sub>OUT</sub> is the charge pump load current.

 $f_{OSC}$  is the charge pump switching frequency.

 $C_{IN}$  is the charge pump input capacitor.

 $C_{OUT}$  is the charge pump output capacitor.

Therefore, the voltage ripple (noise) can only be improved by decreasing  $I_{\text{OUT}}$  (impractical), increasing the switching frequency (less efficient), or increasing the capacitance (costly).

By adding another charge pump of the opposite phase, the ADP5600 offers a solution with an almost continuous current flowing at the input and output nodes, greatly reducing the voltage ripple.

# INTERLEAVED INVERTING CHARGE PUMP OPERATION

The ADP5600 has two inverting charge pumps that operate in an interleaving manner, requiring the use of two small flying capacitors ( $C_{\text{Cl}}$  and  $C_{\text{C2}}$ ), which are typically of the same value. Each fly capacitor operates on a separate charge pump inverter that runs out of phase with each other. The output is then combined at CPOUT as shown in Figure 42. The interleaving operation results in a periodic ripple that is twice the frequency of the oscillator.



Figure 42. Interleaved Operation

This approach provides a roughly constant input and output current that dramatically reduces the voltage ripple. For an interleaved inverting charge pump, the output voltage ripple is given by

The dy 
$$\Delta V_{CPOUT} = \frac{I_{CPOUT}}{4 \times f_{OSC} \times C_{CPOUT}} - I_{CPOUT} \times (R_{OUT} - 2 \times R_{ON}) \times \frac{C_{CI}}{C_{CPOUT}} \times \frac{\beta - 1}{\sqrt{\beta}}$$

where:

 $\Delta V_{CPOUT}$  is the ripple voltage in CPOUT.

 $I_{CPOUT}$  is the load current in CPOUT.

*f*<sub>OSC</sub> is the charge pump switching frequency.

 $C_{CPOUT}$  is the output capacitor in CPOUT.

 $C_{C1}$  is the fly capacitor.

 $R_{OUT}$  is the effective output resistance of the charge pump.  $R_{ON}$  is the average on resistance of the four switches.

$$\beta = e^{\left(\frac{1}{8 \times f_{\text{OSC}} \times R_{\text{ON}} \times C_{\text{CI}}}\right)}$$

A comparison of the conventional charge pump topology and the interleaving approach is shown in Figure 43 and Figure 44.



Figure 43. Noninterleaved Charge Pump Operation ( $f_{OSC} = 500$  kHz,  $C_{IN} = 10 \, \mu\text{F}, \, C_1 = 1 \, \mu\text{F}, \, C_2 = Float, \, C_{CPOUT} = 10 \, \mu\text{F})$ 



Figure 44. Interleaved Charge Pump Operation ( $f_{OSC}$  = 500 kHz,  $C_{IN}$  = 10  $\mu$ F,  $C_1$  =  $C_2$  = 1  $\mu$ F,  $C_{CPOUT}$  = 10  $\mu$ F)

#### **CHARGE PUMP OUTPUT RESISTANCE**

The output resistance is the main loss contributor in a charge pump switching converter. A simplified model is shown in Figure 45 where the output resistance is just before the output capacitor. The model shows that when a load current, Icpout, is pulled from Vcpout, a resulting voltage drop is generated.



Figure 45. Simplified Output Resistance Model

Always consider the output resistance when designing for a desired output voltage because the voltage drop across the charge pump scales with the load current.

To estimate ADP5600 output resistance,  $R_{\text{OUT}}$ , use the following equation:

$$R_{OUT} = 1/(2 \times C1 \times f_{OSC}) + 4 \times R_{ON} + 2 \times R_{C1\_ESR}$$

where

 $R_{ON}$  is the average on resistance of the four switches, the typical value is ~2.1  $\Omega$ .

 $R_{C1 ESR}$  is the ESR of C1.

#### **NEGATIVE LDO REGULATOR**

Internally, the ADP5600 has a negative LDO regulator that consists of a reference, an error amplifier, a feedback voltage divider, and an N-channel metal-oxide-semiconductor (NMOS) pass transistor. Current flows from CPOUT to LDO\_OUT via the NMOS pass transistor, which is controlled by the error amplifier.

The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is more positive than the reference voltage, the gate of the NMOS transistor is pulled toward GND, allowing more current to pass and increasing the output voltage magnitude. If the feedback voltage is more negative than the reference voltage, the gate of the NMOS transistor is pulled toward  $V_{\mbox{\tiny CPOUT}},$  allowing less current to pass and decreasing the output voltage.



Figure 46. Simplified LDO Model

#### STARTUP AND SOFT START

#### **Charge Pump Startup**

The ADP5600 starts switching when  $V_{\text{IN}} \ge \text{UVLO}_{\text{RISING}}$  and  $V_{\text{EN}} \ge \text{EN}_{\text{TH}}$ . If left unprotected, large inrush currents can flow from  $C_{\text{IN}}$  to C1 and C2 until the capacitors reach their steady state values. Therefore, the ADP5600 implements a controlled soft start profile where the maximum input current is limited to 200 mA over a time period.

If  $V_{IN} \ge UVLO_{RISING}$  and  $V_{EN} < EN_{TH}$ , the output pull-down resistor is enabled, discharging the output. If  $V_{IN} < UVLO_{RISING}$ , the output pull-down resistor is disabled.

#### **LDO Soft Start**

If the voltage magnitude at CPOUT exceeds PG<sub>TH\_CP</sub>, the LDO is enabled and starts to ramp up the reference voltage at the input of the error amplifier, causing a soft start response at LDO\_OUT. Estimate the LDO soft start time, tss, using the following formula:

$$t_{SS} = (C_{SS} \times V_{LDO\ OUT})/I_{SS}$$

where:

 $V_{LDO\_OUT}$ , output voltage according to SEL1 and SEL2.  $C_{SS}$ , internal soft start capacitor, is 98.4 pF.

 $I_{SS}$ , internal source current to  $C_{SS}$ , is 1  $\mu$ A.

If  $V_{\text{CPOUT}}$  is less negative than  $PG_{\text{TH\_CP}}$ , the LDO is disabled and the output pull-down resistor is enabled.

Figure 47 shows the start-up response of ADP5600 at different LDO output voltages.



Figure 47. Start-Up Response at Various LDO Output Voltages

#### PRECISION ENABLE/SHUTDOWN

The EN input pin has a precision analog threshold of 1.2 V (typical) with 70 mV of hysteresis. When the enable voltage exceeds 1.2 V, the regulator turns on; when it falls below 1.13 V (typical), the regulator turns off. To force the regulator to automatically start when input power is applied, connect EN to VIN.

Through an internal switch, the precision EN pin has an internal pull-down resistor of approximately 1 M $\Omega$ , providing a default turn-off if the EN pin is open. However, it is not recommended to leave EN open. EN should be pulled high or low to enable or disable the device, respectively.

When the EN pin voltage exceeds 0.8 V (typical), the ADP5600 starts up and enables its housekeeping block. Below this voltage, the device operates in a deep shutdown mode for minimum current consumption. As EN voltage rises to 1.2 V, the precision enable is triggered, turning on the oscillator, charge pump, and LDO blocks.



Figure 48. Isw vs. EN Voltage

ADP5600 also includes an output discharge resistor to force the CPOUT and LDO output voltages to zero when the ADP5600 is disabled. This procedure ensures that the outputs of CPOUT and the LDO are always in a well-defined state, whether enabled or not.

#### **OSCILLATOR**

The oscillator frequency,  $f_{OSC}$ , of the ADP5600 can be set to a value from 100 kHz to 1 MHz by connecting a resistor,  $R_T$ , from the FREQ pin to ground. The oscillator frequency can be estimated using the following equation:

$$f_{OSC} [kHz] = 64,700/R_T [k\Omega]$$

If  $R_{\rm T}$  is approximately 50  $k\Omega$  or less, the oscillator frequency clamps at near 1 MHz.

Figure 49 shows the typical relationship between  $f_{\rm OSC}$  and  $R_{\rm T}$ . The adjustable frequency allows the user to make decisions based on the trade-off between efficiency and solution size.



Figure 49.  $f_{OSC}$  vs.  $R_T$ 

#### **SYNCHRONIZATION**

To synchronize the ADP5600, connect an external clock to the SYNC pin. The frequency of the external clock can be in the range of 180 kHz to 2.2 MHz. The ADP5600 uses the rising edge of this signal to create the 50% duty cycle charge pump oscillator. Therefore, each of the two charge pumps operates at one half of the SYNC frequency, and the input and output voltage ripple frequency is exactly at the original SYNC input frequency.

If this external clock is applied to the SYNC pin prior to EN, then the ADP5600 starts up with the SYNC signal running the oscillator. If the external clock is applied after the ADP5600 starts up, then the ADP5600 uses the oscillator set by the condition of the FREQ pin until the SYNC signal becomes available. In this way, the charge pump starts up normally even if there is some delay between the enable of the ADP5600 and the application of the synchronization clock.

# CURRENT-LIMIT AND OUTPUT SHORT-CIRCUIT PROTECTION (SCP)

The ADP5600 includes a current-limit protection circuitry to limit the input and output current. The current-limit circuitry clamps the current flow to 200 mA on both the charging phase and output phase. Because C1 and C2 are out of phase, there is a continuous 200 mA flowing at VIN and CPOUT, as shown in Figure 50 and Figure 51.



Figure 50. Current Limit, C1 Charging Phase and C2 Output Phase



Figure 51. Current Limit, C2 Charging Phase and C1 Output Phase

Figure 52 shows the response of ADP5600 when a hard short from CPOUT to ground occurs.



Figure 52. CPOUT Entry to Short Circuit

If the hard short occurs from LDO\_OUT to GND, the ADP5600 LDO current limit is hit first, so that only –160 mA is conducted into the short.



Figure 53. LDO\_OUT Entry to Short Circuit

#### **POWER GOOD**

Power good (PGOOD) is an active high, open-drain output and requires a resistor to pull it up to a voltage. When PGOOD is high, it indicates that the voltage on the FB pin, and therefore the LDO output voltage, is near the desired value. A low on the PGOOD pin indicates that the voltage on the FB pin is not within the desired value. There is an eight-switching cycle waiting period after FB goes below PG<sub>TH</sub> and PGOOD asserts low. If  $V_{FB}$  goes above PG<sub>TH</sub> within the eight switching cycles, the event is ignored by the PGOOD circuitry.

#### **UNDERVOLTAGE LOCKOUT (UVLO)**

Undervoltage lockout circuitry is integrated in the ADP5600 to prevent the occurrence of power-on glitches. If the VIN voltage drops below UVLO  $_{\rm FALLING}$ , then the ADP5600 partially shuts down with the oscillator, charge pump, and LDO regulator turned off. When the VIN voltage rises again above UVLO  $_{\rm RISING}$ , the soft start period is initiated and the ADP5600 is fully enabled.



Figure 54. UVLO Threshold

#### THERMAL CONSIDERATIONS

If the ADP5600 junction temperature rises above 150°C, the internal thermal shutdown circuit turns off the oscillator, charge pump, and LDO for self protection. Extreme junction temperatures can be the result of high current operation, poor circuit board thermal design, and/or high ambient temperature. TSD<sub>HYS</sub> is included in the thermal shutdown circuit so that if an overtemperature event occurs, the ADP5600 does not return to normal operation until the on-chip temperature drops below 135°C. Upon recovery, both the charge pump and LDO soft starts are initiated before normal operation begins.

The junction temperature of the ADP5600 can be calculated by

$$T_J = T_A + (P_D \times \theta_{JA})$$

where:

 $T_A$  is the ambient temperature.

 $\theta_{JA}$  is the JEDEC thermal resistance.

 $P_D$  is the power dissipation in the die, given by

$$P_D = ((V_{IN} - V_{LDO\_OUT}) \times I_{LDO\_OUT}) + (V_{IN} \times I_{SW})$$

where:

 $V_{IN}$  and  $V_{LDO\_OUT}$  are the input and output voltages, respectively.  $I_{LDO\_OUT}$  is the LDO load current.

*Isw* is the active switching current.

Figure 55 shows junction temperature calculations for different ambient temperatures and power dissipation.



Figure 55. Junction Temperature vs. Total Power Dissipation at Various Ambient Temperatures

# APPLICATIONS INFORMATION CAPACITOR SELECTION

#### **Charge Pump Input and Output Capacitor Selection**

The input and output capacitors dictate the amount of ripple voltage present in their respective nodes. The minimum effective capacitance that is required to keep the input and output ripple at a reasonable level is 4.7  $\mu F$ . A 10  $\mu F$  10% X7R ceramic capacitor with twice the voltage rating compared to the intended input voltage is recommended for  $C_{IN}$  and  $C_{CPOUT}$ .

#### **Charge Pump Flying Capacitor Selection**

The flying capacitance affects the output resistance of the charge pump, as seen in Figure 56. A low flying capacitance causes a voltage drop from the input to output transfer due to the small charge storage capacity and higher reactance. In general, higher flying capacitance improves both the load transient response and the steady state ripple.



Figure 56.  $R_{OUT}$  vs.  $I_{CPOUT}$  at Different  $C_{FLY}$  Values,  $f_{OSC} = 500$  kHz

#### **LDO Capacitor Selection**

ADP5600 is designed to operate with small space-saving ceramic capacitors, as long as its ESR value is taken into consideration. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 2.2  $\mu$ F capacitance with an ESR of 0.1  $\Omega$  or less is recommended to ensure the stability of the ADP5600. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP5600 to large changes in load current. Figure 57 shows the transient response at  $C_{LDO\_OUT} = 10 \mu$ F.



Figure 57. Output Transient Response,  $C_{LDO\_OUT} = 10 \,\mu F$ 

#### **OUTPUT VOLTAGE SETTINGS**

The inverting charge pump provides a voltage on CPOUT that is approximately equal to the negative of its input voltage and some loss, depending on the output current,  $I_{\text{CPOUT}}$ , and output resistance,  $R_{\text{OUT}}$ . More specifically, the CPOUT voltage is given by the equation

$$V_{CPOUT} = -(V_{IN} + I_{CPOUT} \times R_{OUT})$$

where:

 $V_{CPOUT}$  is the voltage at CPOUT.

 $V_{IN}$  is the voltage at VIN.

*I*<sub>CPOUT</sub> is the load current at CPOUT.

 $R_{OUT}$  is the charge pump output resistance.

The LDO output voltage of the ADP5600 can be configured for preprogrammed, fixed, output voltages, or adjusted using feedback resistors. Setting the SEL1 and SEL2 pins changes the LDO fixed output voltage, according to Table 8.

**Table 8. LDO Fixed Output Voltage Configurations** 

| SEL1     | SEL2     | V <sub>LDO_OUT</sub> |
|----------|----------|----------------------|
| GND      | GND      | −0.505 V             |
| Floating | GND      | −1.5 V               |
| GND      | Floating | −2.5 V               |
| Floating | Floating | -5.0 V               |

If the desired output voltage of the LDO is -0.505 V, -1.5 V, -2.5 V, or -5.0 V, set the SEL1 and SEL2 pins as shown in Table 8 and connect the FB pin directly to LDO\_OUT. To obtain any other voltage between -0.505 V and  $-V_{IN}$ , use a resistor divider on the FB pin, as shown in Figure 58.



Figure 58. LDO Output Voltage Setup

For the best noise performance, choose the LDO output voltage nearest to the desired adjustable LDO output voltage without exceeding it. For example, if the desired adjustable LDO output voltage is -3.3 V, then choose the -2.5 V LDO output voltage (SEL1 = GND, SEL2 = floating), and place a resistor divider between LDO\_OUT, FB, and ground. The programmed adjustable output voltage,  $V_{\rm ADJ}$ , can be calculated as

$$V_{ADJ} = V_{LDO\_OUT} \times \left(1 + \frac{R1}{R2}\right)$$

where.

 $V_{ADJ}$  is the programmed adjustable LDO output voltage.  $V_{LDO\_OUT}$  is the LDO output voltage when the LDO\_OUT pin is shorted to the FB pin.

R1 is the feedback resistor between LDO\_OUT and FB. R2 is the feedback resistor between FB and GND (R2 is recommended to be  $40 \text{ k}\Omega$  or higher).

#### **NOISE REDUCTION**

The low output noise of the ADP5600 is achieved by keeping the LDO error amplifier in unity gain and setting the reference voltage equal to the output voltage. The ADP5600 uses two feedback resistors to adjust the output of the LDO. The disadvantage of this LDO scheme is that the output voltage noise is proportional to the error amplifier gain and total feedback resistance.

The LDO circuit can be modified slightly to reduce the output voltage noise to levels close to that of the fixed output of the ADP5600. The circuit shown in Figure 59 adds two additional components to the output voltage setting resistor divider.  $C_{NR}$  and  $R_{NR}$  are added in parallel with  $R_1$  to reduce the ac gain of the error amplifier.  $R_{NR}$  is chosen to be nearly equal to  $R_2$ , limiting the ac gain of the error amplifier to approximately 6 dB. The actual gain is the parallel combination of  $R_{NR}$  and  $R_1$  divided by  $R_2$ . This resistance ensures that the error amplifier always operates at greater than unity gain.

 $C_{\text{NR}}$  is chosen by setting the reactance of  $C_{\text{NR}}$  equal to  $R_1-R_{\text{NR}}$  at a frequency between 10 Hz and 100 Hz. This capacitance sets the frequency where the ac gain of the error amplifier is 3 dB down from its dc gain.



Figure 59. Noise Reduction Modification

The noise of the adjustable LDO is found by using the following formula, assuming the noise of a fixed output LDO is approximately 59  $\mu V\colon$ 

Noise = 
$$59 \mu V \times (R_{PAR} + R_2) \div R_2$$

where  $R_{PAR}$  is a parallel combination of  $R_1$  and  $R_{NR}$ .

Based on the component values shown in Figure 59, the ADP5600 has the following characteristics:

- DC gain of 3 (9.54 dB)
- High frequency ac gain of 1.67 (4.44 dB)
- Measured rms noise of the adjustable LDO at -100 mA without noise reduction of  $\sim 163 \mu V$  rms
- Measured rms noise of the adjustable LDO at -100 mA with noise reduction circuit of ~99 μV rms

Figure 60 shows the difference in noise spectral density for the adjustable ADP5600 set to  $-7.5~\rm V$  with and without the noise reduction network. In the 20 Hz to 20 kHz frequency range, the reduction in noise is observable.



Figure 60.  $V_{ADJ} = -7.5 V$  Adjustable ADP5600 With and Without the Noise Reduction Network ( $C_{NR}$  and  $R_{NR}$ )

#### CHANGING THE OSCILLATOR SOURCE ON-THE-FLY

The Synchronization section describes how the charge pumps react on application and removal of an external clock on the SYNC pin. The charge pump frequency transitions smoothly upon syncing to the external clock. However, upon removal of the external clock, the charge pump stops switching, which causes a drop at CPOUT, leaving the CCPOUT supplying the charge requirement of the output (see Figure 61).



Figure 61. Response of CPOUT upon Removal of the External Clock on SYNC

If LDO is the only load of CPOUT and it has not reached its dropout region then the LDO can be represented by a constant current source and the effective circuit at the charge pump output is shown in Figure 62.



Figure 62. Simplified Circuit of the Output upon Removal of External Clock on SYNC

The effective circuit is similar to a simple discharging of a capacitor using a current source, ICPOUT. This drop can be estimated using the following equation:

 $V_{SYNCOFF} = (I_{CPOUT} \times t_{SYNCOFF})/C_{CPOUT}$ 

#### where:

 $V_{SYNCOFF}$  is the drop from the initial CPOUT voltage.  $t_{SYNCOFF}$  is 189.63 µs (typical).

 $I_{CPOUT}$  is the total current being pulled out of the  $C_{CPOUT}$  capacitor.

 $C_{CPOUT}$  is the effective capacitance at CPOUT, this includes tolerance, dc bias effect, and temperature coefficient.

# **DESIGN EXAMPLE**

This section provides an example of the step by step design procedures and the external components required for ADP5600. Table 9 lists the design requirements for this example.

Table 9. Example Design Requirements for ADP5600

| Parameter          | Specification                    |
|--------------------|----------------------------------|
| LDO Output Voltage | $V_{LDO\_OUT} = -3.3 \text{ V}$  |
| LDO Output Current | $I_{LDO\_OUT} = -100 \text{ mA}$ |

# SETTING THE SWITCHING FREQUENCY OF THE CHARGE PUMP

The first step is to determine the switching frequency for the ADP5600 design. In general, higher switching frequencies produce a smaller solution size due to the lower component values required, whereas lower switching frequencies result in higher conversion efficiency due to lower switching losses.



Figure 63. Power Efficiency vs. IcPOUT at Various Oscillator Frequencies

The oscillator frequency of the ADP5600 can be set from 0.1 MHz to 1 MHz by connecting a resistor from the FREQ pin to ground. The selected resistor allows the user to make decisions based on the trade-off between efficiency and solution size.

In this design example, a switching frequency of 500 kHz achieves an ideal combination of small solution size and high conversion efficiency. To set the switching frequency to 500 kHz, use the following equation to calculate the  $R_{\rm T}$  value:

$$R_T\left[\mathrm{k}\Omega\right] = 64{,}700/f_{OSC}\left[\mathrm{kHz}\right]$$

Therefore, select a standard resistor,  $R_T = 130 \text{ k}\Omega$ .

#### **SELECTING THE CHARGE PUMP FLYING CAPACITOR**

The flying capacitor dictates the amount of voltage drop across the charge pump due to the output resistance, which depends on the charge pump switching frequency.

Operation at high switching frequencies allows the use of smaller flying capacitances, however, the minimum value is limited due to its inverse effect on the charge pump impedance.

Refer to Table 10 for the recommended flying capacitor value for each switching frequency.

Table 10. Recommended Minimum C1 and C2

| f <sub>osc</sub> | C1 and C2 Capacitances |
|------------------|------------------------|
| 100 kHz          | 1 μF                   |
| 250 kHz          | 1 μF                   |
| 500 kHz          | 1 μF                   |
| 750 kHz          | 0.47 μF                |
| 1 MHz            | 0.47 μF                |

# SETTING THE OUTPUT VOLTAGE OF THE LDO REGULATOR

Select a value for R<sub>2</sub> and then calculate R<sub>1</sub> by using the following equation:

$$R_1 = ((V_{ADI}/V_{LDO\ OUT}) - 1) \times R_2$$

where:

 $V_{LDO\_OUT}$  is -2.5 V.

 $R_1$  is the feedback resistor between LDO\_OUT and FB.  $R_2$  is the feedback resistor between FB and GND ( $R_2$  is recommended to be 40 k $\Omega$  or higher).

To set the output voltage to -3.3 V,  $R_2$  is set to 40 k $\Omega$ , giving a calculated  $R_1$  value of 12.8 k $\Omega$ .

#### DETERMINING THE MINIMUM VIN VOLTAGE

To achieve the desired performance of the ADP5600, a minimum input voltage,  $V_{\rm IN}$ , is required per application. This both considers the PSRR performance that requires a headroom voltage across the LDO and the drop on the charge pump due to the output resistance. To calculate the minimum  $V_{\rm IN}$ , use the following formula:

$$V_{IN} = V_{LDO\ OUT} + V_{HR} + (R_{OUT} \times I_{CPOUT})$$

where:

 $R_{OUT}$  is the output resistance of the charge pump.  $V_{HR}$  is the LDO headroom required to achieve a certain PSRR performance. The recommended minimum headroom voltage is 500 mV.

### CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Because the internal switches of the ADP5600 turn on and off very fast, good printed circuit board (PCB) layout practices are critical to ensure optimum operation of the device. Improper layouts result in poor load regulation, especially under heavy loads. Output performance can be improved by following these simple layout guidelines:

- Place the input capacitor  $(C_{IN})$  as close as possible to the VIN and GND pins.
- Place the output capacitors (C<sub>CPOUT</sub>) and C<sub>LDO\_OUT</sub> as close as possible to the CPOUT/LDO\_OUT and GND pins.
- Place fly capacitors (C<sub>C1</sub> and C<sub>C2</sub>) close to the respective fly capacitor pins (C1+/C2+ and C1-/C2-).

- Use of 0603 and 0402 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited.
- Connect the exposed pad to CPOUT.
- Use adequate ground and power traces or planes.
- Use a single-point ground for device ground and input and output capacitor grounds.
- Keep external components as close to the device as possible.
- Use short and wide traces/planes from the input and output capacitors to the input and output pins, respectively.



Figure 64. Example PCB Layout

## **OUTLINE DIMENSIONS**



Figure 65. 16-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.75 mm Package Height (CP-16-17) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                           | Package Option |
|--------------------|-------------------|-----------------------------------------------|----------------|
| ADP5600ACPZ-R7     | −40°C to +125°C   | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-17       |
| ADP5600CP-EVALZ    |                   | Evaluation Board                              |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Management Specialised - PMIC category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below:

LV5686PVC-XH FAN7710VN NCP391FCALT2G SLG7NT4081VTR SLG7NT4192VTR AP4313UKTR-G1 AS3729B-BWLM

MB39C831QN-G-EFE2 MAX4940MB LV56841PVD-XH MAX77686EWE+T AP4306BUKTR-G1 MIC5164YMM PT8A3252WE

NCP392CSFCCT1G TEA1998TS/1H PT8A3284WE PI3VST01ZEEX PI5USB1458AZAEX PI5USB1468AZAEX MCP16502TAC-E/S8B

MCP16502TAE-E/S8B MCP16502TAA-E/S8B MCP16502TAB-E/S8B ISL91211AIKZT7AR5874 ISL91211BIKZT7AR5878

MAX17506EVKITBE# MCP16501TC-E/RMB ISL91212AIIZ-TR5770 ISL91212BIIZ-TR5775 CPX200D TP-1303 TP-1305 TP-1603 TP
2305 TP-30102 TP-4503N MIC5167YML-TR LPTM21-1AFTG237C MPS-3003L-3 MPS-3005D NCP392ARFCCT1G SPD-3606

MMPF0200F6AEP STLUX383A TP-60052 ADN8834ACBZ-R7 LM26480SQ-AA/NOPB LM81BIMTX-3/NOPB LM81CIMT-3/NOPB