## -28 V, -200 mA, Low Noise, Linear Regulator

## Data Sheet

## FEATURES

## Low noise: $\mathbf{1 8 ~ \mu V ~ r m s ~}$

Power supply rejection ratio (PSRR): $\mathbf{6 6 ~ d B}$ at 10 kHz at $\mathrm{V}_{\text {out }}=-\mathbf{3 V}$
Positive or negative enable logic
Stable with small $2.2 \mu \mathrm{~F}$ ceramic output capacitor
Input voltage range: -2.7 V to -28 V
Maximum output current: - 200 mA
Low dropout voltage: - $\mathbf{1 8 5} \mathbf{~ m V}$ at $\mathbf{- 2 0 0} \mathbf{~ m A}$ load
Initial accuracy: $\pm 1 \%$
Accuracy over line, load, and temperature
+2\% maximum/-3\% minimum
Low quiescent current, $\mathrm{I}_{\mathrm{GND}}=\mathbf{- 6 5 0} \boldsymbol{\mu \mathrm { A }}$ with $\mathbf{- 2 0 0} \mathbf{~ m A}$ load
Low shutdown current: - $2 \mu \mathrm{~A}$
Adjustable output from -1.22 V to $-\mathrm{V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{DO}}$
Current-limit and thermal overload protection
6- and 8-lead LFCSP and 5-lead TSOT
Supported by ADIsimPower tool

## APPLICATIONS

Regulation to noise sensitive applications
Analog-to-digital converter (ADC) and digital-to-analog converter (DAC) circuits, precision amplifiers

## Communications and infrastructure

Medical and healthcare
Industrial and instrumentation

## GENERAL DESCRIPTION

The ADP7182 is a CMOS, low dropout (LDO) linear regulator that operates from -2.7 V to -28 V and provides up to -200 mA of output current. This high input voltage LDO is ideal for regulation of high performance analog and mixed signal circuits operating from -27 V down to -1.2 V rails. Using an advanced proprietary architecture, it provides high power supply rejection and low noise, and achieves excellent line and load transient response with a small $2.2 \mu \mathrm{~F}$ ceramic output capacitor.
The ADP7182 is available in fixed output voltage and an adjustable version that allows the output voltage to range from -1.22 V to $-\mathrm{V}_{\text {IN }}+\mathrm{V}_{\mathrm{DO}}$ via an external feedback divider.

## TYPICAL APPLICATION CIRCUITS



Figure 1. ADP7182 with Fixed Output Voltage, Vout $=-5 \mathrm{~V}$


Figure 2. ADP7182 with Adjustable Output Voltage, Vout $=-5 \mathrm{~V}$

The following fixed output voltages are available from stock: -5 V ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP), $-1.8 \mathrm{~V},-2.5 \mathrm{~V},-3 \mathrm{~V},-5 \mathrm{~V}$ (TSOT), -1.2 V , $-1.5 \mathrm{~V},-2.5 \mathrm{~V},-5 \mathrm{~V}(2.00 \mathrm{~mm} \times 2.00 \mathrm{~mm}$ LFCSP $)$. Additional voltages are available by special order.

The ADP7182 regulator output noise is $18 \mu \mathrm{~V}$ rms independent of the output voltage. The enable logic is capable of interfacing with positive or negative logic levels for maximum flexibility.

The ADP7182 is available in 5-lead TSOT, 6- and 8-lead LFCSP packages for a small, low profile footprint.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Typical Application Circuits .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 4
Input and Output Capacitance, Recommended Specifications ..... 5
Absolute Maximum Ratings ..... 6
Thermal Data ..... 6
Thermal Resistance ..... 6
ESD Caution ..... 6
Pin Configurations and Function Descriptions .....  7
Typical Performance Characteristics ..... 10
REVISION HISTORY
6/2019—Rev. L to Rev. M
Changes to Adjustable Mode Operation Section ..... 22
10/2018-Rev. K to Rev. L
Changes to Noise Reduction of the Adjustable ADP7182 Section. ..... 25
Changes to Ordering Guide ..... 32
7/2018—Rev. J to Rev. K
Changes to Outline Dimensions. ..... 30
Changes to Ordering Guide ..... 31
3/2017—Rev. I to Rev. J
Changes to Specifications Section ..... 3
Updated Outline Dimensions ..... 30
Changes to Ordering Guide ..... 31
12/2016—Rev. H to Rev. I
Changes to Figure 77 ..... 21
Moved Theory of Operation/Enable Pin Operation Section.. ..... 23
Changes to Enable Pin Operation Section ..... 23
11/2016—Rev. G to Rev. H
Change to Thermal Considerations Section ..... 25
Updated Outline Dimensions ..... 30
Changes to Ordering Guide ..... 31
6/2016-Rev. F to Rev. G
Changes to Figure 101 ..... 28
Theory of Operation ..... 22
Adjustable Mode Operation ..... 22
Applications Information ..... 23
ADIsimPower Design Tool ..... 23
Capacitor Selection ..... 23
Enable Pin Operation ..... 24
Soft Start ..... 24
Noise Reduction of the Adjustable ADP7182 ..... 25
Current-Limit and Thermal Overload Protection ..... 25
Thermal Considerations ..... 26
PCB Layout Considerations ..... 29
Outline Dimensions ..... 31
Ordering Guide ..... 32
3/2016-Rev. E to Rev. F
Changes to Figure 62 ..... 17
9/2014—Rev. D to Rev. E
Changes to Features and General Description Sections .....  1
Changes to Figure 101 ..... 28
Added Table 11 ..... 29
Changes to Ordering Guide ..... 31
7/2014—Rev. C to Rev. D
Added 6-Lead LFCSP (Throughout) .....  1
Added 6-Lead LFCSP Thermal Resistance Parameters .....  5
Added Figure 7, Figure 8, and Table 7 ..... 8
Added 6-Lead LFCSP $\theta_{\text {IA }}$ Values to Table 8; Added 6-Lead LFCSP $\Psi_{\text {IB }}$ Value to Table 10 ..... 25
Added Figure 92, Figure 93, and Figure 94 ..... 26
Changes to Thermal Characterization Parameter, $\Psi_{\text {Jв }}$ Section and Added Figure 99 ..... 27
Added Figure 101 ..... 28
Added Figure 104, Outline Dimensions ..... 29
Changes to Ordering Guide ..... 30
9/2013—Rev. B to Rev. C
Changes to Ordering Guide ..... 28
6/2013-Rev. A to Rev. B
Changes to General Description .....  1
Updated Outline Dimensions ..... 27
Changes to Ordering Guide ..... 28

## 5/2013-Rev. 0 to Rev. A

Changed Start-Up Time Vout $=-5 \mathrm{~V}$ from $450 \mu \mathrm{~s}$ to $550 \mu \mathrm{~s}$...... 3
Changes to Figure 9 and Figure 12 .............................................. 8
Changes to Figure 13 .................................................................... 9
Changes to Figure 19 and Figure 22 ........................................... 10
Changes to Figure 28 .................................................................. 11
Changes to Figure 31 and Figure 34 ........................................... 12
Changes to Figure 37 and Figure 40 ........................................... 13
Changes to Figure 43 .................................................................. 14
Added ADIsimPower Design Tool Section ............................... 21
4/2013—Revision 0: Initial Version

## ADP7182

## SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=\left(\mathrm{V}_{\text {out }}-0.5 \mathrm{~V}\right.$ ) or -2.7 V (whichever is more negative), $\mathrm{EN}=\mathrm{V}_{\mathrm{IN}}$, $\mathrm{I}_{\text {out }}=-10 \mathrm{~mA}, \mathrm{C}_{\text {IN }}=\mathrm{Cout}=2.2 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum/maximum specifications, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted.

Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT VOLTAGE RANGE | $\mathrm{V}_{\text {IN }}$ |  | -2.7 |  | -28 | V |
| OPERATING SUPPLY CURRENT | $\mathrm{I}_{\text {GND }}$ | $\begin{aligned} & \text { lout }=0 \mu \mathrm{~A} \\ & \text { lout }=-10 \mathrm{~mA} \\ & \text { lout }=-200 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline-33 \\ & -100 \\ & -650 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline-53 \\ & -150 \\ & -850 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| SHUTDOWN CURRENT | IGND-SD | $\begin{aligned} & \mathrm{EN}=\mathrm{GND} \\ & \mathrm{EN}=\mathrm{GND}, \mathrm{~V}_{\mathrm{IN}}=-2.7 \mathrm{~V} \text { to }-28 \mathrm{~V} \end{aligned}$ |  |  | -8 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| OUTPUT VOLTAGE ACCURACY <br> Fixed Output Voltage Accuracy <br> Adjustable Output Voltage Accuracy | Vout <br> $V_{\text {ADJ }}$ | $\begin{aligned} & \text { lout }=-10 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & -1 \mathrm{~mA}<\text { lout }<-200 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=(\text { Vout }-0.5 \mathrm{~V}) \text { to }-28 \mathrm{~V} \\ & \text { lout }=-10 \mathrm{~mA} \\ & -1 \mathrm{~mA}<\text { lout }<-200 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=(\text { Vout }-0.5 \mathrm{~V}) \text { to }-28 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -1 \\ & -3 \\ & -1.208 \\ & \\ & -1.184 \end{aligned}$ | $-1.22$ | $\begin{aligned} & +1 \\ & +2 \\ & -1.232 \\ & -1.244 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| LINE REGULATION | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {IN }}$ | $\mathrm{V}_{\text {IN }}=\left(\mathrm{V}_{\text {OUt }}-0.5 \mathrm{~V}\right)$ to -28 V | -0.01 |  | +0.01 | \%/V |
| LOAD REGULATION ${ }^{1}$ | $\Delta \mathrm{V}_{\text {Out }} / \Delta \mathrm{l}_{\text {out }}$ | Iout $=-1 \mathrm{~mA}$ to -200 mA |  | 0.001 | 0.006 | \%/mA |
| ADJ INPUT BIAS CURRENT | AD ${ }_{\text {I-BIAS }}$ | $-1 \mathrm{~mA}<$ lout $^{<-200 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=\left(\mathrm{V}_{\text {Out }}-0.5 \mathrm{~V}\right) \text { to }-28 \mathrm{~V}}$ |  | 10 |  | nA |
| DROPOUT VOLTAGE ${ }^{2}$ | $V_{\text {D }}$ | $\begin{aligned} & \text { lout }=-10 \mathrm{~mA} \\ & \text { lout }=-50 \mathrm{~mA} \\ & \text { lout }=-200 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & \hline-25 \\ & -46 \\ & -185 \end{aligned}$ | $\begin{aligned} & -70 \\ & -90 \\ & -360 \end{aligned}$ | mV <br> mV <br> mV |
| START-UP TIME ${ }^{3}$ | tstart-up | $\begin{aligned} & \text { V OUT }=-5 \mathrm{~V} \\ & \text { Vout }=-2.8 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 550 \\ & 375 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| CURRENT-LIMIT THRESHOLD ${ }^{4}$ | Lumit |  | -230 | -350 | -500 | mA |
| THERMAL SHUTDOWN <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis | TS ${ }_{\text {sD }}$ TSsD-Hys | TJ rising |  | $\begin{aligned} & 150 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| EN THRESHOLD <br> Positive Rise Negative Rise Positive Fall Negative Fall | Ven-pos-RISE <br> Ven-negrise <br> Ven-pos-fall <br> Ven-neg-all | Vout $=$ off to on (positive) <br> Vout $=$ off to on (negative) <br> $\mathrm{V}_{\text {out }}=$ on to off (positive) <br> Vout $=$ on to off (negative) | $\begin{aligned} & -2.0 \\ & 0.3 \end{aligned}$ |  | $1.2$ $-0.55$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| INPUT VOLTAGE LOCKOUT <br> Start Threshold Shutdown Threshold Hysteresis | $V_{\text {Start }}$ <br> Vshutdown |  | -2.695 | $\begin{aligned} & -2.49 \\ & -2.34 \\ & 150 \end{aligned}$ | -2.1 | V <br> mV |
| OUTPUT NOISE | OUT ${ }_{\text {NOIISE }}$ | 10 Hz to 100 kHz , $\mathrm{V}_{\text {out }}=-1.5 \mathrm{~V}$, $\mathrm{V}_{\text {out }}=-3 \mathrm{~V}$, and $\mathrm{V}_{\text {OUt }}=-5 \mathrm{~V}$ <br> 10 Hz to 100 kHz , Vout $=-5 \mathrm{~V}$, adjustable mode, $\mathrm{C}_{\mathrm{NR}}=$ open, $\mathrm{R}_{\mathrm{NR}}=$ open, $\mathrm{R}_{F B 1}=147 \mathrm{k} \Omega, \mathrm{R}_{\text {FB2 }}=13 \mathrm{k} \Omega$ 10 Hz to 100 kHz , Vout $=-5 \mathrm{~V}$, adjustable mode, $C_{N R}=100 \mathrm{nF}, \mathrm{R}_{\mathrm{NR}}=13 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{FB} 1}=147 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{FB} 2}=13 \mathrm{k} \Omega$ |  | $\begin{aligned} & 18 \\ & 150 \\ & 33 \end{aligned}$ |  | $\mu \mathrm{V}$ rms <br> $\mu \mathrm{V}$ rms <br> $\mu \mathrm{V}$ rms |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY REJECTION RATIO | PSRR | 1 MHz , $\mathrm{V}_{\text {IN }}=-4.3 \mathrm{~V}$, $\mathrm{V}_{\text {out }}=-3 \mathrm{~V}$ |  | 45 |  | dB |
|  |  | $1 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=-6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-5 \mathrm{~V}$ |  | 32 |  | dB |
|  |  | $100 \mathrm{kHz}, \mathrm{V}_{\text {IN }}=-4.3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-3 \mathrm{~V}$ |  | 45 |  | dB |
|  |  | $100 \mathrm{kHz}, \mathrm{V}_{\text {IN }}=-6 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-5 \mathrm{~V}$ |  | 45 |  | dB |
|  |  | $10 \mathrm{kHz}, \mathrm{V}_{\text {IV }}=-4.3 \mathrm{~V}, \mathrm{~V}_{\text {OUt }}=-3 \mathrm{~V}$ |  | 66 |  | dB |
|  |  | $10 \mathrm{kHz}, \mathrm{V}_{\mathbb{I}}=-6 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-5 \mathrm{~V}$ |  | 66 |  | dB |
|  |  | $1 \mathrm{MHz}, \mathrm{V}_{\mathrm{IN}}=-16 \mathrm{~V}$, Vout $=-15 \mathrm{~V}$, adjustable mode, $C_{N R}=100 \mathrm{nF}, \mathrm{R}_{\mathrm{NR}}=13 \mathrm{k} \Omega, \mathrm{R}_{F B 1}=13 \mathrm{k} \Omega, \mathrm{R}_{F B 2}=147 \mathrm{k} \Omega$ |  | 45 |  | dB |
|  |  | $100 \mathrm{kHz}, \mathrm{V}_{\mathrm{N}}=-16 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-15 \mathrm{~V}$, adjustable mode, $C_{N R}=100 \mathrm{nF}, \mathrm{R}_{\mathrm{NR}}=13 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{FB} 1}=13 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{FB2}}=147 \mathrm{k} \Omega$ |  | 45 |  | dB |
|  |  | $10 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=-16 \mathrm{~V}$, Vout $=-15 \mathrm{~V}$, adjustable mode, $C_{N R}=100 \mathrm{nF}, R_{N R}=13 \mathrm{k} \Omega, R_{F B 1}=13 \mathrm{k} \Omega, \mathrm{R}_{F B 2}=147 \mathrm{k} \Omega$ |  | 66 |  | dB |

${ }^{1}$ Based on an endpoint calculation using -1 mA and -200 mA loads. See Figure 10 for the typical load regulation performance for loads less than 1 mA .
${ }^{2}$ Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. This applies only for output voltages below -3 V .
${ }^{3}$ Start-up time is defined as the time between the rising edge of EN to VOUT being at $90 \%$ of the nominal value.
${ }^{4}$ Current-limit threshold is defined as the current at which the output voltage drops to $90 \%$ of the specified typical value. For example, the current limit for a -5 V output voltage is defined as the current that causes the output voltage to drop to $90 \%$ of -5 V , or -4.5 V .

## INPUT AND OUTPUT CAPACITANCE, RECOMMENDED SPECIFICATIONS

Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| INPUT AND OUTPUT CAPACITANCE |  |  |  |  |  |  |
| $\quad$ Minimum Capacitance |  |  | 1.5 | 2.2 |  | $\mu \mathrm{~F}$ |
| Capacitor Effective Series Resistance (ESR) | $\mathrm{C}_{\text {MIN }}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0.001 |  | 0.2 | $\Omega$ |

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| VIN to GND | +0.3 V to -30 V |
| VOUT to GND | 0.3 V to VIN |
| EN to GND | 5 V to VIN |
| EN to VIN | +30 V to -0.3 V |
| ADJ to GND | +0.3 V to VOUT |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD-020 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL DATA

Absolute maximum ratings apply individually only, not in combination. The ADP7182 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated.

In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The $\mathrm{T}_{\mathrm{J}}$ of the device is dependent on the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, the power dissipation of the device $\left(\mathrm{P}_{\mathrm{D}}\right)$, and the junction-to-ambient thermal resistance of the package $\left(\theta_{\mathrm{JA}}\right)$.
Maximum $\mathrm{T}_{\mathrm{J}}$ is calculated from the $\mathrm{T}_{\mathrm{A}}$ and $\mathrm{P}_{\mathrm{D}}$ using the formula

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right)
$$

Junction-to-ambient thermal resistance $\left(\theta_{\mathrm{IA}}\right)$ of the package is based on modeling and calculation using a 4-layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout.

In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of $\theta_{\text {JA }}$ can vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{\mathrm{JA}}$ are based on a 4-layer, $4 \mathrm{in} . \times 3$ in. circuit board. See JESD51-7 and JESD51-9 for detailed information on the board construction. For additional information, see the AN-617 Application Note, MicroCSP ${ }^{\text {ww }}$ Wafer Level Chip Scale Package.
$\Psi_{\text {IB }}$ is the junction-to-board thermal characterization parameter with units of ${ }^{\circ} \mathrm{C} / \mathrm{W} . \Psi_{J B}$ of the package is based on modeling and calculation using a 4-layer board. The JESD51-12, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{\text {IB }}$ measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance, $\theta_{\text {Jв. }}$. Therefore, $\Psi_{\text {Jв }}$ thermal paths include convection from the top of the package as well as radiation from the package, factors that make $\Psi_{J B}$ more useful in real-world applications. Maximum junction temperature is calculated from the board temperature (TB) and power dissipation using the formula

$$
T_{J}=T_{B}+\left(P_{D} \times \Psi_{J B}\right)
$$

See JESD51-8 and JESD51-12 for more detailed information about $\Psi_{\text {JB }}$.

## THERMAL RESISTANCE

$\theta_{\mathrm{IA}}, \theta_{\mathrm{IC}}$, and $\Psi_{\mathrm{JB}}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\mathbf{J}}$ | $\boldsymbol{\Psi}_{\text {JB }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| 8-Lead LFCSP | 50.2 | 31.7 | 18.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 6-Lead LFCSP | 68.9 | 42.29 | 44.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 5-Lead TSOT | 170 | Not applicable | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 5-Lead TSOT Pin Configuration, Fixed Output Voltage


Figure 4. 5-Lead TSOT Pin Configuration, Adjustable Output Voltage

Table 5. 5-Lead TSOT Pin Function Descriptions

| TSOT Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| Fixed Output Voltage | Adjustable Output Voltage |  |  |
| 1 | 1 | GND | Ground. |
| 2 | 2 | VIN | Regulator Input Supply. Bypass VIN to GND with a $2.2 \mu \mathrm{~F}$ or greater capacitor. |
| 3 | 3 | EN | Drive EN 2 V above or below ground to enable the regulator, or drive EN to ground to turn off the regulator. For automatic startup, connect EN to VIN. |
| 4 | Not applicable | NC | No Connect. Do not connect to this pin. |
| Not Applicable | 4 | ADJ | Adjustable Input. An external resistor divider sets the output voltage. |
| 5 | 5 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a $2.2 \mu \mathrm{~F}$ or greater capacitor. |



Figure 5. 8-Lead LFCSP Pin Configuration, Fixed Output Voltage

Table 6. 8-Lead LFCSP Pin Function Descriptions

| LFCSP Pin No. |  |  |  |
| :--- | :--- | :--- | :--- |
| Fixed Output Voltage | Adjustable Output Voltage | Mnemonic | Description |



## NOTES

1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN.
2. THE EXPOSED PAD ON THE BOTTOM OF THE LFCSP PACKAGE ENHANCES THERMAL PERFORMANCE AND IS ELECTRICALLY CONNECTED TO VIN INSIDE THE PACKAGE. THE EXPOSED PAD MUST BE CONNECTED TO THE VIN PLANE ON THE BOARD FOR PROPER OPERATION. BECAUSE THIS IS A NEGATIVE VOLTAGE REGULATOR, VIN IS THE MOST NEGATIVE POTENTIAL
IN THE CIRCUIT.

Figure 7. 6-Lead LFCSP Pin Configuration, Fixed Output Voltage


NOTES

1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN.
2. THE EXPOSED PAD ON THE BOTTOM OF THE LFCSP PACKAGE ENHANCES THERMAL PERFORMANCE AND IS ELECTRICALLY CONNECTED TO VIN NSIDE THE PACKAGE. THE EXPOSED PAD MUST BE CONNECTED TO THE VIN PLANE ON THE BOARD FOR PROPER OPERATION. BECAUSE THIS IS A NEGATIVE VOLTAGE REGULATOR, VIN IS THE MOST NEGATIVE POTENTIAL
IN THE CIRCUIT.

Figure 8. 6-Lead LFCSP Pin Configuration, Adjustable Output Voltage

Table 7. 6-Lead LFCSP Pin Function Descriptions

| LFCSP Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| Fixed Output Voltage | Adjustable Output Voltage |  |  |
| 1 | 1 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a $2.2 \mu \mathrm{~F}$ or greater capacitor. |
| Not Applicable | 2 | ADJ | Adjustable Input. An external resistor divider sets the output voltage. |
| 3 | 3 | EN | Drive EN 2 V above or below ground to enable the regulator, or drive EN to ground to turn off the regulator. For automatic startup, connect EN to VIN. |
| 2,4 | 4 | NC | No Connect. Do not connect to this pin. |
| 5 | 5 | GND | Ground. |
| 6 | 6 | VIN | Regulator Input Supply. Bypass VIN to GND with a $2.2 \mu \mathrm{~F}$ or greater capacitor. |
| 7 | 7 | EPAD | Exposed pad. The exposed pad on the bottom of the LFCSP package enhances thermal performance and is electrically connected to VIN inside the package. The exposed pad must be connected to the VIN plane on the board for proper operation. Because this is a negative voltage regulator, VIN is the most negative potential in the circuit. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\text {IN }}=-3.5 \mathrm{~V}, \mathrm{~V}_{\text {Out }}=-3 \mathrm{~V}$, $\mathrm{I}_{\text {out }}=-10 \mathrm{~mA}, \mathrm{C}_{\text {IN }}=\mathrm{C}_{\text {out }}=2.2 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 9. Output Voltage (Vout) vs. Junction Temperature (TJ)


Figure 10. Output Voltage (Vout) vs. Load Current (ILOAD)


Figure 11. Output Voltage (Vout) vs. Input Voltage (VIN)


Figure 12. Ground Current vs. Junction Temperature ( $T_{\mathrm{J}}$ )


Figure 13. Ground Current vs. Load Current (lloAD)


Figure 14. Ground Current vs. Input Voltage (VIN)


Figure 15. Shutdown Current vs. Temperature at Various Input Voltages


Figure 16. Dropout Voltage vs. Load Current (ILOAD)


Figure 17. Output Voltage (Vout) vs. Input Voltage (ViN) in Dropout


Figure 18. Ground Current vs. Input Voltage ( $V_{\text {IN }}$ ) in Dropout


Figure 19. Output Voltage (Vout) vs. Junction Temperature $\left(T_{J}\right), V_{\text {out }}=-5 \mathrm{~V}$


Figure 20. Output Voltage (Vout) vs. Load Current (ILOAD), Vout $=-5 \mathrm{~V}$


Figure 21. Output Voltage (Vout) vs. Input Voltage $\left(V_{I N}\right), V_{\text {out }}=-5 \mathrm{~V}$


Figure 22. Ground Current vs. Junction Temperature ( $T_{J}$ ), $V_{\text {out }}=-5 \mathrm{~V}$


Figure 23. Ground Current vs. Load Current (ILOAD), V $V_{\text {OUT }}=-5 \mathrm{~V}$


Figure 24. Ground Current vs. Input Voltage $\left(V_{I N}\right), V_{\text {OUT }}=-5 \mathrm{~V}$


Figure 25. Dropout Voltage vs. Load Current (ILOAD), VOUT $=-5 \mathrm{~V}$


Figure 26. Output Voltage (Vout) vs. Input Voltage $\left(V_{I N}\right)$ in Dropout, $V_{\text {out }}=-5 \mathrm{~V}$


Figure 27. Ground Current vs. Input Voltage $\left(V_{N}\right)$ in Dropout, $V_{\text {out }}=-5 \mathrm{~V}$


Figure 28. Output Voltage (Vout) vs. Junction Temperature ( $T_{J}$ ), Vout $=-1.8 \mathrm{~V}$


Figure 29. Output Voltage (Vout) vs. Load Current ( LLOAD ), Vout $=-1.8 \mathrm{~V}$


Figure 30. Output Voltage (Vout) vs. Input Voltage $\left(V_{\mathbb{N}}\right), V_{\text {out }}=-1.8 \mathrm{~V}$


Figure 31. Ground Current vs. Junction Temperature ( $T_{J}$ ), Vout $=-1.8 \mathrm{~V}$


Figure 32. Ground Current vs. Load Current ( LLOAD , $V_{\text {OUT }}=-1.8 \mathrm{~V}$


Figure 33. Ground Current vs. Input Voltage $\left(V_{I N}\right), V_{\text {out }}=-1.8 \mathrm{~V}$


Figure 34. Output Voltage (Vout) vs. Junction Temperature $\left(T_{J}\right), V_{\text {out }}=-1.22 \mathrm{~V}$


Figure 35. Output Voltage (Vout) vs. Load Current (lload), Vout $=-1.22 \mathrm{~V}$


Figure 36. Output Voltage (Vout) vs. Input Voltage $\left(V_{I N}\right), V_{\text {out }}=-1.22 \mathrm{~V}$


Figure 37. Ground Current vs. Junction Temperature $\left(T_{\mathrm{J}}\right), V_{\text {OUt }}=-1.22 \mathrm{~V}$


Figure 38. Ground Current vs. Load Current (ILOAD), Vout $=-1.22 \mathrm{~V}$


Figure 39. Ground Current vs. Input Voltage $\left(V_{I N}\right), V_{\text {out }}=-1.22 \mathrm{~V}$


Figure 40. Output Voltage (Vout) vs. Junction Temperature (TJ), Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 41. Output Voltage (Vout) vs. Load Current (ILOAD), Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 42. Output Voltage (Vout) vs. Input Voltage ( $V_{I N}$ ), Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 43. Ground Current vs. Junction Temperature ( $T_{J}$ ), Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 44. Ground Current vs. Load Current ( (ILOAD), Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 45. Ground Current vs. Input Voltage ( $V_{\text {IN }}$ ),
Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 46. Dropout Voltage vs. Load Current (ILOAD), Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 47. Output Voltage (Vout) vs. Input Voltage (Vis) in Dropout, Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$


Figure 48. Ground Current vs. Input Voltage $\left(V_{I N}\right)$ in Dropout, $V_{\text {OUt }}=-15 \mathrm{~V}$


Figure 49. Power Supply Rejection Ratio (PSRR) vs. Frequency, $V_{\text {out }}=-1.22$ V vs. Different Load Currents (ILOAD), $V_{I N}=-2.7 \mathrm{~V}$


Figure 50. Power Supply Rejection Ratio (PSRR) vs. Frequency, $V_{\text {Out }}=-1.22 \mathrm{~V}$ vs. Different Load Currents (ILOAD), $V_{I N}=-5.7 \mathrm{~V}$


Figure 51. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage, Vout $=-1.22$ V, Load Current ( LOAD ) $=-200 \mathrm{~mA}$


Figure 52. Power Supply Rejection Ratio (PSRR) vs. Frequency,
$V_{\text {OUt }}=-1.8 \mathrm{~V}$ vs. Different Load Currents (ILOAD), $V_{I N}=-2.8 \mathrm{~V}$


Figure 53. Power Supply Rejection Ratio (PSRR) vs. Frequency, $V_{\text {OUt }}=-1.8 \mathrm{~V}$ vs. Different Load Currents (ILOAD), $V_{I N}=-5.5 \mathrm{~V}$


Figure 54. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage, Vout $=-1.8 \mathrm{~V}$, Load Current ( LLOAD $)=-200 \mathrm{~mA}$


Figure 55. Power Supply Rejection Ratio (PSRR) vs. Frequency,
Vout $=-3 \mathrm{~V}$ vs. Different Load Currents (ILOAD), VIN $=-4.0 \mathrm{~V}$


Figure 56. Power Supply Rejection Ratio (PSRR) vs. Frequency, Vout $=-3$ V vs. Different Load Currents (lload), VIN $=-5.5 \mathrm{~V}$


Figure 57. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage,
$V_{\text {OUT }}=-3$ V, Load Current (ILOAD) $=-200 \mathrm{~mA}$


Figure 58. Power Supply Rejection Ratio (PSRR) vs. Frequency, Adjustable Output Voltage, Vout $=-15$ V vs. Different Load Currents (LLOAD), $V_{I N}=-15.5 \mathrm{~V}$ with Noise Reduction Network


Figure 59. Power Supply Rejection Ratio (PSRR) vs. Frequency, Adjustable Output Voltage, Vout = 15 V vs. Different Load Currents (lload), $V_{I N}=-16.5 \mathrm{~V}$ with Noise Reduction Network


Figure 60. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage, Adjustable Output Voltage, Vout $=-15 \mathrm{~V}$ with Noise Reduction Network, Load Current ( $($ LOAD $)=-200 \mathrm{~mA}$


Figure 61. RMS Noise vs. Load Current (ILOAD), Various Output Voltages


Figure 62. Noise Spectral Density, Various Output Voltages


Figure 63. Line Transient Response, 500 mV Step, $\mathrm{V}_{\text {OUT }}=-1.22 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=-200 \mathrm{~mA}$


Figure 64. Line Transient Response, 500 mV Step, $\mathrm{V}_{\text {OUT }}=-1.22 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=-10 \mathrm{~mA}$


Figure 65. Line Transient Response, 500 mV Step, $V_{\text {OUT }}=-1.8 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=-200 \mathrm{~mA}$

## 

Figure 66. Line Transient Response, 500 mV Step, $V_{\text {OUT }}=-1.8 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=-10 \mathrm{~mA}$


Figure 67. Line Transient Response, 500 mV Step, $V_{\text {OUT }}=-3 \mathrm{~V}, I_{\text {LOAD }}=-200 \mathrm{~mA}$


Figure 68. Line Transient Response, 500 mV Step, $\mathrm{V}_{\text {OUT }}=-3 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=-10 \mathrm{~mA}$


Figure 69. Line Transient Response, 500 mV Step, $V_{\text {OUT }}=-5 \mathrm{~V}, I_{\text {LOAD }}=-200 \mathrm{~mA}$


Figure 70. Line Transient Response, 500 mV Step, $\mathrm{V}_{\text {OUT }}=-5 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=-10 \mathrm{~mA}$


Figure 71. Line Transient Response, 500 mV Step, Vout $=-15 \mathrm{~V}$, Noise Reduction Network, $I_{\text {LOAD }}=-200 \mathrm{~mA}$


Figure 72. Line Transient Response, 500 mV Step, Vout $=-15 \mathrm{~V}$, Noise Reduction Network, $I_{\text {LOAD }}=-10 \mathrm{~mA}$


Figure 73. Load Transient Response, $V_{\text {Out }}=-1.22 V_{,} I_{\text {LOAD }}=-1 m A$ to -200 mA , Load Step $=1 \mathrm{~A} / \mu \mathrm{s}$


Figure 74. Load Transient Response, $V_{O U T}=-3$ V, $I_{\text {LOAD }}=-1 m A$ to $-200 m A$, Load Step $=1 \mathrm{~A} / \mu \mathrm{s}$


Figure 75. Load Transient Response, Vout $=-5$ V, $I_{\text {LOAD }}=-1 m A$ to $-200 m A$, Load Step $=1 \mathrm{~A} / \mu \mathrm{s}$


Figure 76. Load Transient Response, $V_{\text {OUT }}=-15$ V, $I_{\text {LOAD }}=-1 m A$ to $-200 m A$, Load Step $=1$ A/ $\mu \mathrm{s}$, Noise Reduction Network

## THEORY OF OPERATION

The ADP7182 is a low quiescent current, LDO linear regulator that operates from -2.7 V to -28 V and can provide up to -200 mA of output current. Drawing a low $-650 \mu \mathrm{~A}$ of quiescent current (typical) at full load makes the ADP7182 ideal for battery-powered portable equipment. Maximum shutdown current consumption is $-8 \mu \mathrm{~A}$ at room temperature.
Optimized for use with small $2.2 \mu \mathrm{~F}$ ceramic capacitors, the ADP7182 provides excellent transient performance.


Figure 77. Fixed Output Voltage Internal Block Diagram


Figure 78. Adjustable Output Voltage Internal Block Diagram
Internally, the ADP7182 consists of a reference, an error amplifier, a feedback voltage divider, and an NMOS pass transistor. Output current is delivered via the NMOS pass transistor, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is more positive than the reference voltage, the gate of the NMOS transistor is pulled toward GND, allowing more current to pass and increasing the output voltage. If the feedback voltage is more negative than the reference voltage, the gate of the NMOS transistor is pulled toward $-\mathrm{V}_{\text {IN }}$, allowing less current to pass and decreasing the output voltage.
The ESD protection devices are shown in the block diagram as Zener diodes (see Figure 77 and Figure 78).

## ADJUSTABLE MODE OPERATION

The ADP7182 is available in a fixed output voltage and an adjustable mode version with an output voltage that can be set to between -1.22 V and -27 V by an external voltage divider. The output voltage can be set according to

$$
-V_{\text {OUT }}=-1.22 \mathrm{~V}\left(1+R_{F B 1} / R_{F B 2}\right)
$$

where $\mathrm{R}_{\mathrm{FB} 1}$ and $\mathrm{R}_{\mathrm{FB} 2}$ are the resistors in the output voltage divider, as shown in Figure 79.
$\mathrm{R}_{\mathrm{FB} 2}$ must be less than $120 \mathrm{k} \Omega$ to minimize the output voltage errors due to the leakage current of the ADJ pin. The error voltage caused by the ADJ pin leakage current is the parallel combination of $\mathrm{R}_{\mathrm{FB}}$ and $\mathrm{R}_{\mathrm{FB} 2}$ times the ADJ pin leakage current.
For example, when $\mathrm{R}_{\mathrm{FB} 1}=\mathrm{R}_{\mathrm{FB} 2}=120 \mathrm{k} \Omega$, the output voltage is -2.44 V and the error due to the typical ADJ pin leakage current $(10 \mathrm{nA})$ is $60 \mathrm{k} \Omega$ times 10 nA , or 0.6 mV . This example results in an output voltage error of $0.0245 \%$.
The addition of a small capacitor ( $\sim 100 \mathrm{pF}$ ) in parallel with $\mathrm{R}_{\text {FBI }}$ can improve the stability of the ADP7182. Larger values of capacitance also reduce the noise and improve PSRR (see the Noise Reduction of the Adjustable section).


Figure 79. Setting Adjustable Output Voltage

## APPLICATIONS INFORMATION

## ADIsimPower DESIGN TOOL

The ADP7182 is supported by the ADIsimPower ${ }^{\text {mim }}$ design tool set. ADIsimPower is a collection of tools that produce complete power designs optimized for a specific design goal. The tools enable the user to generate a full schematic, bill of materials, and calculate performance in minutes. ADIsimPower can optimize designs for cost, area, efficiency, and devices count taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about, and to obtain ADIsimPower design tools, visit www.analog.com/ADIsimPower.

## CAPACITOR SELECTION

## Output Capacitor

The ADP7182 is designed for operation with small space-saving ceramic capacitors; however, it functions with most commonly used capacitors as long as care is taken with regard to the ESR value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of $2.2 \mu \mathrm{~F}$ capacitance with an ESR of $0.2 \Omega$ or less is recommended to ensure the stability of the ADP7182. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP7182 to large changes in load current. Figure 80 shows the transient responses for an output capacitance value of $2.2 \mu \mathrm{~F}$.


Figure 80. Output Transient Response, Cout $=2.2 \mu \mathrm{~F}$

## Input Bypass Capacitor

Connecting a $2.2 \mu \mathrm{~F}$ capacitor from VIN to GND reduces the circuit sensitivity to PCB layout, especially when long input traces or high source impedance are encountered. When more than $2.2 \mu \mathrm{~F}$ of output capacitance is required, increase the input capacitance to match it.

## Input and Output Capacitor Properties

As long as they meet the minimum capacitance and maximum ESR requirements, any good quality ceramic capacitors can be used with the ADP7182. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage.

Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 25 V or 50 V are recommended. Due to their poor temperature and dc bias characteristics, Y5V and Z5U dielectrics are not recommended.

Figure 81 depicts the capacitance vs. voltage bias characteristics of a $0805,2.2 \mu \mathrm{~F}, 25 \mathrm{~V}, \mathrm{X} 5 \mathrm{R}$ capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is $\sim \pm 15 \%$ over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range and is not a function of package or voltage rating.


Figure 81. Capacitance vs. DC Bias Characteristics
Use Equation 1 to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
\begin{equation*}
C_{E F F}=C_{B I A S} \times(1-T E M P C O) \times(1-T O L) \tag{1}
\end{equation*}
$$

where:
$\mathrm{C}_{B I A S}$ is the effective capacitance at the operating voltage, which is -3 V for this example.
TEMPCO is the worst-case capacitor temperature coefficient.
TOL is the worst-case component tolerance.
In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ is $15 \%$ for an X 5 R dielectric. The tolerance of the capacitor (TOL) is $10 \%$, and the $\mathrm{C}_{\text {bIIs }}$ is $2.08 \mu \mathrm{~F}$ at a 3 V bias, as shown in Figure 81.

Substituting these values in Equation 1 yields

$$
C_{E F F}=2.08 \mu \mathrm{~F} \times(1-0.15) \times(1-0.1)=1.59 \mu \mathrm{~F}
$$

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage of -3 V .
To guarantee the performance of the ADP7182, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

## ENABLE PIN OPERATION

The ADP7182 uses the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is at $\pm 2 \mathrm{~V}$ with respect to GND, VOUT turns on, and when EN is at 0 V , VOUT turns off. For automatic startup, EN can be connected to VIN. When the device is disabled, $\mathrm{a} \sim 220 \mathrm{k} \Omega$ resistor connects to the VOUT pin, which pulls the VOUT pin up to GND.

The ADP7182 provides a dual polarity enable pin (EN) that turns on the LDO when $\left|\mathrm{V}_{\mathrm{EN}}\right| \geq 2 \mathrm{~V}$. The enable voltage can be positive or negative with respect to ground.


Figure 82. Typical EN Pin Operation
Figure 82 shows the typical hysteresis of the EN pin. This prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points.

Figure 83 shows typical EN thresholds when the input voltage varies from -2.7 V to -28 V .


Figure 83. Typical EN Pin Thresholds vs. Input Voltage
Figure 84 and Figure 85 show the start-up behavior for a -5 V output with positive and negative going enable signals.


Figure 84. Typical Start-Up Behavior, Positive Going Enable


Figure 85. Typical Start-Up Behavior, Negative Going Enable

## SOFT START

The ADP7182 uses an internal soft start to limit the inrush current when the output is enabled. The start-up time for the -5 V option is approximately $450 \mu$ s from the time the EN active threshold is crossed to when the output reaches $90 \%$ of the final value. As shown in Figure 86, the start-up time is dependent on the output voltage setting.


Figure 86. Typical Start-Up Behavior, Different Output Voltages

## NOISE REDUCTION OF THE ADJUSTABLE ADP7182

The ultralow output noise of the fixed output ADP7182 is achieved by keeping the LDO error amplifier in unity gain and setting the reference voltage equal to the output voltage. This architecture does not work for an adjustable output voltage LDO. The adjustable output ADP7182 uses the more conventional architecture where the reference voltage is fixed and the error amplifier gain is a function of the output voltage. The disadvantage of the conventional LDO architecture is that the output voltage noise is proportional to the output voltage.
The adjustable LDO circuit can be modified slightly to reduce the output voltage noise to levels close to that of the fixed output of the ADP7182. The circuit shown in Figure 87 adds two additional components to the output voltage setting resistor divider. $\mathrm{C}_{\mathrm{NR}}$ and $\mathrm{R}_{\mathrm{NR}}$ are added in parallel with $\mathrm{R}_{\mathrm{FB}}$ to reduce the ac gain of the error amplifier. $\mathrm{R}_{\mathrm{NR}}$ is chosen to be nearly equal to $\mathrm{R}_{\mathrm{FB} 2}$; this limits the ac gain of the error amplifier to approximately 6 dB . The actual gain is the parallel combination of $\mathrm{R}_{\mathrm{NR}}$ and $\mathrm{R}_{\mathrm{FB}}$ divided by $\mathrm{R}_{\mathrm{FB} 2}$. This resistance ensures that the error amplifier always operates at greater than unity gain.
$C_{N R}$ is chosen by setting the reactance of $C_{N R}$ equal to $R_{F B 1}-R_{N R}$ at a frequency between 10 Hz and 100 Hz . This capacitance sets the frequency where the ac gain of the error amplifier is 3 dB down from the dc gain.


Figure 87. Noise Reduction Modification to Adjustable LDO
The noise of the adjustable LDO is found by using the following formula, assuming the noise of a fixed output LDO is approximately $18 \mu \mathrm{~V}$ :

$$
\text { Noise }=18 \mu \mathrm{~V} \times\left(R_{P A R}+R_{F B 2}\right) \div R_{F B 2}
$$

where $R_{P A R}$ is a parallel combination of $R_{F B I}$ and $R_{N R}$.
Based on the component values shown in Figure 87, the ADP7182 has the following characteristics:

- DC gain of 12.3 ( 21.8 dB )
- 3 dB roll-off frequency of 10.8 Hz
- High frequency ac gain of $1.92(5.67 \mathrm{~dB})$
- Noise reduction factor of 6.41 ( 16.13 dB )
- Measured rms noise of the adjustable LDO at -200 mA without noise reduction of $220 \mu \mathrm{~V}$ rms
- Measured rms noise of the adjustable LDO at -200 mA with noise reduction circuit of $35 \mu \mathrm{~V}$ rms
- Calculated rms noise of the adjustable LDO with noise reduction (assuming $18 \mu \mathrm{~V}$ rms for fixed voltage option) of $34.5 \mu \mathrm{~V}$ rms

The noise of the LDO is approximately the noise of the fixed output LDO (typically $18 \mu \mathrm{~V} \mathrm{rms}$ ) times the high frequency ac gain. The following equation shows the calculation with the values shown in Figure 87.

$$
\begin{equation*}
18 \mu \mathrm{~V} \times\left(1+\left(\frac{1}{1 / 13 \mathrm{k} \Omega+1 / 147 \mathrm{k} \Omega}\right) / 13 \mathrm{k} \Omega\right) \tag{2}
\end{equation*}
$$

Figure 88 shows the difference in noise spectral density for the adjustable ADP7182 set to -15 V with and without the noise reduction network. In the 100 Hz to 30 kHz frequency range, the reduction in noise is significant.


Figure 88. -15 V Adjustable ADP7182 with and without the Noise Reduction Network ( $C_{N R}$ and $R_{N R}$ )

## CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION

The ADP7182 is protected against damage due to excessive power dissipation by current-limit and thermal overload protection circuits. The ADP7182 is designed to limit current when the output load reaches -350 mA (typical). When the output load exceeds -350 mA , the output voltage is reduced to maintain a constant current limit.
Thermal overload protection is included, which limits the junction temperature to a maximum of $150^{\circ} \mathrm{C}$ (typical). Under extreme conditions (that is, high ambient temperature and power dissipation) when the junction temperature starts to rise above $150^{\circ} \mathrm{C}$, the output is turned off, reducing the output current to 0 mA . When the junction temperature falls below $135^{\circ} \mathrm{C}$, the output is turned on again, and the output current is restored to the nominal value.
Consider the case where a hard short from VOUT to ground occurs. At first, the ADP7182 limits current so that only -350 mA is conducted into the short. If self-heating of the junction is great enough to cause the temperature to rise above $150^{\circ} \mathrm{C}$, thermal shutdown is activated, turning off the output and reducing the output current to 0 mA . As the junction temperature cools and falls below $135^{\circ} \mathrm{C}$, the output turns on and conducts -350 mA into the short, again causing the junction temperature to rise above $150^{\circ} \mathrm{C}$. This thermal oscillation between $135^{\circ} \mathrm{C}$ and $150^{\circ} \mathrm{C}$
causes a current oscillation between -350 mA and 0 mA that continues as long as the short remains at the output.
Current-limit and thermal overload protections are intended to protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that the junction temperatures do not exceed $125^{\circ} \mathrm{C}$.

## THERMAL CONSIDERATIONS

In most applications, the ADP7182 does not dissipate much heat due to the high efficiency. However, in applications with high ambient temperature, and high supply voltage to output voltage differential, the heat dissipated in the package is large enough that it can cause the junction temperature of the die to exceed the maximum junction temperature of $125^{\circ} \mathrm{C}$.
When the junction temperature exceeds $150^{\circ} \mathrm{C}$, the converter enters thermal shutdown. It recovers only after the junction temperature has decreased below $135^{\circ} \mathrm{C}$ to prevent any permanent damage. Therefore, thermal analysis for the chosen application is important to guarantee reliable performance over all conditions. The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in Equation 3.

To guarantee reliable operation, the junction temperature of the ADP7182 must not exceed $125^{\circ} \mathrm{C}$. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air $\left(\theta_{J A}\right)$. The $\theta_{\text {JA }}$ number is dependent on the package assembly compounds that are used, and the amount of copper that solders the package VIN pins to the PCB.

Table 8 and Table 9 show typical $\theta_{\mathrm{JA}}$ values of the 6 - and 8 -lead and 5-lead TSOT packages for various PCB copper sizes.
Table 10 shows the typical $\Psi_{\text {JВ }}$ values of the 6- and 8-lead and 5-lead TSOT.

Table 8. Typical $\theta_{J \mathrm{~A}}$ Values of the LFCSP

|  | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |  |
| :--- | :--- | :--- |
| Copper Size $\left(\mathbf{m m}^{\mathbf{2}}\right)$ | 8-Lead LFCSP | 6-Lead LFCSP |
| $25^{1}$ | 175 | 177.8 |
| 100 | 135.6 | 138.2 |
| 500 | 77.3 | 79.8 |
| 1000 | 65.2 | 67.8 |
| 6400 | 51 | 53.5 |

${ }^{1}$ Device soldered to minimum size pin traces.
Table 9. Typical $\theta_{\mathrm{JA}}$ Values of the 5-Lead TSOT

| Copper Size $\left(\mathbf{m m}^{\mathbf{2}}\right)$ | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :--- |
| $0^{1}$ | 170 |
| 50 | 152 |
| 100 | 146 |
| 300 | 134 |
| 500 | 131 |
| Device soldered to minimum size pin traces. |  |

Table 10. Typical $\Psi_{\text {נв }}$ Values

| Model | $\boldsymbol{\Psi}_{\text {JB }}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :--- |
| 6-lead LFCSP | 44.1 |
| 8-lead LFCSP | 18.2 |
| 5-lead TSOT | 43 |

The junction temperature of the ADP7182 can be calculated by

$$
\begin{equation*}
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right) \tag{3}
\end{equation*}
$$

where:
$T_{A}$ is the ambient temperature.
$P_{D}$ is the power dissipation in the die, given by

$$
\begin{equation*}
P_{D}=\left[\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right]+\left(V_{I N} \times I_{G N D}\right) \tag{4}
\end{equation*}
$$

where:
$V_{\text {IN }}$ and $V_{\text {out }}$ are the input and output voltages, respectively.
$I_{L O A D}$ is the load current.
$I_{G N D}$ is the ground current.
Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to

$$
\begin{equation*}
T_{J}=T_{A}+\left\{\left[\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right] \times \theta_{J A}\right\} \tag{5}
\end{equation*}
$$

As shown in Equation 5, for a given ambient temperature, input-tooutput voltage differential, and continuous load current, there exists a minimum copper size requirement for the PCB to ensure that the junction temperature does not rise above $125^{\circ} \mathrm{C}$. Figure 89 to Figure 97 show junction temperature calculations for different ambient temperatures, power dissipation, and areas of PCB copper.
Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADP7182. Adding thermal planes under the package also improves thermal performance. However, as listed in Table 8 and Table 9, a point of diminishing returns is reached eventually, beyond which an increase in the copper area does not yield significant reduction in the junction-to-ambient thermal resistance.


Figure 89. Junction Temperature vs. Total Power Dissipation for the 8 -Lead LFCSP, $T_{A}=25^{\circ} \mathrm{C}$


Figure 90. Junction Temperature vs. Total Power Dissipation for the 8 -Lead LFCSP, $T_{A}=50^{\circ} \mathrm{C}$


Figure 91. Junction Temperature vs. Total Power Dissipation for the 8 -Lead LFCSP, $T_{A}=85^{\circ} \mathrm{C}$


Figure 92. Junction Temperature vs. Total Power Dissipation for the 6 -Lead LFCSP, $T_{A}=25^{\circ} \mathrm{C}$


Figure 93. Junction Temperature vs. Total Power Dissipation for the 6 -Lead LFCSP, $T_{A}=50^{\circ} \mathrm{C}$


Figure 94. Junction Temperature vs. Total Power Dissipation for the 6 -Lead LFCSP, $T_{A}=85^{\circ} \mathrm{C}$


Figure 95. Junction Temperature vs. Total Power Dissipation for the 5 -Lead TSOT, $T_{A}=25^{\circ} \mathrm{C}$


Figure 96. Junction Temperature vs. Total Power Dissipation for the 5 -Lead TSOT, $T_{A}=50^{\circ} \mathrm{C}$


Figure 97. Junction Temperature vs. Total Power Dissipation for the 5-Lead TSOT, $T_{A}=85^{\circ} \mathrm{C}$

## Thermal Characterization Parameter, $\boldsymbol{\Psi}_{J B}$

When the board temperature is known, use the thermal characterization parameter, $\Psi_{J B}$, to estimate the junction temperature rise (see Figure 98 and Figure 100). Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the following formula:

$$
\begin{equation*}
T_{J}=T_{B}+\left(P_{D} \times \Psi_{I B}\right) \tag{6}
\end{equation*}
$$

The typical value of $\Psi_{\bar{\beta}}$ is $18.2^{\circ} \mathrm{C} / \mathrm{W}$ for the 8-lead LFCSP package, $44.1^{\circ} \mathrm{C} / \mathrm{W}$ for the 6-lead LFCSP package and $43^{\circ} \mathrm{C} / \mathrm{W}$ for the 5 -lead TSOT package.


Figure 98. Junction Temperature vs. Total Power Dissipation for the 8 -Lead LFCSP, $T_{A}=85^{\circ} \mathrm{C}$


Figure 99. Junction Temperature vs. Total Power Dissipation for the 6-Lead LFCSP, $T_{A}=85^{\circ} \mathrm{C}$


Figure 100. Junction Temperature vs. Total Power Dissipation for the 5 -Lead TSOT, $T_{A}=85^{\circ} \mathrm{C}$

## PCB LAYOUT CONSIDERATIONS

Place the input capacitor as close as possible to the VIN and GND pins. Place the output capacitor as close as possible to the VOUT and GND pins. Use of 1206 or 0805 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited.


Figure 101. Example of the 6-Lead LFCSP PCB Layout


Figure 102. Example of the 8-Lead LFCSP PCB Layout


Table 11. Recommended LDOs for Very Low Noise Operation

| Device Number | $\begin{aligned} & V_{\text {IN }} \\ & \text { Range (V) } \end{aligned}$ | Vout <br> Fixed (V) | Vout Adjust (V) | Iout (mA) | $l_{Q}$ at Iout <br> ( $\mu \mathrm{A}$ ) | $I_{\text {Gnd-sd }}$ Max <br> ( $\mu \mathrm{A}$ ) | Soft <br> Start | PGood | Noise <br> (Fixed) <br> 10 Hz to <br> 100 kHz <br> ( $\mu \mathrm{V}$ rms) | PSRR <br> 100 kHz <br> (dB) | PSRR 1 MHz (dB) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADP7102 | 3.3 to 20 | 1.5 to 9 | $\begin{aligned} & 1.22 \text { to } \\ & 19 \end{aligned}$ | 300 | 750 | 75 | No | Yes | 15 | 60 | 40 | $\begin{aligned} & \hline 3 \mathrm{~mm} \times 3 \mathrm{~mm} \\ & \text { 8-lead LFCSP, } \\ & \text { 8-lead SOIC } \end{aligned}$ |
| ADP7104 | 3.3 to 20 | 1.5 to 9 | $\begin{aligned} & 1.22 \text { to } \\ & 19 \end{aligned}$ | 500 | 900 | 75 | No | Yes | 15 | 60 | 40 | $\begin{aligned} & 3 \mathrm{~mm} \times 3 \mathrm{~mm} \\ & \text { 8-lead LFCSP, } \\ & \text { 8-lead SOIC } \end{aligned}$ |
| ADP7105 | 3.3 to 20 | 1.8, 3.3, 5 | $\begin{aligned} & 1.22 \text { to } \\ & 19 \end{aligned}$ | 500 | 900 | 75 | Yes | Yes | 15 | 60 | 40 | $\begin{aligned} & 3 \mathrm{~mm} \times 3 \mathrm{~mm} \\ & \text { 8-lead LFCSP, } \\ & \text { 8-lead SOIC } \end{aligned}$ |
| ADP7118 | 2.7 to 20 | 1.2 to 5 | 1.2 to 19 | 200 | 160 | 10 | Yes | No | 11 | 68 | 50 | ```2 mm x 2 mm 6-lead LFCSP, 8-lead SOIC, 5-lead TSOT``` |
| ADP7142 | 2.7 to 40 | 1.2 to 5 | 1.2 to 39 | 200 | 160 | 10 | Yes | No | 11 | 68 | 50 | $\begin{aligned} & 2 \mathrm{~mm} \times 2 \mathrm{~mm} \\ & \text { 6-lead LFCSP, } \\ & \text { 8-lead SOIC, } \\ & \text { 5-lead TSOT } \end{aligned}$ |
| ADP7182 | $\begin{aligned} & -2.7 \text { to } \\ & -28 \end{aligned}$ | $\begin{aligned} & -1.8 \text { to } \\ & -5 \end{aligned}$ | $\begin{aligned} & -1.22 \text { to } \\ & -27 \end{aligned}$ | -200 | -650 | -8 | No | No | 18 | 45 | 45 | $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ <br> 6-lead LFCSP, <br> $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ <br> 8-lead LFCSP, <br> 5-lead TSOT |

## OUTLINE DIMENSIONS




COMPLIANT TO JEDEC STANDARDS MO-193-AB

Figure 106. 5-Lead Thin Small Outline Transistor Package [TSOT] (UJ-5)
Dimensions shown in millimeters
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Output Voltage (V) ${ }^{\mathbf{2}}$ | Package Description | Package Option | Marking Code |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADP7182ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 8-Lead LFCSP | CP-8-13 | LN6 |
| ADP7182ACPZ-5.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -5 | 8 -Lead LFCSP | CP-8-13 | LN9 |
| ADP7182AUJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 5 -Lead TSOT | UJ-5 | LN6 |
| ADP7182AUJZ-1.8-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -1.8 | 5 -Lead TSOT | UJ-5 | LN1 |
| ADP7182AUJZ-2.5-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -2.5 | 5 -Lead TSOT | UJ-5 | LN7 |
| ADP7182AUJZ-3.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -3 | 5 -Lead TSOT | UJ-5 | LN2 |
| ADP7182AUJZ-5.0-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -5 | 5 -Lead TSOT | UJ-5 | LN9 |
| ADP7182ACPZN-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Adjustable | 6-Lead LFCSP | CP-6-3 | LN6 |
| ADP7182ACPZN-5.0R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -5 | 6-Lead LFCSP | CP-6-3 | LN9 |
| ADP7182ACPZN-2.5R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -2.5 | 6-Lead LFCSP | CP-6-3 | LN7 |
| ADP7182ACPZN-1.5R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -1.5 | 6-Lead LFCSP | CP-6-3 | LQK |
| ADP7182ACPZN-1.2R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -1.2 | 6-Lead LFCSP | CP-6-3 | LRE |
| ADP7182UJ-EVALZ |  | Evaluation Board, TSOT |  |  |  |
| ADP7182CP-EVALZ |  |  | Evaluation Board, LFCSP |  |  |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
${ }^{2}$ For additional voltage options, contact a local Analog Devices, Inc., sales or distribution representative.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Linear Voltage Regulators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
LV56831P-E LV5684PVD-XH MCDTSA6-2R L7815ACV-DG LV56801P-E TCR3DF13,LM(CT TCR3DF39,LM(CT TLE42794G L78L05CZ/1SX L78LR05DL-MA-E LM317T 636416C 714954EB BA033LBSG2-TR LV5680P-E L78M15CV-DG L79M05T-E TLS202A1MBVHTSA1 L78LR05D-MA-E NCV317MBTG NTE7227 LV5680NPVC-XH LT1054CN8 ME6208A50M3G SL7533-8 ME6231A50M3G ME6231A50PG ME6231C50M5G AMS1117S-3.3 AMS1117-5.0 AMS1117S-5.0 AMS1117-3.3 MD5118 MD5121 $\underline{M D 5127}$ MD5128 MD5130 MD5144 MD5150 MD5112 MD5115 MD5125 MD5133 MD5136 MD5140 MD5110 MD52E18WB6 MD52E33WB6 MD52E15QA3 MD52E21QA3


[^0]:    ${ }^{1}$ The minimum input and output capacitance must be greater than $1.5 \mu \mathrm{~F}$ over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; Y 5 V and $\mathrm{Z5U}$ capacitors are not recommended for use with any LDO.

