## 3 kV RMS Dual Channel Digital Isolators

## Data Sheet

## ADuM1280/ADuM1281/ADuM1285/ADuM1286

## FEATURES

Up to 100 Mbps data rate (NRZ)
Low propagation delay: 23 ns typical
Low dynamic power consumption
Bidirectional communication
3.3 V to 5 V level translation

High temperature operation: $125^{\circ} \mathrm{C}$
High common-mode transient immunity: > $\mathbf{2 5} \mathbf{k V} / \mu \mathrm{s}$
Default high output: ADuM1280/ADuM1281
Default low output: ADuM1285/ADuM1286
Narrow body, RoHS-compliant, 8-lead SOIC
Safety and regulatory approvals
UL recognition: $\mathbf{3 0 0 0}$ V rms for 1 minute per UL 1577
CSA Component Acceptance Notice 5A
VDE Certificate of Conformity
DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12
$V_{\text {IORM }}=560 \mathrm{~V}$ peak
Qualified for automotive applications

## APPLICATIONS

General-purpose multichannel isolation

## Data converter isolation

Industrial field bus isolation
Hybrid electric vehicles, battery monitor, and motor drive

## GENERAL DESCRIPTION

The ADuM1280/ADuM1281/ADuM1285/ADuM1286 ${ }^{1}$ are dualchannel digital isolators based on the Analog Devices, Inc., iCoupler ${ }^{\bullet}$ technology. Combining high speed CMOS and monolithic air core transformer technology, these isolation components provide outstanding performance characteristics superior to alternatives, such as optocoupler devices and other integrated couplers.

With propagation delay at 23 ns , pulse width distortion is less than 2 ns for C grade. Channel-to-channel matching is tight at 5 ns for C grade. The two channels of the ADuM1280/ADuM1281/ ADuM1285/ADuM1286 are independent isolation channels and are available in two channel configurations with three different data rates up to 100 Mbps (see the Ordering Guide). Industrial grade models operate with the supply voltage on

## FUNCTIONAL BLOCK DIAGRAMS



Figure 2. ADuM1281/ADuM1286
either side ranging from 3.135 V to 5.5 V and the automotive grades operate from 3.135 V to 5.5 V , providing compatibility with lower voltage systems as well as enabling a voltage translation functionality across the isolation barrier. Unlike other optocoupler alternatives, the ADuM1280/ADuM1281/ ADuM1285/ADuM1286 isolators have a patented refresh feature that ensures dc correctness in the absence of input logic transitions. When power is first applied or is not yet applied to the input side, the ADuM1280 and ADuM1281 have a default high output, and the ADuM1285 and ADuM1286 have a default low output.
For more information on safety and regulatory approvals, go to www.analog.com/icouplersafety.

[^0]
## ADuM1280/ADuM1281/ADuM1285/ADuM1286

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
Functional Block Diagrams .....  1
General Description .....  1
Revision History .....  2
Specifications ..... 3
Electrical Characteristics-5 V Operation. .....  3
Electrical Characteristics-3.3 V Operation ..... 4
Electrical Characteristics-Mixed 5 V/3.3 V Operation .....  5
Electrical Characteristics—Mixed 3.3 V/5 V Operation ..... 7
Package Characteristics .....  8
Regulatory Information .....  8
Insulation and Safety-Related Specifications. .....  8
DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 Insulation Characteristics .....  9
REVISION HISTORY
2/2017—Rev. C to Rev. D
Changes to Features Section and General Description Section..... 1Changed Electrical Characteristics-5 V Operation (All Grades)
Section to Electrical Characteristics-5 V Operation Section ... 3
Changes to Propagation Delay Parameter, Table 1 ..... 3
Changes to Table 3 ..... 4
Changed Electrical Characteristics-3 V Operation (A, B, and C Grades) Section to Electrical Characteristics-3.3 V Operation Section .....  4
Changes to Table 4 and Table 5. .....  4
Changed Electrical Characteristics-Mixed 5 V/3 V Operation(A, B, and C Grades) Section to Electrical Characteristics-Mixed $5 \mathrm{~V} / 3.3 \mathrm{~V}$ Operation Section 5
Changes to Table 7 .....  5
Changes to Table 8 ..... 6
Changed Electrical Characteristics-Mixed 3 V/5 V Operation(A, B, and C Grades) Section to Electrical Characteristics-Mixed 3.3 V/5 V Operation Section 7
Changes to Table 10, Table 11, and Table 12 ..... 7
Deleted Electrical Characteristics-3 V Operation (WA, WB, and WC Grades) Section, Table 13, and Table 14; Renumbered Sequentially ..... 8
Deleted Table 15, Electrical Characteristics-Mixed 5 V/3 V
Operation (WA, WB, and WC Grades) Section, and Table 16... 9
Changes to Table 16 and Table 17 .....  9
Deleted Table 17 and Table 18 ..... 10
Deleted Electrical Characteristics-Mixed 3 V/5 V Operation(WA, WB, and WC Grades) Section and Table 19 to Table 21 .... 11
Recommended Operating Conditions .....  9
Absolute Maximum Ratings ..... 10
ESD Caution. ..... 10
Pin Configuration and Function Descriptions. ..... 11
Typical Performance Characteristics ..... 13
Applications Information ..... 14
Printed Circuit Board Layout ..... 14
Propagation Delay-Related Parameters. ..... 14
DC Correctness and Magnetic Field Immunity ..... 14
Power Consumption ..... 15
Insulation Lifetime. ..... 16
Outline Dimensions ..... 17
Ordering Guide ..... 17
Automotive Products. ..... 18
Changes to Table 20 and Table 21 ..... 11
Changes to Figure 6 to Figure 11 ..... 13
Changes to DC Correctness and Magnetic Field Immunity Section ..... 14
7/2015—Rev. B to Rev. C
Change to General Description Section .....  1
Changed $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DDX}} \leq 3.6 \mathrm{~V}$ to $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DDx}} \leq 3.6 \mathrm{~V}$ .....  4
Changed 2.7 V $\leq \mathrm{V}_{\mathrm{DD} 2} \leq 3.6 \mathrm{~V}$ to $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 3.6 \mathrm{~V}$ .....  .5
Changed $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1} \leq 3.6 \mathrm{~V}$ to $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1} \leq 3.6 \mathrm{~V}$ .....  .7
Change to Table 26 ..... 13
Changes to Table 29 and Table 30 ..... 15
3/2014—Rev. A to Rev. B
Change to Features ..... 1
Changes to Regulatory Information Section and Table 23 ..... 10
Changes to Table 24 ..... 10
3/2013-Rev. 0 to Rev. A
Changes to Features Section, Applications Section, and General Description Section ..... 1
Added Table 13 to Table 21; Renumbered Sequentially .....  7
Changes to Table 26 ..... 11
Changes to Table 29 and Table 30 ..... 13
Changes to Ordering Guide ..... 19
Added Automotive Products Section ..... 19
5/2012—Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS— 5 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=5 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range: $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD1}} \leq 5.5 \mathrm{~V}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Switching specifications are tested with $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ and CMOS signal levels, unless otherwise noted.

Table 1.

${ }^{1}$ Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

Table 2.

| Parameter | Symbol | 1 Mbps-A, B, C, WA, WB, WC Grades |  |  | $25 \text { Mbps-B, C, }$ WB, WC Grades |  |  | $\begin{aligned} & 100 \text { Mbps-C, } \\ & \text { WC Grades } \end{aligned}$ |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  | No load |
| ADuM1280/ADuM1285 | $\mathrm{I}_{\mathrm{DD} 1}$ |  | 1.1 | 1.6 |  | 6.2 | 7.0 |  | 20 | 25 | mA |  |
|  | IDD2 |  | 2.7 | 4.5 |  | 4.8 | 7.0 |  | 9.5 | 15 | mA |  |
| ADuM1281/ADuM1286 | IDD1 |  | 2.1 | 2.6 |  | 4.9 | 6.0 |  | 15 | 19 | mA |  |
|  | IDD2 |  | 2.3 | 2.9 |  | 4.7 | 6.4 |  | 15.6 | 19 | mA |  |

Table 3. For All Models


## ADuM1280/ADuM1281/ADuM1285/ADuM1286

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Undervoltage Lockout |  |  |  |  |  |  |
| Positive V ${ }_{\text {DDx }}$ Threshold | $\mathrm{V}_{\text {DDxuv+ }}$ |  | 2.75 |  | V |  |
| Negative V ${ }_{\text {DDx }}$ Threshold | VDDxuv- |  | 2.65 |  | V |  |
| $\mathrm{V}_{\text {DDx }}$ Hysteresis | $V_{\text {DDxuv }}$ |  | 0.1 |  | V |  |
| AC SPECIFICATIONS |  |  |  |  |  |  |
| Output Rise/Fall Time | $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ |  | 2.5 |  | ns | 10\% to 90\% |
| Common-Mode Transient Immunity ${ }^{1}$ | \|CM| | 25 | 35 |  | kV/ $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IX}}=\mathrm{V}_{\mathrm{DDX},}, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { transient magnitude }=800 \mathrm{~V} \end{aligned}$ |
| Refresh Period | $\mathrm{tr}_{\mathrm{r}}$ |  | 1.6 |  |  |  |

${ }^{1}|C M|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}_{\mathrm{DDx}}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## ELECTRICAL CHARACTERISTICS—3.3 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD1}}=\mathrm{V}_{\mathrm{DD} 2}=3.3 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range: $3.135 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD1}} \leq 3.6 \mathrm{~V}, 3.135 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 3.6 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Switching specifications are tested with $\mathrm{C}_{\mathrm{L}}=$ 15 pF and CMOS signal levels, unless otherwise noted.

Table 4.

${ }^{1}$ Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

Table 5.

| Parameter | Symbol | 1 Mbps-A, B, C, WA, WB, WC Grades |  |  | 25 Mbps-B, C, WB, WC Grades |  |  | $100 \text { Mbps-C, }$ <br> WC Grades |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  | No load |
| ADuM1280/ADuM1285 | IDD1 |  | 0.75 | 1.4 |  | 5.1 | 9.0 |  | 17 | 23 | mA |  |
|  | IDD2 |  | 2.0 | 3.5 |  | 2.7 | 4.6 |  | 4.8 | 9 | mA |  |
| ADuM1281/ADuM1286 | ldD1 |  | 1.6 | 2.1 |  | 3.8 | 5.0 |  | 11 | 15 | mA |  |
|  | IDD2 |  | 1.7 | 2.3 |  | 3.9 | 6.2 |  | 11 | 15 | mA |  |

Table 6. For All Models

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC SPECIFICATIONS |  |  |  |  |  |  |
| Logic High Input Threshold | $\mathrm{V}_{\mathrm{H}}$ | $0.7 \mathrm{~V}_{\mathrm{DDx}}$ |  | $0.3 \mathrm{~V}_{\mathrm{DDx}}$ | V | $\begin{aligned} & \mathrm{I}_{\mathrm{ox}}=-20 \mu \mathrm{~A}, \mathrm{~V}_{1 \mathrm{x}}=\mathrm{V}_{1 \times \mathrm{H}} \\ & \mathrm{I}_{\mathrm{ox}}=-3.2 \mathrm{~mA}, \mathrm{~V}_{1 \mathrm{x}}=\mathrm{V}_{1 \mathrm{HH}} \end{aligned}$ |
| Logic Low Input Threshold | VIL |  |  |  | V |  |
| Logic High Output Voltages | Vor | $V_{D D x}-0.1$ | 3.0 |  | V |  |
|  |  | $V_{D D x}-0.4$ | 2.8 |  | V |  |
| Logic Low Output Voltages | VoL |  | 0.0 | 0.1 | V | $\mathrm{l}_{\text {ox }}=20 \mu \mathrm{~A}, \mathrm{~V}_{1 \mathrm{x}}=\mathrm{V}_{\text {lxL }}$ |
|  |  |  | 0.2 | 0.4 | V | $\mathrm{I}_{\text {ox }}=3.2 \mathrm{~mA}, \mathrm{~V}_{1 \mathrm{x}}=\mathrm{V}_{\text {IxL }}$ |
| Input Current per Channel | 1 | -10 | +0.01 | +10 | $\mu \mathrm{A}$ | $0 \mathrm{~V} \leq \mathrm{V}_{\text {Ix }} \leq \mathrm{V}_{\text {DDX }}$ |
| Supply Current per Channel |  |  |  |  |  |  |
| Quiescent Input Supply Current | IDDI(Q) | 0.4 |  | 0.6 | mA |  |
| Quiescent Output Supply Current | IDDo(e) | 1.2 |  | 1.7 | mA |  |
| Dynamic Input Supply Current | IDDI(D) | 0.08 |  | mA/Mbps |  |  |
| Dynamic Output Supply Current | $\mathrm{I}_{\mathrm{DDO}}(\mathrm{D})$ | 0.015 |  |  |  |  |
| Undervoltage Lockout |  |  |  |  |  |  |
| Positive V $\mathrm{VDx}^{\text {Threshold }}$ | $\mathrm{V}_{\text {DxxUV+ }}$ | 2.75 |  | V |  |  |
| Negative V ${ }_{\text {DDx }}$ Threshold | $V_{\text {DDxuv- }}$ | 2.65 |  | V |  |  |
| $V_{\text {DDx }}$ Hysteresis | $V_{\text {DDxUUH }}$ | 0.1 |  | V |  |  |
| AC SPECIFICATIONS |  |  |  |  |  |  |
| Output Rise/Fall Time | $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ |  | 3 |  | ns | 10\% to 90\% |
| Common-Mode Transient Immunity ${ }^{1}$ | \|CM| | 25 | 35 |  | kV/ $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IX}}=\mathrm{V}_{\mathrm{DD} \times}, \mathrm{V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { transient magnitude }=800 \mathrm{~V} \end{aligned}$ |
| Refresh Period | $\mathrm{tr}_{r}$ |  | 1.6 |  | $\mu \mathrm{s}$ |  |

${ }^{1}|C M|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}_{\mathrm{DD}}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## ELECTRICAL CHARACTERISTICS—MIXED 5 V/3.3 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=3.3 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range: $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD1}} \leq 5.5 \mathrm{~V}, 3.135 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 3.6 \mathrm{~V}$; and $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted. Switching specifications are tested with $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ and CMOS signal levels unless otherwise noted.

Table 7.


[^1]Table 8.

| Parameter | Symbol | 1 Mbps-A, B, C, WA, WB, WC Grades |  |  | 25 Mbps-B, C, WB, WC Grades |  |  | $100 \text { Mbps-C, }$ <br> WC Grades |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  | No load |
| ADuM1280/ADuM1285 | lod1 |  | 1.1 | 1.6 |  | 6.2 | 7.0 |  | 20 | 25 | mA |  |
|  | IDD2 |  | 2.0 | 3.5 |  | 2.7 | 4.6 |  | 4.8 | 9.0 | mA |  |
| ADuM1281/ADuM1286 | ldD1 |  | 2.1 | 2.6 |  | 4.9 | 6.0 |  | 15 | 19 | mA |  |
|  | IDD2 |  | 1.7 | 2.3 |  | 3.9 | 6.2 |  | 11 | 15 | mA |  |

Table 9. For All Models


[^2]
## ELECTRICAL CHARACTERISTICS—MIXED 3.3 V/5 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=5 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range: $3.135 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1} \leq 3.6 \mathrm{~V}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 5.5 \mathrm{~V}$; and $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$; unless otherwise noted. Switching specifications are tested with $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ and CMOS signal levels, unless otherwise noted.

Table 10.

${ }^{1}$ Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

Table 11.

| Parameter | Symbol | 1 Mbps-A, B, C, WA, WB, WC Grades |  |  | 25 Mbps-B, C, WB, WC Grades |  |  | $100 \text { Mbps-C, }$WC Grades |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  | No load |
| ADuM1280/ADuM1285 | $\mathrm{I}_{\mathrm{DD} 1}$ |  | 0.75 | 1.4 |  | 5.1 | 9.0 |  | 17 | 23 | mA |  |
|  | IDD2 |  | 2.7 | 4.5 |  | 4.8 | 7.0 |  | 9.5 | 15 | mA |  |
| ADuM1281/ADuM1286 | ldD1 |  | 1.6 | 2.1 |  | 3.8 | 5.0 |  | 11 | 15 | mA |  |
|  | ldD2 |  | 1.7 | 2.3 |  | 3.9 | 6.2 |  | 11 | 15 | mA |  |

Table 12. For All Models

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC SPECIFICATIONS |  |  |  |  |  |  |
| Logic High Input Threshold | $\mathrm{V}_{\mathrm{H}}$ | 0.7 $\mathrm{V}_{\mathrm{DDx}}$ |  |  | V |  |
| Logic Low Input Threshold | $\mathrm{V}_{\text {IL }}$ |  |  | 0.3 $\mathrm{V}_{\mathrm{DDx}}$ | V |  |
| Logic High Output Voltages | Vor | $V_{D D x}-0.1$ | $V_{\text {DDx }}$ |  | V |  |
|  |  | $V_{\text {DDX }}-0.4$ | $V_{\text {DDx }}-0.2$ |  | V |  |
| Logic Low Output Voltages | VoL |  | 0.0 | 0.1 | V |  |
|  |  |  | 0.2 | 0.4 | V |  |
| Input Current per Channel | 1 | -10 | +0.01 | +10 | $\mu \mathrm{A}$ |  |
| Supply Current per Channel |  |  |  |  |  |  |
| Quiescent Input Supply Current | IDDİ() |  | 0.4 | 0.75 | mA |  |
| Quiescent Output Supply Current | IdDo(e) |  | 1.6 | 2.0 | mA |  |
| Dynamic Input Supply Current | IDDI(D) |  | 0.08 |  | mA/Mbps |  |
| Dynamic Output Supply Current | IdDo(D) |  | 0.03 |  | mA/Mbps |  |
| Undervoltage Lockout |  |  |  |  |  |  |
| Positive V ${ }_{\text {DDx }}$ Threshold | $\mathrm{V}_{\mathrm{DDxUV}+}$ |  | 2.75 |  | V |  |
| Negative V ${ }_{\text {DDx }}$ Threshold | $V_{\text {DDxUV- }}$ |  | 2.65 |  | V |  |
| VDDx Hysteresis | VDDxUUH |  | 0.1 |  | V |  |

## ADuM1280/ADuM1281/ADuM1285/ADuM1286

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC SPECIFICATIONS |  |  |  |  |  |  |
| Output Rise/Fall Time | $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ |  | 2.5 |  | ns | 10\% to 90\% |
| Common-Mode Transient Immunity ${ }^{1}$ | \|CM| | 25 | 35 |  | kV/ $\mu \mathrm{s}$ | $\begin{aligned} & V_{\text {Ix }}=\mathrm{V}_{\mathrm{DDX},} \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { transient magnitude }=800 \mathrm{~V} \end{aligned}$ |
| Refresh Period | $\mathrm{tr}_{\mathrm{r}}$ |  | 1.6 |  | $\mu \mathrm{s}$ |  |

${ }^{1}|C M|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}_{\mathrm{DDX}}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## PACKAGE CHARACTERISTICS

Table 13.

| Parameter | Symbol | Min | Typ $\quad$ Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Resistance (Input-to-Output) |  |  |  |  |  |
| Capacitance (Input-to-Output) | $\mathrm{R}_{1-\mathrm{O}}$ |  | $10^{13}$ | $\Omega$ |  |
| Input Capacitance ${ }^{2}$ | $\mathrm{C}_{1-\mathrm{O}}$ |  | 2 | pF | $\mathrm{f}=1 \mathrm{MHz}$ |
| IC Junction-to-Ambient Thermal Resistance | $\mathrm{C}_{\mathrm{l}}$ |  | 4.0 | pF |  |
|  |  |  | 85 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | | Thermocouple located at center of package |
| :--- |
| underside |

${ }^{1}$ The device is considered a 2-terminal device; Pin 1 through Pin 4 are shorted together and Pin 5 through Pin 8 are shorted together.
${ }^{2}$ Input capacitance is from any input data pin to ground.

## REGULATORY INFORMATION

The ADuM1280/ADuM1281/ADuM1285/ADuM1286 are approved by the organizations listed in Table 14. See Table 18 and Table 19 for recommended maximum working voltages for specific cross-isolation waveforms and insulation levels.

Table 14.

| UL | CSA | VDE |
| :--- | :--- | :--- |
| Recognized Under UL 1577 | Approved under CSA Component Acceptance | Certified according to DIN VVDE V 0884-10 |
| $\quad$ Component Recognition Program ${ }^{1}$ | Notice 5A | (VDE V 0884-10): 2006-12² |
| Single Protection, 3000 V rms | Basic insulation per CSA 60950-1-03 and | Reinforced insulation, 560 V peak |
| $\quad$ Isolation Voltage | IEC 60950-1,390 V rms (550 V peak) maximum |  |
| File E214100 | working voltage |  |

${ }^{1}$ In accordance with UL 1577, each ADuM1280/ADuM1281/ADuM1285/ADuM1286 is proof tested by applying an insulation test voltage $\geq 3600 \mathrm{Vrms}$ for 1 second (current leakage detection limit $=6 \mu \mathrm{~A}$ ).
${ }^{2}$ In accordance with DIN V VDE V 0884-10, each ADuM1280/ADuM1281/ADuM1285/ADuM1286 is proof tested by applying an insulation test voltage $\geq 1050$ V peak for 1 second (partial discharge detection limit $=5 \mathrm{pC}$ ). The asterisk ( ${ }^{*}$ ) marked on the component designates DIN V VDE V 0884-10 approval.

## INSULATION AND SAFETY-RELATED SPECIFICATIONS

Table 15.

| Parameter | Symbol | Value | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| Rated Dielectric Insulation Voltage |  | 3000 | V rms | 1-minute duration |
| Clearance in the Plane of the PCB | CLpcB | 4.5 | mm min | Measured from input terminals to output terminals, shortest line of sight distance through air in the plane of the PCB |
| Minimum External Air Gap (Clearance) | L(101) | 4.0 | mm min | Measured from input terminals to output terminals, shortest distance through air |
| Minimum External Tracking (Creepage) | L(102) | 4.0 | mm min | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance) |  | 0.017 | mm min | Insulation distance through insulation |
| Tracking Resistance (Comparative Tracking Index) Isolation Group | CTI | $>400$ | V | DIN IEC 112/VDE 0303 Part 1 <br> Material Group (DIN VDE 0110, 1/89, Table 1) |

## DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 INSULATION CHARACTERISTICS

These isolators are suitable for reinforced electrical isolation within the safety limit data only. Maintenance of the safety data is ensured by protective circuits. The asterisk (*) marked on packages denotes DIN V VDE V 0884-10 approval.

Table 16.

| Description | Test Conditions/Comments | Symbol | Characteristic | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Installation Classification per DIN VDE 0110 |  |  |  |  |
| For Rated Mains Voltage $\leq 150 \mathrm{~V}$ rms |  |  | Ito IV |  |
| For Rated Mains Voltage $\leq 300 \mathrm{~V}$ rms |  |  | I to III |  |
| For Rated Mains Voltage $\leq 400 \mathrm{~V}$ rms |  |  | I to \|l |  |
| Climatic Classification |  |  | 40/105/21 |  |
| Pollution Degree per DIN VDE 0110, Table 1 |  |  | 2 |  |
| Maximum Working Insulation Voltage |  | VIorm | 560 | $\mathrm{V}_{\text {PEAK }}$ |
| Input-to-Output Test Voltage, Method B1 | $V_{\text {IORM }} \times 1.875=V_{\text {pd }(m), ~} 100 \%$ production test, $\mathrm{t}_{\text {ini }}=\mathrm{t}_{\mathrm{m}}=1 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ | $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}$ | 1050 | $V_{\text {peak }}$ |
| Input-to-Output Test Voltage, Method A |  |  |  |  |
| After Environmental Tests Subgroup 1 | $\mathrm{V}_{\text {IORM }} \times 1.5=\mathrm{V}_{\text {pd }(\mathrm{m}),}, \mathrm{t}_{\text {ini }}=60 \mathrm{sec}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ | $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}$ | 840 | $V_{\text {peak }}$ |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $\mathrm{V}_{\text {IORM }} \times 1.2=\mathrm{V}_{\text {pd(m) }}, \mathrm{t}_{\mathrm{ini}}=60 \mathrm{sec}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ | $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}$ | 672 | $V_{\text {PEAK }}$ |
| Highest Allowable Overvoltage |  | V | 4000 | $\mathrm{V}_{\text {peak }}$ |
| Withstand Isolation Voltage | 1 minute withstand rating | $V_{\text {ISO }}$ | 3000 | $\mathrm{V}_{\text {RMS }}$ |
| Surge Isolation Voltage | $\mathrm{V}_{\text {PEAK }}=10 \mathrm{kV}, 1.2 \mu \mathrm{~s}$ rise time, $50 \mu \mathrm{~s}, 50 \%$ fall time | VIOSM | 6000 | $V_{\text {peak }}$ |
| Safety Limiting Values | Maximum value allowed in the event of a failure (see Figure 3) |  |  |  |
| Case Temperature |  | Ts | 150 | ${ }^{\circ} \mathrm{C}$ |
| Total ${ }_{\text {DD } 1}$ and $\mathrm{IDD2}^{\text {Safety Limiting Current }}$ |  | Is | 290 | mA |
| Insulation Resistance at Ts | $\mathrm{V}_{10}=500 \mathrm{~V}$ | Rs | $>10^{9}$ | $\Omega$ |



Figure 3. Thermal Derating Curve at $V_{D D x}=5 \mathrm{~V}$, Dependence of Safety-Limiting Values with Case Temperature per DIN V VDE V 0884-10

## RECOMMENDED OPERATING CONDITIONS

Table 17.

| Parameter | Symbol | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltages $^{1}$ | $\mathrm{~V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{DD} 2}$ |  |  |  |
| A, B, and C Grades |  | 3.135 | 5.5 | V |
| WA, WB, and WC Grades |  | 3.135 | 5.5 | V |
| Input Signal Rise and Fall Times |  |  | 1.0 | ms |

${ }^{1}$ See the DC Correctness and Magnetic Field Immunity section.

## ADuM1280/ADuM1281/ADuM1285/ADuM1286

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 18.

| Parameter | Rating |
| :---: | :---: |
| Storage Temperature ( $\mathrm{Tst}^{\text {) Range }}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Ambient Operating Temperature <br> ( $\mathrm{T}_{\mathrm{A}}$ ) Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Supply Voltages ( $\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{DD} 2}$ ) | -0.5 V to +7.0 V |
| Input Voltages ( $\mathrm{V}_{\text {IA }}, \mathrm{V}_{\text {IB }}$ ) | -0.5 V to $\mathrm{V}_{\mathrm{DDI}}+0.5 \mathrm{~V}$ |
| Output Voltages ( $\mathrm{V}_{\text {OA }}, \mathrm{V}_{\text {OB }}$ ) | -0.5 V to $\mathrm{V}_{\mathrm{DD} 2}+0.5 \mathrm{~V}$ |
| Average Output Current per Pin ${ }^{1}$ |  |
| Side 1 ( $\mathrm{lor}^{1}$ ) | -10 mA to +10 mA |
| Side 2 ( $\mathrm{lo}^{2}$ ) | -10 mA to +10 mA |
| Common-Mode Transients ${ }^{2}$ | $-100 \mathrm{kV} / \mu \mathrm{s}$ to $+100 \mathrm{kV} / \mu \mathrm{s}$ |
| 'See Figure 3 for maximum rated current values for various temperatures. <br> ${ }^{2}$ Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage. |  |
|  |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge
without detection. Although this product features
patented or proprietary protection circuitry, damage
may occur on devices subjected to high energy ESD.
Therefore, proper ESD precautions should be taken to
avoid performance degradation or loss of functionality.

Table 19. Maximum Continuous Working Voltage ${ }^{1}$

| Parameter | Max | Unit | Constraint |
| :--- | :--- | :--- | :--- |
| AC Voltage, Bipolar Waveform | 565 | V peak | 50 -year minimum lifetime |
| AC Voltage, Unipolar Waveform |  |  |  |
| $\quad$ Basic Insulation | 1131 | V peak | Maximum approved working voltage per IEC 60950-1 |
| $\quad$ Reinforced Insulation | 560 | V peak | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10 |
| DC Voltage |  |  |  |
| $\quad$ Basic Insulation | 1131 | V peak | Maximum approved working voltage per IEC 60950-1 |
| $\quad$ Reinforced Insulation | 560 | V peak | Maximum approved working voltage per IEC 60950-1 and VDE V 0884-10 |

[^3]
## Data Sheet

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. ADuM1280/ADuM1285 Pin Configuration
Table 20. ADuM1280/ADuM1285 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\mathrm{DD} 1}$ | Supply Voltage for Isolator Side 1 (3.135 V to 5.5 V). |
| 2 | $V_{\text {IA }}$ | Logic Input A. |
| 3 | $V_{\text {IB }}$ | Logic Input B. |
| 4 | $\mathrm{GND}_{1}$ | Ground 1. Ground reference for Isolator Side 1. |
| 5 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. |
| 6 | $\mathrm{V}_{\text {OB }}$ | Logic Output B. |
| 7 | $V_{\text {OA }}$ | Logic Output A. |
| 8 | $\mathrm{V}_{\mathrm{DD} 2}$ | Supply Voltage for Isolator Side 2 (3.135 V to 5.5 V). |


| $\mathrm{V}_{\mathrm{DD1}} 1$ | ADuM1281/ | $8 \mathrm{v}_{\mathrm{DD} 2}$ |
| :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OA}}{ }^{2}$ | ADuM1286 | $7 \mathrm{~V}_{\mathrm{IA}}$ |
| $\mathrm{V}_{18} 3$ | TOP VIEW | ${ }^{6} \mathrm{v}_{\text {OB }}$ |
| $\mathrm{GND}_{1} 4$ | (Not to Scale) | $5 \mathrm{GND}_{2}$ |

Figure 5. ADuM1281/ADuM1286 Pin Configuration
Table 21. ADuM1281/ADuM1286 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $\mathrm{~V}_{\mathrm{DD} 1}$ | Supply Voltage for Isolator Side $1(3.135 \mathrm{~V}$ to 5.5 V$)$. |
| 2 | $\mathrm{~V}_{\mathrm{OA}}$ | Logic Output A. |
| 3 | $\mathrm{~V}_{1 B}$ | Logic Input B. |
| 4 | $\mathrm{GND}_{1}$ | Ground 1. Ground reference for Isolator Side 1. |
| 5 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. |
| 6 | $\mathrm{~V}_{\mathrm{B}}$ | Logic Output B. |
| 7 | $\mathrm{~V}_{I A}$ | Logic Input A. |
| 8 | $\mathrm{~V}_{\mathrm{DD} 2}$ | Supply Voltage for Isolator Side $2(3.135 \mathrm{~V}$ to 5.5 V$)$. |

For specific layout guidelines, refer to the AN-1109 Application Note, Recommendations for Control of Radiated Emissions with iCoupler Devices.

## ADuM1280/ADuM1281/ADuM1285/ADuM1286

Table 22. ADuM1280 Truth Table (Positive Logic)

| $\mathrm{V}_{\text {IA }}$ Input | V ${ }_{\text {IB }}$ Input | V DD 1 State | V DD 2 State | VoA Output | Voв Output | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | Powered | Powered | H | H |  |
| L | L | Powered | Powered | L | L |  |
| H | L | Powered | Powered | H | L |  |
| L | H | Powered | Powered | L | H |  |
| L | L | Unpowered | Powered | H | H | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $\mathrm{V}_{\text {DII }}$ power restoration. |
| X | x | Powered | Unpowered | Indeterminate | Indeterminate | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $\mathrm{V}_{\text {DDO }}$ power restoration. |

Table 23. ADuM1281 Truth Table (Positive Logic)

| $\mathrm{V}_{\text {IA }}$ Input | $\mathrm{V}_{\text {IB }}$ Input | $\mathrm{V}_{\text {DD } 1}$ State | $\mathrm{V}_{\mathrm{DD} 2}$ State | VoA Output | V OB Output | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | Powered | Powered | H | H |  |
| L | L | Powered | Powered | L | L |  |
| H | L | Powered | Powered | H | L |  |
| L | H | Powered | Powered | L | H |  |
| X | L | Unpowered | Powered | Indeterminate | H | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $V_{\text {DD } 1}$ power restoration. |
| L | x | Powered | Unpowered | H | Indeterminate | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $\mathrm{V}_{\text {DDo }}$ power restoration. |

Table 24. ADuM1285 Truth Table (Positive Logic)

| $\mathrm{V}_{\text {IA }}$ Input | $\mathrm{V}_{\text {IB }}$ Input | $\mathrm{V}_{\mathrm{DD} 1}$ State | $\mathrm{V}_{\text {DD } 2}$ State | $\mathrm{V}_{\text {OA }}$ Output | VoB Output | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | Powered | Powered | H | H |  |
| L | L | Powered | Powered | L | L |  |
| H | L | Powered | Powered | H | L |  |
| L | H | Powered | Powered | L | H |  |
| L | L | Unpowered | Powered | L | L | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $\mathrm{V}_{\text {DII }}$ power restoration. |
| X | X | Powered | Unpowered | Indeterminate | Indeterminate | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $\mathrm{V}_{\text {DDO }}$ power restoration. |

Table 25. ADuM1286 Truth Table (Positive Logic)

| $\mathrm{V}_{\text {IA }}$ Input | VIB Input | VDD1 State | VDD2 State | VoA Output | Vob Output | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | Powered | Powered | H | H |  |
| L | L | Powered | Powered | L | L |  |
| H | L | Powered | Powered | H | L |  |
| L | H | Powered | Powered | L | H |  |
| X | L | Unpowered | Powered | Indeterminate | L | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $\mathrm{V}_{\mathrm{DD} 1}$ power restoration. |
| L | x | Powered | Unpowered | L | Indeterminate | Outputs return to the input state within $1.6 \mu \mathrm{~s}$ of $\mathrm{V}_{\mathrm{DDO}}$ power restoration. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Typical Supply Current per Input Channel vs. Data Rate for 5 V and 3.3 V Operation


Figure 7. Typical Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (No Output Load)


Figure 8. Typical Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (15 pF Output Load)


Figure 9. Typical ADuM1280 or ADuM1285 VDD1 Supply Current vs. Data Rate for 5 V and 3.3 V Operation


Figure 10. Typical ADuM1280 or ADuM1285 VDD2 Supply Current vs. Data Rate for 5 V and 3.3 V Operation


Figure 11. Typical ADuM1281 or ADuM1286 VDD1 or VDD2 Supply Current vs. Data Rate for 5 V and 3.3 V Operation

## APPLICATIONS INFORMATION <br> PRINTED CIRCUIT BOARD LAYOUT

The ADuM1280/ADuM1281/ADuM1285/ADuM1286 digital isolator requires no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at both input and output supply pins $V_{D D 1}$ and $V_{D D 2}$ (see Figure 12). The capacitor value should be between $0.01 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$. The total lead length between both ends of the capacitor and the input power supply pin should not exceed 20 mm .

The ADuM1280/ADuM1281/ADuM1285/ADuM1286 can readily meet CISPR 22 Class A (and FCC Class A) emissions standards, as well as the more stringent CISPR 22 Class B (and FCC Class B) standards in an unshielded environment, with proper PCB design choices. Refer to the AN-1109 Applicaton Note, Recommendations for Control of Radiated Emissions with iCoupler Devices for PCB-related EMI mitigation techniques, including board layout and stack-up issues.

## PROPAGATION DELAY-RELATED PARAMETERS

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component. The input-tooutput propagation delay time for a high-to-low transition may differ from the propagation delay time of a low-to-high transition.


Figure 12. Propagation Delay Parameters
Pulse width distortion is the maximum difference between these two propagation delay values and an indication of how accurately the timing of the input signal is preserved.
Channel-to-channel matching refers to the maximum amount the propagation delay differs between channels within a single ADuM1280/ADuM1281/ADuM1285/ADuM1286 component.

Propagation delay skew refers to the maximum amount the propagation delay differs between multiple ADuM1280/ ADuM1281/ADuM1285/ADuM1286 components operating under the same conditions.

## DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

Positive and negative logic transitions at the isolator input cause narrow ( $\sim 1 \mathrm{~ns}$ ) pulses to be sent via the transformer to the decoder. The decoder is bistable and is, therefore, either set or reset by the pulses indicating input logic transitions. In the absence of logic transitions at the input for more than $\sim 1.6 \mu \mathrm{~s}$, a periodic set of refresh pulses indicative of the correct input state are sent to ensure dc correctness at the output.
If the decoder receives no pulses for more than about $6.4 \mu \mathrm{~s}$, the input side is assumed to be unpowered or nonfunctional, in which case, the isolator output is forced to a default low state by the watchdog timer circuit.
The limitation on the device's magnetic field immunity is set by the condition in which induced voltage in the transformer receiving coil is sufficiently large to either falsely set or reset the decoder. The following analysis defines such conditions. The ADuM1280 is examined in a 3.3 V operating condition because it represents the most susceptible mode of operation of this product.
The pulses at the transformer output have an amplitude greater than 1.5 V . The decoder has a sensing threshold of about 1.0 V , therefore establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$
\mathrm{V}=(-d \beta / d t) \sum \pi r_{n}^{2} ; n=1,2, \ldots, N
$$

where:
$\beta$ is the magnetic flux density.
$r_{n}$ is the radius of the $n^{\text {th }}$ turn in the receiving coil.
$N$ is the number of turns in the receiving coil.
Given the geometry of the receiving coil in the ADuM1280 and an imposed requirement that the induced voltage be, at most, $50 \%$ of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated, as shown in Figure 13.


Figure 13. Maximum Allowable External Magnetic Flux Density

For example, at a magnetic field frequency of 1 MHz , the maximum allowable magnetic field of 0.08 kgauss induces a voltage of 0.25 V at the receiving coil. This is about $50 \%$ of the sensing threshold and does not cause a faulty output transition. If such an event occurs, with the worst-case polarity, during a transmitted pulse, it would reduce the received pulse from $>1.0 \mathrm{~V}$ to 0.75 V . This is still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances away from the ADuM1280 transformers. Figure 14 expresses these allowable current magnitudes as a function of frequency for selected distances. The ADuM1280 is very insensitive to external fields. Only extremely large, high frequency currents, very close to the component could potentially be a concern. For the 1 MHz example noted, place a 0.2 kA current 5 mm away from the ADuM1280 to affect component operation.


Note that at combinations of strong magnetic field and high frequency, any loops formed by printed circuit board traces could induce sufficiently large error voltages to trigger the thresholds of succeeding circuitry. Take care to avoid PCB structures that form loops.

## POWER CONSUMPTION

The supply current at a given channel of the ADuM1280/ ADuM1281/ADuM1285/ADuM1286 isolator is a function of the supply voltage, the data rate of the channel, and the output load of the channel.

For each input channel, the supply current is given by

$$
\begin{array}{ll}
I_{D D I}=I_{D D I(Q)} & f \leq 0.5 f_{r} \\
I_{D D I}=I_{D D I(D)} \times\left(2 f-f_{r}\right)+I_{D D I(Q)} & f>0.5 f_{r}
\end{array}
$$

For each output channel, the supply current is given by

$$
\begin{array}{lr}
I_{D D O}=I_{D D O(Q)} & f \leq 0.5 f_{r} \\
I_{D D O}=\left(I_{D D O(D)}+\left(0.5 \times 10^{-3}\right) \times C_{L} \times V_{D D O}\right) \times\left(2 f-f_{r}\right)+I_{D D O(Q)} \\
f>0.5 f_{r}
\end{array}
$$

where:
$I_{D D I(D)}, I_{D D O(D)}$ are the input and output dynamic supply currents per channel (mA/Mbps).
$C_{L}$ is the output load capacitance $(\mathrm{pF})$.
$V_{D D O}$ is the output supply voltage (V).
$f$ is the input logic signal frequency $(\mathrm{MHz})$; it is half the input data rate, expressed in units of Mbps.
$f_{r}$ is the input stage refresh rate $(\mathrm{Mbps})=1 / \mathrm{t}_{\mathrm{r}}(\mu \mathrm{s})$.
$I_{D D I(Q)}, I_{D D O(Q)}$ are the specified input and output quiescent supply currents (mA).
To calculate the total $V_{\text {DD1 }}$ and $V_{D D 2}$ supply current, the supply currents for each input and output channel corresponding to $V_{\text {DD1 }}$ and $V_{D D 2}$ are calculated and totaled. Figure 6 and Figure 7 show per-channel supply currents as a function of data rate for an unloaded output condition. Figure 8 shows the per-channel supply current as a function of data rate for a 15 pF output condition. Figure 9 through Figure 11 show the total $V_{D D 1}$ and $V_{\mathrm{DD} 2}$ supply current as a function of data rate for ADuM1280/ ADuM1281 channel configurations.

## ADuM1280/ADuM1281/ADuM1285/ADuM1286

## INSULATION LIFETIME

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM1280/ADuM1281/

## ADuM1285/ADuM1286.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 19 summarize the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum CSA/VDE approved working voltages. In many cases, the approved working voltage is higher than the 50 -year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.
The insulation lifetime of the ADuM1280/ADuM1281/ ADuM1285/ADuM1286 depends on the voltage waveform type imposed across the isolation barrier. The iCoupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 15, Figure 16, and Figure 17 illustrate these different isolation voltage waveforms.

Bipolar ac voltage is the most stringent environment. The goal of a 50 -year operating lifetime under the ac bipolar condition determines the Analog Devices recommended maximum working voltage.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50 -year service life. The working voltages listed in Table 19 can be applied while maintaining the 50 -year minimum lifetime provided the voltage conforms to either the unipolar ac or dc voltage case. Any cross-insulation voltage waveform that does not conform to Figure 16 or Figure 17 should be treated as a bipolar ac waveform, and its peak voltage should be limited to the 50-year lifetime voltage value listed in Table 19.

Note that the voltage presented in Figure 17 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V .


Figure 15. Bipolar AC Waveform


RATED PEAK VOLTAGE


Figure 17. DC Waveform


COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 18. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body (R-8)
Dimensions shown in millimeters (inches)

ORDERING GUIDE

| Model ${ }^{1,2,3}$ | No. of Inputs, $V_{D D 1}$ Side | No. of Inputs, $V_{D D 2}$ Side | Max <br> Data <br> Rate | Max Prop Delay, 5 V | Output <br> Default <br> State | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADuM1280ARZ | 2 | 0 | 1 Mbps | 50 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1280WARZ | 2 | 0 | 1 Mbps | 50 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1280BRZ | 2 | 0 | 25 Mbps | 35 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1280WBRZ | 2 | 0 | 25 Mbps | 35 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1280CRZ | 2 | 0 | 100 Mbps | 24 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1280WCRZ | 2 | 0 | 100 Mbps | 24 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1281ARZ | 1 | 1 | 1 Mbps | 50 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1281WARZ | 1 | 1 | 1 Mbps | 50 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1281BRZ | 1 | 1 | 25 Mbps | 35 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1281WBRZ | 1 | 1 | 25 Mbps | 35 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1281CRZ | 1 | 1 | 100 Mbps | 24 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1281WCRZ | 1 | 1 | 100 Mbps | 24 | High | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1285ARZ | 2 | 0 | 1 Mbps | 50 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1285WARZ | 2 | 0 | 1 Mbps | 50 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1285BRZ | 2 | 0 | 25 Mbps | 35 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1285WBRZ | 2 | 0 | 25 Mbps | 35 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1285CRZ | 2 | 0 | 100 Mbps | 24 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1285WCRZ | 2 | 0 | 100 Mbps | 24 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1286ARZ | 1 | 1 | 1 Mbps | 50 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1286WARZ | 1 | 1 | 1 Mbps | 50 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1286BRZ | 1 | 1 | 25 Mbps | 35 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1286WBRZ | 1 | 1 | 25 Mbps | 35 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1286CRZ | 1 | 1 | 100 Mbps | 24 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| ADuM1286WCRZ | 1 | 1 | 100 Mbps | 24 | Low | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |

[^4]
## ADuM1280/ADuM1281/ADuM1285/ADuM1286

## AUTOMOTIVE PRODUCTS

The ADuM1280W, ADuM1281W, ADuM1285W, and ADuM1286W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Isolators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
SI8380P-IUR IL3485-3E IL514E IL515E IL611-1E IL612A-3E IL711-1E IL711-2E IL721VE IL814TE ADN4652BRSZ-RL7 ADUM1447ARSZ ADUM1447ARSZ-RL7 ADUM230E1BRIZ-RL ISO7820DW ADUM1440ARSZ ADUM1445ARSZ ADUM1246ARSZRL7 ADUM231E0BRWZ-RL ADUM4150ARIZ-RL ADUM4150BRIZ-RL ADUM5211ARSZ-RL7 ISO7730DBQR IL3522E IL3422-3E IL510-1E IL610-1E IL611-2E IL613-3E IL716-1E ISO7342CDWR ISO7810FDW ISO7820FDW IL611-3E ADN4655BRWZ ADUM2211SRIZ-RL ADUM1440ARSZ-RL7 ADUM3471CRSZ-RL7 ADUM3473ARSZ ADUM6210ARSZ ADUM3474ARSZ ADUM1446ARSZ-RL7 ADN4650BRWZ-RL7 ADUM7641ARQZ ADUM7643CRQZ ADUM7643CRQZ-RL7 ADM2582EBRWZ-REEL7 ADM2587EBRWZ-REEL7 ADM3251EARWZ ADM3251EARWZ-REEL


[^0]:    ${ }^{1}$ Protected by U.S. Patents $5,952,849 ; 6,873,065 ; 6,903,578$; and $7,075,329$. Other patents are pending.

[^1]:    ${ }^{1}$ Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. Opposing-direction channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.

[^2]:    ${ }^{1}|C M|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}_{\text {DDx. }}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

[^3]:    ${ }^{1}$ Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

[^4]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
    ${ }^{2}$ Tape and reel are available. The addition of an "-RL7" suffix designates a 7" (1,000 units) tape and reel option.
    ${ }^{3} \mathrm{~W}=$ Qualified for Automotive Applications.

