## FEATURES

High common-mode transient immunity: $100 \mathrm{kV} / \mu \mathrm{s}$
High robustness to radiated and conducted noise
Low propagation delay: 13 ns maximum for 5 V operation,
15 ns maximum for 1.8 V operation
150 Mbps maximum data rate
Safety and regulatory approvals (pending)
UL recognition: $\mathbf{5 0 0 0}$ V rms for 1 minute per UL 1577
CSA Component Acceptance Notice 5A
VDE certificate of conformity
DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
$V_{\text {IORM }}=849$ V peak
10,000 V peak surge/impulse voltage rating
CQC Certification per GB4943.1-2011

## Low dynamic power consumption

1.8 V to 5 V level translation

High temperature operation: $125^{\circ} \mathrm{C}$ maximum
Fail-safe high or low options
8-lead/16-lead, RoHS compliant SOIC packages
Qualified for automotive applications
APPLICATIONS
General-purpose multichannel isolation
Industrial field bus isolation
Automotive systems
GENERAL DESCRIPTION
The ADuM220N/ADuM221N/ADuM225N/ADuM226N ${ }^{1}$ are dual-channel digital isolators based on Analog Devices, Inc., $i$ Coupler ${ }^{\circledR}$ technology. Combining high speed, complementary metal-oxide semiconductor (CMOS) and monolithic air core transformer technology, these isolation components provide outstanding performance characteristics superior to alternatives such as optocoupler devices and other integrated couplers. The maximum propagation delay is 13 ns with a pulse width distortion (PWD) of less than 3 ns at 5 V operation. Channel matching is tight at 3.0 ns maximum.

## The ADuM220N/ADuM221N/ADuM225N/ADuM226N data

 channels are independent and are available in a variety of configurations with a withstand voltage rating of 5.0 kV rms (see the Ordering Guide). The devices operate with the supply voltage on either side ranging from 1.8 V to 5 V , providing compatibility with lower voltage systems as well as enabling voltage translation functionality across the isolation barrier. Unlike other optocoupler alternatives, dc correctness is ensured in the absence of input logic transitions. Two different fail-safe options are available, in which
## FUNCTIONAL BLOCK DIAGRAMS



Figure 4.
the outputs transition to a predetermined state when the input power supply is not applied or the inputs are disabled. The ADuM220N0 is pin compatible with the ADuM2210 RW-16 package. The ADuM220N1 is pin compatible with the ADuM2200 RW-16 package. The ADuM221N0 is pin compatible with the ADuM2211 RW-16 package. The ADuM221N1 is pin compatible with the ADuM2201 RW-16 package.

[^0]
## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Functional Block Diagrams. .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics-5 V Operation ..... 3
Electrical Characteristics-3.3 V Operation ..... 4
Electrical Characteristics-2.5 V Operation .....  6
Electrical Characteristics-1.8 V Operation ..... 7
Insulation and Safety Related Specifications ..... 9
Package Characteristics .....  9
Regulatory Information. ..... 10
DIN V VDE V 0884-10 (VDE V 0884-10) Insulation Characteristics ..... 11
Recommended Operating Conditions ..... 12
REVISION HISTORY
7/2019—Rev. A to Rev. B
Changes to Table 13 ..... 10
Changes to Automotive Products Section ..... 23
9/2016-Rev. 0 to Rev. A
Changes to Features Section and Applications Section ..... 1
Added Automotive Products Section ..... 23
Changes to Ordering Guide ..... 23
Absolute Maximum Ratings ..... 13
ESD Caution. ..... 13
Pin Configurations and Function Descriptions ..... 15
Typical Performance Characteristics ..... 18
Theory of Operation ..... 19
Overview ..... 19
Applications Information ..... 20
PCB Layout ..... 20
Propagation Delay Related Parameters ..... 20
Jitter Measurement. ..... 20
Insulation Lifetime ..... 20
Outline Dimensions ..... 22
Ordering Guide ..... 23
Automotive Products ..... 23

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS—5 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=5 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range of $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1} \leq 5.5 \mathrm{~V}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 5.5 \mathrm{~V}$, and $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise noted. Switching specifications are tested with $C_{L}=15 \mathrm{pF}$ and CMOS signal levels, unless otherwise noted. Supply currents are specified with $50 \%$ duty cycle signals.

Table 1.


## ADuM220N/ADuM221N/ADuM225N/ADuM226N

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC SPECIFICATIONS <br> Output Rise/Fall Time Common-Mode Transient Immunity ${ }^{6}$ | $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ <br> $\left\|\mathrm{CM}_{\mathrm{H}}\right\|$ <br> $\left\|C M_{L}\right\|$ | $\begin{aligned} & 75 \\ & 75 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 100 \\ & 100 \end{aligned}$ |  | ns kV/ $\mu \mathrm{s}$ kV/ $\mu \mathrm{s}$ | $\begin{aligned} & 10 \% \text { to } 90 \% \\ & \mathrm{~V}_{\mathrm{IX}}=\mathrm{V}_{\mathrm{DDx}}, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { transient magnitude }=800 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IX}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { transient magnitude }=800 \mathrm{~V} \end{aligned}$ |

${ }^{1}$ lox is the Channel x output current, where x is A or B .
${ }^{2} V_{\text {lxH }}$ is the input side logic high.
${ }^{3} \mathrm{~V}_{\text {IxL }}$ is the input side logic low.
${ }^{4} \mathrm{~V}_{1}$ is the voltage input.
${ }^{5}$ NO refers to the ADuM220N0/ADuM221N0/ADuM225N0/ADuM226N0 models, and N1 refers to the ADuM220N1/ADuM221N1/ADuM225N1/ADuM226N1 models. See the Ordering Guide section.
${ }^{6}\left|C M_{H}\right|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output $\left(\mathrm{V}_{\mathrm{O}}\right)>0.8 \mathrm{~V}_{\mathrm{DDx}}$. $\left|C M_{\mathrm{L}}\right|$ is the maximum commonmode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

Table 2. Total Supply Current vs. Data Throughput

| Parameter | Symbol | 1 Mbps |  |  | 25 Mbps |  |  | 100 Mbps |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  |
| ADuM220N/ADuM225N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | IDD1 |  | 3.7 | 6.8 |  | 4.2 | 7.2 |  | 6.2 | 9.3 | mA |
| Supply Current Side 2 | IDD2 |  | 1.4 | 2.0 |  | 2.2 | 3.2 |  | 4.8 | 8.1 | mA |
| ADuM221N/ADuM226N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | IDD1 |  | 2.6 | 4.5 |  | 3.2 | 5.4 |  | 5.4 | 8.2 | mA |
| Supply Current Side 2 | IDD2 |  | 3.0 | 4.9 |  | 3.7 | 5.9 |  | 5.9 | 8.6 | mA |

## ELECTRICAL CHARACTERISTICS-3.3 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=3.3 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range: $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1} \leq 3.6 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 3.6 \mathrm{~V}$, and $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise noted. Switching specifications are tested with $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ and CMOS signal levels, unless otherwise noted. Supply currents are specified with $50 \%$ duty cycle signals.

Table 3.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SWITCHING SPECIFICATIONS <br> Pulse Width <br> Data Rate <br> Propagation Delay Pulse Width Distortion Change vs. Temperature Propagation Delay Skew <br> Channel Matching Codirectional Opposing Direction Jitter | PW <br> $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ PWD <br> tpsk <br> tpskcd <br> tpskod | $\begin{aligned} & 6.6 \\ & 150 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 6.8 \\ & 0.7 \\ & 1.5 \\ & \\ & \\ & 0.7 \\ & 0.7 \\ & 290 \\ & 45 \end{aligned}$ | $\begin{aligned} & 14 \\ & 3 \\ & 7.0 \\ & \\ & 3.0 \\ & 3.0 \end{aligned}$ | ns <br> Mbps <br> ns <br> ns <br> $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ <br> ns <br> ns <br> ns <br> ps p-p <br> ps rms | Within PWD limit <br> Within PWD limit <br> 50\% input to 50\% output <br> $\mid \mathrm{t}_{\text {PL }}$ - $\mathrm{t}_{\text {PHL }} \mid$ <br> Between any two units at the same temperature, voltage, and load <br> See the Jitter Measurement section See the Jitter Measurement section |
| DC SPECIFICATIONS <br> Input Threshold <br> Logic High <br> Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $0.7 \times \mathrm{V}_{\text {DX }}$ |  | $0.3 \times \mathrm{V}_{\mathrm{DDx}}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |  |


${ }^{1}{ }^{2}$ ox is the Channel x output current, where x is A or B .
${ }^{2} V_{\text {VXH }}$ is the input side logic high.
${ }^{3} \mathrm{~V}_{\text {IxL }}$ is the input side logic low.
${ }^{4} \mathrm{~V}_{1}$ is the voltage input.
${ }^{5}$ NO refers to the ADuM220NO/ADuM221NO/ADuM225NO/ADuM226N0 models, and N1 refers to the ADuM220N1/ADuM221N1/ADuM225N1/ADuM226N1 models. See the Ordering Guide section.
${ }^{6}\left|\mathrm{CM}_{H}\right|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{\mathrm{O}}>0.8 \mathrm{~V}_{\mathrm{DDx}} .\left|\mathrm{CM}_{\mathrm{L}}\right|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

Table 4. Total Supply Current vs. Data Throughput

| Parameter | Symbol | 1 Mbps |  |  | 25 Mbps |  |  | 100 Mbps |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  |
| ADuM220N/ADuM225N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | IDD1 |  | 3.6 | 6.2 |  | 4.0 | 6.7 |  | 5.6 | 9.1 | mA |
| Supply Current Side 2 | IDD2 |  | 1.3 | 1.9 |  | 2.1 | 3.1 |  | 4.4 | 6.8 | mA |
| ADuM221N/ADuM226N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | IDD1 |  | 2.5 | 4.6 |  | 3.0 | 5.5 |  | 5.0 | 8.1 | mA |
| Supply Current Side 2 | IDD2 |  | 2.9 | 4.8 |  | 3.5 | 5.8 |  | 5.4 | 8.3 | mA |

## ADuM220N/ADuM221N/ADuM225N/ADuM226N

## ELECTRICAL CHARACTERISTICS-2.5 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=2.5 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range: $2.25 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1} \leq 2.75 \mathrm{~V}, 2.25 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 2.75 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise noted. Switching specifications are tested with $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ and CMOS signal levels, unless otherwise noted. Supply currents are specified with $50 \%$ duty cycle signals.

Table 5.


| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC SPECIFICATIONS <br> Output Rise/Fall Time Common-Mode Transient Immunity ${ }^{6}$ |  |  |  |  |  |  |
|  | $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ |  | 2.5 |  | ns | 10\% to 90\% |
|  | $\left\|C M_{H}\right\|$ | 75 | 100 |  | $\mathrm{kV} / \mu \mathrm{s}$ | $\mathrm{V}_{\mathrm{Ix}}=\mathrm{V}_{\mathrm{DDx}}, \mathrm{V}_{\mathrm{CM}}=1000 \mathrm{~V}$, transient magnitude $=800 \mathrm{~V}$ |
|  | \|CM ${ }^{\text {\| }}$ | 75 | 100 |  | $\mathrm{kV} / \mu \mathrm{s}$ | $\mathrm{V}_{\mathrm{IX}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}$, transient magnitude $=800 \mathrm{~V}$ |

${ }^{1} \mathrm{lox}$ is the Channel x output current, where x is A or B .
${ }^{2} \mathrm{~V}_{1 \times \mathrm{H}}$ is the input side logic high.
${ }^{3} \mathrm{~V}_{\mathrm{VxL}}$ is the input side logic low.
${ }^{4} \mathrm{~V}_{1}$ is the voltage input.
${ }^{5}$ N0 refers to the ADuM220N0/ADuM221N0/ADuM225N0/ADuM226N0 models, and N1 refers to the ADuM220N1/ADuM221N1/ADuM225N1/ADuM226N1 models. See the Ordering Guide section.
${ }^{6}\left|C M_{H}\right|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{\mathrm{O}}>0.8 \mathrm{~V}_{\mathrm{DDx}}$. $\left|C M_{L}\right|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

Table 6. Total Supply Current vs. Data Throughput

| Parameter | Symbol | 1 Mbps |  |  | 25 Mbps |  |  | 100 Mbps |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  |
| ADuM220N/ADuM225N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | IDD1 |  | 3.5 | 6.2 |  | 3.9 | 6.6 |  | 5.4 | 9.0 | mA |
| Supply Current Side 2 | $\mathrm{I}_{\mathrm{DD} 2}$ |  | 1.3 | 1.9 |  | 1.9 | 2.8 |  | 3.6 | 5.8 | mA |
| ADuM221N/ADuM226N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | IDD1 |  | 2.4 | 4.7 |  | 2.9 | 5.5 |  | 4.5 | 8.0 | mA |
| Supply Current Side 2 | IDD2 |  | 2.9 | 4.9 |  | 3.3 | 5.7 |  | 4.9 | 7.7 | mA |

## ELECTRICAL CHARACTERISTICS—1.8 V OPERATION

All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=1.8 \mathrm{~V}$. Minimum/maximum specifications apply over the entire recommended operation range: $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1} \leq 1.9 \mathrm{~V}, 1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 2} \leq 1.9 \mathrm{~V}$, and $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise noted. Switching specifications are tested with $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ and CMOS signal levels, unless otherwise noted. Supply currents are specified with $50 \%$ duty cycle signals.
Table 7.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SWITCHING SPECIFICATIONS |  |  |  |  |  |  |
| Pulse Width | PW | 6.6 |  |  | ns | Within PWD limit |
| Data Rate |  | 150 |  |  | Mbps | Within PWD limit |
| Propagation Delay | $\mathrm{t}_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | 5.8 | 8.7 | 15 | ns | 50\% input to 50\% output |
| Pulse Width Distortion | PWD |  | 0.7 | 3 | ns | \|ttLH - tpHL| |
| Change vs. Temperature |  |  | 1.5 |  | $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ |  |
| Propagation Delay Skew | tpsk |  |  | 7.0 | ns | Between any two units at the same temperature, voltage, and load |
| Channel Matching |  |  |  |  |  |  |
| Codirectional | tpskco |  | 0.7 | 3.0 | ns |  |
| Opposing Direction | tpskod |  | 0.7 | 3.0 | ns |  |
| Jitter |  |  | 630 |  | ps p-p | See the Jitter Measurement section |
|  |  |  | 190 |  |  |  |
| DC SPECIFICATIONS |  |  |  |  |  |  |
| Input Threshold |  |  |  |  |  |  |
| Logic High | $\mathrm{V}_{\text {IH }}$ | $0.7 \times \mathrm{V}_{\mathrm{DDx}}$ |  |  | V |  |
| Logic Low | VIL |  |  | $0.3 \times V_{\text {DDx }}$ | V |  |
| Output Voltage |  |  |  |  |  |  |
| Logic High | Vor | $V_{\text {DDx }}-0.1$ | $V_{\text {DDx }}$ |  | V | $\mathrm{lox}^{1}=-20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{lx}}=\mathrm{V}_{1 \times \mathrm{H}^{2}}$ |
|  |  | $V_{D D x}-0.4$ | $V_{\text {DDx }}-0.2$ |  | V | $\mathrm{I}_{\mathrm{ox}}{ }^{1}=-2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{Ix}}=\mathrm{V}_{\mathrm{IxH}}{ }^{2}$ |
| Logic Low | Voı |  | $0.0$ |  | V | $\mathrm{Iox}^{1}=20 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{lx}}=\mathrm{V}_{\mathrm{lx}}{ }^{3}$ |
|  |  |  | 0.2 | 0.4 | V | $\mathrm{I}_{\mathrm{ox}}{ }^{1}=2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{lx}}=\mathrm{V}_{\mathrm{lx}}{ }^{3}$ |
| Input Current per Channel | 1 | -10 | +0.01 | +10 | $\mu \mathrm{A}$ | $0 \mathrm{~V} \leq \mathrm{V}_{\text {Ix }} \leq \mathrm{V}_{\text {DDx }}$ |

## ADuM220N/ADuM221N/ADuM225N/ADuM226N

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Supply Current ADuM220N/ADuM225N |  |  |  |  |  |  |
|  | loD1 (Q) <br> lod2 (Q) <br> lodi (Q) <br> IDD2 (Q) |  | $\begin{aligned} & 0.7 \\ & 1.2 \\ & 6.2 \\ & 1.3 \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 1.8 \\ & 9.6 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & V_{1}^{4}=0(N 0), 1(N 1)^{5} \\ & V_{1}^{4}=0(N O), 1(N 1)^{5} \\ & V_{1}^{4}=1(N O), 0(N 1)^{5} \\ & V_{1}^{4}=1(N 0), 0(N 1)^{5} \end{aligned}$ |
|  | IDD1 (Q) <br> IDD2 (Q) <br> ldD1 (Q) <br> IDD2 (Q) |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 3.8 \\ & 4.7 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.4 \\ & 5.8 \\ & 6.4 \end{aligned}$ | mA <br> mA <br> mA <br> mA | $\begin{aligned} & \mathrm{V}_{1}^{4}=0(\mathrm{NO}), 1(\mathrm{~N} 1)^{5} \\ & \mathrm{~V}_{1}^{4}=0(\mathrm{NO}), 1(\mathrm{~N} 1)^{5} \\ & \mathrm{~V}_{1}^{4}=1(\mathrm{~N} 0), 0(\mathrm{~N} 1)^{5} \\ & \mathrm{~V}_{1}^{4}=1(\mathrm{~N} 0), 0(\mathrm{~N} 1)^{5} \end{aligned}$ |
| Dynamic Supply Current Dynamic Input Dynamic Output | IDDI (D) IDDo (D) |  | $\begin{aligned} & 0.01 \\ & 0.01 \end{aligned}$ |  | mA/Mbps mA/Mbps | Inputs switching, 50\% duty cycle |
| Undervoltage Lockout Positive VDDx Threshold Negative $V_{D D x}$ Threshold $V_{D D x}$ Hysteresis | UVLO <br> VDDxUV+ <br> VDDxuv- <br> VDDxUVH |  | $\begin{aligned} & 1.6 \\ & 1.5 \\ & 0.1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |  |
| AC SPECIFICATIONS <br> Output Rise/Fall Time Common-Mode Transient Immunity ${ }^{6}$ | $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ <br> $\mid \mathrm{CMH}_{\mathrm{H}}$ <br> \|CML| | 75 75 | $\begin{aligned} & 2.5 \\ & 100 \\ & 100 \end{aligned}$ |  | ns <br> $\mathrm{kV} / \mu \mathrm{s}$ <br> kV/ $\mu \mathrm{s}$ | $\begin{aligned} & 10 \% \text { to } 90 \% \\ & V_{\text {Ix }}=V_{D D x,} V_{C M}=1000 \mathrm{~V}, \\ & \text { transient magnitude }=800 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{Ix}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1000 \mathrm{~V}, \\ & \text { transient magnitude }=800 \mathrm{~V} \end{aligned}$ |

${ }^{1}$ lox is the Channel x output current, where x is A or B .
${ }^{2} \mathrm{~V}_{\mathrm{VXH}}$ is the input side logic high.
${ }^{3} \mathrm{~V}_{\text {IXL }}$ is the input side logic low.
${ }^{4} \mathrm{~V}_{\mathrm{I}}$ is the voltage input.
${ }^{5}$ NO refers to the ADuM220N0/ADuM221N0/ADuM225NO/ADuM226N0 models, and N1 refers to the ADuM220N1/ADuM221N1/ADuM225N1/ADuM226N1 models. See the Ordering Guide section.
${ }^{6}\left|C M_{H}\right|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{\mathrm{O}}>0.8 \mathrm{~V}_{\text {DDx. }}\left|C M_{L}\right|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $\mathrm{V}_{0}>0.8 \mathrm{~V}$. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

Table 8. Total Supply Current vs. Data Throughput

| Parameter | Symbol | 1 Mbps |  |  | 25 Mbps |  |  | 100 Mbps |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |  |  |  |
| ADuM220N/ADuM225N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | ldD1 |  | 3.4 | 6.0 |  | 3.8 | 6.4 |  | 5.2 | 8.4 | mA |
| Supply Current Side 2 | $\mathrm{I}_{\mathrm{DD} 2}$ |  | 1.2 | 1.8 |  | 1.8 | 2.8 |  | 3.6 | 5.8 | mA |
| ADuM221N/ADuM226N |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current Side 1 | IDD1 |  | 2.4 | 4.7 |  | 2.8 | 5.5 |  | 4.4 | 7.8 | mA |
| Supply Current Side 2 | IDD2 |  | 2.8 | 4.8 |  | 3.2 | 5.6 |  | 4.8 | 7.9 | mA |

## ADuM220N/ADuM221N/ADuM225N/ADuM226N

## INSULATION AND SAFETY RELATED SPECIFICATIONS

For additional information, see www.analog.com/icouplersafety.
Table 9. ADuM220N/ADuM221N

| Parameter | Symbol | Value | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| Rated Dielectric Insulation Voltage |  | 5000 | V rms | 1-minute duration |
| Minimum External Air Gap (Clearance) | L (101) | 7.8 | mm min | Measured from input terminals to output terminals, shortest distance through air |
| Minimum External Tracking (Creepage) | L (102) | 7.8 | mm min | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Clearance in the Plane of the Printed Circuit Board (PCB Clearance) | L (PCB) | 8.3 | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance) |  | 25.5 | $\mu \mathrm{m}$ min | Insulation distance through insulation |
| Tracking Resistance (Comparative Tracking Index) | CTI | >400 | V | DIN IEC 112/VDE 0303 Part 1 |
| Material Group |  | II |  | Material Group (DIN VDE 0110, 1/89, Table 1) |

Table 10. ADuM225N/ADuM226N

| Parameter | Symbol | Value | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| Rated Dielectric Insulation Voltage |  | 5000 | V rms | 1-minute duration |
| Minimum External Air Gap (Clearance) | L (101) | 8.3 | mm min | Measured from input terminals to output terminals, shortest distance through air |
| Minimum External Tracking (Creepage) | L (102) | 8.3 | mm min | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Clearance in the Plane of the Printed Circuit Board (PCB Clearance) | L (PCB) | 8.3 | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance) |  | 25.5 | $\mu \mathrm{m}$ min | Insulation distance through insulation |
| Tracking Resistance (Comparative Tracking Index) | CTI | >400 | V | DIN IEC 112/VDE 0303 Part 1 |
| Material Group |  | II |  | Material Group (DIN VDE 0110, 1/89, Table 1) |

## PACKAGE CHARACTERISTICS

Table 11. ADuM220N/ADuM221N

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resistance (Input to Output) ${ }^{1}$ | R-O |  | $10^{13}$ |  | $\Omega$ |  |
| Capacitance (Input to Output) ${ }^{1}$ | $\mathrm{Cl}_{1-\mathrm{O}}$ |  | 2.2 |  | pF | $\mathrm{f}=1 \mathrm{MHz}$ |
| Input Capacitance ${ }^{2}$ | $\mathrm{C}_{1}$ |  | 4.0 |  | pF |  |
| IC Junction to Ambient Thermal Resistance | $\theta_{\text {JA }}$ |  | 45 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | Thermocouple located at center of package underside |

${ }^{1}$ These devices are considered 2-terminal devices: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.
${ }^{2}$ Input capacitance is from any input data pin to ground.

Table 12. ADuM225N/ADuM226N

| Parameter | Symbol | Min | Typ $\quad$ Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Resistance (Input to Output) ${ }^{1}$ | $\mathrm{R}_{1-\mathrm{O}}$ | $10^{13}$ | $\Omega$ |  |  |
| ${\text { Capacitance (Input to Output) })^{1}}^{\text {Input Capacitance }^{2}}$ | $\mathrm{C}_{1-\mathrm{O}}$ |  | 2.2 | pF | $\mathrm{f}=1 \mathrm{MHz}$ |
| IC Junction to Ambient Thermal | $\mathrm{C}_{1}$ |  | 4.0 | pF |  |
| $\quad$Resistance | $\theta_{\mathrm{JA}}$ | 80 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | Thermocouple located at center of package <br> underside |  |

[^1]
## ADuM220N/ADuM221N/ADuM225N/ADuM226N

## REGULATORY INFORMATION

See Table 18 and Table 19 and the Insulation Lifetime section for details regarding recommended maximum working voltages for specific cross isolation waveforms and insulation levels.

The ADuM220N/ADuM221N are approved or pending approval by the organizations listed in Table 13.
Table 13.

| UL (Pending) | CSA (Pending) | VDE (Pending) | CQC (Pending) |
| :---: | :---: | :---: | :---: |
| Recognized Under UL 1577 Component Recognition Program ${ }^{1}$ | Approved under CSA Component Acceptance Notice 5A | DIN VVDE V 0884-10 <br> (VDE V 0884-10):2006-12 ${ }^{2}$ | $\begin{aligned} & \text { Certified by } \\ & \text { CQC11-471543-2015 } \end{aligned}$ |
| Single Protection, 5000 V rms Isolation Voltage | CSA 60950-1-07+A1+A2 and IEC 60950-1 second edition +A1+A2: <br> Basic insulation at 780 V rms ( 1103 V peak) <br> Reinforced insulation at 390 V rms (552 V peak) | Reinforced insulation, 849 V peak, <br> $V_{\text {IOSM }}=10,000 \mathrm{~V}$ peak <br> Basic insulation 849 V peak, <br> $V_{\text {IOSM }}=16,000 \mathrm{~V}$ peak | GB4943.1-2011 <br> Basic insulation at 780 V rms (1103V peak) |
| Double Protection, 5000 V rms Isolation Voltage | IEC 60601-1 Edition 3.1: <br> Basic insulation (1 means of patient protection (MOPP)), 490 V rms ( 686 V peak) <br> Reinforced insulation (2 MOPP), 238 V rms (325 V peak) <br> CSA 61010-1-12 and IEC 61010-1 third edition: <br> Basic insulation at 300 V rms mains, 780 V secondary (1103 V peak) <br> Reinforced insulation at: 300 V rms mains, 390 V secondary ( 552 V peak) |  | Reinforced insulation at 389 V rms (552 V peak) |
| File E214100 | File 205078 | File 2471900-4880-0001 | File (CQC16001160971) |

${ }^{1}$ In accordance with UL 1577, each ADuM220N/ADuM221N is proof tested by applying an insulation test voltage $\geq 6000 \mathrm{~V}$ rms for 1 sec .
${ }^{2}$ In accordance with DIN V VDE V 0884-10, each ADuM220N/ADuM221N is proof tested by applying an insulation test voltage $\geq 1592 \mathrm{~V}$ peak for 1 sec (partial discharge detection limit $=5 \mathrm{pC}$ ). The * marking branded on the component designates DIN V VDE V 0884-10 approval.

The ADuM225N/ADuM226N are approved or pending approval by the organizations listed in Table 14.
Table 14.

| UL (Pending) | CSA (Pending) | VDE (Pending) | CQC (Pending) |
| :---: | :---: | :---: | :---: |
| UL 1577 Component Recognition Program ${ }^{1}$ | Approved under CSA Component Acceptance Notice 5A | DIN VVDE V 0884-10 (VDE V 0884-10):2006-12 ${ }^{2}$ | $\begin{aligned} & \text { Certified by } \\ & \text { CQC11-471543-2012 } \end{aligned}$ |
| Single Protection, 5000 V rms Isolation Voltage | CSA 60950-1-07+A1+A2 and IEC 60950-1 second edition +A1+A2: <br> Basic insulation at 800 V rms ( 1131 V peak) <br> Reinforced insulation at 400 V rms ( 565 V peak) | Reinforced insulation, 849 V peak, $\mathrm{V}_{\text {IOSM }}=10,000 \mathrm{~V}$ peak <br> Basic insulation 849 V peak, $V_{\text {IOSM }}=16,000 \mathrm{~V}$ peak | GB4943.1-2011 <br> Basic insulation at 800 V rms (1131 V peak) |
| Double Protection, 5000 V rms Isolation Voltage | IEC 60601-1 Edition 3.1: <br> Basic insulation ( 1 MOPP ), 500 V rms ( 707 V peak) <br> Reinforced insulation (2 MOPP), 250 V rms <br> (1414V peak) <br> CSA 61010-1-12 and IEC 61010-1 third edition: <br> Basic insulation at 300 V rms mains, 800 V secondary ( 1089 V peak) <br> Reinforced insulation at: 300 V rms mains, 400 V secondary ( 565 V peak) |  | Reinforced insulation at 400 V rms (565 Vpeak) |
| File E214100 | File 205078 | File 2471900-4880-0001 | File (pending) |

[^2]
## DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS

These ADuM220N/ADuM221N/ADuM225N/ADuM226N isolators are suitable for reinforced electrical isolation only within the safety limit data. Protective circuits ensure the maintenance of the safety data. The * marking on packages denotes DIN V VDE V 0884-10 approval.

Table 15.

| Description | Test Conditions/Comments | Symbol | Characteristic | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Installation Classification per DIN VDE 0110 |  |  |  |  |
| For Rated Mains Voltage $\leq 150 \mathrm{~V}$ rms |  |  | Ito IV |  |
| For Rated Mains Voltage $\leq 300 \mathrm{~V}$ rms |  |  | I to IV |  |
| For Rated Mains Voltage $\leq 600 \mathrm{~V}$ rms |  |  | I to IV |  |
| Climatic Classification |  |  | 40/105/21 |  |
| Pollution Degree per DIN VDE 0110, Table 1 |  |  | 2 |  |
| Maximum Working Insulation Voltage |  | VIorm | 849 | $\checkmark$ peak |
| Input to Output Test Voltage, Method B1 | $\mathrm{V}_{\text {IORM }} \times 1.875=\mathrm{V}_{\text {pd }}(\mathrm{m}), 100 \%$ production test, $\mathrm{t}_{\text {ini }}=\mathrm{t}_{\mathrm{m}}=1 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ | $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}$ | 1592 | $\checkmark$ peak |
| Input to Output Test Voltage, Method A |  |  |  |  |
| After Environmental Tests Subgroup 1 | $V_{\text {IORM }} \times 1.5=V_{\text {pd }}(\mathrm{m}), \mathrm{t}_{\text {ini }}=60 \mathrm{sec}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ | $V_{\text {pd }(m)}$ | 1274 | $\checkmark$ peak |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{\text {IORM }} \times 1.2=V_{\text {pd }(\mathrm{m})}, \mathrm{t}_{\text {ini }}=60 \mathrm{sec}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ |  | 1019 | $\checkmark$ peak |
| Highest Allowable Overvoltage |  | Vוотм | 7000 | $\checkmark$ peak |
| Surge Isolation Voltage Basic | $\mathrm{V}_{\text {PEAK }}=16 \mathrm{kV}, 1.2 \mu \mathrm{~s}$ rise time, $50 \mu \mathrm{~s}$, $50 \%$ fall time | VIOSM | 16,000 | $\checkmark$ peak |
| Surge Isolation Voltage Reinforced | $V_{\text {Peak }}=16 \mathrm{kV}, 1.2 \mu \mathrm{~s}$ rise time, $50 \mu \mathrm{~s}$, $50 \%$ fall time | VIoSM | 10,000 | $\checkmark$ peak |
| Safety Limiting Values | Maximum value allowed in the event of a failure (see Figure 5 or Figure 6) |  |  |  |
| Maximum Junction Temperature |  | Ts | 150 | ${ }^{\circ} \mathrm{C}$ |
| Total Power Dissipation at $25^{\circ} \mathrm{C}$ |  | Ps |  |  |
| ADuM220N/ADuM221N |  |  | 2.78 | W |
| ADuM225N/ADuM226N |  |  | 1.56 | W |
| Insulation Resistance at $\mathrm{T}_{5}$ | $\mathrm{V}_{10}=500 \mathrm{~V}$ | Rs | $>10^{9}$ | $\Omega$ |



Figure 5. ADuM220N/ADuM221N Thermal Derating Curve, Dependence of Safety Limiting Values with Ambient Temperature per DIN V VDE V 0884-10


Figure 6. ADuM225N/ADuM226N Thermal Derating Curve, Dependence of Safety Limiting Values with Ambient Temperature per DIN V VDE V 0884-10

## RECOMMENDED OPERATING CONDITIONS

Table 16.

| Parameter | Symbol | Rating |
| :--- | :--- | :--- |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Supply Voltages | $\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{DD} 2}$ | 1.7 V to 5.5 V |
| Input Signal Rise and Fall Times |  | 1.0 ms |

## ADuM220N/ADuM221N/ADuM225N/ADuM226N

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 17.

| Parameter | Rating |
| :---: | :---: |
| Storage Temperature ( $\mathrm{Tst}^{\text {) Range }}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Ambient Operating Temperature <br> ( $\mathrm{T}_{\mathrm{A}}$ ) Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Supply Voltages (VDD1, $\mathrm{V}_{\mathrm{DD} 2}$ ) | -0.5 V to +7.0 V |
| Input Voltages ( $\mathrm{V}_{\text {IA }}, \mathrm{V}_{13}$ ) | -0.5 V to $\mathrm{VDDI}^{1}+0.5 \mathrm{~V}$ |
| Output Voltages ( $\mathrm{V}_{\text {OA, }} \mathrm{V}_{\text {OB }}$ ) | -0.5 V to $\mathrm{V}_{\text {DDO }}{ }^{2}+0.5 \mathrm{~V}$ |
| Average Output Current per Pin ${ }^{3}$ |  |
| Side 1 Output Current ( $\mathrm{l}_{1}$ ) | -10 mA to +10 mA |
| Side 2 Output Current ( $\mathrm{l}_{\circ}$ ) | -10 mA to +10 mA |
| Common-Mode Transients ${ }^{4}$ | $-150 \mathrm{kV} / \mu \mathrm{s}$ to $+150 \mathrm{kV} / \mu \mathrm{s}$ |

${ }^{1} V_{\text {DDI }}$ is the input side supply voltage.
${ }^{2} V_{D D O}$ is the output side supply voltage.
${ }^{3}$ See Figure 5 or Figure 6 for the maximum rated current values for various temperatures.
${ }^{4}$ This term refers to the common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

Table 18. ADuM220N/ADuM221N Maximum Continuous Working Voltage ${ }^{1}$

| Parameter | Rating | Constraint |
| :--- | :--- | :--- |
| AC Voltage |  |  |
| Bipolar Waveform |  |  |
| $\quad$ Basic Insulation | 849 V peak | 50-year minimum insulation lifetime |
| Reinforced Insulation | 767 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 ${ }^{2}$ |
| Unipolar Waveform |  |  |
| $\quad$ Basic Insulation | 1698 V peak | 50-year minimum insulation lifetime |
| $\quad$ Reinforced Insulation | 885 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 <br> DC Voltage |
| Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1 |  |  |
| Basic Insulation | 1092 V peak |  |
| Reinforced Insulation | 543 V peak |  |

${ }^{1}$ Maximum continuous working voltage refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.
${ }^{2}$ Insulation lifetime for the specified test condition is greater than 50 years.
Table 19. ADuM225N/ADuM226N Maximum Continuous Working Voltage ${ }^{1}$

| Parameter | Rating | Constraint |
| :---: | :---: | :---: |
| AC Voltage |  |  |
| Bipolar Waveform |  |  |
| Basic Insulation | 849 V peak | 50-year minimum insulation lifetime |
| Reinforced Insulation | 789 V peak | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-12 |
| Unipolar Waveform |  | 50-year minimum insulation lifetime |
| Basic Insulation | 1698 V peak |  |
| Reinforced Insulation | 849 V peak |  |
| DC Voltage |  | Lifetime limited by package creepage maximum approved working voltage per IEC 60950-12 |
| Basic Insulation | 1118 V peak |  |
| Reinforced Insulation | 558 V peak |  |

## ADuM220N/ADuM221N/ADuM225N/ADuM226N

## Truth Table

Table 20. ADuM220N/ADuM221N/ADuM225N/ADuM226N Truth Table (Positive Logic)

| $\mathbf{V}_{\mathbf{I}}$ Input $^{\mathbf{1 , 2}}$ | $\mathbf{V}_{\text {DDI }}$ State $^{\mathbf{2}}$ | $\mathbf{V}_{\text {DDo }}$ State $^{\mathbf{2}}$ | Default Low (N0), <br> $\mathbf{V}_{\text {Ox }}$ Output ${ }^{\mathbf{1 2 , 3}}$ | Default High (N1), <br> $\mathbf{V}_{\text {ox }}$ Output $^{1,2,3}$ | Test Conditions/ <br> Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Low | Powered | Powered | Low | Low | Normal operation |
| High | Powered | Powered | High | High | Normal operation |
| $\mathrm{X}^{4}$ | Unpowered | Powered | Low | High | Fail-safe output |
| $X^{4}$ | Powered | Unpowered | Indeterminate | Indeterminate | Fail-safe output |

${ }^{1} \mathrm{X}$ means don't care.
${ }^{2} V_{I x}$ and $V_{O x}$ refer to the input and output signals of a given channel ( $A$ or $B$ ). $V_{D D I}$ and $V_{D D O}$ refer to the supply voltages on the input and output sides of the given channel, respectively.
${ }^{3}$ N0 refers to the ADuM220N0/ADuM221N0/ADuM225N0/ADuM226N0 models, and N1 refers to the ADuM220N1/ADuM221N1/ADuM225N1/ADuM226N1 models. See the Ordering Guide section.
${ }^{4}$ Input pins $\left(\mathrm{V}_{\mathrm{I}}\right)$ on the same side as an unpowered supply must be in a low state to avoid powering the device through its ESD protection circuitry.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 7. ADuM220N Pin Configuration

Table 21. ADuM220N Pin Function Descriptions ${ }^{1}$

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | GND 1 | Ground 1. Ground reference for Isolator Side 1. Pin 1 and Pin 7 are internally connected, and connecting both to $\mathrm{GND}_{1}$ is recommended. |
| 2 | NIC | No Internal Connection. Leave this pin floating. |
| 3 | VDD1 | Supply Voltage for Isolator Side 1. |
| 4 | $V_{\text {IA }}$ | Logic Input A. |
| 5 | $V_{\text {IB }}$ | Logic Input B. |
| 6 | NIC | No Internal Connection. Leave this pin floating. |
| 7 | $\mathrm{GND}_{1}$ | Ground 1. Ground reference for Isolator Side 1. Pin 1 and Pin 7 are internally connected, and connecting both to $\mathrm{GND}_{1}$ is recommended. |
| 8 | NIC | No Internal Connection. Leave this pin floating. |
| 9 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 16 are internally connected, and connecting both to $\mathrm{GND}_{2}$ is recommended. |
| 10 | NIC | No Internal Connection. Leave this pin floating. |
| 11 | NIC | No Internal Connection. Leave this pin floating. |
| 12 | $\mathrm{V}_{\text {OB }}$ | Logic Output B. |
| 13 | $\mathrm{V}_{\text {OA }}$ | Logic Output A. |
| 14 | VDD2 | Supply Voltage for Isolator Side 2. |
| 15 | NIC | No Internal Connection. Leave this pin floating. |
| 16 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 16 are internally connected, and connecting both to $\mathrm{GND}_{2}$ is recommended. |

[^3]
## ADuM220N/ADuM221N/ADuM225N/ADuM226N



Figure 8. ADuM221N Pin Configuration
Table 22. ADuM221N Pin Function Descriptions ${ }^{1}$

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{GND}_{1}$ | Ground 1. Ground reference for Isolator Side 1. Pin 1 and Pin 7 are internally connected, and connecting both to $\mathrm{GND}_{1}$ is recommended. |
| 2 | NIC | No Internal Connection. Leave this pin floating. |
| 3 | $\mathrm{V}_{\mathrm{DD} 1}$ | Supply Voltage for Isolator Side 1. |
| 4 | VoA | Logic Output A. |
| 5 | $V_{\text {IB }}$ | Logic Input B. |
| 6 | NIC | No Internal Connection. Leave this pin floating. |
| 7 | $\mathrm{GND}_{1}$ | Ground 1. Ground reference for Isolator Side 1. Pin 1 and Pin 7 are internally connected, and connecting both to $\mathrm{GND}_{1}$ is recommended. |
| 8 | NIC | No Internal Connection. Leave this pin floating. |
| 9 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 16 are internally connected, and connecting both to $\mathrm{GND}_{2}$ is recommended. |
| 10 | NIC | No Internal Connection. Leave this pin floating. |
| 11 | NIC | No Internal Connection. Leave this pin floating. |
| 12 | Vов | Logic Output B. |
| 13 | $V_{\text {IA }}$ | Logic Input A. |
| 14 | $\mathrm{V}_{\mathrm{DD} 2}$ | Supply Voltage for Isolator Side 2. |
| 15 | NIC | No Internal Connection. Leave this pin floating. |
| 16 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 16 are internally connected, and connecting both to $\mathrm{GND}_{2}$ is recommended. |

${ }^{1}$ Reference the AN-1109 Application Note for specific layout guidelines.


Figure 9. ADuM225N Pin Configuration
Table 23. ADuM225N Pin Function Descriptions ${ }^{1}$

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $\mathrm{~V}_{\mathrm{DD} 1}$ | Supply Voltage for Isolator Side 1. |
| 2 | $\mathrm{~V}_{\mathrm{IA}}$ | Logic Input A. |
| 3 | $\mathrm{~V}_{\mathrm{IB}}$ | Logic Input B. |
| 4 | $\mathrm{GND}_{1}$ | Ground 1. Ground reference for Isolator Side 1. |
| 5 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. |
| 6 | $\mathrm{~V}_{\mathrm{OB}}$ | Logic Output B. |
| 7 | $\mathrm{~V}_{\mathrm{OA}}$ | Logic Output A. |
| 8 | $\mathrm{~V}_{\mathrm{DD} 2}$ | Supply Voltage for Isolator Side 2. |

[^4]

Figure 10. ADuM226N Pin Configuration

Table 24. ADuM226N Pin Function Descriptions ${ }^{1}$

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $\mathrm{~V}_{\mathrm{DD} 1}$ | Supply Voltage for Isolator Side 1. |
| 2 | $\mathrm{~V}_{\mathrm{OA}}$ | Logic Output A. |
| 3 | $\mathrm{~V}_{\mathrm{IB}}$ | Logic Input B. |
| 4 | $\mathrm{GND}_{1}$ | Ground 1. Ground reference for Isolator Side 1. |
| 5 | $\mathrm{GND}_{2}$ | Ground 2. Ground reference for Isolator Side 2. |
| 6 | $\mathrm{~V}_{\mathrm{OB}}$ | Logic Output B. |
| 7 | $\mathrm{~V}_{\mathrm{IA}}$ | Logic Input A. |
| 8 | $\mathrm{~V}_{\mathrm{DD} 2}$ | Supply Voltage for Isolator Side 2. |

[^5]
## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11. ADuM220N/ADuM225N IDD1 Supply Current vs. Data Rate at Various Voltages


Figure 12. ADuM220N/ADuM225N IDD2 Supply Current vs. Data Rate at Various Voltages


Figure 13. Propagation Delay for Logic High Output ( $t_{\text {PLH }}$ ) vs. Temperature at Various Voltages


Figure 14. ADuM221N/ADuM226N IDD1 Supply Current vs. Data Rate at Various Voltages


Figure 15. ADuM221N/ADuM226N IDD2 Supply Current vs. Data Rate at Various Voltages


Figure 16. Propagation Delay for Logic Low Output ( $t_{\text {PHL }}$ ) vs. Temperature at Various Voltages

## THEORY OF OPERATION overview

The ADuM220N/ADuM221N/ADuM225N/ADuM226N use a high frequency carrier to transmit data across the isolation barrier using iCoupler chip scale transformer coils separated by layers of polyimide isolation. Using an on/off keying (OOK) technique and the differential architecture shown in Figure 17 and Figure 18, the ADuM220N/ADuM221N/ADuM225N/ ADuM226N have very low propagation delay and high speed. Internal regulators and input/output design techniques allow logic and supply voltages over a wide range from 1.7 V to 5.5 V , offering voltage translation of $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$, and 5 V logic. The architecture is designed for high common-mode transient immunity and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum OOK carrier and other techniques.

Figure 17 illustrates the waveforms for models of the ADuM220N/ ADuM221N/ADuM225N/ADuM226N that have the condition of the fail-safe output state equal to low, where the carrier waveform is off when the input state is low. If the input side is off or not operating, the fail-safe output state of low (ADuM220N0/ ADuM221N0/ADuM225N0/ADuM226N0 models) sets the output to low. For the ADuM220N/ADuM221N/ADuM225N/ ADuM226N that have a fail-safe output state of high, Figure 18 illustrates the conditions where the carrier waveform is off when the input state is high. When the input side is off or not operating, the fail-safe output state of high (ADuM220N1/ADuM221N1/ ADuM225N1/ADuM226N1) sets the output to high. See the Ordering Guide for the model numbers that have the fail-safe output state of low or the fail-safe output state of high.


Figure 17. Operational Block Diagram of a Single Channel with a Low Fail-Safe Output State


Figure 18. Operational Block Diagram of a Single Channel with a High Fail-Safe Output State

## APPLICATIONS INFORMATION

## PCB LAYOUT

The ADuM220N/ADuM221N/ADuM225N/ADuM226N digital isolators require no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at the input and output supply pins (see Figure 19 and Figure 20). For the ADuM225N/ADuM226N, bypass capacitors are most conveniently connected between Pin 1 and Pin 4 for $\mathrm{V}_{\mathrm{DD} 1}$ and between Pin 5 and Pin 8 for $\mathrm{V}_{\mathrm{DD} 2}$. For the ADuM220N/ ADuM221N, bypass capacitors are most conveniently connected between Pin 1 and Pin 3 for $V_{\text {DDI }}$ and between Pin 14 and Pin 16 for $\mathrm{V}_{\mathrm{DD} 2}$. The recommended bypass capacitor value is between $0.01 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$. The total lead length between both ends of the capacitor and the input power supply pin must not exceed 10 mm . For the ADuM220N/ADuM221N, bypassing between Pin 3 and Pin 7 and between Pin 9 and Pin 14 must also be considered, unless the ground pair on each package side are connected close to the package.


Figure 19. Recommended PCB Layout for ADuM220N/ADuM221N


Figure 20. Recommended PCB Layout for ADuM225N/ADuM226N
In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur equally affects all pins on a given component side. Failure to ensure this can cause voltage differentials between pins exceeding the Absolute Maximum Ratings of the device, thereby leading to latch-up or permanent damage.
See the AN-1109 Application Note for board layout guidelines.

## PROPAGATION DELAY RELATED PARAMETERS

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component. The propagation delay to a Logic 0 output may differ from the propagation delay to a Logic 1 output.


Figure 21. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the timing of the input signal is preserved.
Channel matching is the maximum amount the propagation delay differs between channels within a single ADuM220N/ ADuM221N/ADuM225N/ADuM226N component.

Propagation delay skew is the maximum amount the propagation delay differs between multiple ADuM220N/ADuM221N/ ADuM225N/ADuM226N components operating under the same conditions.

## JITTER MEASUREMENT

Figure 22 shows the eye diagram for the ADuM220N/ ADuM221N/ADuM225N/ADuM226N. The measurement was taken using an Agilent 81110A pulse pattern generator at 150 Mbps with pseudorandom bit sequences (PRBS) 2( $\mathrm{n}-1$ ), $\mathrm{n}=14$, for 5 V supplies. Jitter was measured with the Tektronix Model 5104B oscilloscope, $1 \mathrm{GHz}, 10$ GSPS with the DPOJET jitter and eye diagram analysis tools. The result shows a typical measurement on the ADuM220N/ADuM221N/ADuM225N/ ADuM226N with 380 ps p-p jitter.


Figure 22. ADuM220N/ADuM221N/ADuM225N/ADuM226N Eye Diagram

## INSULATION LIFETIME

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation as well as on the materials and material interfaces.

The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air and insulation wear out. Surface breakdown is the phenomenon of surface tracking, and the primary determinant of surface creepage requirements in system level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation.

## Surface Tracking

Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components that allows the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and, therefore, can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total rms voltage across the isolation, pollution degree, and material group. The material group and creepage for the ADuM220N/ADuM221N/ADuM225N/ADuM226N isolators are presented in Table 9 and Table 10.

## Insulation Wear Out

The lifetime of insulation caused by wear out is determined by its thickness, material properties, and the voltage stress applied. It is important to verify that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out may not be the same as the working voltage supported for tracking. It is the working voltage applicable to tracking that is specified in most standards.
Testing and modeling show that the primary driver of long-term degradation is displacement current in the polyimide insulation causing incremental damage. The stress on the insulation can be broken down into broad categories, such as dc stress, which causes very little wear out because there is no displacement current, and an ac component time varying voltage stress, which causes wear out.

The ratings in certification documents are usually based on 60 Hz sinusoidal stress because this reflects isolation from line voltage. However, many practical applications have combinations of 60 Hz ac and dc across the barrier as shown in Equation 1. Because only the ac portion of the stress causes wear out, the equation can be rearranged to solve for the ac rms voltage, as is shown in Equation 2. For insulation wear out with the polyimide materials used in these products, the ac rms voltage determines the product lifetime.

$$
\begin{equation*}
V_{R M S}=\sqrt{V_{A C R M S}^{2}+V_{D C}^{2}} \tag{1}
\end{equation*}
$$

or

$$
\begin{equation*}
V_{A C R M S}=\sqrt{V_{R M S}^{2}-V_{D C}^{2}} \tag{2}
\end{equation*}
$$

where:
$V_{R M S}$ is the total rms working voltage.
$V_{A C R M S}$ is the time varying portion of the working voltage.
$V_{D C}$ is the dc offset of the working voltage.

## Calculation and Use of Parameters Example

The following example frequently arises in power conversion applications. Assume that the line voltage on one side of the isolation is 240 V ac rms and a 400 V dc bus voltage is present on the other side of the isolation barrier. The isolator material is polyimide. To establish the critical voltages in determining the creepage, clearance and lifetime of a device, see Table 18 and Table 19 and the following equations.


Figure 23. Critical Voltage Example
The working voltage across the barrier from Equation 1 is

$$
\begin{aligned}
& V_{R M S}=\sqrt{V_{A C R M S}^{2}+V_{D C}^{2}} \\
& V_{R M S}=\sqrt{240^{2}+400^{2}} \\
& V_{R M S}=466 \mathrm{~V}
\end{aligned}
$$

This $V_{\text {RMS }}$ value is the working voltage used together with the material group and pollution degree when looking up the creepage required by a system standard.
To determine if the lifetime is adequate, obtain the time varying portion of the working voltage. To obtain the ac rms voltage, use Equation 2.

$$
\begin{aligned}
& V_{A C R M S}=\sqrt{V_{R M S}^{2}-V_{D C}^{2}} \\
& V_{A C R M S}=\sqrt{466^{2}-400^{2}} \\
& V_{A C R M S}=240 \mathrm{~V} \mathrm{rms}
\end{aligned}
$$

In this case, the ac rms voltage is simply the line voltage of 240 V rms. This calculation is more relevant when the waveform is not sinusoidal. The value is compared to the limits for the continuous working voltage in Table 18 and Table 19 for the expected lifetime, less than a 60 Hz sine wave, and it is well within the limit for a 50 -year service life.
Note that the dc working voltage limits in Table 18 and Table 19 are set by the creepage of the package as specified in IEC 60664-1. These values can differ for specific system level standards.

## OUTLINE DIMENSIONS



Figure 24. 8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC] Wide Body (RI-8-1)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-013-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 25. 16-Lead Standard Small Outline Package [SOIC_W] Wide Body (RW-16)
Dimensions shown in millimeters and (inches)

## ORDERING GUIDE

| Model ${ }^{1,2}$ | Temperature Range | No. of Inputs, VD1 Side | No. of Inputs, $V_{\text {DD2 }}$ Side | Withstand <br> Voltage <br> Rating <br> (kV rms) | Fail-Safe <br> Output <br> State | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADuM220N1BRWZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | High | 16-Lead SOIC_W | RW-16 |
| ADuM220N1BRWZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | High | 16-Lead SOIC_W | RW-16 |
| ADuM220NOBRWZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | Low | 16-Lead SOIC_W | RW-16 |
| ADuM220NOBRWZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | Low | 16-Lead SOIC_W | RW-16 |
| ADuM221N1BRWZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | High | 16-Lead SOIC_W | RW-16 |
| ADuM221N1BRWZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | High | 16-Lead SOIC_W | RW-16 |
| ADuM221NOBRWZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 16-Lead SOIC_W | RW-16 |
| ADuM221NOBRWZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 16-Lead SOIC_W | RW-16 |
| ADuM221NOWBRWZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 16-Lead SOIC_W | RW-16 |
| ADuM221NOWBRWZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 16-Lead SOIC_W | RW-16 |
| ADuM225N1BRIZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | High | 8-Lead SOIC_IC | RI-8-1 |
| ADuM225N1BRIZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | High | 8-Lead SOIC_IC | RI-8-1 |
| ADuM225NOBRIZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | Low | 8-Lead SOIC_IC | RI-8-1 |
| ADuM225NOBRIZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 2 | 0 | 5.0 | Low | 8-Lead SOIC_IC | RI-8-1 |
| ADuM226N1BRIZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | High | 8-Lead SOIC_IC | RI-8-1 |
| ADuM226N1BRIZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | High | 8-Lead SOIC_IC | RI-8-1 |
| ADuM226NOBRIZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 8-Lead SOIC_IC | RI-8-1 |
| ADuM226NOBRIZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 8-Lead SOIC_IC | RI-8-1 |
| ADuM226NOWBRIZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 8-Lead SOIC_IC | RI-8-1 |
| ADuM226NOWBRIZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1 | 1 | 5.0 | Low | 8-Lead SOIC_IC | RI-8-1 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
${ }^{2} \mathrm{~W}=$ Qualified for Automotive Applications.

## AUTOMOTIVE PRODUCTS

The ADuM221N0WBRWZ, ADuM221N0WBRWZ-RL, ADuM226N0WBRIZ, and ADuM226N0WBRIZ-RL models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Isolators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
SI8380P-IUR CA-IS3760LW IL514E IL515E IL611-1E IL612A-3E IL711-1E IL711-2E IL721VE IL814TE ADN4652BRSZ-RL7
ADUM1441ARSZ ADUM1447ARSZ ADUM1447ARSZ-RL7 ADUM230D0BRIZ-RL ADUM230E1BRIZ-RL ISO7820DW
ADUM1440ARSZ ADUM1445ARSZ ADUM1246ARSZ-RL7 ADUM231E0BRWZ-RL ADUM4150ARIZ-RL ADUM4150BRIZ-RL ADUM5211ARSZ-RL7 IL3522E IL510-1E IL610-1E IL611-2E IL613-3E IL716-1E ISO7342CDWR ISO7810FDW ISO7820FDW IL6113E ADN4655BRWZ ADUM2211SRIZ-RL ADUM3471CRSZ-RL7 ADUM3473ARSZ ADUM6210ARSZ ADUM1446ARSZ-RL7 ADN4650BRWZ-RL7 ADUM7641ARQZ ADUM7643CRQZ ADUM7643CRQZ-RL7 ADM2582EBRWZ-REEL7 ADM2587EBRWZREEL7 ADM3251EARWZ-REEL ADM3252EABCZ ADN4651BRWZ ADN4652BRSZ


[^0]:    ${ }^{1}$ Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329. Other patents are pending.
    Rev. B
    Document Feedback

[^1]:    ${ }^{1}$ These devices are considered 2-terminal devices: Pin 1 through Pin 4 are shorted together, and Pin 5 through Pin 8 are shorted together.
    ${ }^{2}$ Input capacitance is from any input data pin to ground.

[^2]:    ${ }^{1}$ In accordance with UL 1577, each ADuM225N/ADuM226N is proof tested by applying an insulation test voltage $\geq 6000 \mathrm{~V}$ rms for 1 sec .
    ${ }^{2}$ In accordance with DIN V VDE V 0884-10, each ADuM225N/ADuM226N is proof tested by applying an insulation test voltage $\geq 1592 \mathrm{~V}$ peak for 1 sec (partial discharge detection limit $=5 \mathrm{pC}$ ). The * marking branded on the component designates DIN V VDE V 0884-10 approval.

[^3]:    ${ }^{1}$ Reference the AN-1109 Application Note for specific layout guidelines.

[^4]:    ${ }^{1}$ Reference the AN-1109 Application Note for specific layout guidelines.

[^5]:    ${ }^{1}$ Reference the AN-1109 Application Note for specific layout guidelines.

