

## **Data Sheet**

## ADuM6420A/ADuM6421A/ADuM6422A/ ADuM6423A/ADuM6424A

### Quad-Channel Isolators with Integrated DC-to-DC Converter FUNCTIONAL BLOCK DIAGRAM

- ▶ isoPower integrated, isolated dc-to-dc converter
- ▶ 100 mA output supply

**FEATURES** 

- AEC-Q100 qualified for automotive applications
  - ► ADuM6421AW
- Meets CISPR 32/EN55032 Class B emission limits up to 5 Mbps at a full load on a 2-layer PCB
- Quad dc to 100 Mbps signal isolation channels
- > 28-lead, fine pitch, SOIC with 8.3 mm minimum creepage
- High temperature operation: 125°C maximum
- ▶ High common-mode transient immunity: 100 kV/µs
- Safety and regulatory approvals (pending)
  - ▶ UL recognition: 5000 V rms for 1 minute per UL 1577
  - CSA certification per IEC 62368-1, IEC 61010-1, and IEC 60601-1
  - VDE V 0884-11 certificate of conformity (pending)
    - V<sub>IORM</sub> = 566 V peak
  - CQC certification per GB4943.1-2011 (pending)

## **APPLICATIONS**

- RS-232 transceivers
- Power supply start-up bias and gate drives
- Isolated sensor interfaces
- Automotive on-board charger (OBC) and dc to dc
- Industrial programmable logic controllers (PLCs)

## **GENERAL DESCRIPTION**

The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A<sup>1</sup> are quad-channel digital isolators with an *iso*Power<sup>®</sup>, integrated, isolated dc-to-dc converter. Based on the Analog Devices, Inc., *i*Coupler<sup>®</sup> technology, the dc-to-dc converter provides regulated, isolated power that meets CISPR 32/EN 55032 Class B limits at a full load on a 2-layer printed circuit board (PCB) with ferrites. Popular voltage combinations and the associated output current levels are listed in Table 1.

The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A eliminate the need for a separate, isolated dc-to-dc converter in 500 mW, isolated designs. The *i*Coupler chip scale transformer technology is used for isolated logic signals and for the magnetic components of the dc-to-dc converter. The result is a small form factor, total isolation solution.

The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A isolators provide four independent isolation channels

V<sub>DD1</sub> 28 V<sub>DD2</sub> GND. 2 GND2 GND. (26) GND2 4-CHANNEL /Coupler CORE LOW POWER ON-OFF KEYING 25 VOA/VI VIA/VOA -@4 V<sub>ов</sub>/V<sub>IB</sub> V<sub>IB</sub>/V<sub>OB</sub> ADuM6420A/ADuM6421A/ VIC/VOC ADuM6422A/ADuM6423A/ 23 V<sub>oc</sub>/V<sub>IC</sub> ADuM6424A v<sub>id</sub>/v<sub>od</sub> 22 v<sub>od</sub>/v<sub>id</sub> LOW RADIATED EMISSIONS DC TO DC GND₁ 🚯 (21) GND2 PDIS 20 V<sub>SEL</sub> GND₁ (19) GNDISO Vnnr ξ RECTHREG <sup>™</sup> viso osc (1) GNDISO **GND**₄ 16 NIC NIC (15) GNDISO GND

NIC = NO INTERNAL CONNECTION. LEAVE THIS PIN FLOATING.

Figure 1.

(see the Pin Configurations and Function Descriptions for additional information).

Table 1. ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A Output Current Levels

|                      |                      |      | ISO Current, I <sub>ISO</sub> (mA) |       |  |  |  |  |  |  |  |
|----------------------|----------------------|------|------------------------------------|-------|--|--|--|--|--|--|--|
| V <sub>DDP</sub> (V) | V <sub>ISO</sub> (V) | 85°C | 105°C                              | 125°C |  |  |  |  |  |  |  |
| 5                    | 5                    | 100  | 65                                 | 30    |  |  |  |  |  |  |  |
| 5                    | 3.3                  | 100  | 65                                 | 30    |  |  |  |  |  |  |  |
| 3.3                  | 3.3                  | 60   | 60                                 | 20    |  |  |  |  |  |  |  |

<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329. Other patents are pending.

Rev. C

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## **Data Sheet**

## ADuM6420A/ADuM6421A/ADuM6422A/ ADuM6423A/ADuM6424A

## **TABLE OF CONTENTS**

| Features1                                       |
|-------------------------------------------------|
| Applications1                                   |
| Functional Block Diagram1                       |
| General Description1                            |
| Specifications                                  |
| Electrical Characteristics—5 V Primary          |
| Input Supply/5 V Secondary Isolated             |
| Supply                                          |
| Electrical Characteristics—5 V Primary          |
| Input Supply/3.3 V Secondary Isolated           |
| Supply                                          |
| Electrical Characteristics—3.3 V Primary        |
| Input Supply/3.3 V Secondary Isolated           |
| Supply4                                         |
| Electrical Characteristics—5.0 V Operation      |
| Digital Isolator Channels Only5                 |
| Electrical Characteristics—3.3 V Operation      |
| Digital Isolator Channels Only7                 |
| Electrical Characteristics—2.5 V Operation      |
| Digital Isolator Channels Only10                |
| Electrical Characteristics—1.8 V Operation      |
| Digital Isolator Channels Only12                |
| Package Characteristics14                       |
| Regulatory Approvals15                          |
| Insulation and Safety Related Specifications 15 |

| DIN V VDE V 0884-11 Insulation                               |      |
|--------------------------------------------------------------|------|
| Characteristics                                              | 16   |
| Recommended Operating Conditions                             | . 16 |
| Absolute Maximum Ratings                                     |      |
| ESD Caution                                                  | 17   |
| Maximum Continuous Working Voltage                           | . 17 |
| Pin Configurations and Function Descriptions                 |      |
| Truth Table                                                  | . 23 |
| Typical Performance Characteristics                          | 24   |
| Terminology                                                  |      |
| Theory of Operation                                          |      |
| Applications Information                                     |      |
| PCB Layout                                                   | . 29 |
| Thermal Analysis                                             | 30   |
| Propagation Delay Related Parameters                         | 30   |
| Electromagnetic Compatibility                                | 30   |
| Power Consumption                                            | 30   |
| Insulation Lifetime                                          |      |
| Outline Dimensions                                           | . 32 |
| Ordering Guide                                               | 32   |
| Number of Inputs (V <sub>DD1</sub> Side and V <sub>ISO</sub> |      |
| Side), Automotive Qualified, and V <sub>DDP</sub>            |      |
| Voltage Range Options                                        | . 33 |
| Evaluation Boards                                            |      |
| Automotive Products                                          |      |
|                                                              |      |

## **REVISION HISTORY**

| 12/2023—Rev. B to Rev. C                                                                                                           |    |
|------------------------------------------------------------------------------------------------------------------------------------|----|
| Changes to Features Section                                                                                                        | 1  |
| Changes to Table 18                                                                                                                | 15 |
| Changed EMI Considerations Section to Electromagnetic Compatibility Section                                                        | 30 |
| Added Number of Inputs (V <sub>DD1</sub> Side and V <sub>ISO</sub> Side), Automotive Qualified, and V <sub>DDP</sub> Voltage Range |    |
| Options Section                                                                                                                    | 33 |
| Updated Outline Dimensions                                                                                                         |    |

# ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/5 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DDP} = V_{ISO} = 5 \text{ V}$ . Minimum and maximum specifications apply over the entire recommended operation range, which is  $4.5 \text{ V} \le (V_{DDP}, V_{ISO}) \le 5.5 \text{ V}$  and  $-40^{\circ}C \le T_A \le +125^{\circ}C$ , unless otherwise noted.

| Parameter                                         | Symbol                 | Min  | Тур | Мах  | Unit   | Test Conditions/Comments                                                                          |
|---------------------------------------------------|------------------------|------|-----|------|--------|---------------------------------------------------------------------------------------------------|
| DC-TO-DC CONVERTERS SUPPLY                        |                        |      |     |      |        |                                                                                                   |
| Setpoint                                          | V <sub>ISO</sub>       | 4.75 | 5.0 | 5.25 | V      | ISO current (I <sub>ISO</sub> ) = 10 mA                                                           |
| Line Regulation                                   | VISO (LINE)            |      | 20  |      | mV/V   | $I_{\rm ISO}$ = 50 mA, $V_{\rm DDP}$ = 4.5 V to 5.5 V                                             |
| Load Regulation                                   | VISO (LOAD)            |      | 1   | 5    | %      | I <sub>ISO</sub> = 10 mA to 90 mA                                                                 |
| Output Ripple                                     | V <sub>ISO (RIP)</sub> |      | 75  |      | mV p-p | 20 MHz bandwidth, bulk output capacitance (C_{BO}) = 0.1 $\mu F    10 \ \mu F, \ I_{ISO}$ = 90 mA |
| Output Noise                                      | VISO (NOISE)           |      | 200 |      | mV p-p | C <sub>BO</sub> = 0.1 μF  10 μF, I <sub>ISO</sub> = 90 mA                                         |
| Switching Frequency                               | f <sub>OSC</sub>       |      | 180 |      | MHz    |                                                                                                   |
| Pulse-Width Modulation (PWM) Frequency            | f <sub>PWM</sub>       |      | 625 |      | kHz    |                                                                                                   |
| Output Supply <sup>1</sup>                        | IISO (MAX)             | 100  |     |      | mA     | 4.5 V < V <sub>ISO</sub> < 5.25 V                                                                 |
|                                                   |                        | 50   |     |      | mA     | 4.75 V < V <sub>ISO</sub> < 5.25 V                                                                |
| Efficiency at I <sub>ISO (MAX)</sub> <sup>1</sup> |                        |      | 34  |      | %      | I <sub>ISO</sub> = 100 mA                                                                         |
| V <sub>DD1</sub> Supply Current                   |                        |      |     |      |        |                                                                                                   |
| No V <sub>ISO</sub> Load                          | I <sub>DDP (Q)</sub>   |      | 14  | 25   | mA     |                                                                                                   |
| Full V <sub>ISO</sub> Load                        | IDDP (MAX)             |      | 310 |      | mA     |                                                                                                   |
| Thermal Shutdown                                  |                        |      |     |      |        |                                                                                                   |
| Shutdown Temperature                              |                        |      | 154 |      | °C     |                                                                                                   |
| Thermal Hysteresis                                |                        |      | 10  |      | °C     |                                                                                                   |

<sup>1</sup> Maximum V<sub>ISO</sub> output current is derated by 1.75 mA/°C for  $T_A > 85^{\circ}$ C.

# ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DDP} = 5.0$  V,  $V_{ISO} = 3.3$  V. Minimum and maximum specifications apply over the entire recommended operation range, which is  $4.5 \text{ V} \le V_{DDP} \le 5.5 \text{ V}$ ,  $3.0 \text{ V} \le V_{ISO} \le 3.6 \text{ V}$ , and  $-40^{\circ}$ C  $\le T_A \le +125^{\circ}$ C, unless otherwise noted.

| Parameter                        | Symbol                 | Min   | Тур | Max   | Unit   | Test Conditions/Comments                                             |
|----------------------------------|------------------------|-------|-----|-------|--------|----------------------------------------------------------------------|
| DC-TO-DC CONVERTERS SUPPLY       |                        |       |     |       |        |                                                                      |
| Setpoint                         | VISO                   | 3.135 | 3.3 | 3.465 | V      | I <sub>ISO</sub> = 10 mA                                             |
| Line Regulation                  | VISO (LINE)            |       | 20  |       | mV/V   | $I_{\rm ISO}$ = 50 mA, $V_{\rm DDP}$ = 3.0 V to 3.6 V                |
| Load Regulation                  | VISO (LOAD)            |       | 1   | 5     | %      | I <sub>ISO</sub> = 10 mA to 90 mA                                    |
| Output Ripple                    | VISO (RIP)             |       | 50  |       | mV p-p | 20 MHz bandwidth, $C_{BO}$ = 0.1 µF  10 µF, I <sub>ISO</sub> = 90 mA |
| Output Noise                     | VISO (NOISE)           |       | 130 |       | mV p-p | C <sub>BO</sub> = 0.1 μF  10 μF, I <sub>ISO</sub> = 90 mA            |
| Switching Frequency              | f <sub>osc</sub>       |       | 180 |       | MHz    |                                                                      |
| Pulse-Width Modulation Frequency | f <sub>PWM</sub>       |       | 625 |       | kHz    |                                                                      |
| Output Supply <sup>1</sup>       | I <sub>ISO (MAX)</sub> | 100   |     |       | mA     | 3.0 V < V <sub>ISO</sub> < 3.4 V                                     |
|                                  |                        | 50    |     |       | mA     | 3.135 V < V <sub>ISO</sub> < 3.465 V                                 |

#### Table 3. DC-to-DC Converters Static Specifications

| Parameter                                         | Symbol               | Min | Тур | Max | Unit | Test Conditions/Comments  |
|---------------------------------------------------|----------------------|-----|-----|-----|------|---------------------------|
| Efficiency at I <sub>ISO (MAX)</sub> <sup>1</sup> |                      |     | 34  |     | %    | I <sub>ISO</sub> = 100 mA |
| V <sub>DDP</sub> Supply Current                   |                      |     |     |     |      |                           |
| No V <sub>ISO</sub> Load                          | I <sub>DDP (Q)</sub> |     | 14  | 20  | mA   |                           |
| Full V <sub>ISO</sub> Load                        | IDDP (MAX)           |     | 250 |     | mA   |                           |
| Thermal Shutdown                                  |                      |     |     |     |      |                           |
| Shutdown Temperature                              |                      |     | 154 |     | °C   |                           |
| Thermal Hysteresis                                |                      |     | 10  |     | °C   |                           |

Table 3. DC-to-DC Converters Static Specifications (Continued)

<sup>1</sup> Maximum V<sub>ISO</sub> output current is derated by 1.75 mA/°C for  $T_A$  > 85°C.

# ELECTRICAL CHARACTERISTICS—3.3 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DDP} = V_{ISO} = 3.3$  V. Minimum and maximum specifications apply over the entire recommended operation range, which is  $3.0 \text{ V} \le V_{DDP}$ ,  $V_{ISO} \le 3.6$  V, and  $-40^{\circ}$ C  $\le T_A \le +125^{\circ}$ C, unless otherwise noted.

| Parameter                                         | Symbol               | Min   | Тур | Мах   | Unit   | Test Conditions/Comments                                             |
|---------------------------------------------------|----------------------|-------|-----|-------|--------|----------------------------------------------------------------------|
| DC-TO-DC CONVERTERS SUPPLY                        |                      |       |     |       |        |                                                                      |
| Setpoint                                          | V <sub>ISO</sub>     | 3.135 | 3.3 | 3.465 | V      | I <sub>ISO</sub> = 10 mA                                             |
| Line Regulation                                   | VISO (LINE)          |       | 20  |       | mV/V   | $I_{\rm ISO}$ = 30 mA, $V_{\rm DDP}$ = 3.0 V to 3.6 V                |
| Load Regulation                                   | VISO (LOAD)          |       | 1   | 5     | %      | I <sub>ISO</sub> = 6 mA to54 mA                                      |
| Output Ripple                                     | VISO (RIP)           |       | 50  |       | mV p-p | 20 MHz bandwidth, $C_{BO}$ = 0.1 µF  10 µF, I <sub>ISO</sub> = 60 mA |
| Output Noise                                      | VISO (NOISE)         |       | 130 |       | mV p-p | C <sub>BO</sub> = 0.1 μF  10 μF, I <sub>ISO</sub> = 60 mA            |
| Switching Frequency                               | f <sub>OSC</sub>     |       | 180 |       | MHz    |                                                                      |
| Pulse-Width Modulation Frequency                  | f <sub>PWM</sub>     |       | 625 |       | kHz    |                                                                      |
| Output Supply <sup>1</sup>                        | IISO (MAX)           | 60    |     |       | mA     | 3.0 V < V <sub>ISO</sub> < 3.465 V                                   |
|                                                   |                      | 30    |     |       | mA     | 3.135 V < V <sub>ISO</sub> < 3.465 V                                 |
| Efficiency at I <sub>ISO (MAX)</sub> <sup>1</sup> |                      |       | 34  |       | %      | I <sub>ISO</sub> = 60 mA                                             |
| V <sub>DDP</sub> Supply Current                   |                      |       |     |       |        |                                                                      |
| No V <sub>ISO</sub> Load                          | I <sub>DDP (Q)</sub> |       | 14  | 20    | mA     |                                                                      |
| Full V <sub>ISO</sub> Load                        | IDDP (MAX)           |       | 190 |       | mA     |                                                                      |
| Thermal Shutdown                                  |                      |       |     |       |        |                                                                      |
| Shutdown Temperature                              |                      |       | 154 |       | °C     |                                                                      |
| Thermal Hysteresis                                |                      |       | 10  |       | °C     |                                                                      |

Table 4. DC-to-DC Converters Static Specifications

<sup>1</sup> Maximum V<sub>ISO</sub> output current is derated by 2.0 mA/°C for  $T_A > 105^{\circ}C$ .

### **ELECTRICAL CHARACTERISTICS—5.0 V OPERATION DIGITAL ISOLATOR CHANNELS ONLY**

All typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DD1} = V_{DD2} = 5.0$  V. Minimum and maximum specifications apply over the entire recommended operation range:  $4.5 \text{ V} \le V_{DD1}$ ,  $V_{DD2} \le 5.5 \text{ V}$  and  $-40^{\circ}$ C  $\le T_A \le +125^{\circ}$ C, unless otherwise noted. Switching specifications are tested with  $C_L = 15 \text{ pF}$  and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

|                                         |                  |     | 1 Mbp | S   |     | 10 Mb | ps  |     | 100 Mb | ps   |      | Test Conditions/Comments |
|-----------------------------------------|------------------|-----|-------|-----|-----|-------|-----|-----|--------|------|------|--------------------------|
| Parameter                               | Symbol           | Min | Тур   | Max | Min | Тур   | Max | Min | Тур    | Max  | Unit |                          |
| SUPPLY CURRENT                          |                  |     |       |     |     |       |     |     |        |      |      | C <sub>L</sub> = 0 pF    |
| ADuM6420ABRNZ5                          |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.9   | 8.7 |     | 5.5   | 9.5 |     | 8.0    | 12.2 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 1.5   | 2.5 |     | 2.3   | 3.6 |     | 8.0    | 11.0 | mA   |                          |
| ADuM6420ABRNZ3                          |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.9   | 8.7 |     | 5.5   | 9.5 |     | 8.0    | 12.2 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 1.5   | 2.5 |     | 2.3   | 3.6 |     | 9.3    | 15.0 | mA   |                          |
| ADuM6421ABRNZ5                          |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.2   | 8.4 |     | 4.5   | 8.5 |     | 8.0    | 12.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 2.3   | 4.5 |     | 2.8   | 5.7 |     | 8.8    | 12.0 | mA   |                          |
| ADuM6421ABRNZ3 and AD-<br>uM6421AWBRNZ5 |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.2   | 8.4 |     | 4.5   | 8.5 |     | 8.0    | 12.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 2.3   | 4.5 |     | 2.8   | 5.7 |     | 9.4    | 15.0 | mA   |                          |
| ADuM6422ABRNZ5                          |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 3.3   | 6.0 |     | 3.9   | 6.2 |     | 8.3    | 12.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 3.0   | 6.0 |     | 4.0   | 6.5 |     | 9.5    | 13.5 | mA   |                          |
| ADuM6422ABRNZ3                          |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 3.3   | 6.0 |     | 3.9   | 6.2 |     | 8.3    | 12.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 3.0   | 6.0 |     | 4.0   | 6.5 |     | 9.5    | 14.0 | mA   |                          |
| ADuM6423ABRNZ5 and AD-<br>uM6423ABRNZ3  |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 2.3   | 4.5 |     | 3.1   | 5.7 |     | 9.0    | 15.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 4.2   | 8.4 |     | 4.5   | 8.5 |     | 8.2    | 12.0 | mA   |                          |
| ADuM6424ABRNZ5 and AD-<br>uM6424ABRNZ3  |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 1.5   | 2.5 |     | 2.5   | 3.6 |     | 9.6    | 15.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 4.8   | 8.7 |     | 5.0   | 9.5 |     | 8.1    | 12.2 | mA   |                          |

#### Table 5. Data Channel Supply Current Specifications

#### Table 6. Switching Specifications

| Parameter                | Symbol                              | Min | Тур | Max | Unit  | Test Conditions/Comments                  |  |  |
|--------------------------|-------------------------------------|-----|-----|-----|-------|-------------------------------------------|--|--|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |       |                                           |  |  |
| Pulse Width              | PW                                  | 10  |     |     | ns    | Within pulse width distortion (PWD) limit |  |  |
| Data Rate                |                                     |     |     | 100 | Mbps  | Within PWD limit                          |  |  |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> | 7.0 | 10  | 15  | ns    | 50% input to 50% output                   |  |  |
| Pulse Width Distortion   | PWD                                 |     | 1   | 5   | ns    | t <sub>PLH</sub> - t <sub>PHL</sub>       |  |  |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C |                                           |  |  |

## **SPECIFICATIONS**

#### Table 6. Switching Specifications (Continued)

| Parameter              | Symbol             | Min | Тур | Мах | Unit   | Test Conditions/Comments                                         |
|------------------------|--------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| Propagation Delay Skew | t <sub>PSK</sub>   |     |     | 8.0 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching       |                    |     |     |     |        |                                                                  |
| Codirectional          | t <sub>PSKCD</sub> |     | 1   | 5.0 | ns     |                                                                  |
| Opposing Direction     | t <sub>PSKOD</sub> |     | 1   | 5.0 | ns     |                                                                  |
| Jitter                 |                    |     | 816 |     | ps p-p |                                                                  |

#### Table 7. Input and Output Characteristics

| Parameter                  | Symbol               | Min                    | Тур                    | Max                  | Unit | Test Conditions/Comments                             |
|----------------------------|----------------------|------------------------|------------------------|----------------------|------|------------------------------------------------------|
| DC SPECIFICATIONS          |                      |                        |                        |                      |      |                                                      |
| Input Threshold            |                      |                        |                        |                      |      |                                                      |
| Logic High                 | VIH                  | 0.7 × V <sub>DDx</sub> |                        |                      | V    |                                                      |
| Logic Low                  | V <sub>IL</sub>      |                        |                        | $0.3 \times V_{DDx}$ | V    |                                                      |
| Output Voltage             |                      |                        |                        |                      |      |                                                      |
| Logic High                 | V <sub>OH</sub>      | V <sub>DDx</sub> - 0.2 | V <sub>DDx</sub>       |                      | V    | $I_{Ox}^{1} = -20 \ \mu A, \ V_{Ix} = V_{IxH}^{2}$   |
|                            |                      | V <sub>DDx</sub> - 0.5 | V <sub>DDx</sub> - 0.2 |                      | V    | $I_{Ox}^{1} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}^{2}$ |
| Logic Low                  | V <sub>OL</sub>      |                        | 0.0                    | 0.1                  | V    | $I_{Ox}^{1} = 20 \ \mu A, \ V_{Ix} = V_{IxL}^{3}$    |
|                            |                      |                        | 0.0                    | 0.4                  | V    | $I_{Ox}^{1}$ = 3.2 mA, $V_{Ix} = V_{IxL}^{3}$        |
| Undervoltage Lockout       | UVLO                 |                        |                        |                      |      | $V_{DD1}$ , $V_{DD2}$ , and $V_{DDP}$ supply         |
| Positive Going Threshold   | V <sub>UV+</sub>     |                        | 1.6                    |                      | V    |                                                      |
| Negative Going Threshold   | V <sub>UV-</sub>     |                        | 1.5                    |                      | V    |                                                      |
| Hysteresis                 | V <sub>UVH</sub>     |                        | 0.1                    |                      | V    |                                                      |
| Input Currents per Channel | l <sub>l</sub>       | -10                    | +0.01                  | +10                  | μA   | $0 V \le V_{lx} \le V_{DDx}$                         |
| Quiescent Supply Current   |                      |                        |                        |                      |      |                                                      |
| ADuM6420A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.37                   | 1.2                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 1.2                    | 1.9                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 9.5                    | 16                   | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 1.5                    | 2.5                  | mA   | V <sub>Ix</sub> = Logic 1                            |
| ADuM6421A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.5                    | 1.4                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 0.9                    | 1.5                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 7.5                    | 14                   | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 3.3                    | 6.2                  | mA   | V <sub>Ix</sub> = Logic 1                            |
| ADuM6422A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.7                    | 1.2                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 0.72                   | 1.3                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 5.4                    | 9.5                  | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 5.3                    | 9.7                  | mA   | V <sub>Ix</sub> = Logic 1                            |
| ADuM6423A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.96                   | 1.5                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 0.5                    | 1.4                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 3.5                    | 6.2                  | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 7.5                    | 14                   | mA   | V <sub>Ix</sub> = Logic 1                            |

#### Table 7. Input and Output Characteristics (Continued)

| Parameter                                   | Symbol                         | Min | Тур  | Мах | Unit    | Test Conditions/Comments                                                                                       |
|---------------------------------------------|--------------------------------|-----|------|-----|---------|----------------------------------------------------------------------------------------------------------------|
| ADuM6424A                                   |                                |     |      |     |         |                                                                                                                |
|                                             | I <sub>DD1 (Q)</sub>           |     | 1.2  | 1.9 | mA      | V <sub>Ix</sub> = Logic 0                                                                                      |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.4  | 1.2 | mA      | V <sub>Ix</sub> = Logic 0                                                                                      |
|                                             | I <sub>DD1 (Q)</sub>           |     | 1.7  | 2.5 | mA      | V <sub>Ix</sub> = Logic 1                                                                                      |
|                                             | I <sub>DD2 (Q)</sub>           |     | 9.5  | 16  | mA      | V <sub>Ix</sub> = Logic 1                                                                                      |
| Dynamic Supply Current                      |                                |     |      |     |         |                                                                                                                |
| Input                                       | I <sub>DDI (D)</sub>           |     | 0.01 |     | mA/Mbps | Inputs switching, 50% duty cycle                                                                               |
| Output                                      | I <sub>DDO (D)</sub>           |     | 0.02 |     | mA/Mbps | Inputs switching, 50% duty cycle                                                                               |
| AC SPECIFICATIONS                           |                                |     |      |     |         |                                                                                                                |
| Output Rise Time/Fall Time                  | t <sub>R</sub> /t <sub>F</sub> |     | 2.5  |     | ns      | 10% to 90%                                                                                                     |
| Common-Mode Transient Immunity <sup>4</sup> | CM <sub>H</sub>                | 75  | 100  |     | kV/μs   | $V_{Ix} = V_{DD1}$ or $V_{ISO}$ , common-mode voltage<br>( $V_{CM}$ ) = 1000 V, transient magnitude = 800<br>V |
|                                             | CM <sub>L</sub>                | 75  | 100  |     | kV/µs   | $V_{\rm Ix}$ = 0 V, $V_{\rm CM}$ = 1000 V, transient magnitude = 800 V                                         |

<sup>1</sup>  $I_{OX}$  is the Channel x output current, where x is A, B, C, or D.

<sup>2</sup> V<sub>IXH</sub> is the input side logic high.

<sup>3</sup> V<sub>IXL</sub> is the input side logic low.

<sup>4</sup> |CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V. The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

## ELECTRICAL CHARACTERISTICS-3.3 V OPERATION DIGITAL ISOLATOR CHANNELS ONLY

All typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DD1} = V_{DD2} = 3.3$  V. Minimum and maximum specifications apply over the entire recommended operation range: 3.0 V  $\leq V_{DD1} \leq 3.6$  V, 3.0 V  $\leq V_{DD2} \leq 3.6$  V, and  $-40^{\circ}$ C  $\leq T_A \leq +125^{\circ}$ C, unless otherwise noted. Switching specifications are tested with C<sub>L</sub> = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

#### Table 8. Data Channel Supply Current Specifications

|                                         |                  |     | 1 Mbp | S   |     | 10 Mbj | os  |     | 100 Mb | ps   |      | Test Conditions/Comments |
|-----------------------------------------|------------------|-----|-------|-----|-----|--------|-----|-----|--------|------|------|--------------------------|
| Parameter                               | Symbol           | Min | Тур   | Max | Min | Тур    | Мах | Min | Тур    | Max  | Unit |                          |
| SUPPLY CURRENT                          |                  |     |       |     |     |        |     |     |        |      |      | C <sub>L</sub> = 0 pF    |
| ADuM6420ABRNZ5                          |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.8   | 8.5 |     | 4.9    | 9.0 |     | 7.0    | 11.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 1.4   | 2.5 |     | 2.1    | 3.4 |     | 7.5    | 11.0 | mA   |                          |
| ADuM6420ABRNZ3                          |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.8   | 8.5 |     | 4.9    | 9.0 |     | 7.0    | 11.0 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 1.4   | 2.5 |     | 2.1    | 3.4 |     | 7.5    | 12.0 | mA   |                          |
| ADuM6421ABRNZ5                          |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.0   | 8.3 |     | 4.3    | 8.4 |     | 7.1    | 11.6 | mA   |                          |
|                                         | I <sub>DD2</sub> |     | 2.1   | 4.4 |     | 2.7    | 5.6 |     | 8.0    | 11.6 | mA   |                          |
| ADuM6421ABRNZ3 and AD-<br>uM6421AWBRNZ5 |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                         | I <sub>DD1</sub> |     | 4.0   | 8.3 |     | 4.3    | 8.4 |     | 7.1    | 11.6 | mA   |                          |

#### Table 8. Data Channel Supply Current Specifications (Continued)

|                                        |                  |     | 1 Mbp | S   |     | 10 Mb | ps  |     | 100 Mb | ps   |      |                          |
|----------------------------------------|------------------|-----|-------|-----|-----|-------|-----|-----|--------|------|------|--------------------------|
| Parameter                              | Symbol           | Min | Тур   | Мах | Min | Тур   | Max | Min | Тур    | Max  | Unit | Test Conditions/Comments |
|                                        | I <sub>DD2</sub> |     | 2.1   | 4.4 |     | 2.7   | 5.6 |     | 8.0    | 12.0 | mA   |                          |
| ADuM6422ABRNZ5                         |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                        | I <sub>DD1</sub> |     | 3.1   | 6.0 |     | 3.6   | 6.2 |     | 7.4    | 11.0 | mA   |                          |
|                                        | I <sub>DD2</sub> |     | 3.0   | 6.0 |     | 3.7   | 6.2 |     | 8.5    | 12.0 | mA   |                          |
| ADuM6422ABRNZ3                         |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                        | I <sub>DD1</sub> |     | 3.1   | 6.0 |     | 3.6   | 6.0 |     | 7.4    | 11.0 | mA   |                          |
|                                        | I <sub>DD2</sub> |     | 3.0   | 6.0 |     | 3.7   | 6.2 |     | 8.5    | 13.0 | mA   |                          |
| ADuM6423ABRNZ5 and AD-<br>uM6423ABRNZ3 |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                        | I <sub>DD1</sub> |     | 2.3   | 4.4 |     | 2.9   | 5.6 |     | 8.0    | 12.0 | mA   |                          |
|                                        | I <sub>DD2</sub> |     | 4.2   | 8.3 |     | 4.3   | 8.4 |     | 7.1    | 11.6 | mA   |                          |
| ADuM6424ABRNZ5 and AD-<br>uM6424ABRNZ3 |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                        | I <sub>DD1</sub> |     | 1.5   | 2.5 |     | 2.3   | 3.4 |     | 8.0    | 12.0 | mA   |                          |
|                                        | I <sub>DD2</sub> |     | 4.8   | 8.5 |     | 4.8   | 9.0 |     | 7.0    | 11.0 | mA   |                          |

#### Table 9. Switching Specifications

| Parameter                | Symbol                              | Min | Тур | Max | Unit   | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |        |                                                                  |
| Pulse Width              | PW                                  | 10  |     |     | ns     | Within PWD limit                                                 |
| Data Rate                |                                     |     |     | 100 | Mbps   | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> | 7.0 | 10  | 16  | ns     | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 1.0 | 5.0 | ns     | t <sub>PLH</sub> - t <sub>PHL</sub>                              |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C  |                                                                  |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |     |     | 8.0 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |        |                                                                  |
| Codirectional            | t <sub>PSKCD</sub>                  |     | 1.0 | 5.0 | ns     |                                                                  |
| Opposing Direction       | t <sub>PSKOD</sub>                  |     | 1.0 | 5.0 | ns     |                                                                  |
| Jitter                   |                                     |     | 816 |     | ps p-p |                                                                  |

#### Table 10. Input and Output Characteristics

| Parameter         | Symbol          | Min                    | Тур                    | Max                  | Unit | Test Conditions/Comments                             |
|-------------------|-----------------|------------------------|------------------------|----------------------|------|------------------------------------------------------|
| DC SPECIFICATIONS |                 |                        |                        |                      |      |                                                      |
| Input Threshold   |                 |                        |                        |                      |      |                                                      |
| Logic High        | VIH             | 0.7 × V <sub>DDx</sub> |                        |                      | V    |                                                      |
| Logic Low         | V <sub>IL</sub> |                        |                        | $0.3 \times V_{DDx}$ | V    |                                                      |
| Output Voltage    |                 |                        |                        |                      |      |                                                      |
| Logic High        | V <sub>OH</sub> | V <sub>DDx</sub> - 0.2 | V <sub>DDx</sub>       |                      | V    | $I_{Ox}^{1} = -20 \ \mu A, \ V_{Ix} = V_{IxH}^{2}$   |
|                   |                 | V <sub>DDx</sub> - 0.5 | V <sub>DDx</sub> - 0.2 |                      | V    | $I_{Ox}^{1} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}^{2}$ |
| Logic Low         | V <sub>OL</sub> |                        | 0.0                    | 0.1                  | V    | $I_{Ox}^{1}$ = 20 µA, $V_{Ix} = V_{IxL}^{3}$         |
|                   |                 |                        | 0.0                    | 0.4                  | V    | $I_{Ox}^{1}$ = 3.2 mA, $V_{Ix} = V_{IxL}^{3}$        |

## **SPECIFICATIONS**

#### Table 10. Input and Output Characteristics (Continued)

| Parameter                                   | Symbol                         | Min | Тур   | Max  | Unit    | Test Conditions/Comments                                                         |
|---------------------------------------------|--------------------------------|-----|-------|------|---------|----------------------------------------------------------------------------------|
| Undervoltage Lockout                        | UVLO                           |     |       |      |         | $V_{DD1}$ , $V_{DD2}$ , and $V_{DDP}$ supply                                     |
| Positive Going Threshold                    | V <sub>UV+</sub>               |     | 1.6   |      | V       |                                                                                  |
| Negative Going Threshold                    | V <sub>UV</sub> -              |     | 1.5   |      | V       |                                                                                  |
| Hysteresis                                  | V <sub>UVH</sub>               |     | 0.1   |      | V       |                                                                                  |
| Input Currents per Channel                  | l <sub>l</sub>                 | -10 | +0.01 | +10  | μA      | $0 V \le V_{lx} \le V_{DDx}$                                                     |
| Quiescent Supply Current                    |                                |     |       |      |         |                                                                                  |
| ADuM6420A                                   |                                |     |       |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 0.34  | 1.2  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 1.1   | 1.8  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 9.5   | 16   | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 1.5   | 2.4  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| ADuM6421A                                   |                                |     |       |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 0.48  | 1.1  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.8   | 1.5  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 7.4   | 13.5 | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 3.2   | 6.2  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| ADuM6422A                                   |                                |     |       |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 0.65  | 1.2  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.7   | 1.2  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 5.3   | 9.5  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 5.4   | 9.6  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| ADuM6423A                                   |                                |     |       |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 0.94  | 1.5  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.5   | 1.1  | mA      | V <sub>lx</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 3.5   | 6.2  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 7.4   | 13.5 | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| ADuM6424A                                   |                                |     |       |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 1.2   | 1.8  | mA      | $V_{Ix} = Logic 0$                                                               |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.35  | 1.2  | mA      | $V_{Ix} = Logic 0$                                                               |
|                                             | I <sub>DD1 (Q)</sub>           |     | 1.7   | 2.4  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 9.4   | 16   | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| Dynamic Supply Current                      |                                |     |       |      |         |                                                                                  |
| Dynamic Input                               | I <sub>DDI (D)</sub>           |     | 0.01  |      | mA/Mbps | Inputs switching, 50% duty cycle                                                 |
| Dynamic Output                              | I <sub>DDO (D)</sub>           |     | 0.01  |      | mA/Mbps | Inputs switching, 50% duty cycle                                                 |
| C SPECIFICATIONS                            |                                |     |       |      |         |                                                                                  |
| Output Rise/Fall Time                       | t <sub>R</sub> /t <sub>F</sub> |     | 2.5   |      | ns      | 10% to 90%                                                                       |
| Common-Mode Transient Immunity <sup>4</sup> | CM <sub>H</sub>                | 75  | 100   |      | kV/µs   | $V_{Ix} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
|                                             | CM <sub>L</sub>                | 75  | 100   |      | kV/µs   | $V_{lx}$ = 0 V, $V_{CM}$ = 1000 V, transient magnitud<br>= 800 V                 |

 $^{1}$   $\,$  I\_{OX} is the Channel x output current, where x is A, B, C, or D.

 $^2~V_{\rm IXH}$  is the input side logic high.

- $^{3}$   $\,$  V\_{IXL} is the input side logic low.
- <sup>4</sup> |CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V. The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

## ELECTRICAL CHARACTERISTICS-2.5 V OPERATION DIGITAL ISOLATOR CHANNELS ONLY

All typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DD1} = V_{DD2} = 2.5$  V. Minimum and maximum specifications apply over the entire recommended operation range: 2.25 V  $\leq V_{DD1} \leq 2.75$  V, 2.25 V  $\leq V_{DD2} \leq 2.75$  V, and  $-40^{\circ}$ C  $\leq T_A \leq +125^{\circ}$ C, unless otherwise noted. Switching specifications are tested with C<sub>L</sub> = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

## Table 11. Data Channel Supply Current Specifications

|                                                               |                  |     | 1 Mbp | S   |     | 10 Mbj | ps  |     | 100 Mb | ps   |      |                          |
|---------------------------------------------------------------|------------------|-----|-------|-----|-----|--------|-----|-----|--------|------|------|--------------------------|
| Parameter                                                     | Symbol           | Min | Тур   | Max | Min | Тур    | Max | Min | Тур    | Max  | Unit | Test Conditions/Comments |
| SUPPLY CURRENT                                                |                  |     |       |     |     |        |     |     |        |      |      | C <sub>L</sub> = 0 pF    |
| ADuM6420ABRNZ5 and AD-<br>uM6420ABRNZ3                        |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 4.8   | 8.5 |     | 4.8    | 9.0 |     | 6.4    | 11.0 | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 1.4   | 2.3 |     | 2.0    | 3.3 |     | 6.5    | 9.5  | mA   |                          |
| ADuM6421ABRNZ5, AD-<br>uM6421ABRNZ3, and AD-<br>uM6421AWBRNZ5 |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 4.2   | 8.0 |     | 4.4    | 8.2 |     | 6.7    | 11.5 | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 2.3   | 4.4 |     | 2.4    | 5.4 |     | 6.5    | 10.0 | mA   |                          |
| ADuM6422ABRNZ5 and AD-<br>uM6422ABRNZ3                        |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 3.0   | 6.0 |     | 3.4    | 6.1 |     | 6.4    | 9.5  | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 3.0   | 6.0 |     | 3.4    | 6.1 |     | 6.4    | 9.5  | mA   |                          |
| ADuM6423ABRNZ5 and AD-<br>uM6423ABRNZ3                        |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 2.3   | 4.4 |     | 2.8    | 5.4 |     | 6.5    | 10.0 | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 4.2   | 8.0 |     | 4.4    | 8.2 |     | 6.7    | 11.5 | mA   |                          |
| ADuM6424ABRNZ5 and AD-<br>uM6424ABRNZ3                        |                  |     |       |     |     |        |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 1.5   | 2.3 |     | 2.0    | 3.3 |     | 6.5    | 9.5  | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 4.8   | 8.5 |     | 4.8    | 9.0 |     | 6.5    | 11.0 | mA   |                          |

#### Table 12. Switching Specifications

| Parameter                | Symbol                              | Min | Тур | Мах | Unit  | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |       |                                                                  |
| Pulse Width              | PW                                  | 10  |     |     | ns    | Within PWD limit                                                 |
| Data Rate                |                                     |     |     | 100 | Mbps  | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> | 8.0 | 11  | 16  | ns    | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 1.0 | 5.0 | ns    | telh - tehl                                                      |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C |                                                                  |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |     |     | 8.0 | ns    | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |       |                                                                  |

## **SPECIFICATIONS**

#### Table 12. Switching Specifications (Continued)

| Parameter          | Symbol             | Min | Тур | Max | Unit   | Test Conditions/Comments |
|--------------------|--------------------|-----|-----|-----|--------|--------------------------|
| Codirectional      | t <sub>PSKCD</sub> |     | 1.0 | 5.0 | ns     |                          |
| Opposing Direction | t <sub>PSKOD</sub> |     | 1.0 | 5.0 | ns     |                          |
| Jitter             |                    |     | 816 |     | ps p-p |                          |

#### Table 13. Input and Output Characteristics

| Parameter                  | Symbol               | Min                    | Тур                    | Max                  | Unit | Test Conditions/Comments                             |
|----------------------------|----------------------|------------------------|------------------------|----------------------|------|------------------------------------------------------|
| OC SPECIFICATIONS          |                      |                        |                        |                      |      |                                                      |
| Input Threshold            |                      |                        |                        |                      |      |                                                      |
| Logic High                 | VIH                  | 0.7 × V <sub>DDx</sub> |                        |                      | V    |                                                      |
| Logic Low                  | VIL                  |                        |                        | $0.3 \times V_{DDx}$ | V    |                                                      |
| Output Voltage             |                      |                        |                        |                      |      |                                                      |
| Logic High                 | V <sub>OH</sub>      | V <sub>DDx</sub> - 0.2 | V <sub>DDx</sub>       |                      | V    | $I_{Ox}^{1} = -20 \ \mu A, \ V_{Ix} = V_{IxH}^{2}$   |
|                            |                      | V <sub>DDx</sub> - 0.5 | V <sub>DDx</sub> - 0.2 |                      | V    | $I_{Ox}^{1} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}^{2}$ |
| Logic Low                  | V <sub>OL</sub>      |                        | 0.0                    | 0.1                  | V    | $I_{Ox}^{1}$ = 20 µA, $V_{Ix} = V_{IxL}^{3}$         |
|                            |                      |                        | 0.0                    | 0.4                  | V    | $I_{Ox}^{1}$ = 3.2 mA, $V_{Ix} = V_{IxL}^{3}$        |
| Undervoltage Lockout       | UVLO                 |                        |                        |                      |      | $V_{DD1}$ , $V_{DD2}$ , and $V_{DDP}$ supply         |
| Positive Going Threshold   | V <sub>UV+</sub>     |                        | 1.6                    |                      | V    |                                                      |
| Negative Going Threshold   | V <sub>UV-</sub>     |                        | 1.5                    |                      | V    |                                                      |
| Hysteresis                 | V <sub>UVH</sub>     |                        | 0.1                    |                      | V    |                                                      |
| Input Currents per Channel | II.                  | -10                    | +0.01                  | +10                  | μA   | $0 V \le V_{Ix} \le V_{DDx}$                         |
| Quiescent Supply Current   |                      |                        |                        |                      |      |                                                      |
| ADuM6420A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.33                   | 1.0                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 1.1                    | 1.7                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 1.5                    | 16                   | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 9.5                    | 2.2                  | mA   | V <sub>Ix</sub> = Logic 1                            |
| ADuM6421A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.5                    | 1.0                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 0.9                    | 1.5                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 7.4                    | 13.5                 | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 3.2                    | 6.2                  | mA   | V <sub>Ix</sub> = Logic 1                            |
| ADuM6422A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.55                   | 1.2                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 0.55                   | 1.2                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 5.3                    | 9.5                  | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 5.3                    | 9.5                  | mA   | V <sub>Ix</sub> = Logic 1                            |
| ADuM6423A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.94                   | 1.5                  | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 0.5                    | 1                    | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 3.5                    | 6.2                  | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 7.3                    | 13.5                 | mA   | V <sub>Ix</sub> = Logic 1                            |
| ADuM6424A                  |                      |                        |                        |                      |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 1.2                    | 1.7                  | mA   | V <sub>Ix</sub> = Logic 0                            |

#### Table 13. Input and Output Characteristics (Continued)

| Parameter                                   | Symbol                         | Min | Тур  | Мах | Unit    | Test Conditions/Comments                                                         |
|---------------------------------------------|--------------------------------|-----|------|-----|---------|----------------------------------------------------------------------------------|
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.35 | 1   | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 1.7  | 2.2 | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 9.3  | 16  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| Dynamic Supply Current                      |                                |     |      |     |         |                                                                                  |
| Dynamic Input                               | I <sub>DDI (D)</sub>           |     | 0.01 |     | mA/Mbps | Inputs switching, 50% duty cycle                                                 |
| Dynamic Output                              | I <sub>DDO (D)</sub>           |     | 0.01 |     | mA/Mbps | Inputs switching, 50% duty cycle                                                 |
| AC SPECIFICATIONS                           |                                |     |      |     |         |                                                                                  |
| Output Rise/Fall Time                       | t <sub>R</sub> /t <sub>F</sub> |     | 2.5  |     | ns      | 10% to 90%                                                                       |
| Common-Mode Transient Immunity <sup>4</sup> | CM <sub>H</sub>                | 75  | 100  |     | kV/μs   | $V_{IX} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
|                                             | CM <sub>L</sub>                | 75  | 100  |     | kV/μs   | $V_{lx}$ = 0 V, $V_{CM}$ = 1000 V, transient magnitude<br>= 800 V                |

<sup>1</sup> I<sub>Ox</sub> is the Channel x output current, where x means A, B, C, or D.

<sup>2</sup>  $V_{IxH}$  is the input side logic high.

<sup>3</sup>  $V_{IxL}$  is the input side logic low.

<sup>4</sup> |CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V. The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

## **ELECTRICAL CHARACTERISTICS—1.8 V OPERATION DIGITAL ISOLATOR CHANNELS ONLY**

All typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DD1} = V_{DD2} = 1.8$  V. Minimum and maximum specifications apply over the entire recommended operation range: 1.7 V  $\leq V_{DD1} \leq 1.9$  V, 1.7 V  $\leq V_{DD2} \leq 1.9$  V, and  $-40^{\circ}$ C  $\leq T_A \leq +125^{\circ}$ C, unless otherwise noted. Switching specifications are tested with C<sub>L</sub> = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

|                                                               |                  |     | 1 Mbp | s   |     | 10 Mb | ps  |     | 100 Mb | ps   |      |                          |
|---------------------------------------------------------------|------------------|-----|-------|-----|-----|-------|-----|-----|--------|------|------|--------------------------|
| Parameter                                                     | Symbol           | Min | Тур   | Max | Min | Тур   | Max | Min | Тур    | Max  | Unit | Test Conditions/Comments |
| SUPPLY CURRENT                                                |                  |     |       |     |     |       |     |     |        |      |      | C <sub>L</sub> = 0 pF    |
| ADuM6420ABRNZ5 and AD-<br>uM6420ABRNZ3                        |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 4.3   | 8.5 |     | 4.9   | 8.5 |     | 6.4    | 10.6 | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 1.3   | 2.3 |     | 1.4   | 2.5 |     | 6.4    | 9.0  | mA   |                          |
| ADuM6421ABRNZ5, AD-<br>uM6421ABRNZ3, and AD-<br>uM6421AWBRNZ5 |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 4.1   | 8.0 |     | 4.4   | 8.0 |     | 6.7    | 11.5 | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 2.3   | 4.4 |     | 2.6   | 5.3 |     | 6.5    | 9.5  | mA   |                          |
| ADuM6422ABRNZ5 and AD-<br>uM6422ABRNZ3                        |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 3.0   | 6.0 |     | 3.4   | 6.2 |     | 6.2    | 9.0  | mA   |                          |
|                                                               | I <sub>DD2</sub> |     | 3.0   | 6.0 |     | 3.4   | 6.2 |     | 6.0    | 9.0  | mA   |                          |
| ADuM6423ABRNZ5 and AD-<br>uM6423ABRNZ3                        |                  |     |       |     |     |       |     |     |        |      |      |                          |
|                                                               | I <sub>DD1</sub> |     | 2.3   | 4.4 |     | 2.8   | 5.3 |     | 6.5    | 9.5  | mA   |                          |

#### Table 14. Data Channel Supply Current Specifications

#### Table 14. Data Channel Supply Current Specifications (Continued)

|                                        |                  | 1 Mbps 10 Mbps |     | os  | 100 Mbps |     |     |     |     |      |      |                          |
|----------------------------------------|------------------|----------------|-----|-----|----------|-----|-----|-----|-----|------|------|--------------------------|
| Parameter                              | Symbol           | Min            | Тур | Max | Min      | Тур | Мах | Min | Тур | Мах  | Unit | Test Conditions/Comments |
| ADuM6424ABRNZ5 and AD-<br>uM6424ABRNZ3 | I <sub>DD2</sub> |                | 4.2 | 8.0 |          | 4.4 | 8.0 |     | 6.5 | 11.5 | mA   |                          |
|                                        | I <sub>DD1</sub> |                | 1.5 | 2.3 |          | 2.0 | 2.5 |     | 6.3 | 9.0  | mA   |                          |
|                                        | I <sub>DD2</sub> |                | 4.7 | 8.5 |          | 4.7 | 8.5 |     | 6.2 | 10.6 | mA   |                          |

#### Table 15. Switching Specifications

| Parameter                | Symbol                              | Min | Тур | Max | Unit   | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |        |                                                                  |
| Pulse Width              | PW                                  | 10  |     |     | ns     | Within PWD limit                                                 |
| Data Rate                |                                     |     |     | 100 | Mbps   | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> | 8.0 | 12  | 17  | ns     | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 1.0 | 5.0 | ns     | t <sub>PLH</sub> - t <sub>PHL</sub>                              |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C  |                                                                  |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |     |     | 8.0 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |        |                                                                  |
| Codirectional            | t <sub>PSKCD</sub>                  |     | 1.0 | 5.0 | ns     |                                                                  |
| Opposing Direction       | t <sub>PSKOD</sub>                  |     | 1.0 | 5.0 | ns     |                                                                  |
| Jitter                   |                                     |     | 816 |     | ps p-p |                                                                  |

#### Table 16. Input and Output Characteristics

| Parameter                  | Symbol               | Min                    | Тур                    | Max                    | Unit | Test Conditions/Comments                             |
|----------------------------|----------------------|------------------------|------------------------|------------------------|------|------------------------------------------------------|
| DC SPECIFICATIONS          |                      |                        |                        |                        |      |                                                      |
| Input Threshold            |                      |                        |                        |                        |      |                                                      |
| Logic High                 | VIH                  | 0.7 × V <sub>DDx</sub> |                        |                        | V    |                                                      |
| Logic Low                  | VIL                  |                        |                        | 0.3 × V <sub>DDx</sub> | V    |                                                      |
| Output Voltages            |                      |                        |                        |                        |      |                                                      |
| Logic High                 | V <sub>OH</sub>      | V <sub>DDx</sub> - 0.1 | V <sub>DDx</sub>       |                        | V    | $I_{Ox}^{1} = -20 \ \mu A, \ V_{Ix} = V_{IxH}^{2}$   |
|                            |                      | V <sub>DDx</sub> - 0.4 | V <sub>DDx</sub> - 0.2 |                        | V    | $I_{Ox}^{1} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}^{2}$ |
| Logic Low                  | V <sub>OL</sub>      |                        | 0.0                    | 0.1                    | V    | $I_{Ox}^{1} = 20 \ \mu A, \ V_{Ix} = V_{IxL}^{3}$    |
|                            |                      |                        | 0.2                    | 0.4                    | V    | $I_{Ox}^{1}$ = 3.2 mA, $V_{Ix} = V_{IxL}^{3}$        |
| Undervoltage Lockout       | UVLO                 |                        |                        |                        |      | $V_{DD1},V_{DD2},\text{and}V_{DDP}$ supply           |
| Positive Going Threshold   | V <sub>UV+</sub>     |                        | 1.6                    |                        | V    |                                                      |
| Negative Going Threshold   | V <sub>UV</sub> -    |                        | 1.5                    |                        | V    |                                                      |
| Hysteresis                 | V <sub>UVH</sub>     |                        | 0.1                    |                        | V    |                                                      |
| Input Currents per Channel | II.                  | -10                    | +0.01                  | +10                    | μA   | $0 V \le V_{Ix} \le V_{DDx}$                         |
| Quiescent Supply Current   |                      |                        |                        |                        |      |                                                      |
| ADuM6420A                  |                      |                        |                        |                        |      |                                                      |
|                            | I <sub>DD1 (Q)</sub> |                        | 0.35                   | 1.0                    | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD2 (Q</sub>  |                        | 1.0                    | 1.7                    | mA   | V <sub>Ix</sub> = Logic 0                            |
|                            | I <sub>DD1 (Q)</sub> |                        | 9.4                    | 16                     | mA   | V <sub>Ix</sub> = Logic 1                            |
|                            | I <sub>DD2 (Q)</sub> |                        | 1.4                    | 2.2                    | mA   | V <sub>Ix</sub> = Logic 1                            |

## **SPECIFICATIONS**

#### Table 16. Input and Output Characteristics (Continued)

| Parameter                                   | Symbol                         | Min | Тур  | Max  | Unit    | Test Conditions/Comments                                                         |
|---------------------------------------------|--------------------------------|-----|------|------|---------|----------------------------------------------------------------------------------|
| ADuM6421A                                   |                                |     |      |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 0.5  | 1.0  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.9  | 1.4  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 7.5  | 13.5 | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 3.2  | 6.2  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| ADuM6422A                                   |                                |     |      |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 0.6  | 1.2  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.65 | 1.2  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 5.3  | 9.5  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 5.3  | 9.5  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| ADuM6423A                                   |                                |     |      |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 0.91 | 1.4  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.45 | 1    | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 3.5  | 6.2  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 7.2  | 13.5 | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| ADuM6424A                                   |                                |     |      |      |         |                                                                                  |
|                                             | I <sub>DD1 (Q)</sub>           |     | 1.2  | 1.7  | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 0.35 | 1    | mA      | V <sub>Ix</sub> = Logic 0                                                        |
|                                             | I <sub>DD1 (Q)</sub>           |     | 1.6  | 2.2  | mA      | V <sub>Ix</sub> = Logic 1                                                        |
|                                             | I <sub>DD2 (Q)</sub>           |     | 9.3  | 16   | mA      | V <sub>Ix</sub> = Logic 1                                                        |
| Dynamic Supply Current                      |                                |     |      |      |         |                                                                                  |
| Input                                       | I <sub>DDI (D)</sub>           |     | 0.01 |      | mA/Mbps | Inputs switching, 50% duty cycle                                                 |
| Output                                      | I <sub>DDO (D)</sub>           |     | 0.01 |      | mA/Mbps | Inputs switching, 50% duty cycle                                                 |
| AC SPECIFICATIONS                           |                                |     |      |      |         |                                                                                  |
| Output Rise/Fall Time                       | t <sub>R</sub> /t <sub>F</sub> |     | 2.5  |      | ns      | 10% to 90%                                                                       |
| Common-Mode Transient Immunity <sup>4</sup> | CM <sub>H</sub>                | 75  | 100  |      | kV/µs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
|                                             | CM <sub>L</sub>                | 75  | 100  |      | kV/µs   | $V_{Ix}$ = 0 V, $V_{CM}$ = 1000 V, transient magnitude = 800 V                   |

<sup>1</sup>  $I_{Ox}$  is the Channel x output current, where x means A, B, C, or D.

 $^2~~V_{\text{IxH}}$  is the input side logic high.

 $^{3}$  V<sub>IxL</sub> is the input side logic low.

<sup>4</sup> |CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining VO > 0.8 V. The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

## PACKAGE CHARACTERISTICS

#### Table 17. Thermal and Isolation Characteristics

| Parameter                                  | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments |
|--------------------------------------------|------------------|-----|------------------|-----|------|--------------------------|
| Resistance (Input to Output) <sup>1</sup>  | R <sub>I-O</sub> |     | 10 <sup>13</sup> |     | Ω    |                          |
| Capacitance (Input to Output) <sup>1</sup> | CI-O             |     | 2.2              |     | pF   | Frequency = 1 MHz        |
| Input Capacitance <sup>2</sup>             | CI               |     | 4.0              |     | pF   |                          |

#### Table 17. Thermal and Isolation Characteristics (Continued)

| Parameter                                 | Symbol        | Min | Тур | Max | Unit | Test Conditions/Comments                                                                                           |
|-------------------------------------------|---------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------------|
| IC Junction to Ambient Thermal Resistance | $\theta_{JA}$ |     | 45  |     | °C/W | Thermocouple located at center of package underside, test conducted on 4-layer board with thin traces <sup>3</sup> |

<sup>1</sup> The device is considered a 2-terminal device: Pin 1 to Pin 14 are shorted together, and Pin 15 to Pin 28 are shorted together.

<sup>2</sup> Input capacitance is from any input data pin to ground.

<sup>3</sup> See the Thermal Analysis section for thermal model definitions.

## **REGULATORY APPROVALS**

#### Table 18.

| Regulatory Agency | Standard Certification/Approval                                                   | File        |
|-------------------|-----------------------------------------------------------------------------------|-------------|
| UL                | Recognized under 1577 component recognition program                               | Pending     |
|                   | Single protection, 5000 V rms <sup>1</sup> isolation voltage                      |             |
| VDE (Pending)     | DIN V VDE V 0884-11 (VDE V 0884-11):2017-1                                        | Pending     |
|                   | Reinforced insulation 566 V peak <sup>2</sup> , V <sub>IOSM</sub> = 6000 V peak   |             |
|                   | Transient voltage, V <sub>IOTM</sub> = 8000 V peak                                |             |
| CSA               | CSA 62368-1:19, IEC 62368-1:2018 Edition 3, and EN 62368-1:2020                   | File 205078 |
|                   | Basic insulation at 830 V rms (1174 V peak)                                       |             |
|                   | Reinforced insulation at 415 V rms (587 V peak)                                   |             |
|                   | CSA 61010-1-12+A1 and IEC 61010-1 Edition 3                                       |             |
|                   | Basic insulation at 600 V rms (848 V peak)                                        |             |
|                   | Reinforced insulation at 300 V rms (424 V peak)                                   |             |
|                   | CSA 60601-1:14 and IEC 60601-1 Edition 3+A1                                       |             |
|                   | Basic insulation (1 means of patient protection (1 MOPP)), 519 V rms (734 V peak) |             |
| CQC (Pending)     | Certified under CQC11-471543-2012, GB4943.1-2011                                  | Pending     |
|                   | Basic insulation at 815 V rms (1173 V peak)                                       |             |
|                   | Reinforced insulation at 415 V rms (586 V peak)                                   |             |

<sup>1</sup> In accordance with UL 1577, each ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A is proof tested by applying an insulation test voltage ≥ 6000 V rms for 1 sec.

<sup>2</sup> In accordance with DIN V VDE V 0884-11, each ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A is proof tested by applying an insulation test voltage ≥1059 V peak for 1 sec (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN V VDE V 0884-11 approval.

#### INSULATION AND SAFETY RELATED SPECIFICATIONS

#### Table 19. Critical Safety Related Dimensions and Material Properties

| Parameter                                        | Symbol  | Value | Unit   | Test Conditions/Comments                                                                                                   |
|--------------------------------------------------|---------|-------|--------|----------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage              |         | 5000  | V rms  | 1-minute duration                                                                                                          |
| Minimum External Air Gap (Clearance)             | L(101)  | 8.3   | mm min | Measured from input terminals to output terminals, shortest distance through air                                           |
| Minimum External Tracking (Creepage)             | L(102)  | 8.3   | mm min | Measured from input terminals to output terminals, shortest distance path along body                                       |
| Minimum Clearance in the Plane of the PCB        | L (PCB) | 8.3   | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance)        |         | 25.5  | µm min | Minimum distance through insulation                                                                                        |
| Tracking Resistance (Comparative Tracking Index) | CTI     | >600  | V      | DIN IEC 112/VDE 0303, Part 1                                                                                               |
| Isolation Group                                  |         | 1     |        | Material group (DIN VDE 0110, 1/89, Table 1)                                                                               |

## DIN V VDE V 0884-11 INSULATION CHARACTERISTICS

The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by the protective circuits. The asterisk (\*) marking on packages denotes DIN V VDE V 0884-11 approval.

#### Table 20. VDE Characteristics

| Description                                                 | Test Conditions/Comments                                                                                            | Symbol             | Characteristic   | Unit   |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--------|
| Installation Classification per DIN VDE 0110                |                                                                                                                     |                    |                  |        |
| For Rated Mains Voltage ≤ 150 V rms                         |                                                                                                                     |                    | I to IV          |        |
| For Rated Mains Voltage ≤ 300 V rms                         |                                                                                                                     |                    | I to IV          |        |
| For Rated Mains Voltage ≤ 400 V rms                         |                                                                                                                     |                    | I to IV          |        |
| Climatic Classification                                     |                                                                                                                     |                    | 40/125/21        |        |
| Pollution Degree per DIN VDE 0110, Table 1                  |                                                                                                                     |                    | 2                |        |
| Maximum Working Insulation Voltage                          |                                                                                                                     | VIORM              | 566              | V peak |
| Input to Output Test Voltage, Method b1                     | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test, t <sub>m</sub> = 1 sec, partial discharge < 5 pC           | V <sub>PR</sub>    | 1059             | V peak |
| Input to Output Test Voltage, Method a                      |                                                                                                                     | V <sub>PR</sub>    |                  |        |
| After Environmental Tests Subgroup 1                        | $V_{\text{IORM}}$ × 1.5 = $V_{\text{pd}(m)},$ $t_{\text{ini}}$ = 60 sec, $t_{m}$ = 10 sec, partial discharge < 5 pC | V <sub>pd(m)</sub> | 849              | V peak |
| After Input and/or Safety Test Subgroup 2 and<br>Subgroup 3 | $V_{\text{IORM}}$ × 1.2 = $V_{\text{pd}(m)},$ $t_{\text{ini}}$ = 60 sec, $t_m$ = 10 sec, partial discharge < 5 pC   | V <sub>pd(m)</sub> | 679              | V peak |
| Highest Allowable Overvoltage                               | Transient overvoltage, t <sub>TR</sub> = 10 sec                                                                     | V <sub>IOTM</sub>  | 8000             | V peak |
| Withstand Isolation Voltage                                 | 1-minute withstand rating                                                                                           | V <sub>ISO</sub>   | 5000             | V rms  |
| Surge Isolation Voltage Reinforced                          | V <sub>IOSM(TEST)</sub> = 12.8 kV; 1.2 µs rise time; 50 µs, 50% fall time                                           | VIOSM              | 8000             | V peak |
| Safety Limiting Values                                      | Maximum value allowed in the event of a failure (see Figure 2)                                                      |                    |                  |        |
| Case Temperature                                            |                                                                                                                     | T <sub>S</sub>     | 150              | °C     |
| Total Power Dissipation at 25°C                             |                                                                                                                     | I <sub>S1</sub>    | 2.78             | W      |
| Insulation Resistance at T <sub>S</sub>                     | V <sub>IO</sub> = 500 V                                                                                             | R <sub>S</sub>     | >10 <sup>9</sup> | Ω      |



Figure 2. Thermal Derating Curve, Dependence of Safety Limiting Values on Case Temperature, per DIN EN 60747-5-2

## **RECOMMENDED OPERATING CONDITIONS**

#### Table 21.

| Parameter                                                 | Min | Max  | Unit |
|-----------------------------------------------------------|-----|------|------|
| Operating Temperature (T <sub>A</sub> ) <sup>1</sup>      | -40 | +125 | °C   |
| Supply Voltages <sup>2</sup>                              |     |      |      |
| V <sub>DDP</sub> at V <sub>SEL</sub> = GND <sub>ISO</sub> | 3.0 | 5.5  | V    |
| V <sub>DDP</sub> at V <sub>SEL</sub> = V <sub>ISO</sub>   | 4.5 | 5.5  | V    |
| V <sub>DD1</sub> , V <sub>DD2</sub>                       | 1.7 | 5.5  | V    |

<sup>1</sup> Operation at >85°C requires reduction of the maximum load current.

<sup>2</sup> Each voltage is relative to its respective ground.

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 22.

| Parameter                                                                                                                       | Rating                             |
|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| Storage Temperature (T <sub>ST</sub> )                                                                                          | −55°C to +150°C                    |
| Ambient Operating Temperature                                                                                                   | -40°C to +125°C                    |
| Supply Voltages ( $V_{DD1}$ , $V_{DDP}$ , $V_{DD2}$ , $V_{ISO}$ ) <sup>1</sup>                                                  | -0.5 V to +7.0 V                   |
| V <sub>ISO</sub> Supply Current <sup>2</sup>                                                                                    | 100 mA                             |
| Input Voltage (V <sub>IA</sub> , V <sub>IB</sub> , V <sub>IC</sub> , V <sub>ID</sub> , V <sub>SEL</sub> , PDIS) <sup>1, 3</sup> | -0.5 V to V <sub>DDI</sub> + 0.5 V |
| Output Voltage (V <sub>OA</sub> , V <sub>OB</sub> , V <sub>OC</sub> , V <sub>OD</sub> ) <sup>1, 3</sup>                         | -0.5 V to V <sub>DDO</sub> + 0.5 V |
| Average Output Current Per Data Output Pin <sup>4</sup>                                                                         | -10 mA to +10 mA                   |
| Common-Mode Transients <sup>5</sup>                                                                                             | -200 kV/µs to +200 kV/µs           |

<sup>1</sup> All voltages are relative to their respective ground.

 $^2~$  The V<sub>ISO</sub> pin provides current for dc and dynamic loads on the V<sub>ISO</sub> input and output channels. This current must be included when determining the total V<sub>ISO</sub> supply current. For ambient temperatures between 85°C and 125°C, the maximum allowed current is reduced.

<sup>3</sup> V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of a given channel, respectively. See the PCB Layout section.

## MAXIMUM CONTINUOUS WORKING VOLTAGE

#### Table 23. Maximum Continuous Working Voltage<sup>1</sup>

- <sup>4</sup> See Figure 2 for the maximum rated current values for various temperatures.
- <sup>5</sup> Common-mode transients refer to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

| Parameter             | Rating      | Constraint                                                                         |
|-----------------------|-------------|------------------------------------------------------------------------------------|
| AC Voltage            |             |                                                                                    |
| Bipolar Waveform      |             |                                                                                    |
| Basic Insulation      | 636 V peak  |                                                                                    |
| Reinforced Insulation | 566 V peak  |                                                                                    |
| Unipolar Waveform     |             |                                                                                    |
| Basic Insulation      | 1130 V peak |                                                                                    |
| Reinforced Insulation | 932 V peak  |                                                                                    |
| DC Voltage            |             |                                                                                    |
| Basic Insulation      | 1158 V peak | Limited by package creepage per IEC 60664-1, Pollution Degree 2, Material Group II |
| Reinforced Insulation | 579 V peak  | Limited by package creepage per IEC 60664-1, Pollution Degree 2, Material Group II |

<sup>1</sup> Maximum continuous working voltage refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



NOTES 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS ARE NOT CONNECTED INTERNALLY.  $\S$ 

#### Figure 3. ADuM6420A Pin Configuration

#### Table 24. ADuM6420A Pin Function Descriptions

| Pin No. Mnemonic    |                    | Description                                                                                                                                                                                                                            |  |  |  |  |
|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1                   | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. V <sub>DD1</sub> requires a 100 nF bypass capacitor. V <sub>DD1</sub> is independent of V <sub>DDP</sub> and can operate with power supply voltages between 1.7 V and 5.5 V. |  |  |  |  |
| 2, 3, 8, 10, 12, 14 | GND <sub>1</sub>   | Ground 1. Ground references for the primary isolator. Pin 2, Pin 3, Pin 8, Pin 10, Pin 12, and Pin 14 are internally connected, and it is recommended to connect the GND <sub>1</sub> pins to a common ground.                         |  |  |  |  |
| 4                   | VIA                | Logic Input A.                                                                                                                                                                                                                         |  |  |  |  |
| 5                   | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                         |  |  |  |  |
| 6                   | V <sub>IC</sub>    | Logic Input C.                                                                                                                                                                                                                         |  |  |  |  |
| 7                   | V <sub>ID</sub>    | Logic Input D.                                                                                                                                                                                                                         |  |  |  |  |
| 9                   | PDIS               | Power Disable. When PDIS is tied to GND <sub>1</sub> , the power converter is active. When a logic high voltage is applied to PDIS, the power supply enters low power standby mode.                                                    |  |  |  |  |
| 11                  | V <sub>DDP</sub>   | Primary Supply Voltage, 3.0 V to 5.5 V. V <sub>DDP</sub> requires 100 nF and 10 μF bypass capacitors to GND <sub>1</sub> .                                                                                                             |  |  |  |  |
| 13, 16              | NIC                | Not Internally Connected. These pins are not connected internally.                                                                                                                                                                     |  |  |  |  |
| 15, 17, 19          | GND <sub>ISO</sub> | Ground References for V <sub>ISO</sub> on Side 2. It is recommended to connect the GND <sub>ISO</sub> pins together. The GND <sub>ISO</sub> pins are internally isolated from GND <sub>2</sub> .                                       |  |  |  |  |
| 18                  | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads. Connect to V <sub>DD2</sub> to power the isolator channels.                                                                                                                        |  |  |  |  |
| 20                  | V <sub>SEL</sub>   | Output Voltage Select Input. Connect V <sub>SEL</sub> to V <sub>ISO</sub> for a 5 V output or to GND <sub>ISO</sub> for a 3.3 V output.                                                                                                |  |  |  |  |
| 21, 26, 27          | GND <sub>2</sub>   | Ground References for V <sub>DD2</sub> on Side 2. It is recommended that the GND <sub>2</sub> pins be connected together. The GND <sub>2</sub> pins are inter isolated from GND <sub>ISO</sub> .                                       |  |  |  |  |
| 22                  | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                        |  |  |  |  |
| 23                  | V <sub>oc</sub>    | Logic Output C.                                                                                                                                                                                                                        |  |  |  |  |
| 24                  | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                        |  |  |  |  |
| 25                  | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                        |  |  |  |  |
| 28                  | V <sub>DD2</sub>   | Power Supply for the Side 2 Logic Circuits of the Device. $V_{DD2}$ requires a 100 nF bypass capacitor. $V_{DD2}$ is independent of $V_{ISO}$ and can operate with power supply voltages between 1.7 V and 5.5 V.                      |  |  |  |  |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



NOTES 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS ARE NOT CONNECTED INTERNALLY.  $\frac{3}{2}$ 

#### Figure 4. ADuM6421A Pin Configuration

#### Table 25. ADuM6421A Pin Function Descriptions

| Pin No.             | Mnemonic           | Mnemonic Description                                                                                                                                                                                                                                         |  |  |  |  |
|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1                   | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. V <sub>DD1</sub> requires a 0.10 µF bypass capacitor to GND <sub>1</sub> . V <sub>DD1</sub> is independent of V <sub>DDP</sub> and can operate with power supply voltages between 1.7 V and 5.5 V. |  |  |  |  |
| 2, 3, 8, 10, 12, 14 | GND <sub>1</sub>   | Ground 1. Ground references for the primary isolator. Pin 2, Pin 3, Pin 8, Pin 10, Pin 12, and Pin14 are internally connected, and it is recommended to connect the GND <sub>1</sub> pins to a common ground.                                                |  |  |  |  |
| 4                   | VIA                | Logic Input A.                                                                                                                                                                                                                                               |  |  |  |  |
| 5                   | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                                               |  |  |  |  |
| 6                   | V <sub>IC</sub>    | Logic Input C.                                                                                                                                                                                                                                               |  |  |  |  |
| 7                   | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                                              |  |  |  |  |
| 9                   | PDIS               | Power Disable. When PDIS is tied to GND <sub>1</sub> , the power converter is active. When a logic high voltage is applied to PDIS, the power supply enters low power standby mode.                                                                          |  |  |  |  |
| 11                  | V <sub>DDP</sub>   | DC-to-DC Converter Supply Voltage, 3.0 V to 5.5 V. V <sub>DDP</sub> requires 0.10 µF and 10 µF bypass capacitors to GND <sub>1</sub> .                                                                                                                       |  |  |  |  |
| 13, 16              | NIC                | Not Internally Connected. These pins are not connected internally.                                                                                                                                                                                           |  |  |  |  |
| 15, 17, 19          | GND <sub>ISO</sub> | Grounds for the Isolated DC-to-DC Converter. Connect the GND <sub>ISO</sub> pins together through one ferrite bead to PCB ground. The GND <sub>ISO</sub> pins are internally isolated from GND <sub>2</sub> .                                                |  |  |  |  |
| 18                  | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads. $V_{ISO}$ requires 0.10 $\mu$ F and 10 $\mu$ F capacitors to GND <sub>ISO</sub> . Connect $V_{ISO}$ three ferrite bead to external loads.                                                                |  |  |  |  |
| 20                  | V <sub>SEL</sub>   | Output Voltage Select Input. Connect V <sub>SEL</sub> to V <sub>ISO</sub> for a 5 V output or to GND <sub>ISO</sub> for a 3.3 V output.                                                                                                                      |  |  |  |  |
| 21, 26, 27          | GND <sub>2</sub>   | Ground References for V <sub>DD2</sub> on Side 2. It is recommended that the GND <sub>2</sub> pins be connected together. The GND <sub>2</sub> pins are internal isolated from GND <sub>ISO</sub> .                                                          |  |  |  |  |
| 22                  | V <sub>ID</sub>    | Logic Input D.                                                                                                                                                                                                                                               |  |  |  |  |
| 23                  | V <sub>OC</sub>    | Logic Output C.                                                                                                                                                                                                                                              |  |  |  |  |
| 24                  | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                                              |  |  |  |  |
| 25                  | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                                              |  |  |  |  |
| 28                  | V <sub>DD2</sub>   | Power Supply for the Side 2 Logic Circuits of the Device. $V_{DD2}$ requires a 100 nF bypass capacitor. $V_{DD2}$ is independent of $V_{ISO}$ and can operate with power supply voltages between 1.7 V and 5.5 V.                                            |  |  |  |  |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



NOTES 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS ARE NOT CONNECTED INTERNALLY.  $\ensuremath{\{ \ensuremath{g \ensuremath{n \ensuremath{g \e$ 

#### Figure 5. ADuM6422A Pin Configuration

#### Table 26. ADuM6422A Pin Function Descriptions

| Pin No.             | Mnemonic           | Mnemonic Description                                                                                                                                                                                                                         |  |  |  |  |  |
|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1                   | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. $V_{DD1}$ requires a 0.10 $\mu$ F bypass capacitor to GND <sub>1</sub> . $V_{DD1}$ is independent of $V_{DDP}$ and can operate with power supply voltages between 1.7 V and 5.5 V. |  |  |  |  |  |
| 2, 3, 8, 10, 12, 14 | GND <sub>1</sub>   | Ground 1. Ground references for the primary isolator. Pin 2, Pin 3, Pin 8, Pin 10, Pin 12, and Pin 14 are internally connected, and it is recommended to connect the GND <sub>1</sub> pins to a common ground.                               |  |  |  |  |  |
| 4                   | V <sub>IA</sub>    | Logic Input A.                                                                                                                                                                                                                               |  |  |  |  |  |
| 5                   | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                               |  |  |  |  |  |
| 6                   | V <sub>OC</sub>    | Logic Output C.                                                                                                                                                                                                                              |  |  |  |  |  |
| 7                   | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                              |  |  |  |  |  |
| 9                   | PDIS               | Power Disable. When PDIS is tied to GND <sub>1</sub> , the power converter is active. When a logic high voltage is applied to PDIS, the power supply enters a low power standby mode.                                                        |  |  |  |  |  |
| 11                  | V <sub>DDP</sub>   | DC-to-DC Converter Supply Voltage, 3.0 V to 5.5 V. V <sub>DDP</sub> requires 0.10 µF and 10 µF bypass capacitors to GND <sub>1</sub> .                                                                                                       |  |  |  |  |  |
| 13, 16              | NIC                | Not Internally Connected. These pins are not connected internally.                                                                                                                                                                           |  |  |  |  |  |
| 15, 17, 19          | GND <sub>ISO</sub> | Grounds for the Isolated DC-to-DC Converter. Connect the GND <sub>ISO</sub> pins together through one ferrite bead to PCB ground. The GND <sub>ISO</sub> pins are internally isolated from GND <sub>2</sub> .                                |  |  |  |  |  |
| 18                  | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads. V <sub>ISO</sub> requires 0.10 µF and 10 µF capacitors to GND <sub>ISO</sub> . Connect V <sub>ISO</sub> thr ferrite bead to external loads.                                              |  |  |  |  |  |
| 20                  | V <sub>SEL</sub>   | Output Voltage Select Input. Connect V <sub>SEL</sub> to V <sub>ISO</sub> for a 5 V output or to GND <sub>ISO</sub> for a 3.3 V output.                                                                                                      |  |  |  |  |  |
| 21, 26, 27          | GND <sub>2</sub>   | Ground Reference for V <sub>DD2</sub> on Side 2. It is recommended that the GND <sub>2</sub> pins be connected together. The GND <sub>2</sub> pins are internally isolated from GND <sub>ISO</sub> .                                         |  |  |  |  |  |
| 22                  | V <sub>ID</sub>    | Logic Input D.                                                                                                                                                                                                                               |  |  |  |  |  |
| 23                  | V <sub>IC</sub>    | Logic Input C.                                                                                                                                                                                                                               |  |  |  |  |  |
| 24                  | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                              |  |  |  |  |  |
| 25                  | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                              |  |  |  |  |  |
| 28                  | V <sub>DD2</sub>   | Power Supply for the Side 2 Logic Circuits of the Device. $V_{DD2}$ requires a 100 nF bypass capacitor. $V_{DD2}$ is independent of $V_{ISO}$ and can operate with power supply voltages between 1.7 V and 5.5 V.                            |  |  |  |  |  |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



NOTES 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS ARE NOT CONNECTED INTERNALLY.  $\frac{9}{2}$ 

#### Figure 6. ADuM6423A Pin Configuration

#### Table 27. ADuM6423A Pin Function Descriptions

| Pin No. Mnemoni     |                    | nic Description                                                                                                                                                                                                                                              |  |  |  |
|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                   | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. V <sub>DD1</sub> requires a 0.10 µF bypass capacitor to GND <sub>1</sub> . V <sub>DD1</sub> is independent of V <sub>DDP</sub> and can operate with power supply voltages between 1.7 V and 5.5 V. |  |  |  |
| 2, 3, 8, 10, 12, 14 | GND <sub>1</sub>   | Ground 1. Ground references for the primary isolator. Pin 2, Pin 3, Pin 8, Pin 10, Pin 12, and Pin 14 are internally connected, and it is recommended to connect the GND <sub>1</sub> pins to a common ground.                                               |  |  |  |
| 4                   | VIA                | Logic Input A.                                                                                                                                                                                                                                               |  |  |  |
| 5                   | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                                              |  |  |  |
| 6                   | V <sub>OC</sub>    | Logic Output C.                                                                                                                                                                                                                                              |  |  |  |
| 7                   | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                                              |  |  |  |
| 9                   | PDIS               | Power Disable. When PDIS is tied to GND <sub>1</sub> , the power converter is active. When a logic high voltage is applied to PDIS, the power supply enters a low power standby mode.                                                                        |  |  |  |
| 11                  | V <sub>DDP</sub>   | DC-to-DC Converter Supply Voltage, 3.0 V to 5.5 V. V <sub>DDP</sub> requires 0.10 µF and 10 µF bypass capacitors to GND <sub>1</sub> .                                                                                                                       |  |  |  |
| 13, 16              | NIC                | Not Internally Connected. These pins are not connected internally.                                                                                                                                                                                           |  |  |  |
| 15, 17, 19          | GND <sub>ISO</sub> | Grounds for the Isolated DC-to-DC Converter. Connect the GND <sub>ISO</sub> pins together through one ferrite bead to PCB ground. The GND <sub>ISO</sub> pins are internally isolated from GND <sub>2</sub> .                                                |  |  |  |
| 18                  | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads. V <sub>ISO</sub> requires 0.10 µF and 10 µF capacitors to GND <sub>ISO</sub> . Connect V <sub>ISO</sub> three ferrite bead to external loads.                                                            |  |  |  |
| 20                  | V <sub>SEL</sub>   | Output Voltage Select Input. Connect V <sub>SEL</sub> to V <sub>ISO</sub> for a 5 V output or to GND <sub>ISO</sub> for a 3.3 V output.                                                                                                                      |  |  |  |
| 21, 26, 27          | GND <sub>2</sub>   | Ground Reference for V <sub>DD2</sub> on Side 2. It is recommended that the GND <sub>2</sub> pins be connected together. The GND <sub>2</sub> pins are internall isolated from GND <sub>ISO</sub> .                                                          |  |  |  |
| 22                  | V <sub>ID</sub>    | Logic Input D.                                                                                                                                                                                                                                               |  |  |  |
| 23                  | V <sub>IC</sub>    | Logic Input C.                                                                                                                                                                                                                                               |  |  |  |
| 24                  | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                                               |  |  |  |
| 25                  | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                                              |  |  |  |
| 28                  | V <sub>DD2</sub>   | Power Supply for the Side 2 Logic Circuits of the Device. $V_{DD2}$ requires a 100 nF bypass capacitor. $V_{DD2}$ is independent of $V_{ISO}$ and can operate with power supply voltages between 1.7 V and 5.5 V.                                            |  |  |  |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



#### Figure 7. ADuM6424A Pin Configuration

#### Table 28. ADuM6424A Pin Function Descriptions

| Pin No. Mnemon      |                    | onic Description                                                                                                                                                                                                                        |  |  |  |  |
|---------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1                   | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. $V_{DD1}$ requires a 0.10 µF bypass capacitor to GND <sub>1</sub> . $V_{DD1}$ is independent of $V_{DDP}$ and can operate with power supply voltages between 1.7 V and 5.5 V. |  |  |  |  |
| 2, 3, 8, 10, 12, 14 | GND <sub>1</sub>   | Ground 1. Ground references for the primary isolator. Pin 2, Pin 3, Pin 8, Pin 10, Pin 12, and Pin 14 are internally connected, and it is recommended to connect the GND <sub>1</sub> pins to a common ground.                          |  |  |  |  |
| 4                   | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                         |  |  |  |  |
| 5                   | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                         |  |  |  |  |
| 6                   | V <sub>OC</sub>    | Logic Output C.                                                                                                                                                                                                                         |  |  |  |  |
| 7                   | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                         |  |  |  |  |
| 9                   | PDIS               | Power Disable. When PDIS is tied to GND <sub>1</sub> , the power converter is active. When a logic high voltage is applied to PDIS, the power supply enters a low power standby mode.                                                   |  |  |  |  |
| 11                  | V <sub>DDP</sub>   | DC-to-DC Converter Supply Voltage, 3.0 V to 5.5 V. V <sub>DDP</sub> requires 0.10 µF and 10 µF bypass capacitors to GND <sub>1</sub> .                                                                                                  |  |  |  |  |
| 13, 16              | NIC                | Not Internally Connected. These pins are not connected internally.                                                                                                                                                                      |  |  |  |  |
| 15, 17, 19          | GND <sub>ISO</sub> | Grounds for the Isolated DC-to-DC Converter. Connect the GND <sub>ISO</sub> pins together through one ferrite bead to PCB ground. The GND <sub>ISO</sub> pins are internally isolated from GND <sub>2</sub> .                           |  |  |  |  |
| 18                  | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads. V <sub>ISO</sub> requires 0.10 µF and 10 µF capacitors to GND <sub>ISO</sub> . Connect V <sub>ISO</sub> thr ferrite bead to external loads.                                         |  |  |  |  |
| 20                  | V <sub>SEL</sub>   | Output Voltage Select Input. Connect V <sub>SEL</sub> to V <sub>ISO</sub> for a 5 V output or to GND <sub>ISO</sub> for a 3.3 V output.                                                                                                 |  |  |  |  |
| 21, 26, 27          | GND <sub>2</sub>   | Ground Reference for $V_{DD2}$ on Side 2. It is recommended that the GND <sub>2</sub> pins be connected together. The GND <sub>2</sub> pins are internally isolated from GND <sub>ISO</sub> .                                           |  |  |  |  |
| 22                  | V <sub>ID</sub>    | Logic Input D.                                                                                                                                                                                                                          |  |  |  |  |
| 23                  | V <sub>IC</sub>    | Logic Input C.                                                                                                                                                                                                                          |  |  |  |  |
| 24                  | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                          |  |  |  |  |
| 25                  | VIA                | Logic Input A.                                                                                                                                                                                                                          |  |  |  |  |
| 28                  | V <sub>DD2</sub>   | Power Supply for the Side 2 Logic Circuits of the Device. $V_{DD2}$ requires a 100 nF bypass capacitor. $V_{DD2}$ is independent of $V_{ISO}$ and can operate with power supply voltages between 1.7 V and 5.5 V.                       |  |  |  |  |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

### **TRUTH TABLE**

### Table 29. Data Section Truth Table (Positive Logic)

| V <sub>DDI</sub> State <sup>1</sup> | V <sub>lx</sub> Input <sup>1</sup> | V <sub>DDO</sub> State <sup>1</sup> | V <sub>Ox</sub> Output <sup>1</sup> | Notes                                                                                                                                                |
|-------------------------------------|------------------------------------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Powered                             | High                               | Powered                             | High                                | Normal operation, data is high.                                                                                                                      |
| Powered                             | Low                                | Powered                             | Low                                 | Normal operation, data is low.                                                                                                                       |
| Don't care                          | Don't care                         | Unpowered                           | High-Z                              | Output is off.                                                                                                                                       |
| Unpowered                           | Low                                | Powered                             | Low                                 | Output default low.                                                                                                                                  |
| Unpowered                           | High                               | Powered                             | Indeterminate                       | If a high level is applied to an input when no supply is present, the input can parasitically power the input side, causing unpredictable operation. |

<sup>1</sup> V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of the given channel, respectively. V<sub>Ix</sub> and V<sub>Ox</sub> refer to the input and output signals of a given channel (Channel A, Channel B, Channel D).

#### Table 30. Power Section Truth Table (Positive Logic)

| V <sub>DDP</sub> (V) | V <sub>SEL</sub> Input | PDIS Input | V <sub>ISO</sub> (V)    |
|----------------------|------------------------|------------|-------------------------|
| 5                    | High                   | Low        | 5                       |
| 5                    | Don't care             | High       | 0                       |
| 5                    | Low                    | Low        | 3.3                     |
| 3.3                  | Low                    | Low        | 3.3                     |
| 3.3                  | High                   | Low        | Condition not supported |
| 3.3                  | Don't care             | High       | 0                       |

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 8. Power Supply Efficiency in Supported Power Configurations



Figure 9. I<sub>ISO</sub> Output Current vs. Input Current in Supported Power Configurations



Figure 10. Total Power Dissipation vs. I<sub>ISO</sub> Output Current in Supported Power Configurations



Figure 11. Short-Circuit Input Current (IDDP) and Power Dissipation vs. VDDP



Figure 12. VISO Transient Load Response, 5 V Output, 10% to 90% Load Step



Figure 13. V<sub>ISO</sub> Transient Load Response, 5 V Input, 3.3 V Output, 10% to 90% Load Step

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 14. VISO vs. IISO Output Current, Input = 5 V, VISO = 5 V



Figure 15. VISO vs. IISO Output Current, Input = 5 V, VISO = 3.3 V



Figure 16. V<sub>ISO</sub> vs. Temperature, Input = 5 V, V<sub>ISO</sub> = 5 V



Figure 17. V<sub>ISO</sub> vs. Temperature, Input = 3.3 V, V<sub>ISO</sub> = 3.3 V



Figure 18. Output Voltage Ripple at 90% Load, V<sub>ISO</sub> = 5 V



Figure 19. Output Voltage Ripple at 90% Load, V<sub>ISO</sub> = 3.3 V

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 20. 5 V Input to 5 V Output V<sub>ISO</sub> Start-Up Transient at 10% and 90% Load



Figure 21. 5 V Input to 3.3 V Output V<sub>ISO</sub> Start-Up Transient at 10% and 90% Load

## TERMINOLOGY

### I<sub>DD1</sub>

 ${\rm I}_{\rm DD1}$  is the supply current required for the primary side of the digital isolator.

## I<sub>DD2</sub>

 $\mathsf{I}_{\text{DD2}}$  is the supply current required for the secondary side of the digital isolator.

### IDDP

 $\mathsf{I}_{\text{DDP}}$  is the supply current required for the primary side of the isolated dc-to-dc converter.

### I<sub>ISO</sub>

 ${\rm I}_{\rm ISO}$  is the available isolated current supply available to an external load.

## Propagation Delay, t<sub>PHL</sub>

 $t_{PHL}$  is measured from the 50% level of the falling edge of the  $V_{Ix}$  signal to the 50% level of the falling edge of the  $V_{Ox}$  signal.

## Propagation Delay, t<sub>PLH</sub>

 $t_{PLH}$  is measured from the 50% level of the rising edge of the  $V_{Ix}$  signal to the 50% level of the rising edge of the  $V_{Ox}$  signal.

## Propagation Delay Skew, t<sub>PSK</sub>

 $t_{\text{PSK}}$  is the magnitude of the worst-case difference in  $t_{\text{PHL}}$  and/or  $t_{\text{PLH}}$  that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

### Channel to Channel Matching, t<sub>PSKCD</sub>/t<sub>PSKOD</sub>

 $t_{PSKCD}$  is the absolute value of the difference in propagation delays between two codirectional channels when operated with identical loads.  $t_{PSKOD}$  is the absolute value of the difference in propagation delays between two channels transmitting in opposing directions.

### Minimum Pulse Width

The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

## Maximum Data Rate

The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

## THEORY OF OPERATION

The dc-to-dc converter section of the ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A works on principles that are common to most modern power supplies. The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A have a split controller architecture with isolated PWM feedback. V<sub>DDP</sub> power is supplied to an oscillating circuit that switches current into a chip scale, air core transformer. Power transferred to the secondary side is rectified and regulated to a value of 3.3 V or 5 V, depending on the setting of the V<sub>SEL</sub> pin. The secondary (V<sub>ISO</sub>) side controller regulates the output by creating a PWM control signal that is sent to the primary (V<sub>DDP</sub>) side by a dedicated *i*Coupler data channel. The PWM modulates the oscillator circuit to control the power being sent to the secondary side. Feedback allows for significantly higher power and efficiency.

The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A implement undervoltage lockout (UVLO) with hysteresis on the primary and the secondary side input and output pins as well as the V<sub>DDP</sub> power input. This feature ensures that the converter does not enter oscillation due to noisy input power or slow power-on ramp rates. The digital isolator channels use a high frequency carrier to transmit data across the isolation barrier using *i*Coupler chip scale transformer coils separated by layers of polyimide isolation. Using an on/off keying technique and the differential architecture shown in Figure 22, the digital isolator channels have low propagation delay and high speed. Internal regulators and input and output design techniques allow logic and supply voltages over a wide range from 1.7 V to 5.5 V, offering voltage translation of 1.8 V, 2.5 V, 3.3 V, and 5 V logic. The architecture is designed for high common-mode transient immunity and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum on/off keying carrier and other techniques.

shows the waveforms of the digital isolator channels that have the condition of the fail-safe output state equal to low, where the carrier waveform is off when the input state is low. If the input side is off or not operating, the low fail-safe output state sets the output to low.



Figure 22. Operational Block Diagram of a Single Channel with a Low Fail-Safe Output State, V<sub>IN</sub> Is the Input Voltage and V<sub>OUT</sub> Is the Output Voltage

## **APPLICATIONS INFORMATION**

## PCB LAYOUT

The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A digital isolators with an *iso*Power integrated dc-to-dc converter require no external interface circuitry for the logic interfaces. Power supply bypassing is required at the input and output supply pins (see Figure 23, Figure 24, and Figure 25). For proper data channel operation, low equivalent series resistance (ESR) bypass capacitors of 0.01  $\mu$ F to 0.1  $\mu$ F are required between the V<sub>DD1</sub> pin and GND<sub>1</sub> pin as close to the chip pads as possible. Low ESR bypass capacitors of 0.1  $\mu$ F or 0.22  $\mu$ F are required between the V<sub>ISO</sub> pin and GND<sub>ISO</sub> pin as close to the chip pads as possible (see the C<sub>ISO</sub> notes in Figure 24 and Figure 25). Installing the bypass capacitor with traces more than 2 mm in length may result in data corruption. The *iso*Power inputs require several passive components to bypass the power effectively, as well as set the output voltage.



Figure 23. V<sub>DD1</sub> and V<sub>DDP</sub> Bias and Bypass Components



Figure 24. V<sub>DD2</sub> and V<sub>ISO</sub> Bias and Bypass Components

The power supply section of the ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A use a 180 MHz oscillator frequency to efficiently pass power through the chip scale transformers. Bypass capacitors are required for several operating frequencies. Noise suppression requires a low inductance, high frequency capacitor. Ripple suppression and proper regulation require a large value capacitor. These capacitors are connected between the V<sub>DDP</sub> pin and GND<sub>1</sub> pin and between the V<sub>ISO</sub> pin and GND<sub>1SO</sub> pin. To suppress noise and reduce ripple, a parallel combination of at least two capacitors is required. The required capacitor values are 0.1  $\mu F$  and 10  $\mu F$  for V<sub>DD1</sub>. The smaller capacitor must have a low ESR. For example, use of a ceramic capacitor is advised. The total lead length between the ends of the low ESR capacitor and the input power supply pin must not exceed 2 mm.

To reduce the level of electromagnetic radiation, the impedance to high frequency currents between the V<sub>ISO</sub> and the GND<sub>ISO</sub> pins and the PCB trace connections can be increased. Using this method of electromagnetic interference (EMI) suppression controls the radiating signal at the signal source by placing surface-mount ferrite beads in series with the V<sub>ISO</sub> and GND<sub>ISO</sub> pins, as seen in Figure 25. Note that if ferrite beads are used, all guaranteed electrical specifications may not be met due to the additional series resistance (DCR). The impedance of the ferrite beads must be approximately 1.8 k $\Omega$  between the 100 MHz and 1 GHz frequency range to reduce the emissions at the 180 MHz primary switching frequency and the 360 MHz secondary side, rectifying frequency and harmonics. See Table 31 for examples of appropriate surface-mount ferrite beads.

#### Table 31. Surface-Mount Ferrite Bead Examples

| Manufacturer       | Part No.       | Size | DCR (Ω) |
|--------------------|----------------|------|---------|
| Taiyo Yuden        | BKH1005LM182-T | 0402 | 2.0     |
| Murata Electronics | BLM15HD182SN1  | 0402 | 2.2     |
| Murata Electronics | BLM18HE152SN1  | 0603 | 0.5     |



Figure 25. Recommended PCB Layout

In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur equally affects all pins on a given component side. Failure to ensure these steps can cause voltage differentials between pins, exceeding the absolute maximum ratings specified in Table 22, thereby leading to latch-up and/or permanent damage.

## **APPLICATIONS INFORMATION**

## THERMAL ANALYSIS

The ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A consist of five internal die attached to a split lead frame with two die attach pads. For the purposes of thermal analysis, the die is treated as a thermal unit, with the highest junction temperature reflected in the  $\theta_{JA}$  value from Table 17. The value of  $\theta_{JA}$  is based on measurements taken with the devices mounted on a JEDEC standard, 4-layer board with fine width traces and still air. Under normal operating conditions, the ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A can operate at full load. However, at temperatures above 85°C, derating the output current may be needed, as shown in Figure 2.

## PROPAGATION DELAY RELATED PARAMETERS

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component (see Figure 26). The propagation delay to a logic low output may differ from the propagation delay to a logic high.



Figure 26. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the input signal timing is preserved.

Channel to channel matching refers to the maximum amount the propagation delay differs between channels within a single ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A component.

Propagation delay skew refers to the maximum amount the propagation delay differs between multiple ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A components operating under the same conditions.

## ELECTROMAGNETIC COMPATIBILITY

The dc-to-dc converter section of the ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A components must, of necessity, operate at a high frequency to allow efficient power transfer through the small transformers, which creates high frequency currents that can propagate in circuit board ground and power planes, requiring proper power supply bypassing at the input and output supply pins (see Figure 25). Using proper layout and bypassing techniques, the dc-to-dc converter is designed to provide regulated, isolated power that is below CISPR 32/EN 55032 Class B limits up to 5 Mbps at full load on a 2-layer PCB with ferrites.

## POWER CONSUMPTION

The V<sub>DDP</sub> power supply input only provides power to the converter. Power for the data channels is provided through V<sub>DD1</sub> and V<sub>DD2</sub>. These power supplies can be connected to V<sub>DDP</sub> and V<sub>ISO</sub> if desired, or the supplies can receive power from an independent source. Treat the converter as a standalone supply to be utilized at the discretion of the designer.

The V<sub>DD1</sub> or V<sub>DD2</sub> supply current at a given channel of the ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A isolators is a function of the supply voltage, the data rate of the channel, and the output load of the channel.

The V<sub>DD1</sub> and V<sub>DD2</sub> supply current and the total supply currents as a function of data rate for each model of the ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A for an unloaded output condition are shown under typical supply and room temperature conditions in the figures in the Typical Performance Characteristics section. The total I<sub>ISO</sub> output current as a function of input current for the ADuM6420A/ADuM6421A/ADuM6422A/ADuM6423A/ADuM6424A is shown in Figure 9. In addition, the total power dissipation as a function of output current is shown in Figure 10.

### INSULATION LIFETIME

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation as well as on the materials and material interfaces.

The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air and insulation wear out. Surface breakdown is the phenomenon of surface tracking and the primary determinant of surface creepage requirements in system level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation.

## Surface Tracking

Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components that allows the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and, therefore, can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total rms voltage across the isolation, pollution degree, and material group. The material

## **APPLICATIONS INFORMATION**

group and creepage for the digital isolator channels are presented in Table 19.

### **Insulation Wear Out**

**Data Sheet** 

The lifetime of insulation caused by wear out is determined by its thickness, material properties, and the voltage stress applied. It is important to verify that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out may not be the same as the working voltage supported for tracking. The working voltage applicable to tracking is specified in most standards.

Testing and modeling show that the primary driver of long-term degradation is displacement current in the polyimide insulation causing incremental damage. The stress on the insulation can be broken down into broad categories, such as dc stress, which causes little wear out because there is no displacement current, and an ac component time varying voltage stress, which causes wear out.

The ratings in certification documents are usually based on 60 Hz sinusoidal stress because this reflects isolation from line voltage. However, many practical applications have combinations of 60 Hz ac and dc across the barrier as shown in Equation 1. Because only the ac portion of the stress causes wear out, the equation can be rearranged to solve for the ac rms voltage, as shown in Equation 2. For insulation wear out with the polyimide materials used in these products, the ac rms voltage determines the product lifetime.

$$V_{RMS} = \sqrt{V_{AC \ RMS}^2 + V_{DC}^2} \tag{1}$$

or

$$V_{AC RMS} = \sqrt{V_{RMS}^2 - V_{DC}^2} \tag{2}$$

where:

 $V_{RMS}$  is the total rms working voltage.  $V_{AC RMS}$  is the time varying portion of the working voltage.  $V_{DC}$  is the dc offset of the working voltage.

## **Calculation and Use of Parameters Example**

The following example frequently arises in power conversion applications. Assume that the line voltage on one side of the isolation is 240 V ac rms and a 400 V dc bus voltage is present on the other side of the isolation barrier. The isolator material is polyimide. To establish the critical voltages in determining the creepage, clearance and lifetime of a device, see Figure 27 and the following equations.



Figure 27. Critical Voltage Example

The working voltage across the barrier from Equation 1 is

$$V_{RMS} = \sqrt{V_{AC \ RMS}^2 + V_{DC}^2}$$
  
 $V_{RMS} = \sqrt{240^2 + 400^2}$ 

V<sub>RMS</sub> = 466 V

This  $V_{RMS}$  value is the working voltage used together with the material group and pollution degree when looking up the creepage required by a system standard.

To determine if the lifetime is adequate, obtain the time varying portion of the working voltage. To obtain the ac rms voltage, use Equation 2.

$$V_{AC RMS} = \sqrt{V_{RMS}^2 - V_{DC}^2}$$
  
 $V_{AC RMS} = \sqrt{466^2 - 400^2}$ 

 $V_{AC RMS}$  = 240 V rms

In this case, the ac rms voltage is simply the line voltage of 240 V rms. This calculation is more relevant when the waveform is not sinusoidal. The value is compared to the limits for working voltage in Table 23 for the expected lifetime, which is less than a 60 Hz sine wave, and it is well within the limit for a 50-year service life.

Note that the dc working voltage limit is set by the creepage of the package as specified in IEC 60664-1. This value can differ for specific system level standards.

## **Data Sheet**

## ADuM6420A/ADuM6421A/ADuM6422A/ ADuM6423A/ADuM6424A

## **OUTLINE DIMENSIONS**



Figure 28. 28-Lead Standard Small Outline, Wide Body, with Finer Pitch [SOIC\_W\_FP] (RN-28-1) Dimensions shown in millimeters

Updated: November 30, 2023

## **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Temperature Range | Package Description              | Packing Quantity | Package<br>Option |
|-----------------------|-------------------|----------------------------------|------------------|-------------------|
| ADUM6420ABRNZ3        | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| ADUM6420ABRNZ3-RL     | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6420ABRNZ5         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6420ABRNZ5-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| ADUM6421ABRNZ3        | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6421ABRNZ3-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6421ABRNZ5         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6421ABRNZ5-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6421AWBRNZ5        | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6421AWBRNZ5-RL     | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6422ABRNZ3         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6422ABRNZ3-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6422ABRNZ5         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6422ABRNZ5-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6423ABRNZ3         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6423ABRNZ3-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6423ABRNZ5         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6423ABRNZ5-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6424ABRNZ3         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| DUM6424ABRNZ3-RL      | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |
| DUM6424ABRNZ5         | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) |                  | RN-28-1           |
| ADUM6424ABRNZ5-RL     | -40°C to +125°C   | 28-Lead SOIC (Wide, Finer Pitch) | Reel, 1000       | RN-28-1           |

<sup>1</sup> Z = RoHS Compliant Part.

<sup>2</sup> W = Qualified for Automotive Applications.

## **OUTLINE DIMENSIONS**

**Data Sheet** 

# NUMBER OF INPUTS ( $V_{DD1}$ SIDE AND $V_{ISO}$ SIDE), AUTOMOTIVE QUALIFIED, AND $V_{DDP}$ VOLTAGE RANGE OPTIONS

| 1.0                   | Number of Inputs,     | Number of Inputs,     |                      |                                    |
|-----------------------|-----------------------|-----------------------|----------------------|------------------------------------|
| Model <sup>1, 2</sup> | V <sub>DD1</sub> Side | V <sub>ISO</sub> Side | Automotive Qualified | V <sub>DDP</sub> Voltage Range (V) |
| ADUM6420ABRNZ3        | 4                     | 0                     | No                   | 3.0 to 3.6                         |
| ADUM6420ABRNZ3-RL     | 4                     | 0                     | No                   | 3.0 to 3.6                         |
| ADUM6420ABRNZ5        | 4                     | 0                     | No                   | 4.5 to 5.5                         |
| ADUM6420ABRNZ5-RL     | 4                     | 0                     | No                   | 4.5 to 5.5                         |
| ADUM6421ABRNZ3        | 3                     | 1                     | No                   | 3.0 to 3.6                         |
| ADUM6421ABRNZ3-RL     | 3                     | 1                     | No                   | 3.0 to 3.6                         |
| ADUM6421ABRNZ5        | 3                     | 1                     | No                   | 4.5 to 5.5                         |
| DUM6421ABRNZ5-RL      | 3                     | 1                     | No                   | 4.5 to 5.5                         |
| ADUM6421AWBRNZ5       | 3                     | 1                     | Yes                  | 4.5 to 5.5                         |
| DUM6421AWBRNZ5-RL     | 3                     | 1                     | Yes                  | 4.5 to 5.5                         |
| DUM6422ABRNZ3         | 2                     | 2                     | No                   | 3.0 to 3.6                         |
| ADUM6422ABRNZ3-RL     | 2                     | 2                     | No                   | 3.0 to 3.6                         |
| ADUM6422ABRNZ5        | 2                     | 2                     | No                   | 4.5 to 5.5                         |
| ADUM6422ABRNZ5-RL     | 2                     | 2                     | No                   | 4.5 to 5.5                         |
| ADUM6423ABRNZ3        | 1                     | 3                     | No                   | 3.0 to 3.6                         |
| ADUM6423ABRNZ3-RL     | 1                     | 3                     | No                   | 3.0 to 3.6                         |
| DUM6423ABRNZ5         | 1                     | 3                     | No                   | 4.5 to 5.5                         |
| ADUM6423ABRNZ5-RL     | 1                     | 3                     | No                   | 4.5 to 5.5                         |
| DUM6424ABRNZ3         | 0                     | 4                     | No                   | 3.0 to 3.6                         |
| ADUM6424ABRNZ3-RL     | 0                     | 4                     | No                   | 3.0 to 3.6                         |
| DUM6424ABRNZ5         | 0                     | 4                     | No                   | 4.5 to 5.5                         |
| ADUM6424ABRNZ5-RL     | 0                     | 4                     | No                   | 4.5 to 5.5                         |

<sup>1</sup> Z = RoHS Compliant Part.

<sup>2</sup> W = Qualified for Automotive Applications.

## **EVALUATION BOARDS**

| Model <sup>1</sup> | Description                   |
|--------------------|-------------------------------|
| EVAL-ADuM6421ARNZ  | Evaluation Board <sup>2</sup> |
| EVAL-ADuM6421AURNZ | Evaluation Board <sup>3</sup> |

<sup>1</sup> Z = RoHS Compliant Part.

<sup>2</sup> The EVAL-ADuM6421ARNZ is packaged with the ADuM6421ABRNZ5 installed.

<sup>3</sup> The EVAL-ADuM6421AURNZ is packaged without a device installed. The ADuM6420A, ADuM6421A, ADuM6422A, ADuM6423A, or ADuM6424A must be ordered separately and installed.

## **AUTOMOTIVE PRODUCTS**

The ADuM6421AW models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that the automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.



## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below :

LV5695P-E FAN53610AUC33X EN6310QA NCP81108MNTXG NCP81109BMNTXG 160215 R3 FAN53611AUC12X MAX809TTR AST1S31PUR NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG NCP3235MNTXG NCP81109JMNTXG MP2161AGJ-Z NCP81241MNTXG NTE7223 NTE7222 NTE7224 L6986FTR MPQ4481GU-AEC1-P MP8756GD-P MPQ2171GJ-P MPQ2171GJ-AEC1-P NJW4153U2-A-TE2 MP28160GC-Z MPM3509GQVE-AEC1-P XDPE132G5CG000XUMA1 LM60440AQRPKRQ1 LT8653SEV#PBF MP5461GC-P NCV896530MWATXG MPQ4409GQBE-AEC1-P S-19903DA-A8T1U7 S-19903CA-A6T8U7 S-19903CA-S8T1U7 S-19902BA-A6T8U7 S-19902CA-A6T8U7 S-19932BA-A6T8U7 S-19932BA-A8T1U7 S-19902AA-A6T8U7 S-19903AA-A6T8U7 S-19902AA-S8T1U7 S-19902BA-A8T1U7 LMR23615QDRRRQ1 XC9110C301MR-G XC9141A50CMR-G XCL206F083CR-G XCL210A111GR-G