## **ADSP-BF537 EZ-KIT Lite® Evaluation System Manual** Revision 2.5, July 2012 Part Number 82-000865-01 Analog Devices, Inc. One Technology Way Norwood, Mass. 02062-9106 ### **Copyright Information** © 2012 Analog Devices, Inc., ALL RIGHTS RESERVED. This document may not be reproduced in any form without prior, express written consent from Analog Devices, Inc. Printed in the USA. ### Disclaimer Analog Devices, Inc. reserves the right to change this product without prior notice. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under the patent rights of Analog Devices, Inc. ### Trademark and Service Mark Notice The Analog Devices logo, Blackfin, CrossCore, EngineerZone, EZ-Extender, EZ-KIT Lite, and VisualDSP++ are registered trademarks of Analog Devices, Inc. All other brand and product names are trademarks or service marks of their respective owners. ### **Regulatory Compliance** The ADSP-BF537 EZ-KIT Lite is designed to be used solely in a laboratory environment. The board is not intended for use as a consumer end product or as a portion of a consumer end product. The board is an open system design which does not include a shielded enclosure and therefore may cause interference to other electrical devices in close proximity. This board should not be used in or near any medical equipment or RF devices. The ADSP-BF537 EZ-KIT Lite has been certified to comply with the essential requirements of the European EMC directive 89/336/EEC amended by 93/68/EEC and therefore carries the "CE" mark. The ADSP-BF537 EZ-KIT Lite has been appended to Analog Devices, Inc. Technical Construction File (TCF) referenced 'DSPTOOLS1' dated December 21, 1997 and was awarded CE Certification by an appointed European Competent Body as listed below. Technical Certificate No: Z600ANA1.021 Issued by: Technology International (Europe) Limited 60 Shrivenham Hundred Business Park Shrivenham, Swindon, SN6 8TY, UK The EZ-KIT Lite evaluation system contains ESD (electrostatic discharge) sensitive devices. Electrostatic charges readily accumulate on the human body and equipment and can discharge without detection. Permanent damage may occur on devices subjected to high-energy discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Store unused EZ-KIT Lite boards in the protective shipping package. ## **CONTENTS** ### **PREFACE** | Product Overview xi | |----------------------------------| | Purpose of This Manual xiii | | Intended Audience xiv | | Manual Contents xiv | | What's New in This Manualxv | | Technical Supportxv | | Supported Processors xvi | | Product Information xvi | | Analog Devices Web Site xvi | | EngineerZone xvii | | Related Documents xviii | | Notation Conventions xviii | | USING THE ADSP-BF537 EZ-KIT LITE | | Package Contents | | Default Configuration | | CCES Install and Session Startup | | Session Startup | ### **Contents** | VisualDSP++ Install and Session Startup | 1-8 | |------------------------------------------|------------| | CCES Evaluation License | 1-10 | | VisualDSP++ Evaluation License | 1-11 | | Memory Map | 1-11 | | SDRAM Interface | 1-13 | | Flash Memory | 1-15 | | CAN Interface | 1-15 | | Ethernet Interface | 1-16 | | ELVIS Interface | 1-17 | | Audio Interface | 1-17 | | LEDs and Push Buttons | 1-18 | | Board Design Database | 1-19 | | Example Programs | 1-19 | | ADSP-BF537 EZ-KIT LITE HARDWARE REFERENC | C <b>E</b> | | System Architecture | 2-2 | | External Bus Interface Unit | 2-3 | | SPORT0 Audio Interface | 2-4 | | SPI Interface | 2-4 | | Programmable Flags (PFs) | 2-4 | | UART Port | 2-7 | | Expansion Interface | 2-7 | | JTAG Emulation Port | 2-8 | ### Contents | Jumper and Switch Settings | 2-9 | |-------------------------------------------------------|------| | CAN Enable Switch (SW2) | 2-9 | | Ethernet Mode Select Switch (SW3) | 2-10 | | UART Enable Switch (SW4) | 2-11 | | Push Button Enable Switch (SW5) | 2-11 | | Flash Enable Switch (SW6) | 2-12 | | Audio Enable Switch (SW7) | 2-12 | | Boot Mode Select Switch (SW16) | 2-13 | | 3V Power Selection Jumper (JP3) | 2-13 | | Expansion Interface Voltage Selection Jumper (JP5) | 2-14 | | UART Loop Jumper (JP9) | 2-15 | | ELVIS Oscilloscope Configuration Switch (SW1) | 2-15 | | ELVIS Function Generator Configuration Switch (SW8) . | 2-16 | | ELVIS Voltage Selection Jumper (JP6) | 2-16 | | ELVIS Select Jumper (JP8) | 2-17 | | LEDs and Push Buttons | 2-18 | | Reset Push Button (SW9) | 2-18 | | Programmable Flag Push Buttons (SW10-13) | 2-19 | | Power LED (LED7) | 2-19 | | Reset LED (LED8) | 2-19 | | User LEDs (LED1–6) | 2-20 | | USB Monitor LED (ZLED3) | 2-20 | ### **Contents** | Connectors | 2-21 | |---------------------------------------|------| | Audio Connectors (J9 and J10) | 2-22 | | CAN Connectors (J5 and J11) | 2-22 | | Ethernet Connector (J4) | 2-22 | | RS-232 Connector (J6) | 2-23 | | Power Connector (J7) | 2-23 | | Expansion Interface Connectors (J1-3) | 2-24 | | JTAG Connector (ZP4) | 2-24 | | SPORT0 Connector (P6) | 2-25 | | SPORT1 Connector (P7) | 2-25 | | PPI Connector (P8) | 2-25 | | SPI Connector (P9) | 2-26 | | 2-Wire Interface Connector (P10) | 2-26 | | TIMERS Connector (P11) | 2-26 | | UART1 Connector (P12) | 2-27 | # ADSP-BF537 EZ-KIT LITE BILL OF MATERIALS ADSP-BF537 EZ-KIT LITE SCHEMATIC INDEX ## **PREFACE** Thank you for purchasing the ADSP-BF537 EZ-KIT Lite<sup>®</sup>, Analog Devices, Inc. evaluation system for Blackfin<sup>®</sup> processors. Blackfin processors embody a type of embedded processor designed specifically to meet the computational demands and power constraints of today's embedded audio, video, and communications applications. They deliver breakthrough signal-processing performance and power efficiency within a reduced instruction set computing (RISC) programming model. Blackfin processors support a media instruction set computing (MISC) architecture. This architecture is the natural merging of RISC, media functions, and digital signal processing (DSP) characteristics. Blackfin processors deliver signal-processing performance in a microprocessor-like environment. Based on the Micro Signal Architecture (MSA), Blackfin processors combine a 32-bit RISC instruction set, dual 16-bit multiply accumulate (MAC) DSP functionality, and 8-bit video processing performance that had previously been the exclusive domain of very-long instruction word (VLIW) media processors. The evaluation board is designed to be used in conjunction with the CrossCore<sup>®</sup> Embedded Studio (CCES) and VisualDSP++<sup>®</sup> development environments to test the capabilities of the ADSP-BF537 Blackfin processors. The development environment gives you the ability to perform advanced application code development and debug, such as: - Create, compile, assemble, and link application programs written in C++, C, and ADSP-BF537 assembly - Load, run, step, halt, and set breakpoints in application programs - · Read and write data and program memory - Read and write core and peripheral registers - Plot memory Access to the ADSP-BF537 processor from a personal computer (PC) is achieved through a USB port or an optional JTAG emulator. The USB interface gives unrestricted access to the ADSP-BF537 processor and the evaluation board peripherals. Analog Devices JTAG emulators offer faster communication between the host PC and target hardware. Analog Devices carries a wide range of in-circuit emulation products. To learn more about Analog Devices emulators and processor development tools, go to <a href="http://www.analog.com/dsp/tools">http://www.analog.com/dsp/tools</a>. The ADSP-BF537 EZ-KIT Lite provides example programs to demonstrate the capabilities of the evaluation board. ### **Product Overview** #### The board features: - Analog Devices ADSP-BF537 Blackfin processor - Core performance up to 600 MHz - External bus performance to 133 MHz - 182-pin mini-BGA package - 25 MHz crystal - Synchronous dynamic random access memory (SDRAM) - MT48LC32M8 64 MB (8M x 8-bits x 4 banks) x 2 chips - Flash memory - 4 MB (2M x 16-bits) - Analog audio interface - AD1871 96 kHz analog-to-digital codec (ADC) - AD1854 96 kHz digital-to-audio codec (DAC) - 1 input stereo jack - 1 output stereo jack - Ethernet interface - 10-BaseT (10M bits/sec) and 100-BaseT (100M bits/sec) Ethernet Media Access Controller (MAC) - SMSC LAN83C185 device #### **Product Overview** - Controller Area Network (CAN) interface - Philips TJA1041 high-speed CAN transceiver - National Instruments Educational Laboratory Virtual Instrumentation Suite (ELVIS) interface - LabVIEWTM-based virtual instruments - Multifunction data acquisition device - Bench-top workstation and prototype board - Universal asynchronous receiver/transmitter (UART) - ADM3202 RS-232 line driver/receiver - DB9 female connector - LEDs - 10 LEDs: 1 power (green), 1 board reset (red), 1 USB (red), 6 general-purpose (amber), and 1 USB monitor (amber) - Push buttons - 5 push buttons: 1 reset, 4 programmable flags with debounce logic - Expansion interface - All processor signals - Other features - JTAG ICE 14-pin header The EZ-KIT Lite board has flash memory with a total of 4 MB. Flash memory can be used to store user-specific boot code, allowing the board to run as a stand-alone unit. For more information, see "Flash Memory" on page 1-15. The board also has 64 MB of SDRAM, which can be used by the user at runtime. SPORTO interfaces with the audio circuit, facilitating development of audio signal processing applications. SPORTO also connects to an off-board connector for communication with other serial devices. For more information, see "SPORTO Audio Interface" on page 2-4. The UART of the processor connects to an RS-232 line driver and a DB9 female connector, providing an interface to a PC or other serial device. Additionally, the EZ-KIT Lite board provides access to all of the processor's peripheral ports. Access is provided in the form of a three-connector expansion interface. For more information, see "Expansion Interface" on page 2-7. ## **Purpose of This Manual** The ADSP-BF537 EZ-KIT Lite Evaluation System Manual provides instructions for installing the product hardware (board). The text describes operation and configuration of the board components and provides guidelines for running your own code on the ADSP-BF537 EZ-KIT Lite. Finally, a schematic and a bill of materials are provided as a reference for future designs. VisualDSP++ users should use this manual in conjunction with the *Getting Started with ADSP-BF537 EZ-KIT Lite*, which familiarizes users with the hardware capabilities of the evaluation system and demonstrates how to access these capabilities in the VisualDSP++ environment. ### Intended Audience The primary audience for this manual is a programmer who is familiar with Analog Devices processors. This manual assumes that the audience has a working knowledge of the appropriate processor architecture and instruction set. Programmers who are unfamiliar with Analog Devices processors can use this manual but should supplement it with other texts that describe your target architecture. For the locations of these documents, see "Related Documents". Programmers who are unfamiliar with CCES or VisualDSP++ should refer to the online help and user's manuals. ### **Manual Contents** The manual consists of: - Chapter 1, "Using the ADSP-BF537 EZ-KIT Lite" on page 1-1. Describes the EZ-KIT Lite functionality from a programmer's perspective and provides an easy-to-access memory map. - Chapter 2, "ADSP-BF537 EZ-KIT Lite Hardware Reference" on page 2-1. - Provides information on the EZ-KIT Lite hardware components. - Appendix A, "ADSP-BF537 EZ-KIT Lite Bill Of Materials" on page A-1. - Provides a list of components used to manufacture the EZ-KIT Lite board. - Appendix B, "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. Provides the resources to allow board-level debugging or to use as a reference design. Appendix B is part of the online help. ### What's New in This Manual This is revision 2.5 of the ADSP-BF537 EZ-KIT Lite Evaluation System Manual. The manual has been updated to include CCES information. In addition, modifications and corrections based on errata reports against the previous manual revision have been made. For the latest version of this manual, please refer to the Analog Devices Web site. ## **Technical Support** You can reach Analog Devices processors and DSP technical support in the following ways: • Post your questions in the processors and DSP support community at EngineerZone<sup>®</sup>: ``` http://ez.analog.com/community/dsp ``` - Submit your questions to technical support directly at: http://www.analog.com/support - E-mail your questions about processors, DSPs, and tools development software from CrossCore Embedded Studio or VisualDSP++: Choose Help > Email Support. This creates an e-mail to processor.tools.support@analog.com and automatically attaches your CrossCore Embedded Studio or VisualDSP++ version information and license.dat file. E-mail your questions about processors and processor applications to: ``` processor.support@analog.com or processor.china@analog.com (Greater China support) ``` ### Supported Processors - In the USA only, call 1-800-ANALOGD (1-800-262-5643) - Contact your Analog Devices sales office or authorized distributor. Locate one at: www.analog.com/adi-sales Send questions by mail to: Processors and DSP Technical Support Analog Devices, Inc. Three Technology Way P.O. Box 9106 Norwood, MA 02062-9106 USA ### **Supported Processors** This evaluation system supports Analog Devices ADSP-BF537 Blackfin embedded processors. ### **Product Information** Product information can be obtained from the Analog Devices Web site and the online help system. ### **Analog Devices Web Site** The Analog Devices Web site, www.analog.com, provides information about a broad range of products—analog integrated circuits, amplifiers, converters, and digital signal processors. To access a complete technical library for each processor family, go to <a href="http://www.analog.com/processors/technical\_library">http://www.analog.com/processors/technical\_library</a>. The manuals selection opens a list of current manuals related to the product as well as a link to the previous revisions of the manuals. When locating your manual title, note a possible errata check mark next to the title that leads to the current correction report against the manual. Also note, myAnalog is a free feature of the Analog Devices Web site that allows customization of a Web page to display only the latest information about products you are interested in. You can choose to receive weekly e-mail notifications containing updates to the Web pages that meet your interests, including documentation errata against all manuals. myAnalog provides access to books, application notes, data sheets, code examples, and more. Visit myAnalog to sign up. If you are a registered user, just log on. Your user name is your e-mail address. ### **EngineerZone** EngineerZone is a technical support forum from Analog Devices. It allows you direct access to ADI technical support engineers. You can search FAQs and technical information to get quick answers to your embedded processing and DSP design questions. Use EngineerZone to connect with other DSP developers who face similar design challenges. You can also use this open forum to share knowledge and collaborate with the ADI support team and your peers. Visit <a href="http://ez.analog.com">http://ez.analog.com</a> to sign up. ### **Related Documents** For additional information about the product, refer to the following publications. If you plan to use the EZ-KIT Lite board in conjunction with a JTAG emulator, also refer to the documentation that accompanies the emulator. Table 1. Related Processor Publications | Title | Description | |----------------------------------------------------------------------------|---------------------------------------------------------------------------| | ADSP-BF534/ADSP-BF536/ADSP-BF537<br>Blackfin Embedded Processor Data Sheet | General functional description, pinout, and timing of the processor | | ADSP-BF537 Blackfin Processor Hardware<br>Reference | Description of internal processor architecture and all register functions | | Blackfin Processor Programming Reference | Description of all allowed processor assembly instructions | ### **Notation Conventions** Text conventions used in this manual are identified and described as follows. | Example | Description | |------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Close command<br>(File menu) | Titles in reference sections indicate the location of an item within the development environment's menu system (for example, the Close command appears on the File menu). | | {this that} | Alternative required items in syntax descriptions appear within curly brackets and separated by vertical bars; read the example as this or that. One or the other is required. | | [this that] | Optional items in syntax descriptions appear within brackets and separated by vertical bars; read the example as an optional this or that. | | Example | Description | | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | [this,] | Optional item lists in syntax descriptions appear within brackets delimited by commas and terminated with an ellipse; read the example as an optional comma-separated list of this. | | | .SECTION | Commands, directives, keywords, and feature names are in text with letter gothic font. | | | filename | Non-keyword placeholders appear in text with italic style format. | | | <b>(i)</b> | Note: For correct operation, A Note provides supplementary information on a related topic. In the online version of this book, the word Note appears instead of this symbol. | | | × | Caution: Incorrect device operation may result if Caution: Device damage may result if A Caution identifies conditions or inappropriate usage of the product that could lead to undesirable results or product damage. In the online version of this book, the word Caution appears instead of this symbol. | | | $\Diamond$ | Warning: Injury to device users may result if A Warning identifies conditions or inappropriate usage of the product that could lead to conditions that are potentially hazardous for the devices users. In the online version of this book, the word Warning appears instead of this symbol. | | ## 1 USING THE ADSP-BF537 EZ-KIT LITE This chapter provides specific information to assist you with development of programs for the ADSP-BF537 EZ-KIT Lite evaluation system. The information appears in the following sections. - "Package Contents" on page 1-3 Lists the items contained in your ADSP-BF537 EZ-KIT Lite package. - "Default Configuration" on page 1-3 Shows the default configuration of the ADSP-BF537 EZ-KIT Lite. - "CCES Install and Session Startup" on page 1-4 Instructs how to start a new or open an existing ADSP-BF537 EZ-KIT Lite session using CCES. - "VisualDSP++ Install and Session Startup" on page 1-8 Instructs how to start a new or open an existing ADSP-BF537 EZ-KIT Lite session using VisualDSP++. - "CCES Evaluation License" on page 1-10 Describes the CCES demo license shipped with the EZ-KIT Lite. - "VisualDSP++ Evaluation License" on page 1-11 Describes the VisualDSP++ demo license shipped with the EZ-KIT Lite. - "Memory Map" on page 1-11 Defines the ADSP-BF537 EZ-KIT Lite board's memory map. - "SDRAM Interface" on page 1-13. Defines the register values to configure the on-board SDRAM. - "Flash Memory" on page 1-15 Describes the on-board flash memory. - "CAN Interface" on page 1-15 Describes the on-board Controller Area Network (CAN) interface. - "Ethernet Interface" on page 1-16 Describes the on-board Fast Ethernet Media Access Controller (MAC) interface. - "ELVIS Interface" on page 1-17 Describes the on-board National Instruments Educational Laboratory Virtual Instrumentation Suite (NI ELVIS) interface. - "Audio Interface" on page 1-17 Describes the on-board audio circuit. - "LEDs and Push Buttons" on page 1-18 Describes the board's general-purpose IO pins and buttons. - "Board Design Database" on page 1-19 Provides board design information. - "Example Programs" on page 1-19 Provides information about example programs included in the ADSP-BF537 EZ-KIT Lite evaluation system. For information on the graphical user interface, including the boot loading, target options, and other facilities of the EZ-KIT Lite system, refer to the online help. For more detailed information about programming the ADSP-BF537 Blackfin processor, see the documents referred to as "Related Documents". ## Package Contents Your ADSP-BF537 EZ-KIT Lite evaluation system package contains the following items. - ADSP-BF537 EZ-KIT Lite board - Universal 7V DC power supply - 7-foot Ethernet crossover cable - 7-foot Ethernet patch cable - 6-foot 3.5 mm male-to-male audio cable - 3.5 mm headphones - 10-foot USB 2.0 cable If any item is missing, contact the vendor where you purchased your EZ-KIT Lite or contact Analog Devices, Inc. ## **Default Configuration** The EZ-KIT Lite evaluation system contains ESD (electrostatic discharge) sensitive devices. Electrostatic charges readily accumulate on the human body and equipment and can discharge without detection. Permanent damage may occur on devices subjected to high-energy discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Store unused EZ-KIT Lite boards in the protective shipping package. The ADSP-BF537 EZ-KIT Lite board is designed to run outside your personal computer as a standalone unit. When removing the EZ-KIT Lite board from the package, handle the board carefully to avoid the discharge of static electricity, which may ### **CCES Install and Session Startup** damage some components. Figure 1-1 shows the default jumper settings, switches, connector locations, and LEDs used in installation. Confirm that your board is in the default configuration before using the board. Figure 1-1. EZ-KIT Lite Hardware Setup ## **CCES Install and Session Startup** For information about CCES and to download the software, go to www.analog.com/CCES. A link for the ADSP-BF537 EZ-KIT Lite Board Support Package (BSP) for CCES can be found at http://www.analog.com/Blackfin/EZKits. Follow these instructions to ensure correct operation of the product software and hardware. **Step 1:** Connect the EZ-KIT Lite board to a personal computer (PC) running CCES using one of two options: an Analog Devices emulator or via the debug agent. ### Using an Emulator: - 1. Plug one side of the USB cable into the USB connector of the emulator. Plug the other side into a USB port of the PC running CCES. - 2. Attach the emulator to the header connector ZP4 (labeled JTAG) on the EZ-KIT Lite board. ### Using the on-board Debug Agent: - 1. Plug one side of the USB cable into the USB connector of the debug agent ZJ1. - 2. Plug the other side of the cable into a USB port of the PC running CCES. **Step 2:** Attach the provided cord and appropriate plug to the 7V power adaptor. - 1. Plug the jack-end of the power adaptor into the power connector J7 (labeled 7.5V) on the EZ-KIT Lite board. - 2. Plug the other side of the power adaptor into a power outlet. The power LED (labeled LED7) is lit green when power is applied to the board. - 3. Power the emulator (if used). Plug the jack-end of the assembled power adaptor into the emulator and plug the other side of the power adaptor into a power outlet. The enable/power is lit green when power is applied. ### **CCES Install and Session Startup** Step 3 (if connected through the debug agent): Verify that the yellow USB monitor LED (labeled ZLED3) on the debug agent is on. This signifies that the board is communicating properly with the host PC and ready to run CCES. ### **Session Startup** It is assumed that the CrossCore Embedded Studio software is installed and running on your PC. Note: If you connect the board or emulator first (before installing CCES) to the PC, the Windows driver wizard may not find the board drivers. 1. Navigate to the CCES environment via the **Start** menu. Note that CCES is not connected to the target board. 2. Use the system configuration utility to connect to the EZ-KIT Lite board. If a debug configuration exists already, select the appropriate configuration and click Apply and Debug or Debug. Go to step 8. To create a debug configuration, do one of the following: - Click the down arrow next to the little bug icon, select **Debug Configurations** - Choose Run > Debug Configurations. The **Debug Configuration** dialog box appears. 3. Select CrossCore Embedded Studio Application and click (New launch configuration). The Select Processor page of the Session Wizard appears. 4. Ensure Blackfin is selected in Processor family. In Processor type, select ADSP-BF537. Click Next. The Select Connection Type page of the Session Wizard appears. - 5. Select one of the following: - For standalone debug agent connections, EZ-KIT Lite and click Next. - For emulator connections, Emulator and click Next. The Select Platform page of the Session Wizard appears. - 6. Do one of the following: - For standalone debug agent connections, ensure that the selected platform is ADSP-BF537 EZ-KIT Lite via Debug Agent. - For emulator connections, choose the type of emulator that is connected to the board. - 7. Click Finish to close the wizard. The new debug configuration is created and added to the program(s) to load list. 8. In the **Program(s)** to load section, choose the program to load when connecting to the board. If not loading any program upon connection to the target, do not make any changes. Note that while connected to the target, there is no way to choose a program to download. To load a program once connected, terminate the session. ### VisualDSP++ Install and Session Startup - To delete a configuration, go to the **Debug Configurations** dialog box and select the configuration to delete. Click and choose **Yes** when asked if you wish to delete the selected launch configuration. Then **Close** the dialog box. - To disconnect from the target board, click the terminate button (red box) or choose Run > Terminate. To delete a session, choose Target > Session > Session List. Select the session name from the list and click Delete. Click OK. ## VisualDSP++ Install and Session Startup For information about VisualDSP++ and to download the software, go to www.analog.com/VisualDSP. - 1. Verify that the yellow USB monitor LED (ZLED3, located near the USB connector) is lit. This signifies that the board is communicating properly with the host PC and is ready to run VisualDSP++. - 2. If you are running VisualDSP++ for the first time, navigate to the VisualDSP++ environment via the **Start > Programs** menu. The main window appears. Note that VisualDSP++ does not connect to any session. Skip the rest of this step to step 3. If you have run VisualDSP++ previously, the last opened session appears on the screen. You can override the default behavior and force VisualDSP++ to start a new session by pressing and holding down the Ctrl key while starting VisualDSP++. Do not release the Ctrl key until the Session Wizard appears on the screen. Go to step 4. ### Using the ADSP-BF537 EZ-KIT Lite - 3. To connect to a new EZ-KIT Lite session, start **Session Wizard** by selecting one of the following. - From the Session menu, New Session. - From the Session menu, Session List. Then click New Session from the Session List dialog box. - From the Session menu, Connect to Target. - 4. The Select Processor page of the wizard appears on the screen. Ensure Blackfin is selected in Processor family. In Choose a target processor, select ADSP-BF537. Click Next. - 5. The Select Connection Type page of the wizard appears on the screen. Select EZ-KIT Lite and click Next. - 6. The Select Platform page of the wizard appears on the screen. In the Select your platform list, select ADSP-BF537 EZ-KIT Lite via Debug Agent. In Session name, highlight or specify the session name. The session name can be a string of any length; although, the box displays approximately 32 characters. The session name can include space characters. If you do not specify a session name, VisualDSP++ creates a session name by combining the name of the selected platform with the selected processor. The only way to change a session name later is to delete the session and open a new session. Click Next. ### **CCES Evaluation License** 7. The Finish page of the wizard appears on the screen. The page displays your selections. Check the selections. If you are not satisfied, click Back to make changes; otherwise, click Finish. VisualDSP++ creates the new session and connects to the EZ-KIT Lite. Once connected, the main window's title is changed to include the session name set in step 6. To disconnect from a session, click the disconnect button or select Session > Disconnect from Target. To delete a session, select Session > Session List. Select the session name from the list and click Delete. Click OK. ### **CCES Evaluation License** The ADSP-BF537 EZ-KIT Lite software is part of the Board Support Package (BSP) for the Blackfin ADSP-BF53x family. The EZ-KIT Lite is a licensed product that offers an unrestricted evaluation license for 90 days after activation. Once the evaluation period ends, the evaluation license becomes permanently disabled. If the evaluation license is installed but not activated, it allows 10 days of unrestricted use and then becomes disabled. The license can be re-enabled by activation. An evaluation license can be upgraded to a full license. Licenses can be purchased from: Analog Devices directly. Call (800) 262-5645 or 781-937-2384 or go to: http://www.analog.com/buyonline. Analog Devices, Inc. local sales office or authorized distributor. To locate one, go to: http://www.analog.com/salesdir/continent.asp. The EZ-KIT Lite hardware must be connected and powered up to use CCES with a valid evaluation or full license. ### **VisualDSP++ Evaluation License** The ADSP-BF537 EZ-KIT Lite installation is part of the VisualDSP++ installation. The EZ-KIT Lite is a licensed product that offers an unrestricted evaluation license for the first 90 days. Once the initial unrestricted 90-day evaluation license expires: - VisualDSP++ allows a connection to the ADSP-BF537 EZ-KIT Lite via the USB debug agent interface only. Connections to simulators and emulation products are no longer allowed. - The linker restricts a users program to 20 KB of memory for code space with no restrictions for data space. To avoid errors when opening VisualDSP++, the EZ-KIT Lite hardware must be connected and powered up. This is true for using VisualDSP++ with a valid evaluation or full license. ## **Memory Map** The ADSP-BF537 processor has internal SRAM that can be used for instruction or data storage. The internal SRAM configuration is detailed in the ADSP-BF537 Blackfin Processor Hardware Reference. The ADSP-BF537 EZ-KIT Lite board includes two types of external memory, SDRAM and flash. The size of the SDRAM is 64M bytes (32M x 16-bit). The processor's memory select pin, $\overline{SMSO}$ , is configured for the SDRAM. ### **Memory Map** The size of flash memory is 4M bytes (2M x 16-bits). The processor's asynchronous memory select pins, AMS3-0, are configured for flash memory. Table 1-1. EZ-KIT Lite Evaluation Board Memory Map | Start Address End A | | End Address | Content | |---------------------|-------------|-------------|-----------------------------------------------------------| | External<br>Memory | 0x0000 0000 | 0x03FF FFFF | SDRAM bank 0 (SDRAM). See "SDRAM Interface" on page 1-13. | | | 0x2000 0000 | 0x200F FFFF | ASYNC memory bank 0. See "Flash Memory" on page 1-15. | | | 0x2010 0000 | 0x201F FFFF | ASYNC memory bank 1. See "Flash Memory" on page 1-15. | | | 0x2020 0000 | 0x202F FFFF | ASYNC memory bank 2. See "Flash Memory" on page 1-15. | | | 0x2030 0000 | 0x203F FFFF | ASYNC memory bank 3. See "Flash Memory" on page 1-15. | | | 0x203F 0000 | | MAC address | | | All othe | r locations | Not used | | Internal | 0xFF80 0000 | 0xFF80 3FFF | Data bank A SRAM 16 KB | | Memory | 0xFF80 4000 | 0xFF80 7FFF | Data bank A SRAM/CACHE 16 KB | | | 0xFF90 0000 | 0xFF90 7FFF | Data bank B SRAM 16 KB | | | 0xFF90 4000 | 0xFF90 7FFF | Data bank B SRAM/CACHE 16 KB | | | 0xFFA0 0000 | 0xFFA0 7FFF | Instruction bank A SRAM 32 KB | | | 0xFFA1 0000 | OxFFA1 3FFF | Instruction bank B SRAM 16 KB | | | 0xFFA0 8000 | OxffAO BFFF | Instruction SRAM/CACHE 16 KB | | | 0xFFB0 0000 | 0xFFB0 0FFF | Scratch pad SRAM 4 KB | | | 0xFFC0 0000 | OxFFDF FFFF | System MMRs 2 MB | | | 0xFFE0 0000 | Oxffff ffff | Core MMRs 2 MB | | | All othe | r locations | Reserved | ### **SDRAM Interface** The three SDRAM control registers must be initialized in order to use the MT48LC32M8A2 32M x 16 bits (64 MB) SDRAM memory. When you are in a CCES or VisualDSP++ session and connect to the EZ-KIT Lite board, the SDRAM registers are configured automatically through the debugger each time the processor is reset. The values in Table 1-2 are used whenever SDRAM bank 0 is accessed through the debugger (for example, when viewing memory windows or loading a program). The numbers were derived for maximum flexibility and work for a system clock frequency between 54 MHz and 133 MHz. Table 1-2. EZ-KIT Lite Session SDRAM Default Settings<sup>1</sup> | Register | Value | Function | |-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EBIU_SDGCTL | 0x0091998D | Calculated with SCLK = 133 MHz 16-bit data path External buffering timing disabled twR = 2 SCLK cycles tRCD = 3 SCLK cycles tRP = 3 SCLK cycles tRAS = 6 SCLK cycles pre-fetch disabled CAS latency = 3 SCLK cycles SCLK1 disabled | | EBIU_SDBCTL | 0x00000025 | Bank 0 enabled<br>Bank 0 size = 64 MB<br>Bank 0 column address width = 10 bits | | EBIU_SDRRC | 0x000003A0 | Calculated with SCLK = 54 MHz<br>RDIV = 416 clock cycles | <sup>1 54</sup> MHz <= SCLK <= 133 MHz. ### **SDRAM Interface** To rewrite the EBIU\_SDGCTL register within the user code, first, place the chip in self-refresh (see the *ADSP-BF537 Blackfin Processor Hardware Reference*). To disable the automatic setting of the registers, do one of the following: - CCES users, choose Target > Settings > Target Options and clear the Use XML reset values check box. - VisualDSP++ users, choose **Settings** > **Target Options** and clear the **Use XML reset values** check box. For more information about the **Target Options** dialog box, see the online help. The automatic configuration of SDRAM is not optimized for any SCLK frequency. Table 1-3 shows the optimized configuration for the SDRAM registers using a 120 MHz and 133 MHz SCLK. Only the EBIU\_SDRRC register needs to be modified in the user code to achieve maximum performance. Table 1-3. SDRAM Optimum Settings | Register | SCLK = 133 MHz<br>(CCLK = 400 MHz) | SCLK = 120 MHz<br>(CCLK = 600 MHz) | |-------------|------------------------------------|------------------------------------| | EBIU_SDGCTL | 0x0091 998D | 0x0091 998D | | EBIU_SDBCTL | 0x0000 0025 | 0x0000 0025 | | EBIU_SDRRC | 0x0000 0408 | 0x0000 03A0 | An example program is included in the EZ-KIT Lite installation directory to demonstrate the SDRAM memory setup. ## Flash Memory The flash memory interface of the ADSP-BF537 EZ-KIT Lite contains a 4 MB (2M x 16-bits) ST Micro M29W320EB device. The size of flash memory is controlled by the flash address range switch, SW6. See "Flash Enable Switch (SW6)" on page 2-12. The default for the SW6 switch is all positions 0N, which allows the user to have access to the full 4 MB of flash memory. If any of the AMS signals needs to connect to the board by plugging into the expansion interface, the signal can be disconnected from flash memory by turning 0FF the appropriate position of the SW6 switch. Each AMS signal accounts for 1 MB of flash memory. The amount of available flash memory decreases as AMS signals are being turned 0FF. The last sector in flash memory (0x1F8000-0x1FFFFF) is reserved for the MAC address, which can be found on the back of the board. Each board has a unique MAC address. The sector is protected and is not erased even when the entire flash erase command is issued. Example code is provided in the EZ-KIT Lite installation directory to demonstrate how to program flash memory. Table 1-4 shows a sample value for the asynchronous memory configuration register, EBIU\_AMBCTLO. Table 1-4. Asynchronous Memory Control Register Setting Example | Register | Value | Function | |--------------|------------|----------------------------------| | EBIU_AMBCTL0 | 0x7BB07BB0 | Timing control for banks 1 and 0 | ### **CAN Interface** The Controller Area Network interface contains a Philips TJA1041 high-speed CAN transceiver. The PF14 programmable flag connects to the enable control input (EN). The PF15 programmable flag connects to the ### **Ethernet Interface** standby control input (STB). The PF13 programmable flag connects to the error and power-on indication output (ERR). The PJ4 of the processor connects to the receive data output (RXD), and PJ5 connects to the transmit data input (TXD). The CAN interface can be disconnected from the processor by turning positions 1 though 4 of the SW2 switch OFF. When in the OFF position, the signals can be used elsewhere on the board. See "CAN Enable Switch (SW2)" on page 2-9 for more information. The CAN interface contains two 4-position modular connectors (see "CAN Connectors (J5 and J11)" on page 2-22). Example programs are included in the EZ-KIT Lite installation directory to demonstrate CAN circuit operation. ### Ethernet Interface The ADSP-BF537 processor is able to connect to a network directly, with the help of an embedded Fast Ethernet MAC. The MAC supports both 10-BaseT (10M bits/sec) and 100-BaseT (100M bits/sec) operations. The 10/100 Ethernet MAC peripheral of the ADSP-BF537 processor is fully compliant with the IEEE 802.3-2002 standard and provides programmable features designed to minimize supervision, bus utilization, or message processing by the rest of the processor system. The Ethernet interface contains a SMSC LAN83C185 device. The LAN83C185 is a low-power highly-integrated analog interface IC for high-performance embedded Ethernet applications. The Ethernet connector, J4, is a RJ-45 type connector with built-in magnetics and LEDs (see "Ethernet Connector (J4)" on page 2-22). Example programs are included in the EZ-KIT Lite installation directory to demonstrate Ethernet circuit operation. ### **ELVIS Interface** This EZ-KIT Lite board contains the National Instruments ELVIS interface. The interface features the DC voltage and current measurement modules, oscilloscope and bode analyzer modules, function generator, arbitrary waveform generator, and digital IO. The ELVIS interface is a NI LabVIEW-based design and prototype environment for university science and engineering laboratories. The ELVIS interface consists of the LabVIEW-based virtual instruments, a multifunction data acquisition (DAQ) device, and a custom-designed bench-top workstation and prototype board. This combination provides a ready-to-use suite of instruments found in most educational laboratories. Because the interface is based on the LabVIEW and provides complete data acquisition and prototyping capabilities, the system is ideal for academic coursework that range from lower-division classes to advanced project-based curriculums. For more information on ELVIS and example demonstration programs, visit the National Instruments Web site at www.ni.com. ### **Audio Interface** The audio circuit of the EZ-KIT Lite consists of an AD1871 analog-to-digital converter (ADC) and an AD1854 digital-to-analog converter (DAC). The audio circuit provides one channel of stereo input and one channel of stereo output via 3.5 mm stereo jacks. The SPORTO interface of the processor is linked with the stereo audio data input and output pins of the audio circuit. ### LEDs and Push Buttons The frame sync and bit clocks are generated from the ADC and feed to the processor because the ADC is operating in master mode. The audio interface samples data at a 48 kHz sample rate. The serial data interface operates in 2-wire interface (TWI) mode and connects to SPORTO of the processor. The audio interface can be disconnected from the SPORTO by turning positions 1 and 5 of the SW7 switch OFF. When in the OFF position, the SPORTO signals can be used on the SPORTO connector (P6) or on the expansion interface (see "SPORTO Connector (P6)" on page 2-25 and "Audio Enable Switch (SW7)" on page 2-12 for more information). Example programs are included in the EZ-KIT Lite installation directory to demonstrate audio circuit operation. ### LEDs and Push Buttons The EZ-KIT Lite provides four push buttons and six LEDs for general-purpose IO. The six LEDs, labeled LED1 through LED6, are accessed via the PF11-6 processor pins. For information on how to program the pins, refer to the ADSP-BF537 Blackfin Processor Hardware Reference. The four general-purpose push button are labeled SW10 through SW13. A status of each individual button can be read through programmable flag (PF) inputs, PF5 through PF2. A PF reads 1 when a corresponding switch is being pressed-on. When the switch is released, the PF reads 0. A connection between the push button and PF input is established through the SW5 DIP switch. See "LEDs and Push Buttons" on page 2-18 for details. An example program is included in the EZ-KIT Lite installation directory to demonstrate functionality of the LEDs and push buttons. ### **Board Design Database** A .zip file containing all of the electronic information required for the design, layout, fabrication and assembly of the product is available for download from the Analog Devices board design database at: http://www.analog.com/board-design-database. ### **Example Programs** Example programs are provided with the ADSP-BF537 EZ-KIT Lite to demonstrate various capabilities of the product. The programs are included in the product installation kit and can be found in the Examples folder of the installation. Refer to a readme file provided with each example for more information. CCES users are encouraged to use the example browser to find examples included with the EZ-KIT Lite Board Support Package. # 2 ADSP-BF537 EZ-KIT LITE HARDWARE REFERENCE This chapter describes the hardware design of the ADSP-BF537 EZ-KIT Lite board. The following topics are covered. - "System Architecture" on page 2-2 Describes the ADSP-BF537 EZ-KIT Lite configuration and explains how the board components interface with the processor. - "Jumper and Switch Settings" on page 2-9 Shows the locations and describes the configuration jumpers and switches. - "LEDs and Push Buttons" on page 2-18 Shows the locations and describes the LEDs and push buttons. - "Connectors" on page 2-21 Shows the locations and provides part numbers for the on-board connectors. In addition, the manufacturer and part number information is provided for the mating parts. ### **System Architecture** This section describes the processor's configuration on the EZ-KIT Lite board. Figure 2-1. System Architecture This EZ-KIT Lite is designed to demonstrate the capabilities of the ADSP-BF537 Blackfin processor. The processor has an IO voltage of 3.3V. The core voltage of the processor is supplied by the internal voltage regulator. ### ADSP-BF537 EZ-KIT Lite Hardware Reference The core voltage and the core clock rate can be set on the fly by the processor. The input clock is 25 MHz. A 32.768 kHz crystal supplies the real-time clock (RTC) inputs of the processor. The default boot mode for the processor is flash boot. See "Boot Mode Select Switch (SW16)" on page 2-13 for information about changing the default boot mode. ### **External Bus Interface Unit** The external bus interface unit (EBIU) connects external memory to the ADSP-BF537 processor. The unit includes a 16-bit wide data bus, an address bus, and a control bus. On the EZ-KIT Lite, the EBIU connects to the SDRAM, flash, and expansion interfaces. The 64M bytes (32M x 16 bits) of SDRAM connect to the synchronous memory select 0 pin (SMSO). Refer to "SDRAM Interface" on page 1-13 for information about configuring the SDRAM. Note that SDRAM clock is the processor's clock out (CLK OUT), which must not exceed 133 MHz. The flash memory device connects to the asynchronous memory select signals, AMS3 through AMS0. The device provides a total of 4M bytes of flash memory. The processor can use this memory for both booting and storing information during normal operation. Refer to "Flash Memory" on page 1-15 for details. All of the address, data, and control signals are available externally via the expansion interface (J1-3). The pinout of these connectors can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. ### **SPORTO Audio Interface** The SPORTO interface connects to the audio circuit, the SPORTO connector (P6), and the expansion interface. The audio circuit uses the primary data transmit and receive pins to input and output data from the audio input and outputs. The pinout of the SPORT and expansion interface connectors can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. ### **SPI Interface** The serial peripheral interface (SPI) of the processor connects to the SPI connector (P9) and the expansion interface. ### Programmable Flags (PFs) The processor has 48 general-purpose input/output (GPIO) signals spread across three ports (PF, PG, and PH). The pins are multi-functional and depend on the processor setup. Table 2-1 shows how the programmable flag pins are used on the EZ-KIT Lite. | Table 2-1. Programma | ıble Flag | Connections | |----------------------|-----------|-------------| |----------------------|-----------|-------------| | Processor Pin | Other Processor Function | EZ-KIT Lite Function | |---------------|--------------------------|-------------------------------------------------------------------------------------| | PF0 | GPIO/DMARO | UARTO transmit | | PF1 | GPIO/DMAR1 | UARTO receive | | PF2 | UART1_TX/TMR7 | Push button (SW13). See "Programmable Flag<br>Push Buttons (SW10–13)" on page 2-19. | | PF3 | UART1_RX/TMR6/TAC16 | Push button (SW12). See "Programmable Flag<br>Push Buttons (SW10–13)" on page 2-19. | | PF4 | TMR5/SPI_SSEL6 | Push button (SW11). See "Programmable Flag<br>Push Buttons (SW10–13)" on page 2-19. | ### ADSP-BF537 EZ-KIT Lite Hardware Reference Table 2-1. Programmable Flag Connections (Cont'd) | Processor Pin | Other Processor Function | EZ-KIT Lite Function | | |---------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PF5 | TMR4/SPI_SSEL5 | Push button (SW10). See "Programmable Flag<br>Push Buttons (SW10–13)" on page 2-19. | | | PF6 | TMR3/SPI_SSEL4 | LED (LED1). See "LEDs and Push Buttons" on page 1-18 and "Push Button Enable Switch (SW5)" on page 2-11 for information on how to disable the push button. | | | PF7 | TMR2/PPI_FS3 | LED (LED2). See "LEDs and Push Buttons" on page 1-18 and "Push Button Enable Switch (SW5)" on page 2-11 for information on how to disable the push button. | | | PF8 | TMR1/PPI_FS2 | LED (LED3). See "LEDs and Push Buttons" on page 1-18 and "Push Button Enable Switch (SW5)" on page 2-11 for information on how to disable the push button. | | | PF9 | TMRO/PPI_FS1 | LED (LED4). See "LEDs and Push Buttons" on page 1-18 for information on how to disable the push button. | | | PF10 | SPI_SSEL1 | LED (LED5). See "LEDs and Push Buttons" on page 1-18 for information on how to disable the push button. | | | PF11 | SPI_MOSI | LED (LED6). See "LEDs and Push Buttons" on page 1-18 for information on how to disable the push button. | | | PF12 | SPI_MISO | Audio reset | | | PF13 | SPI_SCK | CAN ERR | | | PF14 | SPI_SS/TACLKO | CAN EN | | | PF15 | PPI4_CLK/TMRCLK | CAN STB | | | PG0 | PPI_D0 | ELVIS_TRIGGER | | | PG1 | PPI_D1 | ELVIS_PF1 | | | PG2 | PPI_D2 | ELVIS_PF2 | | | PG3 | PPI_D3 | ELVIS_PF5 | | | PG4 | PPI_D4 | ELVIS_PF6 | | ### **System Architecture** Table 2-1. Programmable Flag Connections (Cont'd) | Processor Pin | Other Processor Function | EZ-KIT Lite Function | |---------------|--------------------------|----------------------------------------| | PG5 | PPI_D5 | ELVIS_PF7 | | PG6 | PPI_D6 | UARTO_CTS | | PG7 | PPI_D7 | UARTO_RTS | | PG8 | PPI_D8/DR1SEC | Not used | | PG9 | PPI_D9/DT1SEC | Not used | | PG10 | PPI_D10/RSCLK1 | Not used | | PG11 | PPI_D11/RFS1 | Not used | | PG12 | PPI_D12/DR1PRI | Not used | | PG13 | PPI_D13/TSCLK1 | Not used | | PG14 | PPI_D14/TFS1 | No used | | PG15 | PPI_D15/DT1PRI | USB_IRQ used for USB bus power | | PH0 | ETXDO | ETXD used for Ethernet interface | | PH1 | ETXD1 | ETXD1 used for Ethernet interface | | PH2 | ETXD2 | ETXD2 used for Ethernet interface | | PH3 | ETXD3 | ETXD3 used for Ethernet interface | | PH4 | ETXEN | ETXEN used for Ethernet interface | | PH5 | MII_TXCLK/RMII_REF_CLK | MII_TXCLK used for Ethernet interface | | PH6 | MII_PHYINT/RMII_MDINT | MII_PHYINT used for Ethernet interface | | PH7 | COL | COL used for Ethernet interface | | PH8 | ERXD0 | ERXDO used for Ethernet interface | | PH9 | ERXD1 | ERXD1 used for Ethernet interface | | PH10 | ERXD2 | ERXD2 used for Ethernet interface | | PH11 | ERXD3 | ERXD3 used for Ethernet interface | | PH12 | ERXDV/TACLK5 | ERXDV used for Ethernet interface | | PH13 | ERXCLK/TACLK6 | ERXCLK used for Ethernet interface | Table 2-1. Programmable Flag Connections (Cont'd) | Processor Pin | Other Processor Function | EZ-KIT Lite Function | |---------------|--------------------------|-------------------------------------| | PH14 | ERXER/TACLK7 | ERXER used for Ethernet interface | | PH15 | MII_CRS/RMII_CRS_DV | MII_CRS used for Ethernet interface | ### **UART Port** The universal asynchronous receiver/transmitter (UART) port of the processor connects to the ADM3202 RS-232 line driver as well as to the expansion interface. The RS-232 line driver connects to the DB9 female connector, providing an interface to a PC and other serial devices. ### **Expansion Interface** The expansion interface consists of three 90-pin connectors. Table 2-2 shows the interfaces each connector provides. For the exact pinout of the connectors, refer to "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. The mechanical dimensions of the connectors can be obtained from Technical Support. Analog Devices offers many EZ-Extender products that plug on to the expansion interface. For more information on these products, visit the Analog Devices Web site at http://www.analog.com/processors/tools/blackfin. Table 2-2. Expansion Interface Connectors | Connector | Interfaces | |-----------|---------------------------------------------------------------------------| | J1 | 5V, GND, address, data, PPI | | J2 | 3.3V, GND, SPI, NMI, TMR2-0, SPORTO, SPORT1, PF15-0, EBUI control signals | | J3 | 5V, 3.3V, GND, UART, flash IO, reset, audio control signals | ### **System Architecture** Limits to the current and to the interface speed must be taken into consideration when using the expansion interface. The maximum current limit is dependent on the capabilities of the used regulator. Additional circuitry also can add extra loading to signals, decreasing their maximum effective speed. Analog Devices does not support and is not responsible for the effects of additional circuitry. ### JTAG Emulation Port The JTAG emulation port allows an emulator to access the processor's internal and external memory through a 6-pin interface. The JTAG emulation port of the processor connects also to the USB debugging interface. When an emulator connects to the board at ZP4, the USB debugging interface is disabled. See "JTAG Connector (ZP4)" on page 2-24 for more information about the connector. To learn more about available emulators, go to: http://www.analog.com/processors/tools/blackfin. ### **Jumper and Switch Settings** This section describes operation of the jumpers and switches. The jumper and switch locations are shown in Figure 2-2. Figure 2-2. Jumper and Switch Locations ### CAN Enable Switch (SW2) The Controller Area Network (CAN) enable switch (SW2) disconnects the CAN signals from the GPIO pins of the processor. When the SW2 switch is in the OFF position, its associated GPIO signal (see Table 2-3) can be used on the expansion interface. ### **Jumper and Switch Settings** Table 2-3. CAN Enable Switch (SW2) | CAN Signal | SW2 Switch Position (Default) | Processor Signal | |--------------|-------------------------------|------------------| | ENABLE | 1 (ON) | PF14 | | STANDBY | 2 (ON) | PF15 | | ERROR | 3 (ON) | PF13 | | RECEIVE DATA | 4 (ON) | PJ4 | ### Ethernet Mode Select Switch (SW3) The Ethernet mode select switch (SW3) controls configuration of the 10/100 digital block in the LAN83C185 PHY device (see Table 2-4). Table 2-4. Ethernet Mode Select Switch (SW3) | SW3 Switch Position | | | Ethernet Mode | | |---------------------|-----|-----|--------------------------------------------------|--| | 3 | 2 | 1 | | | | ON | ON | ON | 10Base-T half duplex; auto-negotiation disabled | | | ON | ON | OFF | 10Base-T full duplex; auto-negotiation disabled | | | ON | OFF | ON | 100Base-T half duplex; auto-negotiation disabled | | | ON | OFF | OFF | 100Base-T full duplex; auto-negotiation disabled | | | OFF | ON | ON | 100Base-T half duplex; auto-negotiation enabled | | | OFF | ON | OFF | Repeater mode; auto-negotiation enabled | | | OFF | OFF | ON | Power down mode | | | OFF | OFF | OFF | All capable; auto-negotiation enabled (default) | | ### **UART Enable Switch (SW4)** The UART enable switch (SW4) disconnects UART signals from the GPIO pins of the processor. When position 4 is set to 0N, the flow control signals, CTS and RTS, are connected to each other. When flow control is needed or when booting from a UART host, position 4 needs to be set to 0FF. When the switch is in the 0FF position, its associated GPIO signal (see Table 2-5) can be used on the expansion interface. Table 2-5. UART Enable Switch (SW4) | EZ-KIT Lite Signal | SW4 Switch Position (Default) | Processor Signal | |--------------------|-------------------------------|------------------| | CTS | 1 (ON) | PG6 | | RX | 2 (ON) | PF1 | | RTS | 3 (ON) | PG7 | | CTS/RTS Loopback | 4 (OFF) | | ### Push Button Enable Switch (SW5) The push button enable switch (SW5) disconnects the associated with the push button circuit drivers from the GPIO pins of the processor. When the SW5 switch is in the OFF position, the associated GPIO signal (see Table 2-6) can be used on the expansion interface. Table 2-6. Push Button Enable Switch (SW5) | Push Button | SW5 Switch Position (Default) | Processor Signal | |-------------|-------------------------------|------------------| | PB1 (SW13) | 1 (ON) | PF2 | | PB2 (SW12) | 2 (ON) | PF3 | | PB3 (SW11) | 3 (ON) | PF4 | | PB4 (SW10) | 4 (ON) | PF5 | ### Flash Enable Switch (SW6) The flash enable switch (SW6) disconnects AMS signals from flash memory, allowing other devices to utilize the signals via the expansion interface. For each switch listed in Table 2-7 that is turned OFF, the size of available flash memory is reduced by 1 MB. Table 2-7. Flash Enable Switch (SW6) | Processor Signal | SW6 Switch Position (Default) | |------------------|-------------------------------| | AMS0 | 1 (ON) | | AMS1 | 2 (ON) | | AMS2 | 3 (ON) | | AMS3 | 4 (ON) | ### Audio Enable Switch (SW7) The audio enable switch (SW7) disconnects the audio signals from the processor (positions 1–5) and determines how the clock for the audio circuit generates and connects (positions 6–8). Position 8 determines if the ADC is in master or slave mode. When in master mode (position 8 is 0N), the ADC generates the clock. When in slave mode (position 8 is 0FF), the processor generates the clock. Positions 6 and 7 connect the transmit and receive clocks together (see Table 2-8). Table 2-8. Audio Enable Switch (SW7) | EZ-KIT Lite Signal | SW7 Switch Position (Default) | Processor Signal | |--------------------|-------------------------------|------------------| | DROPRI | 1 (ON) | PJ8 | | RSCLKO | 2 (ON) | PJ6 | | RFS0 | 3 (ON) | PJ7 | | TSCLKO | 4 (ON) | PG9 | | TFS0 | 5 (ON) | PJ10 | ### ADSP-BF537 EZ-KIT Lite Hardware Reference Table 2-8. Audio Enable Switch (SW7) (Cont'd) | EZ-KIT Lite Signal | SW7 Switch Position (Default) | Processor Signal | |--------------------|-------------------------------|------------------| | Clock loopback | 6 (ON) | | | FS loopback | 7 (ON) | | | ADC master/slave | 8 (ON) | | ### **Boot Mode Select Switch (SW16)** The rotary switch (SW16) determines the boot mode of the processor. Table 2-9 shows the available boot mode settings. When using boot mode 7 (Boot from UART host), SW4 position 4 needs to be set to 0FF. By default, the ADSP-BF537 processor boots from the on-board flash memory. Table 2-9. Boot Mode Select Switch (SW16) | SW16 Position | Processor Boot Mode | | |---------------|-----------------------------------------|--| | 0 | Execute from 16-bit external memory | | | 1 | Boot from 16-bit flash memory (default) | | | 2 | Reserved | | | 3 | Boot from SPI memory | | | 4 | Boot from SPI host | | | 5 | Boot from serial TWI memory | | | 6 | Boot from TWI host | | | 7 | Boot from UART host | | ### 3V Power Selection Jumper (JP3) The 3V power selection jumper (JP3) selects the power source for the 3-volt parts. In a standard mode of operation, the parts are powered by the on-board switching regulator circuit via an external power supply. When a ### **Jumper and Switch Settings** Blackfin USB-LAN EZ-Extender connects to the EZ-KIT Lite, power can be derived from the USB bus power or Power-over-Ethernet (802.3af). In this case, the board can operate without an external power supply. The jumper settings are shown in Table 2-10. Table 2-10. 3V Power Selection Jumper (JP3) | JP3 Position | Mode | |--------------|--------------------------------------------------------------------------------------| | 1 & 2 | 3V parts powered from the on-board switching regulator (default) | | 2 & 3 | 3V parts powered from an external power supply: USB-bus power or Power-over-Ethernet | # Expansion Interface Voltage Selection Jumper (JP5) The expansion interface voltage selection jumper (JP5) selects the power source for the 5-volt signal on the expansion interface. In a standard mode of operation, the signal is powered by the on-board switching regulator circuit (ADP3025) via an external power supply. When a Blackfin USB-LAN EZ-Extender connects to the board, power can be derived from the USB bus power or Power-over-Ethernet (802.3af). In this case, the board can operate without an external power supply. The jumper setting is shown in Table 2-11. Table 2-11. Expansion Interface Voltage Selection Jumper (JP5) | JP5 Setting | Mode | |-------------|---------------------------------------------------------------------------------------| | ON | 5V signal powered from the on-board switching regulator (default) | | OFF | 5V signal powered from an external power supply: USB-bus power or Power-over-Ethernet | ### **UART Loop Jumper (JP9)** The UART loop jumper (JP9) is for looping the transmit and receive signals. The default is the OFF position. ### **ELVIS Oscilloscope Configuration Switch (SW1)** The oscilloscope configuration switch (SW1) determines which audio circuit signals connect to channels A and B of the oscilloscope. The switch is used only when the board connects to the Educational Laboratory Virtual Instrumentation Suite (ELVIS) station (see "ELVIS Interface" on page 1-17). Each channel must have only one signal selected at a time (see Table 2-12). Table 2-12. Oscilloscope Configuration Switch (SW1) | Channel | SW1 Switch Position (Default) | Audio Circuit Signal | |---------|-------------------------------|----------------------| | A | 1 (OFF) | AMP_LEFT_IN | | A | 2 (OFF) | AMP_RIGHT_IN | | A | 3 (OFF) | LEFT_OUT | | A | 4 (OFF) | RIGHT_OUT | | В | 5 (OFF | AMP_LEFT_IN | | В | 6 (OFF) | AMP_RIGHT_IN | | В | 7 (OFF) | LEFT_OUT | | В | 8 (OFF) | RIGHT_OUT | # ELVIS Function Generator Configuration Switch (SW8) The function generator configuration switch (SW8) controls signals connecting to the left and right input signals of the audio interface. The SW8 switch is used only when the board connects to the ELVIS station (see "ELVIS Interface" on page 1-17). Each channel must have only one signal selected at a time, as described in Table 2-13. Table 2-13. Function Generator Configuration Switch (SW8) | Channel | SW8 Switch Position (Default) | Audio Circuit Signal | |--------------|-------------------------------|----------------------| | AMP_LEFT_IN | 1 (ON) | LEFT_IN | | AMP_RIGHT_IN | 2 (ON) | RIGHT_IN | | AMP_LEFT_IN | 3 (OFF) | DACO | | AMP_RIGHT_IN | 4 (OFF) | DAC1 | | AMP_LEFT_IN | 5 (OFF) | FUNCT_OUT | | AMP_RIGHT_IN | 6 (OFF) | FUNCT_OUT | ### **ELVIS Voltage Selection Jumper (JP6)** The ELVIS voltage selection jumper (JP6) is used to select the power source for the EZ-KIT Lite. In a standard mode of operation, the board receives its power from an external power supply. When JP6 is installed, the board is powered from an ELVIS station, and no external power supply is required. The jumper setting is shown in Table 2-14. ### ADSP-BF537 EZ-KIT Lite Hardware Reference Table 2-14. ELVIS Voltage Selection Jumper (JP6) | JP6 Setting | Mode | |-------------|-------------------------------------------------| | OFF | Powered from an external power supply (default) | | ON | Powered from an ELVIS station | The external power supply must be disconnected from the board when JP6 is installed. In this case, the power supply can cause damage to the EZ-KIT Lite board and ELVIS unit. ### **ELVIS Select Jumper (JP8)** The ELVIS select jumper (JP8) configures the EZ-KIT Lite's connection to an ELVIS station (see "ELVIS Interface" on page 1-17). When JP8 is installed, the connections to the push buttons and LED are redirected to the ELVIS station, instead of the processor. The jumper setting is shown in Table 2-15. Table 2-15. ELVIS Select Jumper (JP8) | JP8 Setting | Mode | |-------------|---------------------------------------------| | OFF | Not connected to an ELVIS station (default) | | ON | Connected to an ELVIS station | ### LEDs and Push Buttons This section describes functionality of the LEDs and push buttons. Figure 2-3 shows the locations of the LEDs and push buttons. Figure 2-3. LED and Push Button Locations ### Reset Push Button (SW9) The RESET push button resets all of the ICs on the board. One exception is the USB interface chip. The chip is not being reset when the push button is pressed after the USB cable has been plugged in and communication with the PC has been initialized correctly. After USB communication has been initialized, the only way to reset the USB chip is by powering down the board. ### Programmable Flag Push Buttons (SW10–13) Four push buttons, SW10-13, are provided for general-purpose user input. The buttons connect to PF5-2 programmable flag pins of the processor. The push buttons are active high and, when pressed, send a high (1) to the processor. Refer to "LEDs and Push Buttons" on page 1-18 for more information on how to use the PFs when programming the processor. The push button enable switch (SW5) is capable of disconnecting the push buttons from its corresponding PF (refer to "Push Button Enable Switch (SW5)" on page 2-11 for more information). The programmable flag signals and associated switches are shown in Table 2-16. Table 2-16. Programmable Flag Switches | Processor Programmable Flag Pin | Push Button Reference Designator | |---------------------------------|----------------------------------| | PF2 | SW13 | | PF3 | SW12 | | PF4 | SW11 | | PF5 | SW10 | ### Power LED (LED7) When LED7 is lit (green), it indicates that power is being properly supplied to the board. ### Reset LED (LED8) When LED8 is lit, it indicates that a master reset of all the major ICs is active. ### User LEDs (LED1-6) Six LEDs connect to six general-purpose IO pins of the processor (see Table 2-17). The LEDs are active high and are lit by writing a 1 to the correct PF signal. Refer to "LEDs and Push Buttons" on page 1-18 for more information about how to use flash memory when programming the LEDs. Table 2-17. User LEDs | LED Reference Designator | Processor Programmable Flag Pin | |--------------------------|---------------------------------| | LED1 | PF6 | | LED2 | PF7 | | LED3 | PF8 | | LED4 | PF9 | | LED5 | PF10 | | LED6 | PF11 | ### **USB Monitor LED (ZLED3)** The USB monitor LED (ZLED3) indicates that USB communication has been initialized successfully, and you can connect to the processor using a a CCES or VisualDSP++ EZ-KIT Lite session. This takes approximately 15 seconds. If the LED does not light, try cycling power on the board and/or re-installing the USB driver. When CCES or VisualDSP++ is actively communicating with the EZ-KIT Lite target board, the LED can flicker, indicating communications handshake. ### Connectors This section describes the connector functionality and provides information about mating connectors. The connector locations are shown in Figure 2-4. Figure 2-4. Connector Locations ### **Connectors** ### Audio Connectors (J9 and J10) | Part Description | Manufacturer | Part Number | | |-----------------------------------------|-----------------|-------------|--| | 3.5 mm stereo jack | A/D ELECTRONICS | ST323-5 | | | Mating Cable (shipped with EZ-KIT Lite) | | | | | 3.5 mm stereo interconnect cable | RANDOM | 10A3-01106 | | | 3.5 mm headphones | KOSS | UR5 | | ### CAN Connectors (J5 and J11) | Part Description | Manufacturer | Part Number | | |--------------------------------|--------------|-------------|--| | Modular jack | AMP | 5558872-1 | | | Mating Cable | | | | | 4-conductor modular jack cable | L-COM | TSP3044 | | ### **Ethernet Connector (J4)** | Part Description | Manufacturer | Part Number | | | |-----------------------------------------|---------------|----------------|--|--| | Ethernet jack | PULSE | JK0-0025NL | | | | Mating Cable (shipped with EZ-KIT Lite) | | | | | | Cat 5E patch cable | PC10/100T-007 | | | | | Cat 5E crossover cable | RANDOM | PC10/100TC-007 | | | ### RS-232 Connector (J6) | Part Description | Manufacturer | Part Number | | | |-----------------------------|--------------|-------------------|--|--| | DB9, female, vertical mount | NORCOMP | 191-009-213-L-571 | | | | Mating Cable | | | | | | 2m female-to-female cable | DIGI-KEY | AE1020-ND | | | ### **Power Connector (J7)** The power connector provides all of the power necessary to operate the EZ-KIT Lite board. | Part Description | Manufacturer | Part Number | | | | |------------------------------------------------|--------------|------------------|--|--|--| | 2.5 mm power jack | SWITCHCRAFT | RAPC712X | | | | | Mating Power Supply (shipped with EZ-KIT Lite) | | | | | | | 7V power supply | CUI INC. | DMS070214-P6P-SZ | | | | ### Expansion Interface Connectors (J1-3) Three board-to-board connector footprints provide signals for most of the processor's peripheral interfaces. The connectors are located at the bottom of the board. For more information about the interface, see "Expansion Interface" on page 2-7. For availability and pricing of the J1, J12, and J3 connectors, contact Samtec. | Part Description | Manufacturer | Part Number | |-------------------------------------------|------------------|-------------------| | 90-position 0.05" spacing, SMT | SAMTEC | SFC-145-T2-F-D-A | | | Mating Connector | | | 90-position 0.05" spacing (through hole) | SAMTEC | TFM-145-x1 series | | 90-position 0.05" spacing (surface mount) | SAMTEC | TFM-145-x2 series | | 90-position 0.05" spacing (low cost) | SAMTEC | TFC-145 series | ### JTAG Connector (ZP4) The JTAG header is the connecting point for a JTAG in-circuit emulator pod. When an emulator connects to the JTAG header, the USB debug interface is disabled. Pin 3 is missing to provide keying. Pin 3 in the mating connector should have a plug. When using an emulator with the EZ-KIT Lite board, follow the connection instructions provided with the emulator. ### **SPORTO Connector (P6)** The pinout of the P6 connector can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Part Description | Manufacturer | Part Number | | | |------------------|--------------|--------------|--|--| | IDC header | FCI | 68737-434HLF | | | | Mating Connector | | | | | | IDC socket | DIGI-KEY | S4217-ND | | | ### **SPORT1** Connector (P7) The pinout of the P7 connector can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Part Description | Manufacturer | Part Number | | |------------------|------------------|--------------|--| | IDC header | FCI | 68737-434HLF | | | Mating Connector | | | | | | Mating Connector | | | ### **PPI Connector (P8)** The pinout of the P8 connector can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Part Description | Manufacturer | Part Number | | |------------------|--------------|--------------|--| | IDC header | FCI | 68737-440HLF | | | Mating Connector | | | | | IDC socket | DIGI-KEY | S4220-ND | | ### **SPI Connector (P9)** The pinout of the P9 connector can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Part Description | Manufacturer | Part Number | | | |------------------|--------------|--------------|--|--| | IDC header | FCI | 68737-420HLF | | | | Mating Connector | | | | | | IDC socket | DIGI-KEY | S4210-ND | | | ### 2-Wire Interface Connector (P10) The pinout of the P10 connector can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Part Description | Manufacturer | Part Number | | | |------------------|--------------|--------------|--|--| | IDC header | FCI | 68737-420HLF | | | | Mating Connector | | | | | | IDC socket | DIGI-KEY | S4210-ND | | | ### **TIMERS Connector (P11)** The pinout of the P11 connector can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Part Description | Manufacturer | Part Number | | |------------------|--------------|--------------|--| | IDC header | FCI | 68737-410HLF | | | Mating Connector | | | | | IDC socket | DIGI-KEY | S4205-ND | | ### **UART1 Connector (P12)** The pinout of the P12 connector can be found in "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Part Description | Manufacturer | Part Number | | | |------------------|--------------|--------------|--|--| | IDC header | FCI | 68737-410HLF | | | | Mating Connector | | | | | | IDC socket | DIGI-KEY | S4205-ND | | | # **Connectors** # A ADSP-BF537 EZ-KIT LITE BILL OF MATERIALS The bill of materials corresponds to "ADSP-BF537 EZ-KIT Lite Schematic" on page B-1. | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|----------------------------|-------------------------|--------------|-------------------------------| | 1 | 1 | 74LVC14A<br>SOIC14 | U37 | TI | 74LVC14AD | | 2 | 1 | IDT74FCT3244<br>APY SSOP20 | U36 | IDT | IDT74FCT3244APYG | | 3 | 2 | 25MHZ<br>OSC005 | Y1,Y3 | EPSON | MA-505<br>25.0000M-C0:ROHS | | 4 | 1 | SN74AHC1G00<br>SOT23-5 | U39 | TI | SN74AHC1G00DBVR | | 5 | 1 | 12.288MHZ<br>OSC003 | U4 | DIGI-KEY | SG-8002CA-PCC-ND<br>(12.288M) | | 6 | 1 | 32.768KHZ<br>OSC008 | Y2 | EPSON | MC-156-32.7680KA-A0:<br>ROHS | | 7 | 1 | SN74LVC1G32<br>SOT23-5 | U52 | TI | SN74LVC1G32DBVRE4 | | 8 | 2 | 25MHZ<br>OSC003 | U51,U53 | DIGI-KEY | SG-8002CA-PCC-ND<br>(25.00M) | | 9 | 6 | SN74LVC1G08<br>SOT23-5 | U22,U47-50,<br>U58 | TI | SN74LVC1G08DBVR | | 10 | 2 | MT48LC32M8A<br>2 TSOP54 | U15-16 | MICRON | MT48LC32M8A2P-75 | | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|-----------------------------|-------------------------|-------------------|--------------------| | 11 | 1 | TJA1041<br>SOIC14 | U21 | PHILIPS | TJA1041T | | 12 | 1 | LAN83C185<br>TQFP64 | U14 | SMSC | LAN83C185-JT | | 13 | 1 | FDS9431A<br>SOIC8 | U28 | FAIRCHILD | FDS9431A | | 14 | 1 | BF537<br>M29W320EB<br>"U24" | U24 | ST MICRO | M29W320EB70ZE6E | | 15 | 3 | LMV722M<br>SOIC8 | U29-31 | NATIONAL<br>SEMI | LMV722MNOPB | | 16 | 1 | LTC3727EUH-1<br>VQFN32 | U20 | LINEAR<br>TECH | LTC3727EUH-1PBF | | 17 | 2 | FDS6990AS<br>SOIC8 | U12-13 | FAIRCHILD | FDS6990AS | | 18 | 1 | ADM708SARZ<br>SOIC8 | U27 | ANALOG<br>DEVICES | ADM708SARZ | | 19 | 1 | ADP3338AKCZ<br>-33 SOT-223 | VR1 | ANALOG<br>DEVICES | ADP3338AKCZ-3.3-RL | | 20 | 1 | AD1854JRSZ<br>SSOP28 | U38 | ANALOG<br>DEVICES | AD1854JRSZ | | 21 | 1 | AD1871YRSZ<br>SSOP28 | U33 | ANALOG<br>DEVICES | AD1871YRSZ | | 22 | 1 | ADM3202ARN<br>Z SOIC16 | U32 | ANALOG<br>DEVICES | ADM3202ARNZ | | 23 | 2 | AD623ARMZ<br>USOIC8 | U2-3 | ANALOG<br>DEVICES | AD623ARMZ | | 24 | 2 | AD820ARZ<br>SOIC8 | U11,U23 | ANALOG<br>DEVICES | AD820ARZ | | 25 | 4 | ADG774ABRQ<br>Z QSOP16 | U54-57 | ANALOG<br>DEVICES | ADG774ABRQZ | ### ADSP-BF537 EZ-KIT Lite Bill Of Materials | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|-----------------------------|-------------------------|-------------------|-------------------| | 26 | 1 | ADSP-BF537<br>MINI_BGA182 | U35 | ANALOG<br>DEVICES | ADSP-BF537KBCZ-6A | | 27 | 5 | RUBBER FOOT | M1-5 | MOUSER | 517-SJ-5018BK | | 28 | 1 | PWR<br>2.5MM_JACK<br>CON005 | J7 | SWITCH-<br>CRAFT | RAPC712X | | 29 | 5 | MOMENTARY<br>SWT013 | SW9-13 | PANASONIC | EVQ-PAD04M | | 30 | 3 | .05 45X2<br>CON019 | J1-3 | SAMTEC | SFC-145-T2-F-D-A | | 31 | 2 | DIP8 SWT016 | SW1,SW7 | C&K | TDA08H0SB1 | | 32 | 1 | DIP6 SWT017 | SW8 | C&K | TDA06H0SB1 | | 33 | 5 | DIP4 SWT018 | SW2-6 | ITT | TDA04HOSB1 | | 34 | 1 | RJ45 16PIN<br>CON033 | J4 | PULSE ENG. | JK0-0025NL | | 35 | 1 | ROTARY<br>SWT019 | SW16 | GRAYHILL | 94HAB08T | | 36 | 1 | DB9 9PIN<br>CON038 | J6 | NORCOMP | 191-009-213-L-571 | | 37 | 2 | RJ11 4PIN<br>CON039 | J5,J11 | TYCO | 5558872-1 | | 38 | 5 | IDC 2X1<br>IDC2X1 | JP5-6,JP8-9,<br>JP12 | FCI | 90726-402HLF | | 39 | 1 | IDC 3X1<br>IDC3X1 | JP3 | FCI | 90726-403HLF | | 40 | 2 | IDC 5X2<br>IDC5X2 | P11-12 | FCI | 68737-410HLF | | 41 | 1 | IDC 7X2<br>IDC7X2 | ZP4 | FCI | 68737-414HLF | | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|--------------------------------|-------------------------|----------------------|------------------| | 42 | 2 | IDC 10X2<br>IDC10X2 | P9-10 | FCI | 68737-420HLF | | 43 | 2 | IDC 17X2<br>IDC17X2 | P6-7 | FCI | 68737-434HLF | | 44 | 1 | IDC 20X2<br>IDC20X2 | P8 | FCI | 68737-440HLF | | 45 | 1 | 2.5A RESE-<br>TABLE FUS001 | F1 | RAYCHEM | SMD250F-2 | | 46 | 4 | IDC<br>2PIN_JUMPER<br>_SHORT | SJ5-7,SJ9 | DIGI-KEY | S9001-ND | | 47 | 2 | 3.5MM<br>STEREO_JACK<br>CON001 | J9-10 | A/D ELEC-<br>TRONICS | ST-323-5 | | 48 | 6 | YELLOW<br>LED001 | LED1-6 | PANASONIC | LN1461C | | 49 | 2 | 22PF 50V 5%<br>0805 | C229-230 | AVX | 08055A220JAT | | 50 | 1 | 0.1UF 50V 10%<br>0805 | C116 | AVX | 08055C104KAT | | 51 | 2 | 10UF 16V10%<br>C | CT7-8 | AVX | TAJC106K016R | | 52 | 4 | 100 1/10W 5%<br>0805 | R82,R100-101,<br>R103 | VISHAY | CRCW0805100RJNEA | | 53 | 6 | 600 100MHZ<br>200MA 0603 | FER1-5,FER9 | DIGI-KEY | 490-1014-2-ND | | 54 | 1 | 2A S2A<br>DO-214AA | D4 | VISHAY | S2A-E3 | | 55 | 1 | 68UF 6.3V20%<br>D | CT5 | AVX | TAJD686K016R | | 56 | 2 | 68UF 25V 20%<br>CAP003 | CT1-2 | PANASONIC | EEE-FC1E680P | ### **ADSP-BF537 EZ-KIT Lite Bill Of Materials** | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------| | 57 | 1 | 10UH 20%<br>IND001 | L1 | TDK | 445-2014-1-ND | | 58 | 1 | 190 100MHZ<br>5A FER002 | FER7 | MURATA | DLW5BSN191SQ2 | | 59 | 1 | 1A ZHCS1000<br>SOT23D | D5 | ZETEX | ZHCS1000TA pb-free | | 60 | 6 | 1UF 10V 10%<br>0805 | C131,C134,<br>C210,C220-222 | AVX | 0805ZC105KAT2A | | 61 | 12 | 10UF 6.3V 10%<br>0805 | C206-209,C212-<br>219 | AVX | 080560106KAT2A | | 62 | 2 | 1000PF 10V<br>20% 0805 | C119,C123 | DIGI-KEY | 311-1136-1-ND | | 63 | 13 | 0.1UF 10V 10%<br>0402 | C55-57,C59-60,<br>C111-115,C120,<br>C126,C136 | AVX | 0402ZD104KAT2A | | 64 | 66 | 0.01UF 16V<br>10% 0402 | C1-25,C30-46,<br>C96-105,C107-<br>109,C132,C137,<br>C202-205,C211,<br>C223,C225-227 | AVX | 0402YC103KAT2A | | 65 | 42 | 10K 1/16W 5%<br>0402 | R2,R5,R7-9,<br>R12-16,R24-25,<br>R72-74,R78-80,<br>R84-90,R97,<br>R162,R169-172,<br>R174,R176-179,<br>R181-182,R185-<br>186,R205,R208 | VISHAY | CRCW040210K0FKED | | 66 | 1 | | R4 | VISHAY | CRCW04024K70JNED | | 67 | 9 | 27 1/14W 5%<br>0402 | R216,R218-225 | PANASONIC | ERJ-2GEJ270X | | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|-----------------------------|------------------------------------------|-----------------|----------------| | 68 | 8 | 0 1/16W 5%<br>0402 | R3,R120,R163,<br>R207,R215,<br>ZR20 | PANASONIC | ERJ-2GE0R00X | | 69 | 2 | 1.2K 1/16W 5%<br>0402 | R173,R175 | PANASONIC | ERJ-2GEJ122X | | 70 | 16 | 22 1/16W 5%<br>0402 | R187-202 | PANASONIC | ERJ-2GEJ220X | | 71 | 5 | 33 1/16W 5%<br>0402 | R1,R54,R119,<br>R209-210 | PANASONIC | ERJ-2GEJ330X | | 72 | 4 | 18PF 50V 5%<br>0805 | C26-29 | AVX | 08055A180JAT2A | | 73 | 2 | 100MA<br>CMDSH-3<br>SOD-323 | D1-2 | CENTRAL<br>SEMI | CMDSH-3-E3 | | 74 | 2 | 1000PF 50V 5%<br>0402 | C127-128 | AVX | 04025C102JAT2A | | 75 | 1 | 1.5K 1/10W 5%<br>0603 | R206 | PANASONIC | ERAV15J152V | | 76 | 1 | 0.022UF 50V<br>5% 0805 | C95 | AVX | 08055C223JAT2A | | 77 | 10 | 0.1UF 16V 10%<br>0603 | C64,C72-74,<br>C87-89,C125,<br>C130,C133 | AVX | 0603YC104KAT2A | | 78 | 2 | 33PF 50V 5%<br>0603 | C118,C122 | PANASONIC | ECJ-1VC1H330J | | 79 | 5 | 0.01UF 16V<br>10% 0603 | C50-51,C62-63,<br>C93 | AVX | 0603YC103KAT2A | | 80 | 1 | 4.7UF 25V 20%<br>0805 | C110 | AVX | 0805ZD475KAT2A | | 81 | 2 | 330PF 50V 5%<br>0603 | C79,C84 | AVX | 06035A331JAT2A | ### ADSP-BF537 EZ-KIT Lite Bill Of Materials | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|-------------------------|---------------------------------|--------------|------------------| | 82 | 3 | 10K 1/10W 5%<br>0603 | R37,R53,R99 | VISHAY | CRCW060310K0JNEA | | 83 | 2 | 10M 1/10W 5%<br>0603 | R10-11 | VISHAY | CRCW060310M0FNEA | | 84 | 2 | 100K 1/10W 5%<br>0603 | R20,R26 | VISHAY | CRCW0603100KJNEA | | 85 | 10 | 330 1/10W 5%<br>0603 | R75-76,R83,<br>R91-96,R98 | VISHAY | CRCW0603330RJNEA | | 86 | 1 | 1M 1/10W 5%<br>0603 | R211 | VISHAY | CRCW06031M00FNEA | | 87 | 6 | 0 1/10W 5%<br>0603 | R27,R113,R115,<br>R117-118,R168 | РНҮСОМР | 232270296001L | | 88 | 4 | 49.9 1/16W 1%<br>0603 | R67-68,R70-71 | VISHAY | CRCW060349R9FNEA | | 89 | 8 | 10 1/10W 5%<br>0603 | R6,R55-57,R59,<br>R62,R69,R112 | VISHAY | CRCW060310R0JNEA | | 90 | 2 | 10.0K 1/16W<br>1% 0603 | R64,R102 | DALE | CRCW060310K0FKEA | | 91 | 1 | 25.5K 1/16W<br>1% 0603 | R104 | DIGI-KEY | 311-25.5KHRTR-ND | | 92 | 2 | 6800PF 16V<br>10% 0603 | C91-92 | DIGI-KEY | 311-1084-2-ND | | 93 | 1 | 4700PF 16V<br>10% 0603 | C90 | DIGI-KEY | 311-1083-2-ND | | 94 | 4 | 237.0 1/10W<br>1% 0603 | R23,R29,R31,<br>R33 | DIGI-KEY | 311-237HRTR-ND | | 95 | 2 | 750.0K 1/10W<br>1% 0603 | R30,R32 | DIGI-KEY | 311-750KHRTR-ND | | 96 | 3 | 11.0K 1/10W<br>1% 0603 | R39-40,R60 | DIGI-KEY | 311-11.0KHRTR-ND | | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|------------------------|---------------------------------------------------------|--------------|------------------| | 97 | 4 | 5.49K 1/10W<br>1% 0603 | R42-43,R46-47 | DIGI-KEY | 311-5.49KHRTR-ND | | 98 | 2 | 3.32K 1/10W<br>1% 0603 | R44,R48 | DIGI-KEY | 311-3.32KHRTR-ND | | 99 | 2 | 1.65K 1/10W<br>1% 0603 | R45,R49 | DIGI-KEY | 311-1.65KHRTR-ND | | 100 | 2 | 49.9K 1/10W<br>1% 0603 | R38,R41 | DIGI-KEY | 311-49.9KHRTR-ND | | 101 | 2 | 604.0 1/10W<br>1% 0603 | R50-51 | DIGI-KEY | 311-604HRTR-ND | | 102 | 2 | 90.9K 1/10W<br>1% 0603 | R58,R63 | DIGI-KEY | 311-90.9KHRTR-ND | | 103 | 2 | 0.1 1/10W 1%<br>0603 | R61,R148 | PANASONIC | ERJ-3RSFR10V | | 104 | 2 | 10.0K 1/10W<br>1% 0603 | R159-160 | DIGI-KEY | 311-10.0KHRTR-ND | | 105 | 8 | 5.76K 1/10W<br>1% 0603 | R17-19,R21-22,<br>R28,R34-35 | DIGI-KEY | 311-5.76KHRTR-ND | | 106 | 4 | 120PF 50V 5%<br>0603 | C47-49,C71 | AVX | 06035A121JAT2A | | 107 | 12 | 100PF 50V 5%<br>0603 | C52-54,C61,<br>C65,C68,C75,<br>C77,C81,C85,<br>C94,C106 | AVX | 06035A101JAT2A | | 108 | 4 | 1000PF 50V 5%<br>0603 | C66-67,C69-70 | PANASONIC | ECJ-1VC1H102J | | 109 | 1 | 12.4K 1/10W<br>1% 0603 | R77 | DIGI-KEY | 311-12.4KHRTR-ND | | 110 | 2 | 62.0 1/10W 1%<br>0603 | R65-66 | DIGI-KEY | 311-62.0HRTR-ND | | 111 | 4 | 220PF 50V 5%<br>0603 | C82,C86,C117,<br>C124 | PANASONIC | ECJ-1VC1H221J | ### ADSP-BF537 EZ-KIT Lite Bill Of Materials | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|-------------------------|-------------------------|--------------------|------------------| | 112 | 2 | 680PF 50V 5%<br>0603 | C80,C83 | PANASONIC | ECJ-1VC1H681J | | 113 | 2 | 2200PF 50V 5%<br>0603 | C76,C78 | PANASONIC | ECJ-1VB1H222K | | 114 | 2 | 2.74K 1/10W<br>1% 0603 | R36,R52 | DIGI-KEY | 311-2.74KHRTR-ND | | 115 | 2 | 100 1/16W 5%<br>0402 | R213-214 | DIGI-KEY | 311-100JRTR-ND | | 116 | 2 | 15.0K 1/16W<br>1% 0603 | R106-107 | DIGI-KEY | 311-15.0KHRTR-ND | | 117 | 4 | 27PF 50V 5%<br>0402 | C121,C129,<br>C224,C228 | AVX | 04025A270JAT2A | | 118 | 1 | 63.4 1/16W 1%<br>0402 | R212 | PANASONIC | ERJ-2RKF63R4X | | 119 | 1 | 61.9K 1/16W<br>1% 0603 | R111 | PANASONIC | ERJ-3EKF6192V | | 120 | 1 | 105.0K 1/16W<br>1% 0603 | R108 | PANASONIC | ERJ-3EKF1053V | | 121 | 2 | 20.0K 1/16W<br>1% 0603 | R109-110 | PANASONIC | ERJ-3EKF2002V | | 122 | 2 | 8UH 20%<br>IND008 | L2-3 | WURTH<br>ELECTRON. | 744392820 | | 123 | 2 | 0.015 1W 1%<br>0815 | R114,R116 | SUSUMU | RL3720WT-015-F | | 124 | 2 | 10UF 16V 10%<br>1210 | C58,C135 | AVX | 1210YD106KAT2A | | 125 | 1 | GREEN<br>LED001 | LED7 | PANASONIC | LN1361CTR | | 126 | 1 | RED LED001 | LED8 | PANASONIC | LN1261CTR | | Ref. | Qty. | Description | Reference<br>Designator | Manufacturer | Part Number | |------|------|-------------------------|-------------------------|--------------|---------------| | 127 | 2 | 150UF 6.3V<br>10% D | CT4,CT6 | PANASONIC | EEFUE0J151R | | 128 | 1 | 30 100MHZ<br>500MA 0402 | R217 | DIGI-KEY | 240-2362-1-ND | Α ABE1 3 Α # I INDEX | Numerics | В | |--------------------------------------------------|-----------------------------------------| | 2-wire interface (TWI), 1-18, 2-26 | bill of materials, A-1 | | | board design database, 1-19 | | A | board schematic (ADSP-BF537), B-1 | | AD1854 digital-to-analog converters (DACs), 1-17 | modes, 2-13 | | AD1871 analog-to-digital converters | mode select switch (SW16), 2-13 | | (ADCs), 1-17, 2-12 | С | | ADC master/slave modes, 2-13 | CAN | | AMP_LEFT_IN signals, 2-15, 2-16 | | | AMP_RIGHT_IN signals, 2-15, 2-16 | connectors (J5 and J11) | | AMS3-0 (flash select) pins, 1-12, 1-15, 2-3, | enable switch (SW2), 2-9 | | 2-12 | interface, xii, 1-15 | | analog audio, See audio | signals, 1-16, 2-5, 2-10 | | architecture, of this EZ-KIT Lite, 2-2 | transceiver devices, xii, 1-15 | | ASYNC (asynchronous memory control) | CCLK register, 1-14 | | external memory banks 0-3, 1-12 | clock | | register, 1-15 | frequency, 1-13 | | audio | in (CLK IN) signals, 2-3 | | circuit signals, 2-15, 2-16 | loopback signals, 2-13 | | codecs, See AD1854, AD1871 | out (CLK OUT) signals, 2-3 | | connectors (J9-10), 2-22 | codecs, See AD1854, AD1871 | | enable switch (SW7), 2-12 | COL signals, 2-6 | | input configuration switch (SW8), 2-16 | configuration, of this EZ-KIT Lite, 1-3 | | interface, xiii, 1-17, 2-4 | | ## Index | connectors | ELVIS | |-------------------------------------------------------------|------------------------------------------| | diagram of locations, 2-21 | interface, xii, 1-17, 2-15 | | J1-3 (expansion), 2-3, 2-7, 2-24 | select jumper (JP8), 2-17 | | J4 (Ethernet), 2-22 | signals, 2-5 | | J5 and J11 (CAN), 2-22 | voltage select jumper (JP6), 2-16 | | J6 (RS-232), 2-23 | EN (enable control input) signals, 1-15, | | J7 (power), 2-23 | 2-5, 2-10 | | J9-10 (audio), 2-22 | ERR signals, 1-16, 2-5, 2-10 | | P10 (TWI), 2-26 | ERXCLK signals, 2-6 | | P11 (timers), 2-26 | ERXD3-0 signals, 2-6 | | P12 (UART1), 2-27 | ERXDV signals, 2-6 | | P6 (SPORT0), 1-18, 2-4, 2-25 | ERXER signals, 2-7 | | P7 (SPORT1), 2-25 | Ethernet | | P8 (PPI), 2-25 | cables, 1-3 | | P9 (SPI), 2-4, 2-26 | connector (J4), 2-22 | | ZP4 (JTAG), 2-8, 2-24 | interface, xi, 1-16, 2-6 | | contents, of this EZ-KIT Lite package, 1-3 | peripherals, 1-16 | | Controller Area Network, <i>See</i> CAN | select switch (SW3), 2-10 | | core voltage, 2-2 | ETXD3-0 signals, 2-6 | | CTS signals, 2-11 | ETXEN signals, 2-6 | | | evaluation license | | D | CCES, 1-10 | | | example programs, 1-19 | | DAC1-0 signals, 2-16<br>data acquisition (DAQ) device, 1-17 | expansion interface | | DB9 (UART) connector, xiii, 2-7 | connections, 1-15, 1-18, 2-3, 2-4, 2-7, | | default configuration, of this EZ-KIT Lite, | 2-12 | | 1-3 | connectors (J1-3), 2-7, 2-24 | | DIP switch (SW5), 1-4, 1-18 | voltage select jumper (JP5), 2-14 | | DMAR1-0 signals, 2-4 | external bus interface unit (EBIU), 2-3 | | DROPRI signals, 2-12 | external memory, 1-12, 2-3, 2-8 | | Ditti iti signais, 2-12 | | | <b></b> | F | | E | features, of this EZ-KIT Lite, xi | | EBIU_SDBCTL register, 1-13, 1-14 | flag pins, See programmable flags (PFs) | | EBIU_SDGCTL register, 1-13, 1-14 | flash memory | | EBIU_SDRRC register, 1-13, 1-14 | address range switch (SW6), 1-15 | | EBUI control signals, 2-7 | boot mode, 2-13 | | Educational Laboratory Virtual | connections, 1-15, 2-3 | | Instrumentation Suite interface, See | enable (SW6) switch, 2-12 | | ELVIS | frame sync signals, 1-18 | | | | | frequency, 1-13 | L | |--------------------------------------------|------------------------------------------| | FS loopback signals, 2-13 | LabVIEW virtual instruments, xii, 1-17 | | FUNCT_OUT signals, 2-16 | LEDs | | | diagram of locations, 2-18 | | G | LED1-6 (PF6-11), 1-18, 2-5, 2-20 | | general-purpose IO pins, 1-18, 2-4, 2-9, | LED7 (power), 2-19 | | 2-11, 2-20 | LED8 (reset), 2-19 | | GND signals, 2-7 | ZLED3 (USB monitor), 1-8, 2-20 | | | LEFT_IN signals, 2-16 | | I | LEFT_OUT signals, 2-15 | | | license restrictions, 1-11 | | IEEE 802.3-2002 standard, 1-16 | | | installation, of this EZ-KIT Lite, 1-8 | M | | CCES, 1-4 | MAC address, xi, 1-12, 1-15, 1-16 | | interfaces, See audio, CAN, ELVIS, | Media Access Controller, See MAC | | Ethernet, expansion, SDRAM internal memory | Media Instruction Set Computing (MISC), | | core/system MMRs, 1-12 | ix | | data banks A, B SRAM, 1-12 | memory | | data banks A, B SRAM/CACHE, 1-12 | map, of this EZ-KIT Lite, 1-11 | | instruction banks A, B SRAM, 1-12 | select pins, See AMS3-0, SMS0 | | instruction SRAM/CACHE, 1-12 | Micro Signal Architecture (MSA), ix | | reserved, 1-12 | MII_CRS signals, 2-7 | | scratch pad SRAM, 1-12 | MII_PHYINT signals, 2-6 | | via JTAG, 2-8 | MII_TXCLK signals, 2-6 | | internal regulator, 2-2 | | | IO voltage, 2-2 | N | | | notation conventions, xviii | | J | | | JTAG | O | | connector (ZP4), 2-24 | | | emulation port, 2-8 | oscilloscope configuration switch (SW1), | | jumpers | 2-15 | | diagram of locations, 2-9 | _ | | JP3 (power), 2-13 | P | | JP5 (expansion voltage), 2-14 | package contents, 1-3 | | JP6 (ELVIS voltage), 2-16 | PB1-4 (SW13-10) push buttons, 2-11 | | JP8 (ELVIS select), 2-17 | PF1 signals, 2-11 | | JP9 (UART), 2-15 | PG7-6 signals, 2-11 | | | | ## Index | PH15-0 signals, 2-6 | RTS signals, 2-11 | |----------------------------------------|--------------------------------------------| | PJ10-6 signals, 2-12 | RXD (receive data output) signals, 1-16, | | power | 2-10 | | connector (J7), 2-23 | RX signals, 2-4, 2-11 | | LED (LED7), 2-19 | | | regulator circuit, 2-13, 2-14 | S | | select jumper (JP3), 2-13 | | | supply, 1-3 | schematic, of ADSP-BF537 EZ-KIT Lite, | | Power-over-Ethernet (PoE), 2-14 | B-1 | | PPI4_CLK signals, 2-5 | SCLK signals, 1-14 | | PPI connector (P8), 2-25 | SDRAM | | PPI_D15-0 signals, 2-5 | connections, 2-3 | | PPI_FS3-1 signals, 2-5 | default settings, 1-13 | | programmable flags (PFs) | interface, 1-13 | | PF0-1 (UART), 2-4, 2-7 | memory map, 1-12 | | PF12 (audio), 2-5, 2-7 | optimum settings, 1-13, 1-14 | | PF13-15 (CAN), 1-16, 2-5, 2-7 | serial clock (SCL) signals, 1-13 | | PF2-5 (IO), 1-18, 2-4, 2-7, 2-11, 2-19 | serial peripheral interface, See SPI | | PF6-11 (IO), 1-18, 2-5, 2-7, 2-20 | SMS0 (SDRAM select) pin, 1-11, 2-3 | | push buttons | SPI | | See also switches by name (SWx) | connector (P9), 2-26 | | diagram of locations, 2-18 | interface, 2-4 | | and family of rocations, 2 10 | SPI_MOS1-0 signals, 2-5 | | <b>D</b> | SPI_SCK signals, 2-5 | | R | SPI_SSEL1 signals, 2-5 | | real-time clock (RTC), 2-3 | SPI_SSEL6-4 signals, 2-4 | | Reduced Instruction Set Computing | SPI_SS signals, 2-5 | | (RISC), ix | SPORT0 | | regulators, 2-2 | connector (P6), 2-25 | | reset | interface, xiii, 1-17, 2-4, 2-7 | | audio interface, 2-5 | SPORT1 | | LEDs (LED8), 2-19 | connector (P7), 2-25 | | processor, 2-7 | interface, 2-7 | | push button (SW9), 2-18 | SRAM, 1-11 | | RFS0 signals, 2-12 | See also internal memory | | RIGHT_IN signals, 2-16 | startup, of this EZ-KIT Lite, 1-8 | | RIGHT_OUT signals, 2-15 | CCES, 1-4 | | RJ-45 connectors, 1-16 | STB (standby control input) signals, 1-16, | | RMII_MDINT signals, 2-6 | 2-5, 2-10 | | RMII_REF_CLK signals, 2-6 | stereo input/output channels, 1-17 | | RS-232 connectors (J6), xiii, 2-23 | SW10-13 (PF2-5) push buttons, 2-5, 2-19 | | <b>∀</b> // / | , , , , , , , , , , , , , , , , , , , , | | SW16 (boot mode select) switch, 2-13 SW1 (audio/oscilloscope) switch, 2-15 SW2 (CAN enable) switch, 1-16, 2-9 SW3 (Ethernet) switch, 2-10 SW4 (UART) switch, 2-11 SW5 (push button enable) DIP switch, 1-18, 2-11, 2-19 SW6 (flash enable) switch, 1-15, 2-12 | U UART enable switch (SW4), 2-11 interface, 2-7 loop jumper (JP9), 2-15 UART0 signals, 2-4, 2-6 UART1 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SW7 (audio enable) switch, 1-18, 2-12 SW8 (audio input) switch, 2-16 SW9 (reset) push button, 2-18 switches See also switches by name (SWx) diagram of locations, 2-9 synchronous dynamic random access memory, See SDRAM | connector (P12), 2-27 signals, 2-4 universal asynchronous receiver transmitter, <i>See</i> UART USB bus power, 2-6, 2-14 cable, 1-3 interface, 2-8, 2-24 monitor LED (ZLED3), 2-20 | | architecture, of this EZ-KIT Lite, 2-2 clock frequency, 1-13 clock (SCLK) signals, 1-14 | USB-LAN EZ-Extender, 2-14 user LEDs (LED1-6), 2-20 V | | T TACI6 signals, 2-4 TACLK0 signals, 2-5 TACLK7-5 signals, 2-6 technical support, xv TFS0 signals, 2-12 timers connector (P11), 2-26 TMR6-0 signals, 2-4 TMRCLK signals, 2-5 TSCLK0 signals, 2-12 TWI connector (P10), 2-26 TXD (transmit data input) signals, 1-16 TX signals, 2-4 | very-long instruction word (VLIW), ix<br>VisualDSP++<br>environment, 1-8<br>voltage regulators, 2-2 | ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Development Boards & Kits - Other Processors category: Click to view products by Analog Devices manufacturer: Other Similar products are found below: EVB-MEC1418MECC 20-101-1252 C29XPCIE-RDB CC-ACC-18M433 MAX1464EVKIT RTE510Y470TGB00000R RTK0EN0001D01001BZ MAXQ622-KIT# YR0K505231S000BE YR0K50571MS000BE YQB-R5F1057A-TB QB-R5F104PJ-TB CC-ACC-ETHMX OV-7604-C7-EVALUATION-BOARD SK-AD02-D62Q1747TB SK-BS01-D62Q1577TB ST7MDT1-EMU2 GROVE BASE KIT FOR RASPBERRY PI RTK5572TKCS00000BE CAB M-M(40-17-RAINBOW) CY8CKIT-143A RASPBERRY PI PICO EK-MPC5744P KITAURIXTC234TFTTOBO1 ENW89854AXKF ENWF9201AVEF QB-R5F104LE-TB LV18F V6 64-80-PIN TQFP MCU CARD EMPTY LV-24-33 V6 44-PIN TQFP MCU CARD EMPTY LV-24-33 V6 64-PIN TQFP MCU CARD EMPTY LV-24-33 V6 80-PIN TQFP 1 MCU CARD EMPTY 32X32 RGB LED MATRIX PANEL - 6MM PITCH 3.3 - 5 VTRANSLATOR READY FOR XMEGA CASING (WHITE) RELAY4 BOARD ETHERNET CONNECTOR RFID CARD 125KHZ - TAG RFID READER RFM12B-DEMO MAROON 3G CLICK (FOR EUROPE AND AUSTRALIA) MAX232 MAX3232 BOARD ARTY S7-50 THREE-AXIS ACCELEROMETER BOARD TINKERKIT HALL SENSOR TOUCHPANEL TOUCHPANEL CONTROLLER MIKROBOARD FOR AVR WITH ATMEGA128 MIKROBOARD FOR PSOC WITH CY8C27643