# Low Noise, Precision Instrumentation Amplifier 

## Data Sheet

## FEATURES

Low offset voltage: $\mathbf{5 0} \boldsymbol{\mu \mathrm { V }}$ maximum Very low offset voltage drift: $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum
Low noise: $0.12 \boldsymbol{\mu V}$ p-p ( $\mathbf{0 . 1} \mathbf{~ H z}$ to 10 Hz )
Excellent output drive: $\pm 10 \mathrm{~V}$ at $\pm 50 \mathrm{~mA}$
Capacitive load stability: up to $1 \mu \mathrm{~F}$
Gain range: 0.1 to $\mathbf{1 0 , 0 0 0}$
Excellent linearity: 16-bit at G = 1000
High CMR: 125 dB minimum ( $G=1000$ )
Low bias current: 4 nA maximum
Can be configured as a precision op amp
Output-stage thermal shutdown
Available in die form

## GENERAL DESCRIPTION

The AMP01 ${ }^{1}$ is a monolithic instrumentation amplifier designed for high-precision data acquisition and instrumentation applications. The design combines the conventional features of an instrumentation amplifier with a high current output stage. The output remains stable with high capacitance loads ( $1 \mu \mathrm{~F}$ ), a unique ability for an instrumentation amplifier. Consequently, the AMP01 can amplify low level signals for transmission through long cables without requiring an output buffer. The output stage can be configured as a voltage or current generator.

Input offset voltage is very low ( $20 \mu \mathrm{~V}$ ), which generally eliminates the external null potentiometer. Temperature
changes have minimal effect on offset; $\mathrm{TCV}_{\mathrm{I}}$ is is typically $0.15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Excellent low frequency noise performance is achieved with a minimal compromise on input protection. The bias current is very low, less than 10 nA over the military temperature range. High common-mode rejection of 130 dB , 16 -bit linearity at a gain of 1000 , and 50 mA peak output current are achievable simultaneously. This combination takes the instrumentation amplifier one step further towards the ideal amplifier.

AC performance complements the superb dc specifications. The AMP01 slews at $4.5 \mathrm{~V} / \mu$ s into capacitive loads of up to 15 nF , settles in $50 \mu$ s to $0.01 \%$ at a gain of 1000 , and boasts a healthy 26 MHz gain bandwidth product. These features make the AMP01 ideal for high speed data acquisition systems.
The gain is set by the ratio of two external resistors over a range of 0.1 to 10,000 . A very low gain temperature coefficient of $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ is achievable over the whole gain range. Output voltage swing is guaranteed with three load resistances: $50 \Omega$, $500 \Omega$, and $2 \mathrm{k} \Omega$. Loaded with $500 \Omega$, the output delivers $\pm 13.0 \mathrm{~V}$ minimum. A thermal shutdown circuit prevents destruction of the output transistors during overload conditions.
The AMP01 can also be configured as a high performance operational amplifier. In many applications, the AMP01 can be used in place of op amp/power buffer combinations.


Figure 1.
${ }^{1}$ Protected under U.S. Patents 4,471,321 and 4,503,381.

## TABLE OF CONTENTS

Features ..... 1
General Description ..... 1
Functional Block Diagram ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics ..... 3
Dice Characteristics ..... 8
Wafer Test Limits (AMP01NBC) ..... 9
Absolute Maximum Ratings ..... 10
Thermal Resistance ..... 10
ESD Caution ..... 10
Pin Configurations and Function Descriptions ..... 11
Typical Performance Characteristics ..... 13
Theory of Operation ..... 18
Input and Output Offset Voltages ..... 18
REVISION HISTORY
12/2019—Rev. E to Rev. F
Changes to Table 7 ..... 10
Changes to Ordering Guide ..... 29
1/2017—Rev. D to Rev. E
Updated Format Universal
Deleted E-28A Package Universal
Changed R-20 Package to RW-20 Package ..... Universal
Deleted Pin Connections Section and Figure 1 to Figure 3; Renumbered Sequentially. ..... 1
Added Functional Block Diagram Section and Figure 1;Renumbered Sequentially. 1
Changes to Figure 2 ..... 8
Changes to Table 5 ..... 9
Input Bias and Offset Currents ..... 18
Gain. ..... 18
Common-Mode Rejection ..... 19
Active Guard Drive ..... 19
Grounding ..... 19
Sense and Reference Terminals ..... 20
Driving $50 \Omega$ Loads ..... 21
Heatsinking ..... 22
Overvoltage Protection ..... 22
Power Supply Considerations ..... 22
Applications Circuits ..... 23
Outline Dimensions ..... 29
Ordering Guide ..... 29
Deleted Figure 5 .....  9
Deleted Table 6; Renumbered Sequentially ..... 10
Added Table 6 and Table 7; Renumbered Sequentially ..... 10
Added Pin Configurations and Function Descriptions Section, Figure 3, and Table 8 ..... 11
Added Figure 4 and Table 9 ..... 12
Changes to Input and Output Offset Voltages Section and Gain Section ..... 18
Changes to Power Supply Considerations Section ..... 22
Added Applications Circuits Section ..... 29
Updated Package Drawings ..... 29
Changes to Ordering Guide ..... 29

AMP01

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Test Conditions/Comments | AMP01A |  |  | AMP01B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| OFFSET VOLTAGE |  |  |  |  |  |  |  |  |  |
| Input Offset Voltage | $V_{\text {IOS }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 20 | 50 |  | 40 | 100 | $\mu \mathrm{V}$ |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 40 | 80 |  | 60 | 150 | $\mu \mathrm{V}$ |
| Input Offset Voltage Drift | TCV ${ }_{\text {Ios }}$ | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 0.15 | 0.3 |  | 0.3 | 1.0 | $\mu V^{\circ} \mathrm{C}$ |
| Output Offset Voltage | Voos | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 3 |  | 2 | 6 | mV |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 3 | 6 |  | 6 | 10 | mV |
| Output Offset Voltage Drift | TCV ${ }_{\text {oos }}$ | $\mathrm{R}_{\mathrm{G}}=\infty$ |  |  |  |  |  |  |  |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 20 | 50 |  | 50 | 120 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Offset Referred to Input vs. Positive Supply | PSR | $\mathrm{V}+=+5 \mathrm{~V}$ to +15 V |  |  |  |  |  |  |  |
|  |  | $G=1000$ | 120 | 130 |  | 110 | 120 |  | dB |
|  |  | $\mathrm{G}=100$ | 110 | 130 |  | 100 | 120 |  | dB |
|  |  | $\mathrm{G}=10$ | 95 | 110 |  | 90 | 100 |  | dB |
|  |  | $\mathrm{G}=1$ | 75 | 90 |  | 70 | 80 |  | dB |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
|  |  | $\mathrm{G}=1000$ | 120 | 130 |  | 110 | 120 |  | dB |
|  |  | $\mathrm{G}=100$ | 110 | 130 |  | 100 | 120 |  | dB |
|  |  | $\mathrm{G}=10$ | 95 | 110 |  | 90 | 100 |  | dB |
|  |  | $\mathrm{G}=1$ | 75 | 90 |  | 70 | 80 |  | dB |
| Offset Referred to Input vs. Negative Supply | PSR | $\mathrm{V}-=-5 \mathrm{~V}$ to -15 V |  |  |  |  |  |  |  |
|  |  | $G=1000$ | 105 | 125 |  | 105 | 115 |  | dB |
|  |  | $\mathrm{G}=100$ | 90 | 105 |  |  | 95 |  | dB |
|  |  | $\mathrm{G}=10$ | 70 | 85 |  | 70 | 75 |  | dB |
|  |  | $\mathrm{G}=1$ | 50 | 65 |  | 50 | 60 |  | dB |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
|  |  | $\mathrm{G}=1000$ | 105 | 125 |  | 105 | 115 |  | dB |
|  |  | $\mathrm{G}=100$ | 90 | 105 |  | 90 | 95 |  | dB |
|  |  | $\mathrm{G}=10$ | 70 | 85 |  | 70 | 75 |  | dB |
|  |  | $\mathrm{G}=1$ | 50 | 85 |  | 50 | 60 |  | dB |
| Input Offset Voltage Trim Range |  | $\mathrm{V}_{\mathrm{s}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}^{1}$ |  | $\pm 6$ |  |  | $\pm 6$ |  | mV |
| Output Offset Voltage Trim Range |  | $\mathrm{V}_{\mathrm{s}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}^{1}$ |  | $\pm 100$ |  |  | $\pm 100$ |  | mV |
| INPUT CURRENT |  |  |  |  |  |  |  |  |  |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 4 |  | 2 | 6 | nA |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | 10 |  | 6 | 15 | nA |
| Input Bias Current Drift | TCl ${ }_{\text {B }}$ | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 40 |  |  | 50 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | los | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 1.0 |  |  | 2.0 | nA |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 0.5 | 3.0 |  | 1.0 | 6.0 | nA |
| Input Offset Current Drift | TClos | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 3 |  |  | 5 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |


| Parameter | Symbol | Test Conditions/Comments | AMP01A |  |  | AMP01B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| INPUT |  |  |  |  |  |  |  |  |  |
| Input Resistance | Rin | Differential, G = 1000 |  | 1 |  |  | 1 |  | $\mathrm{G} \Omega$ |
|  |  | Differential, G $\leq 100$ |  | 10 |  |  | 10 |  | $G \Omega$ |
|  |  | Common mode, G $=1000$ |  | 20 |  |  | 20 |  | $\mathrm{G} \Omega$ |
| Input Voltage Range | IVR | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{2}$ | $\pm 10.5$ |  |  | $\pm 10.5$ |  |  | V |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | $\pm 10.0$ |  |  | $\pm 10.0$ |  |  | V |
| Common-Mode Rejection | CMR | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}, 1 \mathrm{k} \Omega$ source imbalance |  |  |  |  |  |  |  |
|  |  | $G=1000$ | 125 | 130 |  | 115 | 125 |  | dB |
|  |  | $\mathrm{G}=100$ | 120 | 130 |  | 110 | 125 |  | dB |
|  |  | $\mathrm{G}=10$ | 100 | 120 |  | 95 | 110 |  | dB |
|  |  | $\mathrm{G}=1$ | 85 | 100 |  | 75 | 90 |  | dB |
|  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
|  |  | $\mathrm{G}=1000$ | 120 | 125 |  | 110 | 120 |  | dB |
|  |  | $\mathrm{G}=100$ | 115 | 125 |  | 105 | 120 |  | dB |
|  |  | $\mathrm{G}=10$ | 95 | 115 |  | 90 | 105 |  | dB |
|  |  | $\mathrm{G}=1$ | 80 | 95 |  | 75 | 90 |  | dB |

[^0]$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C},-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ for E and F grades, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ for G grade, unless otherwise noted.
Table 2.

| Parameter | Symbol | Test Conditions/Comments | AMP01E |  |  | AMP01F/AMP01G |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| OFFSET VOLTAGE |  |  |  |  |  |  |  |  |  |
| Input Offset Voltage | VIos | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 20 | 50 |  | 40 | 100 | $\mu \mathrm{V}$ |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | 40 | 80 |  | 60 | 150 | $\mu \mathrm{V}$ |
| Input Offset Voltage Drift Output Offset Voltage | TCVIos | $\mathrm{T}_{\text {Min }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {max }}{ }^{1}$ |  | 0.15 | 0.3 |  | 0.3 | 1.0 | $\mu V^{\circ} \mathrm{C}$ |
|  | Voos | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 3 |  | 2 | 6 | mV |
| Output Offset Voltage Drift |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | 3 | 6 |  | 6 | 10 | mV |
|  | TCV ${ }_{\text {oos }}$ | $\mathrm{RGG}_{G}=\infty^{1}$ |  |  |  |  |  |  |  |
| Offset Referred to Input vs. Positive Supply |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 20 | 100 |  | 50 | 120 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | PSR | $\mathrm{V}+=+5 \mathrm{~V}$ to +15 V |  |  |  |  |  |  |  |
|  |  | $G=1000$ | 120 | 130 |  | 110 | 120 |  | dB |
|  |  | $\mathrm{G}=100$ | 110 | 130 |  | 100 | 120 |  | dB |
|  |  | $\mathrm{G}=10$ | 95 | 110 |  | 90 | 100 |  | dB |
|  |  | $\mathrm{G}=1$ | 75 | 90 |  | 70 | 80 |  | dB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ |  |  |  |  |  |  |  |
|  |  | $\mathrm{G}=1000$ | 120 | 130 |  | 110 | 120 |  | dB |
|  |  | $\mathrm{G}=100$ | 110 | 130 |  | 100 | 120 |  | dB |
|  |  | $\mathrm{G}=10$ | 95 | 110 |  | 90 | 100 |  | dB |
|  |  | $\mathrm{G}=1$ | 75 | 90 |  | 70 | 80 |  | dB |
| Offset Referred to Input vs. Negative Supply | PSR | $\mathrm{V}-=-5 \mathrm{~V}$ to -15 V |  |  |  |  |  |  |  |
|  |  | $G=1000$ | 110 | 125 |  | 105 | 115 |  | dB |
|  |  | $\mathrm{G}=100$ | 95 | 105 |  | 90 | 95 |  | dB |
|  |  | $\mathrm{G}=10$ | 75 | 85 |  | 70 | 75 |  | dB |
|  |  | $\mathrm{G}=1$ | 55 | 65 |  | 50 | 60 |  | dB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  |  |  |  |  |  |  |
|  |  | $G=1000$ | 110 | 125 |  | 105 | 115 |  | dB |
|  |  | $\mathrm{G}=100$ | 95 | 105 |  | 90 | 95 |  | dB |
|  |  | $\mathrm{G}=10$ | 75 | 85 |  | 70 | 75 |  | dB |
|  |  | $\mathrm{G}=1$ | 55 | 85 |  | 50 | 60 |  | dB |
| Input Offset Voltage Trim Range |  | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}^{2}$ |  | $\pm 6$ |  |  | $\pm 6$ |  | mV |
| Output Offset Voltage Trim Range |  | $\mathrm{V}_{\mathrm{s}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}^{2}$ |  | $\pm 100$ |  |  | $\pm 100$ |  | mV |
| INPUT CURRENT |  |  |  |  |  |  |  |  |  |
| Input Bias Current | $I_{B}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 4 |  | 2 | 6 | nA |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | 4 | 10 |  | 6 | 15 | nA |
| Input Bias Current Drift Input Offset Current | $\mathrm{TCl}_{B}$ | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ |  | 40 |  |  | 50 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.2 | 1.0 |  | 0.5 | 2.0 | nA |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | 0.5 | 3.0 |  | 1.0 | 6.0 | nA |
| Input Offset Current Drift | TClos | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ |  | 3 |  |  | 5 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |


| Parameter | Symbol | Test Conditions/Comments | AMP01E |  |  | AMP01F/AMP01G |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| INPUT |  |  |  |  |  |  |  |  |  |
| Input Resistance | RIN | Differential, G = 1000 |  | 1 |  |  | 1 |  | $\mathrm{G} \Omega$ |
|  |  | Differential, G $\leq 100$ |  | 10 |  |  | 10 |  | $G \Omega$ |
|  |  | Common mode, G $=1000$ |  | 20 |  |  | 20 |  | $\mathrm{G} \Omega$ |
| Input Voltage Range | IVR | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{3}$ | $\pm 10.5$ |  |  | $\pm 10.5$ |  |  | V |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ | $\pm 10.0$ |  |  | $\pm 10.0$ |  |  | V |
| Common-Mode Rejection | CMR | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}, 1 \mathrm{k} \Omega$ source imbalance |  |  |  |  |  |  |  |
|  |  | $\mathrm{G}=1000$ | 125 | 130 |  | 115 | 125 |  | dB |
|  |  | $\mathrm{G}=100$ | 120 | 130 |  | 110 | 125 |  | dB |
|  |  | $\mathrm{G}=10$ | 100 | 120 |  | 95 | 110 |  | dB |
|  |  | $\mathrm{G}=1$ | 85 | 100 |  | 75 | 90 |  | dB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  |  |  |  |  |  |  |
|  |  | $\mathrm{G}=1000$ | 120 | 125 |  | 110 | 120 |  | dB |
|  |  | $\mathrm{G}=100$ | 115 | 125 |  | 105 | 120 |  | dB |
|  |  | $\mathrm{G}=10$ | 95 | 115 |  | 90 | 105 |  | dB |
|  |  | $\mathrm{G}=1$ | 80 | 95 |  | 75 | 90 |  | dB |

[^1]$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.


[^2]$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Parameter |  |  | AMP01A/AMP01E |  |  | AMP01B/AMP01F/AMP01G |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Symbol | Test Conditions/Comments | Min | Typ | Max | Min | Typ | Max |  |
| SENSE INPUT Input Resistance Input Current Voltage Range ${ }^{1}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{in}} \\ & \mathrm{I}_{\mathrm{N}} \end{aligned}$ | Referenced to V- | 35 $-10.5$ | $\begin{aligned} & 50 \\ & 280 \end{aligned}$ | 65 $+15$ | 35 $-10.5$ | $\begin{aligned} & 50 \\ & 280 \end{aligned}$ | 65 $+15$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \end{aligned}$ |
| REFERENCE INPUT Input Resistance Input Current Voltage Range ${ }^{1}$ Gain to Output | $\begin{aligned} & \mathrm{R}_{\mathrm{N}} \\ & \mathrm{I}_{\mathbb{N}} \end{aligned}$ | Referenced to V- | 35 $-10.5$ | $\begin{aligned} & 50 \\ & 280 \\ & 1 \\ & \hline \end{aligned}$ | 65 $+15$ | 35 $-10.5$ | $\begin{aligned} & 50 \\ & 280 \\ & 1 \end{aligned}$ | 65 $+15$ | k $\Omega$ <br> $\mu \mathrm{A}$ <br> V <br> V/V |
| POWER SUPPLY Supply Voltage Range Quiescent Current | V lo | ```\(-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\) for E and F grades, \(-55 \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\) for A and B grades +V linked to \(+\mathrm{V}_{\text {op }}\) -V linked to \(-\mathrm{V}_{\text {op }}\) +V linked to \(+\mathrm{V}_{\text {op }}\) -V linked to \(-\mathrm{V}_{\mathrm{op}}\)``` | $\begin{aligned} & \pm 4.5 \\ & \pm 4.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & \pm 18 \\ & 4.8 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & \pm 4.5 \\ & \pm 4.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & \pm 18 \\ & 4.8 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |

${ }^{1}$ Guaranteed by design.

## DICE CHARACTERISTICS



* MAKE NO ELECTRICAL CONNECTION.

Figure 2. Die Size $0.111 \mathrm{in} \times 0.149 \mathrm{in}, 16,539 \mathrm{sq}$. mils ( $2.82 \mathrm{~mm} \times 3.78 \mathrm{~mm}, 10.67 \mathrm{sq} . \mathrm{mm}$ )


## WAFER TEST LIMITS (AMP01NBC)

$V_{S}= \pm 15 \mathrm{~V}, \mathrm{R}_{s}=10 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult the factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing.

Table 5.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OFFSET VOLTAGE <br> Input Offset Voltage <br> Input Offset Voltage Drift <br> Output Offset Voltage <br> Output Offset Voltage Drift <br> Offset Referred to Input vs. Positive Supply <br> Offset Referred to Input vs. Negative Supply | Vios <br> TCVIos <br> Voos <br> TCV oos PSR <br> PSR | $\begin{aligned} & R_{G}=\infty \\ & \mathrm{V}+=5 \mathrm{~V} \text { to } 15 \mathrm{~V} \\ & \mathrm{G}=1000 \\ & \mathrm{G}=100 \\ & \mathrm{G}=10 \\ & \mathrm{G}=1 \\ & \mathrm{~V}-=-5 \mathrm{~V} \text { to }-15 \mathrm{~V} \\ & \mathrm{G}=1000 \\ & \mathrm{G}=100 \\ & \mathrm{G}=10 \\ & \mathrm{G}=1 \end{aligned}$ | $\begin{aligned} & 120 \\ & 110 \\ & 95 \\ & 75 \\ & \\ & 105 \\ & 90 \\ & 70 \\ & 50 \end{aligned}$ | $\begin{aligned} & 0.15 \\ & 20 \end{aligned}$ | 60 <br> 4 | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| INPUT CURRENT <br> Input Bias Current Input Bias Current Drift Input Offset Current Input Offset Current Drift | $I_{B}$ <br> TCl ${ }_{B}$ <br> los <br> TClos |  |  | 40 <br> 3 | 4 <br> 1 | nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| INPUT Input Voltage Range Common-Mode Rejection | IVR CMR | Guaranteed by CMR tests $\begin{aligned} & \mathrm{V} \text { см }= \pm 10 \mathrm{~V} \\ & \mathrm{G}=1000 \\ & \mathrm{G}=100 \\ & \mathrm{G}=10 \\ & \mathrm{G}=1 \end{aligned}$ | $\begin{aligned} & 125 \\ & 120 \\ & 100 \\ & 85 \end{aligned}$ |  | $\pm 10$ | $V$ min <br> dB <br> dB <br> dB <br> dB |
| GAIN Gain Equation Accuracy |  | $\mathrm{G}=\left(20 \times \mathrm{R}_{\mathrm{s}}\right) / \mathrm{R}_{\mathrm{G}}$ |  |  | 0.6 | \% |
| OUTPUT RATING <br> Output Voltage Swing <br> Output Current Limit <br> Quiescent Current | Vout <br> lo | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=500 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=50 \mathrm{k} \Omega \end{aligned}$ <br> Output to ground short <br> Output to ground short <br> +V linked to $+\mathrm{V}_{\text {op }}$ <br> -V linked to $-\mathrm{V}_{\text {op }}$ | $\begin{aligned} & -13 \\ & -13 \\ & -2.5 \\ & -60 \\ & -120 \end{aligned}$ |  | $\begin{aligned} & +13 \\ & +13 \\ & +2.5 \\ & +60 \\ & +120 \\ & 4.8 \\ & 4.8 \end{aligned}$ | V <br> V <br> V <br> mA <br> mA <br> mA <br> mA |
| NOISE <br> Nonlinearity Voltage Noise Density Current Noise Density Voltage Noise Current Noise | $\mathrm{e}_{\mathrm{n}}$ $\mathrm{i}_{\mathrm{n}}$ $\mathrm{e}_{\mathrm{n}} \mathrm{p}-\mathrm{p}$ in $p-p$ BW | $\begin{aligned} & \mathrm{G}=1000 \\ & \mathrm{G}=1000, \mathrm{f}_{\mathrm{o}}=1 \mathrm{kHz} \\ & \mathrm{G}=1000, \mathrm{fo}_{\mathrm{o}}=1 \mathrm{kHz} \\ & \mathrm{G}=1000,0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{G}=1000,0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 0.0007 \\ & 5 \\ & 0.15 \\ & 0.12 \\ & 2 \end{aligned}$ |  | \% <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \vee \mathrm{p}-\mathrm{p}$ <br> pA p-p |
| DYNAMIC RESPONSE <br> Small-Signal Bandwidth (-3 dB) <br> Slew Rate Settling Time | $\begin{aligned} & \mathrm{SR} \\ & \mathrm{t}_{\mathrm{s}} \end{aligned}$ | $\begin{aligned} & \mathrm{G}=1000 \\ & \mathrm{G}=10 \end{aligned}$ <br> To $0.01 \%, 20 \mathrm{~V}$ step, $\mathrm{G}=1000$ |  | $\begin{aligned} & 26 \\ & 4.5 \\ & 50 \end{aligned}$ |  | kHz <br> V/ $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Internal Power Dissipation ${ }^{1}$ | 500 mW |
| Common-Mode Input Voltage | Supply voltage |
| Differential Input Voltage |  |
| $\quad \mathrm{R}_{\mathrm{G}} \geq 2 \mathrm{k} \Omega$ | $\pm 20 \mathrm{~V}$ |
| $\quad \mathrm{R}_{\mathrm{G}} \leq 2 \mathrm{k} \Omega$ | $\pm 10 \mathrm{~V}$ |
| Output Short-Circuit Duration | Indefinite |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range |  |
| $\quad$ AMP01A, AMP01B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\quad$ AMP01E, AMP01F | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 sec ) | $300^{\circ} \mathrm{C}$ |
| Dice Junction Temperature (TJ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

${ }^{1}$ See Table 7 for maximum ambient temperature rating and derating factor

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\text {JA }}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 7. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\boldsymbol{\prime} \mathrm{C}}$ | Unit |
| :--- | :--- | :--- | :--- |
| Q-18 $\left(100^{\circ} \mathrm{C}\right.$ Maximum Ambient $)$ | 70.4 | 10.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| RW-20 | 73.7 | 23.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 18-Lead CERDIP
Table 8. 18-Lead CERDIP Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{R}_{\mathrm{G}}$ | Gain Resistor Pin. Install a resistor between $200 \mathrm{k} \Omega$ and $100 \Omega$ to Pin 2. |
| 2 | RG | Gain Resistor Pin. Install a resistor between $200 \mathrm{k} \Omega$ and $100 \Omega$ to Pin 1. |
| 3 | -IN | Inverting Signal Input. |
| 4 | Voos NULL | Output Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 4 and Pin 5 with wiper to negative supply voltage. |
| 5 | Voos NULL | Output Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 4 and Pin 5 with wiper to negative supply voltage. |
| 6 | TEST PIN | Test Pin. Pin 6 is reserved for factory test. Do not connect. |
| 7 | SENSE | This pin completes the feedback loop for the inverting input amplifier. Normally connected to the output. |
| 8 | REFERENCE | This pin shifts the output CMV. Normally connected to ground. |
| 9 | OUTPUT | Output of the In-Amp. |
| 10 | -Vop | Negative Supply Voltage for Output Amplifier. |
| 11 | V- | Negative Supply Voltage for Input Amplifiers. |
| 12 | V+ | Positive Supply Voltage for Input Amplifiers. |
| 13 | +Vop | Positive Supply Voltage for Output Amplifier. |
| 14 | Rs | Scale Resistor. See the Gain section and Figure 32 for value. |
| 15 | Rs | Scale Resistor. See the Gain section and Figure 32 for value. |
| 16 | VIoS NULL | Input Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 16 and Pin 17 with wiper to negative supply voltage. |
| 17 | Vios NULL | Input Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 16 and Pin 17 with wiper to negative supply voltage. |
| 18 | +IN | Noninverting Signal Input. |


| $\mathrm{R}_{\mathrm{G}}{ }^{1}$ | AMP01 <br> top VIEW (Not to Scale) | $20 \mathrm{R}_{\mathrm{G}}$ |
| :---: | :---: | :---: |
| TEST PIN* 2 |  | 19 TEST PIN* |
| -IN 3 |  | 18 +IN |
| $\mathrm{V}_{\text {OOS }}$ NULL 4 |  | 17 V IOS NULL |
| $\mathrm{V}_{\text {OOS }}$ NULL 5 |  | 16 V IOS NULL |
| TEST PIN* 6 |  | $15 \mathrm{R}_{\mathrm{S}}$ |
| SENSE 7 |  | 14 R S |
| REFERENCE 8 |  | $13+\mathrm{V}_{\mathrm{OP}}$ |
| OUTPUT 9 |  | $12 \mathrm{~V}+$ |
| $-V_{O P} 10$ |  | 11 v |

Figure 4. 20-Lead SOIC
Table 9. 20-Lead SOIC Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | RG | Gain Resistor Pin. Install a resistor between $200 \mathrm{k} \Omega$ and $100 \Omega$ to Pin 20. |
| 2 | TEST PIN | Test Pin. Pin 2 is reserved for factory test. Do not connect. |
| 3 | -IN | Inverting Signal Input |
| 4 | Voos NULL | Output Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 4 and Pin 5 with wiper to negative supply voltage. |
| 5 | Voos NULL | Output Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 4 and Pin 5 with wiper to negative supply voltage. |
| 6 | TEST PIN | Test Pin. Pin 6 is reserved for factory test. Do not connect. |
| 7 | SENSE | This pin completes the feedback loop for the inverting input amplifier. Normally connected to the output. |
| 8 | REFERENCE | This pin shifts the output CMV. Normally connected to ground. |
| 9 | OUTPUT | Output of the In-Amp. |
| 10 | $-V_{\text {OP }}$ | Negative Supply Voltage for Output Amplifier. |
| 11 | V- | Negative Supply Voltage for Input Amplifiers. |
| 12 | V+ | Positive Supply Voltage for Input Amplifiers. |
| 13 | $+\mathrm{V}_{\text {OP }}$ | Positive Supply Voltage for Output Amplifier. |
| 14 | Rs | Scale Resistor. See the Gain section and Figure 32 for value. |
| 15 | Rs | Scale Resistor. See the Gain section and Figure 32 for value. |
| 16 | Vios NULL | Input Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 16 and Pin 17 with wiper to negative supply voltage. |
| 17 | VIos NULL | Input Offset Voltage Null. Connect a $100 \mathrm{k} \Omega$ trimmer across Pin 16 and Pin 17 with wiper to negative supply voltage. |
| 18 | +IN | Noninverting Signal Input. |
| 19 | TEST PIN | Test Pin. Pin 19 is reserved for factory test. Do not connect. |
| 20 | $\mathrm{Rg}_{\mathrm{g}}$ | Gain Resistor Pin. Install a resistor between $200 \mathrm{k} \Omega$ and $100 \Omega$ to Pin 1. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Input Offset Voltage vs. Temperature


Figure 6. Input Offset Voltage vs. Supply Voltage


Figure 7. Output Offset Voltage vs. Temperature


Figure 8. Output Offset Voltage Change vs. Supply Voltage


Figure 9. Input Bias Current vs. Temperature


Figure 10. Input Bias Current vs. Supply Voltage


Figure 11. Input Offset Current vs. Temperature


Figure 12. Common-Mode Rejection vs. Voltage Gain


Figure 13. Common-Mode Rejection vs. Frequency


Figure 14. Common-Mode Voltage Range vs. Temperature


Figure 15. Positive Power Supply Rejection (PSR) vs. Frequency


Figure 16. Negative PSR vs. Frequency


Figure 17. Maximum Output Voltage vs. Load Resistance


Figure 18. Maximum Output Swing vs. Frequency


Figure 19. Closed-Loop Output Impedance vs. Frequency


Figure 20. Closed-Loop Voltage Gain vs. Frequency


Figure 21. Total Harmonic Distortion vs. Frequency


Figure 22. Total Harmonic Distortion vs. Load Resistance


Figure 23. Slew Rate vs. Voltage Gain


Figure 24. Slew Rate vs. Load Capacitance


Figure 25. Settling Time to $0.01 \%$ vs. Voltage Gain


Figure 26. Voltage Noise Density vs. Frequency


Figure 27. RTI Voltage Noise Density vs. Gain


Figure 28. Positive Supply Current vs. Supply Voltage


Figure 29. Negative Supply Current vs. Supply Voltage


Figure 30. Positive Supply Current vs. Temperature


Figure 31. Negative Supply Current vs. Temperature

## THEORY OF OPERATION <br> INPUT AND OUTPUT OFFSET VOLTAGES

Instrumentation amplifiers have independent offset voltages associated with the input and output stages. Still, temperature variations cause offset shifts regardless of initial zero adjustments. Systems with auto-zero correct for offset errors, rendering initial adjustment unnecessary. However, many high gain applications do not have auto-zero. For such applications, both offsets can be nulled, which has minimal effect on $\mathrm{TCV}_{\mathrm{Ios}}$ and $\mathrm{TCV}_{\text {oos }}$.

The input offset component is directly multiplied by the amplifier gain, whereas output offset is independent of gain. Therefore, at low gain, output offset errors dominate, whereas at high gain, input offset errors dominate. The overall offset voltage, Vos, referred to the output (RTO) is calculated as follows:

$$
\begin{equation*}
V_{o S}(R T O)=\left(V_{I O S} \times G\right)+V_{O O S} \tag{1}
\end{equation*}
$$

where:
$V_{\text {Ios }}$ is the input offset voltage specification.
$V_{o o s}$ is the output offset voltage specification.
$G$ is the amplifier gain.
Input offset nulling alone is recommended with amplifiers having fixed gain above 50 . Output offset nulling alone is recommended when gain is fixed at 50 or below.

In applications requiring both initial offsets to be nulled, the input offset is nulled first by short circuiting $\mathrm{R}_{\mathrm{G}}$, then the output offset is nulled with the short removed.

The overall offset voltage drift, TCVos, referred to the output is a combination of input and output drift specifications. Input offset voltage drift is multiplied by the amplifier gain, G , and summed with the output offset drift:

$$
\begin{equation*}
T C V_{O S}(R T O)=\left(T C V_{I O S} \times G\right)+T C V_{\text {oos }} \tag{2}
\end{equation*}
$$

where:
$T C V_{I O S}$ is the input offset voltage drift.
$T C V_{o o s ~ i s ~ t h e ~ o u t p u t ~ o f f s e t ~ v o l t a g e ~ s p e c i f i c a t i o n . ~}^{\text {a }}$
Frequently, the amplifier drift is referred back to the input (RTI), which is then equivalent to an input signal change:

$$
\begin{equation*}
T C V_{O S}(R T I)=T C V_{I O S} \frac{T C V_{O O S}}{G} \tag{3}
\end{equation*}
$$

For example, the maximum input referred drift of an AMP01EX set to $\mathrm{G}=1000$ becomes,

$$
T C V_{O S}(R T I)=0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}+\frac{100 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}}{1000}=0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \max
$$

## INPUT BIAS AND OFFSET CURRENTS

Input transistor bias currents are additional error sources that can degrade the input signal. Bias currents flowing through the signal source resistance appear as an additional offset voltage. Equal source resistance on both inputs of an instrumentation amplifier (IA) minimizes offset changes due to bias current variations with signal voltage and temperature. However, the difference between the two bias currents, the input offset current, produces a nontrimmable error. The magnitude of the error is the offset current times the source resistance.

A current path must always be provided between the differential inputs and analog ground to ensure correct amplifier operation. Floating inputs, such as thermocouples, must be grounded close to the signal source for best common-mode rejection.

## GAIN

The AMP01 uses two external resistors for setting voltage gain over the range of 0.1 to 10,000 . The magnitudes of the scale resistor, $\mathrm{R}_{\mathrm{s}}$, and the gain set resistor, $\mathrm{R}_{\mathrm{G}}$, are related by the formula $G=20 \times R_{s} / R_{G}$, where $G$ is the selected voltage gain (see Figure 32).


Figure 32. Basic AMP01 Connections for Gains of 0.1 to 10,000
The magnitude of $\mathrm{Rs}_{\mathrm{s}}$ affects linearity and output referred errors. Circuit performance is characterized using $\mathrm{R}_{\mathrm{s}}=10 \mathrm{k} \Omega$ when operating on $\pm 15 \mathrm{~V}$ supplies and driving a $\pm 10 \mathrm{~V}$ output. Rs can be reduced to $5 \mathrm{k} \Omega$ in many applications, particularly when operating on $\pm 5 \mathrm{~V}$ supplies, or if the output voltage swing is limited to $\pm 5 \mathrm{~V}$. Bandwidth is improved with $\mathrm{R}_{s}=5 \mathrm{k} \Omega$, increasing the common-mode rejection by approximately 6 dB at low gain. Reducing the value below $5 \mathrm{k} \Omega$ can cause instability in some circuit configurations and usually has no advantage. High voltage gains between 2 and 10,000 require very low values of $\mathrm{R}_{\mathrm{G}}$. For $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega$ and $\mathrm{A}_{\mathrm{V}}=2000, \mathrm{R}_{\mathrm{G}}=100 \Omega$; this value is the practical lower limit for $\mathrm{R}_{\mathrm{G}}$. Below $100 \Omega$, mismatch of wire bond and resistor temperature coefficients (TCs) introduce significant gain TC errors. Therefore, for gains above $2000, \mathrm{R}_{\mathrm{G}}$ must be kept constant at $100 \Omega$ and $\mathrm{R}_{\mathrm{S}}$ increased. The maximum gain of 10,000 is obtained with $R_{S}$ set to $50 \mathrm{k} \Omega$.

Metal film or wire wound resistors are recommended for best results. The absolute values and TCs are not too important, only the ratiometric parameters.
AC amplifiers require good gain stability with temperature and time, but dc performance is unimportant. Therefore, low cost metal film types with TCs of $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ are usually adequate for Rs and R $\mathrm{R}_{\mathrm{G}}$. Realizing the full potential of the offset voltage and gain stability of the AMP01 requires precision metal film or wire wound resistors. Achieving a $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ gain TC at all gains requires $\mathrm{R}_{\mathrm{s}}$ and $\mathrm{R}_{\mathrm{G}}$ temperature coefficient matching to $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or better.


Figure 33. $R_{G}$ and $R_{S}$ Selection
Gain accuracy is determined by the ratio accuracy of $\mathrm{Rs}_{\mathrm{s}}$ and $\mathrm{R}_{\mathrm{G}}$ combined with the gain equation error of the AMP01 ( $0.6 \%$ maximum for A and E grades).
All instrumentation amplifiers require attention to layout so that thermocouple effects are minimized. Thermocouples formed between copper and dissimilar metals can destroy the TCV ${ }_{\text {os }}$ performance of the AMP01, which is typically $0.15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Resistors themselves can generate thermoelectric EMFs when mounted parallel to a thermal gradient. Vishay resistors are recommended because a maximum value for thermoelectric generation is specified. However, where thermal gradients are low and gain TCs of 20 ppm to 50 ppm are sufficient, generalpurpose metal film resistors can be used for $\mathrm{R}_{\mathrm{G}}$ and $\mathrm{R}_{\text {s }}$.

## COMMON-MODE REJECTION

Ideally, an instrumentation amplifier responds only to the difference between the two input signals and rejects commonmode voltages and noise. In practice, there is a small change in output voltage when both inputs experience the same commonmode voltage change; the ratio of these voltages is called the common-mode gain. Common-mode rejection (CMR) is the logarithm of the ratio of differential-mode gain to commonmode gain, expressed in dB . CMR specifications are normally measured with a full-range input voltage change and a specified source resistance unbalance.

The current feedback design used in the AMP01 inherently yields high common-mode rejection. Unlike resistive feedback designs, typified by the 3-op-amp IA, the CMR is not degraded
by small resistances in series with the reference input. A slight but trimmable output offset voltage change results from resistance in series with the reference input.
The common-mode input voltage range (CMVR) for linear operation can be calculated from the formula,

$$
\begin{equation*}
C M V R= \pm\left(I V R-\frac{\left|V_{\text {OUT }}\right|}{2 G}\right) \tag{4}
\end{equation*}
$$

where:
$I V R$ is the data sheet specification for the input voltage range. $V_{\text {out }}$ is the maximum output signal.
$G$ is the chosen voltage gain.
For example, at $25^{\circ} \mathrm{C}$, IVR is specified as $\pm 10.5 \mathrm{~V}$ minimum with $\pm 15 \mathrm{~V}$ supplies. Using a $\pm 10 \mathrm{~V}$ maximum swing output and substituting the figures in Equation 4 simplifies the formula to

$$
\begin{equation*}
C M V R= \pm\left(10.5-\frac{5}{G}\right) \tag{5}
\end{equation*}
$$

For all gains greater than or equal to $10, \mathrm{CMVR}$ is $\pm 10 \mathrm{~V}$ minimum; at gains below 10, CMVR is reduced.

## ACTIVE GUARD DRIVE

Rejection of common-mode noise and line pickup can be improved by using shielded cable between the signal source and the IA. Shielding reduces pickup, but increases input capacitance, which in turn degrades the settling-time for signal changes. Furthermore, any imbalance in the source resistance between the inverting and noninverting inputs, when capacitively loaded, converts the common-mode voltage into a differential voltage. This effect reduces the benefits of shielding. AC common-mode rejection is improved by bootstrapping the input cable capacitance to the input signal, a technique called guard driving. This technique effectively reduces the input capacitance. A single guard-driving signal is adequate at gains above 100 and must be the average value of the two inputs. The value of the external gain resistor, $\mathrm{R}_{\mathrm{G}}$, is split between two resistors, $\mathrm{R}_{\mathrm{G} 1}$ and $\mathrm{R}_{\mathrm{G} 2}$; the center tap provides the required signal to drive the buffer amplifier (see Figure 34).

## GROUNDING

The majority of instruments and data acquisition systems have separate grounds for analog and digital signals. Analog ground can also be divided into two or more grounds that are tied together at one point, usually the analog power-supply ground. In addition, the digital and analog grounds can be joined, normally at the analog ground pin on the analog-to-digital converter (ADC). Following this basic grounding practice is essential for good circuit performance (see Figure 35).

Mixing grounds causes interactions between digital circuits and the analog signals. Because the ground returns have finite resistance and inductance, hundreds of millivolts can be developed between the system ground and the data acquisition components. Using separate ground returns minimizes the current flow in the sensitive analog return path to the system
ground point. Consequently, noisy ground currents from logic gates do not interact with the analog signals.
Inevitably, two or more circuits are joined together with their grounds at differential potentials. In these situations, the differential input of an instrumentation amplifier, with its high CMR, can accurately transfer analog information from one circuit to another.

## SENSE AND REFERENCE TERMINALS

The sense terminal completes the feedback path for the instrumentation amplifier output stage and is normally connected directly to the output. The output signal is specified with respect to the reference terminal, which is normally connected to analog ground.


Figure 34. AMP01 Evaluation Circuit Showing Guard-Drive Connection


Figure 35. Basic Grounding Practice

If heavy output currents are expected and the load is situated some distance from the amplifier, voltage drops due to track or wire resistance cause errors. Voltage drops are particularly troublesome when driving $50 \Omega$ loads. Under these conditions, the sense and reference terminals can be used to remote sense the load, as shown in Figure 36. This method of connection puts the $\mathrm{I} \times \mathrm{R}$ drops inside the feedback loop and virtually eliminates the error. An unbalance in the lead resistances from the sense and reference pins does not degrade CMR, but does change the output offset voltage. For example, a large unbalance of $3 \Omega$ changes the output offset by only 1 mV .

## DRIVING $\mathbf{5 0} \boldsymbol{\Omega}$ LOADS

Output currents of 50 mA are guaranteed into loads of up to $50 \Omega$ and 26 mA into $500 \Omega$. In addition, the output is stable and free from oscillation even with a high load capacitance. The combination of these unique features in an instrumentation amplifier allows low level transducer signals to be conditioned and directly transmitted through long cables in voltage or current form. Increased output current brings increased internal dissipation, especially with $50 \Omega$ loads. For this reason, the power-supply connections are split into two pairs; Pin 10 and Pin 13 connect to the output stage only, and Pin 11 and Pin 12 provide power to the input and following stages. Dual supply pins allow dropper resistors to be connected in series with the output stage so excess power is dissipated outside the package. Additional decoupling is necessary between Pin 10 and Pin 13 to ground to maintain stability when dropper resistors are used. Figure 37 shows a complete circuit for driving $50 \Omega$ loads.


Figure 36. Remote Load Sensing


Figure 37. Driving $50 \Omega$ Loads

## HEATSINKING

To maintain high reliability, the die temperature of any IC must be kept as low as practicable, preferably below $100^{\circ} \mathrm{C}$. Although most AMP01 application circuits produce very little internal heat-little more than the quiescent dissipation of 90 mW some circuits raise that to several hundred milliwatts (for example, the 4 mA to 20 mA current transmitter application; see Figure 40). Excessive dissipation causes thermal shutdown of the output stage, thus protecting the device from damage. A heatsink is recommended in power applications to reduce the die temperature.
Several appropriate heatsinks are available; the Thermalloy 6010B is especially easy to use and is inexpensive. Intended for dual-in-line packages, the heatsink can be attached with a cyanoacrylate adhesive. This heatsink reduces the thermal resistance between the junction and ambient environment to approximately $80^{\circ} \mathrm{C} / \mathrm{W}$. Junction (die) temperature can then be calculated by using the following relationship:

$$
P_{d}=\frac{T_{J}-T_{A}}{\theta_{J A}}
$$

where:
$P_{d}$ is the internal dissipation of the device.
$T_{J}$ is the junction temperature.
$T_{A}$ is the ambient temperature.
$\theta_{J A}$ is the thermal resistance from junction to ambient.

## OVERVOLTAGE PROTECTION

Instrumentation amplifiers invariably sit at the front end of instrumentation systems where there is a high probability of exposure to overloads. Voltage transients, failure of a transducer, or removal of the amplifier power supply while the signal source is connected can destroy or degrade the performance of an unprotected amplifier. Although it is impractical to protect an IC internally against connection to power lines, it is relatively easy to provide protection against typical system overloads.
The AMP01 is internally protected against overloads for gains of up to 100 . At higher gains, the protection is reduced and some external measures may be required. Limited internal overload protection is used so that noise performance is not significantly degraded.
AMP01 noise level approaches the theoretical noise floor of the input stage, which is $4 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at 1 kHz when the gain is set at 1000. Noise is the result of shot noise in the input devices and Johnson noise in the resistors. Resistor noise is calculated from the values of $\mathrm{R}_{\mathrm{G}}(200 \Omega$ at a gain of 1000$)$ and the input protection resistors ( $250 \Omega$ ). Active loads for the input transistors contribute less than $1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ of noise. The measured noise level is typically $5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$.

Diodes across the input transistor's base-emitter junctions, combined with $250 \Omega$ input resistors and $\mathrm{R}_{\mathrm{G}}$, protect against differential inputs of up to $\pm 20 \mathrm{~V}$ for gains of up to 100 . The diodes also prevent avalanche breakdown that degrade the $\mathrm{I}_{B}$ and Ios specifications. Decreasing the value of $\mathrm{R}_{\mathrm{G}}$ for gains above 100 limits the maximum input overload protection to $\pm 10 \mathrm{~V}$.
External series resistors can be added to guard against higher voltage levels at the input, but resistors alone increase the input noise and degrade the signal-to-noise ratio, especially at high gains.
Protection can also be achieved by connecting back to back 9.1 V Zener diodes across the differential inputs. This technique does not affect the input noise level and can be used down to a gain of 2 with minimal increase in input current. Although voltage-clamping elements look like short circuits at the limiting voltage, the majority of signal sources provide less than 50 mA , producing power levels that are easily handled by low power Zener diodes.
Simultaneous connection of the differential inputs to a low impedance signal above 10 V during normal circuit operation is unlikely. However, additional protection involves adding $100 \Omega$ current-limiting resistors in each signal path prior to the voltage clamp, the resistors increase the input noise level to just $5.4 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ (refer to Figure 38).

Input components, whether multiplexers or resistors, should be carefully selected to prevent the formation of thermocouple junctions that would degrade the input signal.


Figure 38. Input Overvoltage Protection for Gains of 2 to 10,000

## POWER SUPPLY CONSIDERATIONS

Achieving the rated performance of precision amplifiers in a practical circuit requires careful attention to external influences. For example, supply noise and changes in the nominal voltage directly affect the input offset voltage. A PSR of 80 dB means that a change of 100 mV on the supply produces a $10 \mu \mathrm{~V}$ input offset change. Consequently, care must be taken in choosing a power source with low output noise, good line and load regulation, and good temperature stability.

## APPLICATIONS CIRCUITS



Figure 39. High Compliance Bipolar Current Source with 13-Bit Linearity

ALL RESISTORS 1\% METAL FILM


Figure 40. 13-Bit Linear 4 mA to 20 mA Transmitter Constructed by Adding a Voltage Reference; Thermocouple Signals can be Accepted Without Preamplification


Figure 41. Adding Two Transistors Increases Output Current to $\pm 1$ A Without Affecting the Quiescent Current of 4 mA ; Power Bandwidth is 60 kHz


Figure 42. AMP01 Makes an Excellent Programmable-Gain Instrumentation Amplifier; Combined Gain-Switching and
Settling Time to 13 Bits Falls Below $100 \mu \mathrm{~s}$; Linearity is Better than 12 Bits over a Gain Range of 1 to 1000


Figure 43. A Differential Input Instrumentation Amplifier with Differential Output Replaces a Transformer in Many Applications; Output Drives a $600 \Omega$ Load at Low Distortion (0.01\%)


Figure 44. Configuring the AMP01 as a Noninverting Operational Amplifier Provides Exceptional Performance; Output Handles Low Load Impedances at Very Low Distortion (0.006\%)


Figure 45. Inverting Operational Amplifier Configuration has Excellent Linearity over the Gain Range 1 to 1000, Typically 0.005\%; Offset Voltage Drift at Unity Gain is Improved over the Drift in the Instrumentation Amplifier Configuration


Figure 46. Stability with Large Capacitive Loads Combined with High Output Current Capability Make the AMP01 Ideal for Line Driving Applications; Offset Voltage Drift Approaches the TCV 1 Ios Limit $\left(0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)$


Figure 48. Settling Time Test Circuit


Figure 49. Instrumentation Amplifier with Auto-Zero


Figure 50. Burn-In Circuit

## OUTLINE DIMENSIONS



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 51. 18-Lead Ceramic Dual In-Line Package [CERDIP]
(Q-18)
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-013-AC
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 52. 20-Lead Standard Small Outline Package [SOIC_W]
Wide Body (RW-20)
Dimensions shown in millimeters and (inches)
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AMP01AX | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 18 -Lead Ceramic Dual In-Line Package [CERDIP] | Q-18 |
| AMP01BX | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 18-Lead Ceramic Dual In-Line Package [CERDIP] | Q-18 |
| AMP01EX | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 18 -Lead Ceramic Dual In-Line Package [CERDIP] | Q-18 |
| AMP01FX | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 18 -Lead Ceramic Dual In-Line Package [CERDIP] | Q-18 |
| AMP01GSZ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 20-Lead Standard Small Outline Package [SOIC_W] | RW-20 |
| AMP01GSZ-REEL | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 20-Lead Standard Small Outline Package [SOIC_W],13"Tape and Reel | RW-20 |
| AMP01NBC |  | Die |  |

[^3]
## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Instrumentation Amplifiers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
ADA4254RU-EBZ JM38510/13501BGA MCP6N16-001E/MF LT1102IN8\#PBF AD694BRZ-REEL7 LT1101ISW JM38510/13502BGA AD521JDZ AD521KDZ AD521LDZ AD524ADZ AD524BDZ AD524CDZ AD620ANZ AD621BNZ AD621BR AD622ANZ AD623ANZ AD623BNZ AD624ADZ AD624CDZ AD624SD/883B AD625ADZ AD625BDZ AD625JNZ AD625KNZ AD625SD AD627BNZ AD693AD AD693AE AD693AQ AD694AQ AD694ARZ-REEL AD694BRZ-REEL AD694JNZ AD8221ARMZ-R7 AD8222HBCPZ-WP AD8224ACPZ-R7 AD8224BCPZ-WP AD8224HBCPZ-WP AD8226ARMZ-R7 AD8228ARMZ AD8228ARMZ-R7 AD8229HDZ AD8236ARMZ-R7 AD8237ARMZ-R7 AD8253ARMZ AD8293G160BRJZ-R7 AD8293G80BRJZ-R2 AD8553ARMZ


[^0]:    ${ }^{1} V_{\text {Ios }}$ and $V_{\text {oos }}$ nulling have minimal effect on $T C V_{\text {Ios }}$ and $T C V_{\text {oos, }}$, respectively.
    ${ }^{2}$ Refer to the Common-Mode Rejection section.

[^1]:    ${ }^{1}$ Sample tested.
    ${ }^{2} \mathrm{~V}_{\text {IOS }}$ and $\mathrm{V}_{\text {oos }}$ nulling has minimal effect on $\mathrm{TCV}_{\text {Ios }}$ and $T C V_{\text {oos }}$, respectively.
    ${ }^{3}$ Refer to the Common-Mode Rejection section.

[^2]:    ${ }^{1}$ Guaranteed by design.
    ${ }^{2}$ Gain temperature coefficient does not include the effects of gain and scale resistor temperature coefficient match.
    ${ }^{3}-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for A and B grades, $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ for E and F grades, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ for G grade.

[^3]:    ${ }^{1}$ Standard military drawing available for the 5962-8863001VA, 5962-88630023A, and 5962-8863002VA.

