## feATURES

- Low Power, 8-Bit, 20Msps ADC
- 250MHz Internal Sample-and-Hold
- 7 Effective Bits at 70MHz Input Frequency
- $\pm 1$ LSB DNL and INL Max
- Single 5V Supply and 150mW Dissipation
- Power Down to $1 \mu \mathrm{~A}$
- True Differential Inputs Reject Common Mode Noise
- Accepts Single-Ended or Differential Input Signals
- $\pm 1 \mathrm{~V}$ Differential or 2V Single-Ended Input Span
- Analog Inputs Common Mode to VDD and GND
- 24-Pin Narrow SSOP Package


## APPLICATIONS

- Telecommunications
- Wireless Communications
- Digital Cellular Telephones
- CCDs and Image Scanners
- Video Digitizing and Digital Television
- Digital Color Copiers
- High Speed Undersampling
- Personal Computer Video
- High Speed Data Acquisition


## DESCRIPTIOn

The LTC ${ }^{\circledR} 1406$ is a 20 Msps , 8 -bit, sampling A/D converter which draws only 150 mW from a single 5 V supply. This easy-to-use device includes a high dynamic range sample-and-hold with a 250 MHz bandwidth.

The LTC1406's full-scale input range is $\pm 1 \mathrm{~V}$. The inputs can be driven differentially or one input can be tied to a fixed voltage and the other input driven with $\mathrm{a} \pm 1 \mathrm{~V}$ bipolar input. Maximum DC specifications include $\pm 1$ LSB DNL and INL over temperature. Outstanding AC performance includes $48.5 \mathrm{~dB} \mathrm{~S} /(\mathrm{N}+\mathrm{D})$ and 62 dB THD with a 1 MHz input; $47.5 \mathrm{~dB} \mathrm{~S} /(\mathrm{N}+\mathrm{D})$ and 59dB THD at the Nyquist input frequency of 10 MHz .
The unique differential input sample-and-hold can acquire single-ended or differential input signals up to its 250 MHz bandwidth. The 60 dB common mode rejection allows users to eliminate ground loops and common mode noise by measuring signals differentially from the source.
The ADC has an 8-bit parallel output port with separate power supply and ground allowing easy interface to 3 V digital systems. The pipelined architecture has five clock cycles of data latency.

Low Power, 20MHz, 8-Bit Sampling ADC


Effective Bits and Signal-to-Noise + Distortion vs Input Frequency

ABSOLUTE MAXIMUM RATINGS
$A V_{D D}=O V_{D D}=D V_{D D}=V_{D D}$ (Notes 1, 2)
Supply Voltage (VD) $\qquad$
Analog Input Voltage (Note 3) .... -0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Digital Input Voltage (Note 4) .................. -0.3 V to 10 V
Digital Output Voltage ................. -0.3 V to $\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$
Power Dissipation. $\qquad$ 500 mW
Ambient Operation Temperature Range
LTC1406C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC1406I .......................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ).................. $300^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION


Consult factory for Military grade parts.

## CONVERTER CHARACTERISTICS

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
(Notes 5, 6)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | ---: | :---: | :---: |
| Resolution (No Missing Codes) |  | $\bullet$ | 8 |  |  |
| Integral Linearity Error | (Note 7) | $\bullet$ | Bits |  |  |
| Differential Linearity Error |  | $\bullet$ | $\pm 0.5$ | $\pm 1$ | LSB |
| Offset Error | (Note 8) | $\bullet$ | $\pm 0.25$ | $\pm 1$ | LSB |
| Gain Error | With External 2.5V Reference | $\pm 1$ | $\pm 8$ | LSB |  |

## AnALOG InPUT (Note 5)

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | Analog Input Span [( $\mathrm{IIN}^{+}$) - ( $\left.\left.\mathrm{A}_{\text {IN }}{ }^{-}\right)\right]$(Note 9) | $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.25 \mathrm{~V}$ | $\bullet$ |  | $\pm 1$ |  | V |
|  | Input ( $\mathrm{A}_{\text {IN }}{ }^{+}$or $\mathrm{A}_{\text {IN }}{ }^{-}$) Range | Voltage On Either $\mathrm{A}_{\text {IN }}{ }^{+}$or $\mathrm{A}_{\text {IN }}{ }^{-}$ | $\bullet$ | 0 |  | $V_{D D}$ | V |
| IN | Analog Input Leakage Current | CLK $=0$ | $\bullet$ |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Analog Input Capacitance | $\begin{aligned} & \text { CLK }=1 \\ & \text { CLK }=0 \end{aligned}$ |  |  | $\begin{aligned} & 4 \\ & 2 \end{aligned}$ |  | pF pF |
|  | Input Bandwidth |  |  |  | 250 |  | MHz |
| $\mathrm{t}_{\text {AP }}$ | Sample-and-Hold Aperture Delay Time |  |  |  | 3 |  | ns |
| titter | Sample-and-Hold Aperture Delay Time Jitter |  |  |  | 5 |  | PS ${ }_{\text {RMS }}$ |
| CMRR | Analog Input Common Mode Rejection Ratio | $-2.5 \mathrm{~V}<\left(\mathrm{A}_{\text {IN }}{ }^{-}=\mathrm{AIN}^{+}\right)<2.5 \mathrm{~V}$ |  |  | 60 |  | dB |
| $V_{\text {BIAS }}$ | Internal Bias Voltage | No Load |  |  | 2.2 |  | V |

## DYOAMIC ACCURACY

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP |
| :--- | :--- | :--- | ---: | ---: |
| S/(N + D) | Signal-to-Noise Plus Distortion Ratio | 1 MHz Input Signal | UNITS |  |
|  |  | 10 MHz Input Signal | 48.5 | dB |
| THD | Total Harmonic Distortion | 1 MHz Input Signal, First 5 Harmonics | 47.5 | dB |
|  |  | 10 MHz Input Signal, First 5 Harmonics | -62 | dB |
| SFDR | Spurious Free Dynamic Range | 1 MHz Input Signal | -59 | dB |
|  |  | 10 MHz Input Signal | 63 | dB |
| IMD | Intermodulation Distortion | $\mathrm{f}_{\text {IN } 1}=3.500977 \mathrm{MHz}, \mathrm{f}_{\mathrm{I} N 2}=3.598633 \mathrm{MHz}$ | 60 | dB |

## DIGITAL InPUTS AחD OUTPUTS (Note 5)

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage | $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}$ | $\bullet$ | 2.4 |  |  | V |
| VIL | Low Level Input Voltage | $V_{D D}=4.75 \mathrm{~V}$ | $\bullet$ |  |  | 0.8 | V |
| $\underline{\text { IN }}$ | Digital Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ | $\bullet$ |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{Cl}_{\text {IN }}$ | Digital Input Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & \hline V_{D D}=4.75 \mathrm{~V}, I_{0}=-10 \mu \mathrm{~A} \\ & V_{D D}=4.75 \mathrm{~V}, I_{0}=-200 \mu \mathrm{~A} \end{aligned}$ | $\bullet$ | 4.0 | 4.5 |  |  |
| $V_{0 L}$ | Low Level Output Voltage | $\begin{aligned} & V_{D D}=4.75 \mathrm{~V}, I_{0}=160 \mu \mathrm{~A} \\ & V_{D D}=4.75 \mathrm{~V}, I_{0}=1.6 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.05 \\ & 0.10 \\ & \hline \end{aligned}$ | 0.4 | V |
| $\mathrm{I}_{\text {SOURCE }}$ | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -20 |  | mA |
| ISINK | Output Sink Current | $V_{\text {OUT }}=V_{\text {DD }}$ |  |  | 30 |  | mA |

## POWER $\boldsymbol{R} \in$ © UIR $\in$ ments (Note 5 )

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{AV}_{\mathrm{DD}}$ | Analog Positive Supply Voltage | (Note 10) |  | 4.75 |  | 5.25 | V |
| $\mathrm{DV}_{\mathrm{DD}}$ | Digital Positive Supply Voltage | (Note 10) |  | 4.75 |  | 5.25 | V |
| $\underline{O V}$ | Output Positive Supply Voltage | (Note 10) |  | 2.7 |  | 5.25 | V |
| $\mathrm{V}_{\text {BIAS }}$ | Internal Bias Voltage | When Externally Driven (Note 10) |  | 1.9 | 2.2 | 2.5 | V |
| $\mathrm{V}_{\text {REF }}$ | Reference Voltage | (Note 10) |  | 2 | 2.5 | 3 | V |
| OGND | Output Ground | (Note 10) |  | 0 |  | 2 | V |
| $\underline{\text { ID }}$ | Positive Supply Current | $A V_{D D}=D V_{D D}=0 V_{D D}=5 \mathrm{~V}, \mathrm{f}_{\text {SMPL }}=20 \mathrm{MHz}$ (Note 13) | $\bullet$ |  | 30 | 45 | mA |
| PD | Power Dissipation |  | $\bullet$ |  | 150 | 225 | mW |
|  | Power Down Positive Supply Current | $\overline{\text { SHDN }}=0 \mathrm{~V}, \mathrm{CLK}=\mathrm{V}_{\mathrm{DD}}$ or 0 |  |  | 1 | 10 | $\mu \mathrm{A}$ |
|  | Power Down Power Dissipation | $\overline{\text { SHDN }}=0 \mathrm{~V}, \mathrm{CLK}=\mathrm{V}_{\mathrm{DD}}$ or 0 |  |  | 5 | 50 | $\mu \mathrm{W}$ |

## timing Characteristics

The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SMPL(MAX) }}$ | Maximum Sampling Frequency |  | $\bullet$ | 20 |  |  | MHz |
| $\mathrm{t}_{1}$ | Clock Period | (Notes 11, 12) | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{2}$ | Pulse Width High | (Notes 11, 12) | $\bullet$ | 25 |  |  | ns |
| $t_{3}$ | Pulse Width Low | (Notes 11, 12) | $\bullet$ | 25 |  |  | ns |
| $\mathrm{t}_{4}$ | Output Delay | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  |  | 15 | 25 | ns |
| $\mathrm{t}_{5}$ | Pipeline Delay |  |  |  | 5 |  | Cycles |
| $\mathrm{t}_{6}$ | Aperture Delay |  |  |  | 3 |  | ns |
|  | Aperture Jitter |  |  |  | 5 |  | $\mathrm{ps}_{\text {RMS }}$ |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: All voltage values are with respect to ground with DGND, OGND and AGND wired together (unless otherwise noted).
Note 3: When these pin voltages are taken below ground or above $V_{D D}$, they will be clamped by internal diodes. This product can handle input currents greater than 100 mA below ground or above $\mathrm{V}_{\mathrm{DD}}$ without latchup.
Note 4: When these pin voltages are taken below ground they will be clamped by internal diodes. This product can handle input currents up to 100 mA below ground without latchup. These pins are not clamped to $\mathrm{V}_{\mathrm{DD}}$. Note 5: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SMPL}}=20 \mathrm{MHz}$ and $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$ unless otherwise specified.
Note 6: Linearity, offset and full-scale specifications apply for a singleended $\mathrm{A}_{I N}{ }^{+}$input with $\mathrm{A}_{\mathrm{IN}^{-}}$tied to $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}$.

Note 7: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.
Note 8: Bipolar offset is the offset voltage measured from -0.5LSB when the output code flickers between 01111111 and 10000000.
Note 9: Guaranteed by design, not subject to test.
Note 10: Recommended operating conditions.
Note 11: The falling CLK edge starts a conversion.
Note 12: At the maximum conversion rate, deviation from a $50 \%$ duty cycle results in interstage settling times <25ns and performance may be affected.
Note 13: $\mathrm{V}_{\mathrm{IN}}=-$ Full Scale.

## TYPICAL PERFORMANCE CHARACTERISTICS



1406 G01

Signal-to-Noise Ratio vs Input Frequency



## TYPICAL PGRFORMAOCE CHARACTERISTICS



## PIn functions

OGND (Pin 1): Digital Data Output Ground. Tie to analog ground plane. May be tied to logic ground if desired.
OV ${ }_{\text {DD }}$ (Pin 2): Digital Data Output Supply. Normally tied to 5V, can be used to interface with 3V digital logic. Bypass to $0 G N D$ with $10 \mu F$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ or $10 \mu \mathrm{~F}$ ceramic.
$\overline{\text { SHDN }}$ (Pin 3): Power Shutdown Input. Logic low selects shutdown.

V $_{\text {BIAS }}$ (Pin 4): Internal Bias Voltage. Internally set to 2.2V. Bypass to analog ground plane with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ or $10 \mu \mathrm{~F}$ ceramic.

VREF (Pin 5): External 2.5V Reference Input. Bypass to analog ground plane with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ or $10 \mu \mathrm{~F}$ ceramic.

AGND (Pin 6): Analog Ground. Tie to analog ground plane.
$A_{\text {IN }}{ }^{+}$(Pin 7): $\pm 1 \mathrm{~V}$ Input. The maximum output code occurs when $\left[\left(\mathrm{A}_{I N^{+}}\right)-\left(\mathrm{A}_{I N^{-}}^{-}\right)\right]=1 \mathrm{~V}$. The minimum output code occurs when $\left[\left(A_{I N^{+}}\right)-\left(A_{I N^{-}}\right)\right]=-1 \mathrm{~V}$.
$\mathrm{A}_{\text {IN }}{ }^{-}$(Pin 8): $\pm 1 \mathrm{~V}$ Input. The maximum output code occurs when $\left[\left(\mathrm{A}_{I N^{+}}\right)-\left(\mathrm{A}_{I N}^{-}\right)\right]=1 \mathrm{~V}$. The minimum output code occurs when $\left[\left(A_{I N}{ }^{+}\right)-\left(A_{I N}{ }^{-}\right)\right]=-1 \mathrm{~V}$. For singleended operation, tie $A_{I N}{ }^{-}$to a DC voltage (e.g., $V_{\text {REF }}$ ).

## PIn functions

AV ${ }_{\text {DD }}$ (Pin 9): Analog 5V Positive Supply. Bypass to analog ground plane with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ or $10 \mu \mathrm{~F}$ ceramic.
AGND (Pin 10): Analog Ground. Tie to analog ground plane.
DGND (Pin 11): Digital Ground for Internal Logic. Tie to analog ground plane.
DV $\mathrm{DD}_{\mathrm{DD}}$ (Pin 12): Digital 5V Positive Supply. Bypassto DGND with $10 \mu \mathrm{~F}$ tantalum in parallel with $0.1 \mu \mathrm{~F}$ or $10 \mu \mathrm{~F}$ ceramic.
NC (Pins 13, 14): No Internal Connection.

D7 to DO (Pins 15 to 22): Digital Data Outputs. The outputs swing between $\mathrm{OV}_{D D}$ and OGND .
OF/UF (Pin 23): Overflow/Underflow Bit. OF/UF high with D7 to D0 all high indicates an overrange, OF/UF high with D 7 to DO all low indicates an underrange condition. OF/UF low indicates a conversion within the normal input range. The outputs swing between $\mathrm{OV}_{\mathrm{DD}}$ and OGND .
CLK (Pin24):Clock Input. Internal sample-and-holdtracks the input signal when CLK is high and samples the input signal on the falling edge.

| $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\text {DD }}=\mathrm{V}_{\mathrm{DD}}$ |  |  | NOMINAL (V) |  |  | ABSOLUTE MAXIMUM (V) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIN | NAME | DESCRIPTION | MIN | TYP | MAX | MIN | MAX |
| 1 | OGND | Ground for Output Drivers |  | 0 |  | -0.3 | $V_{D D}+0.3$ |
| 2 | OV ${ }_{\text {DD }}$ | Supply for Output Drivers | 2.7 | 3 or 5 | 5.25 | -0.3 | 6 |
| 3 | $\overline{\text { SHDN }}$ | Shutdown Input, Active Low | 0 |  | $V_{D D}$ | -0.3 | 10 |
| 4 | $V_{\text {BIAS }}$ | Internal Bias Voltage | 1.9 | 2.2 | 2.5 | -0.3 | $V_{D D}+0.3$ |
| 5 | $V_{\text {REF }}$ | External Reference Input | 2 | 2.5 | 3 | -0.3 | $V_{D D}+0.3$ |
| 6 | AGND | Analog Ground, Clean Ground |  | 0 |  | -0.3 | $V_{D D}+0.3$ |
| 7 | $\mathrm{AlN}^{+}$ | Positive Analog Input, $\pm 1 \mathrm{~V}$ Span | 0 |  | $V_{D D}$ | -0.3 | $V_{D D}+0.3$ |
| 8 | $\mathrm{AIN}^{-}$ | Negative Analog Input | 0 |  | $V_{D D}$ | -0.3 | $V_{D D}+0.3$ |
| 9 | $A V_{D D}$ | Analog Supply | 4.75 | 5 | 5.25 | -0.3 | 6 |
| 10 | AGND | Analog Ground, Substrate Ground |  | 0 |  | -0.3 | $V_{D D}+0.3$ |
| 11 | DGND | Digital Ground |  | 0 |  | -0.3 | $\mathrm{V}_{\mathrm{DD}}+0.3$ |
| 12 | DV ${ }_{\text {DD }}$ | Digital Supply | 4.75 | 5 | 5.25 | -0.3 | 6 |
| 13 to 14 | NC | No Connect, No Internal Connection |  |  |  |  |  |
| 15 to 22 | D7 to D0 | Data Outputs | OGND |  | $0 V_{\text {DD }}$ | -0.3 | $V_{D D}+0.3$ |
| 23 | OF/UF | Overflow/Underflow Output | OGND |  | $0 V_{D D}$ | -0.3 | $V_{D D}+0.3$ |
| 24 | CLK | Clock Input | 0 |  | $V_{D D}$ | -0.3 | 10 |

## TIMInG DIAGRfm



## fUnCTIONAL BLOCK DIAGRAM



## APPLICATIONS INFORMATION

## Conversion Details

The LTC1406 uses an internal sample-and-hold circuit and a pipeline quantizing architecture to convert an analog signal to an 8-bit parallel output. With CLK high the input switches are closed and the analog input will be acquired on the input sampling capacitors $\mathrm{C}_{S}$ (see Figure 1).

On the falling edge of CLK the input switches open, capturing the input signal. The sampling capacitors are then shorted together and the charge is transferred to the hold


Figure 1. Input Sample-and-Hold Amplifier
capacitors $C_{H}$ resulting in a differential DC voltage on the output of the track-and-hold amplifier that is proportional to the input signal. This differential voltage is fed into a comparator that determines the most significant bit and subtracts the result. The residue is then amplified by two and passed to the next stage via a similar sample-and-hold circuit. This continues down the eight pipeline stages. The comparator outputs are then combined in a digital error correction circuit. The 8-bit word is available at the output, five clock cycles after the sampling edge.

## Dynamic Performance

The LTC1406 has excellent wideband sampling capability. The sample-and-hold amplifier has a small-signal input bandwidth of 250 MHz allowing the ADC to undersample input signals with frequencies well beyond the converter's Nyquist frequency. FFT (Fast Fourier Transform) test techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. Figure 2 shows a typical LTC1406 FFT plot.

## APPLICATIONS Information



Figure 2a. Nonaveraged, 4096 Point FFT Input Frequency $=\mathbf{1 M H z}$


Figure 2b. Nonaveraged, 4096 Point FFT Input Frequency $=30 \mathrm{MHz}$

## Signal-to-Noise Ratio

The signal-to-noise plus distortion ratio $[\mathrm{S} /(\mathrm{N}+\mathrm{D})]$ is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the ADC output. The output is band limited to frequencies above DC to below half the sampling frequency. The effective number of bits (ENOBs) is a measurement of the resolution of an ADC and is directly related to the $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ by the equation:

$$
\text { ENOB }=[\mathrm{S} /(\mathrm{N}+\mathrm{D})-1.76] / 6.02
$$

where ENOB is the effective number of bits and $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ is expressed in dB . At the maximum sampling rate of 20 MHz the LTC1406 maintains near ideal ENOBs up to and beyond the Nyquist input frequency of 10 MHz (see Figure 3).


1406 TA02
Figure 3. Effective Bits and Signal-to-(Noise + Distortion) vs Input Frequency

## Total Harmonic Distortion

Total harmonic distortion is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as:

$$
T H D=20 \log \frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+\ldots V_{n}^{2}}}{V_{1}}
$$

where $\mathrm{V}_{1}$ is the RMS amplitude of the fundamental frequency and $V_{2}$ through $V_{n}$ are the amplitudes of the second through $n^{\text {th }}$ harmonics. THD vs Input Frequency is shown in Figure 4. The LTC1406 has good distortion performance up to the Nyquist frequency and beyond.

## Intermodulation Distortion

If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by the presence of another sinusoidal input at a different frequency (see Figure 5).

## APPLICATIONS INFORMATION



Figure 4. Distortion vs Input Frequency


1406 G05
Figure 5. Intermodulation Distortion Plot


Figure 6. Spurious-Free Dynamic Range vs Input Frequency

If two pure sine waves of frequencies $f_{a}$ and $f_{b}$ are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at the sum and difference frequencies of $\mathrm{mf}_{\mathrm{a}} \pm \mathrm{nf}_{\mathrm{b}}$, where m and $\mathrm{n}=0,1,2,3$, etc. For example, the 2nd order IMD terms include ( $\mathrm{f}_{\mathrm{a}} \pm \mathrm{f}_{\mathrm{b}}$ ). If the two input sine waves are equal in magnitude, the value (in decibels) of the 2nd order IMD products can be expressed by the following formula:

$$
\operatorname{IMD}\left(f_{a} \pm f_{b}\right)=20 \log \frac{\text { Amplitude at }\left(f_{a} \pm f_{b}\right)}{\text { Amplitude at } f_{a}}
$$

## Peak Harmonic or Spurious Noise

The peak harmonic or spurious noise is the largest spectral component excluding the input signal and DC. This value is expressed in decibel relative to the RMS value of a full-scale input signal (see Figure 6).

## Input Bandwidth

The input bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3dB for a full-scale input signal. The LTC1406 has been designed for wide input bandwidth ( 250 MHz ), allowing the $A D C$ to undersample input signals with frequencies above the converter's Nyquist frequency. The noise floor stays very low at high frequencies; $S /(N+D)$ becomes dominated by distortion at frequencies far beyond Nyquist.

## Analog Inputs

The LTC1406 has a unique differential sample-and-hold circuit that allows rail-to-rail inputs. The $\mathrm{A}_{I N}{ }^{+}$and $\mathrm{AIN}^{-}$ inputs are sampled at the same time and the ADC will always convert the difference of $\left[\left(\mathrm{A}_{I N^{+}}\right)-\left(\mathrm{A}_{I N^{-}}\right)\right]$independent of the common mode voltage. Any unwanted signal that is common to both inputs will be rejected by the common mode rejection of the sample-and-hold circuit. The common mode rejection holds up to extremely high frequencies (see Figure 7).
The inputs can be driven differentially or single-ended. In differential mode, both inputs are driven $\pm 0.5 \mathrm{~V}$ out of phase with each other. In single-ended mode, the negative input is tied to a fixed voltage and $\mathrm{A}_{1 \mathrm{~N}}{ }^{+}$is used as the

APPLICATIONS INFORMATION


Figure 7. Common Mode Rejection vs Input Frequency
single input providing $\mathrm{a} \pm 1 \mathrm{~V}$ bipolar input range centered around $A_{I N}{ }^{-}$. Likewise, $A_{I N}{ }^{+}$can be tied to a fixed voltage and $A_{I N}{ }^{-}$used as the single input. In any configuration the maximum output code (1111 1111) occurs when [ $\left(\mathrm{A}_{\mathrm{IN}}{ }^{+}\right)$ $\left.-\left(A_{I N}{ }^{-}\right)\right]=1 V$ and the minimum output code (0000 0000) occurs when $\left[\left(A_{I N}{ }^{+}\right)-\left(A_{I N^{-}}^{-}\right)\right]=-1 \mathrm{~V}$.
Each analog input can swing from ground to $V_{D D}$ but not beyond. Therefore, the input common mode voltage can range from 0.5 V to 4.5 V in differential mode and from 1 V to 4 V in single-ended mode.
As an example, with $\mathrm{A}_{\text {IN }}{ }^{-}$connected to the $\mathrm{V}_{\text {REF }}$ pin (2.5V) the input range will be 1.5 V to 3.5 V (see Figure 8a). To achieve other ranges the input may be capacitively coupled to achieve a 2 V span with virtually any common mode voltage (see Figure 8b).
The 2 V input span requires a 2.5 V external reference be connected to the $\mathrm{V}_{\text {REF }}$ pin. The LT1460-2.5 micropower precision series reference is recommended. To achieve other input spans, the reference voltage ( $\mathrm{V}_{\mathrm{REF}}$ ) can vary between 2 V to 3 V . The $\mathrm{V}_{\text {REF }}$ pin can also be driven with a DAC or other means. This is useful in applications where the peak input signal amplitude may vary. The input span of the ADC can then be adjusted to match the peak input signal, maximizing the signal-to-noise ratio.
The analog inputs of the LTC1406 are easy to drive. The inputs draw only one small current spike while charging the sample-and-hold capacitors following a rising CLK edge.


Figure 8a. DC Coupled


Figure 8b. AC Coupled

While CLK is low the analog inputs draw only a small leakage current. If the source impedance of the driving circuit is low, then the LTC1406 inputs can be driven directly. As source impedance increases, so will acquisition time. For minimum acquisition time with high source impedance, a buffer amplifier should be used. The only requirement is that the amplifier driving the analog input(s) must settle after the small current spike before the next conversion starts (settling time must be 25ns for full throughput rate).

## Choosing an Input Amplifier

Choosing an input amplifier is easy if a few requirements are taken into consideration. First, to limit the magnitude of the voltage spike seen by the amplifier from charging the sampling capacitor, choose an amplifier that has a low output impedance ( $<50 \Omega$ ) at the closed-loop bandwidth frequency. For example, if an amplifier is used in a gain of 1 and has a unity-gain bandwidth of 50 MHz , then the output impedance at 50 MHz must be less than $50 \Omega$. The second requirement is that the closed-loop bandwidth must be greater than 70 MHz to ensure adequate small-signal settling for full throughput rate.
The following list is a summary of the op amps that are suitable for driving the LTC1406. More detailed information is available in the Linear Technology Databooks and on the LinearView ${ }^{T M}$ CD-ROM.

LT ${ }^{\circledR}$ 1223: 100 MHzVideo CurrentFeedbackAmplifier. 6 mA supply current. $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. Low noise.
LT1227:140MHzVideo CurrentFeedback Amplifier. 10mA supply current. $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. Low distortion. Low noise.

[^0]
## APPLICATIONS INFORMATION

LT1229/LT1230: Dual and Quad 100MHz Current Feedback Amplifiers. $\pm 2 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. Low noise. 6 mA supply current each amplifier.
LT1259/LT1260: Dual and Triple 130MHz Current Feedback Amplifiers. $\pm 2 \mathrm{~V}$ to $\pm 14 \mathrm{~V}$ supplies. 5 mA supply current. Low distortion. Low noise.
LT1363: 70MHz Voltage Feedback Amplifier. $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. 7.5 mA supply current. Low distortion.

LT1364/LT1365: Dual and Quad 70MHz Voltage Feedback Amplifiers. $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. 7.5 mA supply current per amplifier. Low distortion.

## Input Filtering

The noise and the distortion of the input amplifier and other circuitry must be considered since they will add to the LTC1406 noise and distortion. The small-signal bandwidth of the sample-and-hold circuit is 250 MHz . Any noise or distortion products that are present at the analog inputs will be summed over this entire bandwidth. Noisy input circuitry should be filtered prior to the analog inputs to minimize noise. A simple 1-pole RC filter is sufficient for many applications. For example, Figure 9 shows a 220 pF capacitor from $\mathrm{A}_{I N}{ }^{+}$to $\mathrm{A}_{I N}{ }^{-}$and a $75 \Omega$ source resistor to limit the input bandwidth to 9.6 MHz . The 220pF capacitor also acts as a charge reservoir for the input sample-andhold and isolates the ADC input from sampling glitch sensitive circuitry. Larger value capacitors may be substituted to further limit the input bandwidth. High quality capacitors and resistors should be used since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount


Figure 9. RC Input Filter
resistors can also generate distortion from self-heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems.

## Input/Output Characteristics

Figure 10 shows the ideal input/output characteristics for the LTC1406. The code transitions occur midway between successive integer LSB values (i.e., -FS + 0.5LSB, -FS + 1.5LSB, -FS + 2.5LSB...FS - 1.5LSB, FS - 0.5LSB). The output is straight binary with $1 \mathrm{LSB}=\mathrm{FS}-(-\mathrm{FS}) / 256=2 \mathrm{~V} /$ $256=7.8125 \mathrm{mV}$. The OF/UF bit indicates that the input has exceeded full scale and can be used to detect an overrange or underrange condition. A logic high output on the OF/UF pin with an output code of 00000000 indicates the input is less than the negative full scale. A logic high output on the OF/UF pin with an output code of 11111111 indicates that the input is greater than the positive full scale. A logic Iow output on the OF/UF pin indicates the input is within the full-scale range of the converter.
In applications where absolute accuracy is important, offset and full-scale errors can be adjusted to zero. Offset error must be adjusted before full-scale error. Zero offset is achieved by adjusting the offset applied to the $\mathrm{A}_{I N}-$ input. For zero offset error, apply a voltage equal to the input


Figure 10. Transfer Characteristics

## APPLICATIONS INFORMATION

common mode voltage minus 3.90625 mV (i.e., -0.5 LSB ) and adjust the offset at the $A_{I N}-$ input until the output code flickers between 01111111 and 10000000 . For full-scale adjustment, an input voltage equal to the input common mode voltage plus 988.28125 mV (i.e., FS -1.5 LSBs ) is applied to $\mathrm{A}_{\text {IN }}{ }^{+}$and the $\mathrm{V}_{\text {REF }}$ input is adjusted until the output code flickers between 11111110 and 11111111.

## Digital Inputs and Outputs

The LTC1406 is designed to easily interface with either 3V or 5 V logic. The digital input pins, SHDN and CLK, have thresholds of nominally 1.9 V and will accept a 3 V or 5 V logic input. The data output pins, including OF/UF, are connected to a separate supply and ground ( $O V_{D D}$ and OGND respectively). $0 V_{D D}$ is normally connected to $D V_{D D}$ but can be connected to an external supply as low as 2.7V. OGND is normally connected to DGND but can be connected to an external ground or an external voltage source as high as 2 V .

## Clock

The LTC1406 requires a $50 \%$ duty cycle clock. The duty cycle should be timed from the nominal threshold of the CLK input which is 1.9 V . At conversion speeds below the maximum conversion rate of 20 MHz , the duty cycle can deviate from $50 \%$ with no degradation in performance as long as each clock phase is at least 25 ns long. At the maximum conversion rate, deviation from a $50 \%$ duty cycle clock results in interstage settling times of <25ns and performance may be affected.
With the CLK pin high, the ADC will track the difference of the two analog inputs. On the falling edge of CLK the input is sampled and the conversion begins. At the end of five clock cycles (on the fifth falling CLK edge following the start of conversion) the data from the conversion will be available at the digital outputs until the next falling CLK edge. Each falling edge of CLK starts a new conversion so successive conversion results are available on successive falling CLK edges.

While the falling edge starts the conversion, both rising and falling edges are used internally during the conversion. It is therefore important to provide a clock signal that has low jitter and fast rise and fall times (<2ns). Much of the internal circuitry operates dynamically limiting the minimum conversion rate to 10 kHz . To ensure proper operation after power is first applied, or the clock stops for more than $100 \mu \mathrm{~s}$, typically 20 clock cycles must be performed at a sample rate above 10 kHz before the output data will be valid.


Figure 11. Typical DNL vs Duty Cycle

## Power Shutdown

The quiescent power of the LTC1406 can be further reduced between conversions by taking the SHDN pin low. This powers down all of the internal amplifiers and bias circuitry and the part draws only a small quiescent current of $1 \mu \mathrm{~A}$ from the 5 V supply. There is a nominally 4 k internal resistor between $\mathrm{V}_{\text {REF }}$ and AGND that will continue to draw current during shutdown as long as $\mathrm{V}_{\text {REF }}$ is driven. It should also be noted that the data output drivers are not threestate devices and do not go into a high impedance state during shutdown. If the data output pins will remain connected to a load during shutdown, current may be drawn through the $0 V_{D D}$ supply pin. This can be prevented by including a FET switch in series with OV $\mathrm{DD}^{\text {or }}$ OGND controlled by SHDN. If the data bus will remain active during

## APPLLCATIONS INFORMATION

shutdown. It may also be desirable to isolate the data output pins from the bus to reduce the load capacitance. To resume normal operation the $\overline{\mathrm{SHDN}}$ pin must be brought high and typically 20 clock cycles must be performed at a sample rate above 10 kHz before the output data will be valid.

## Board Layout and Bypassing

Wire wrap boards are not recommended for high resolution or high speed A/D converters. To obtain the best performance from the LTC1406, a printed circuit board with ground plane is required. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC.

An analog ground plane separate from the logic system ground should be established under and around the ADC. Pin 1 (OGND), Pin 6 (AGND), Pin 10 (AGND) and Pin 11 (DGND) and all other analog grounds should be connected to this single analog ground point. The $\mathrm{V}_{\mathrm{CM}}, \mathrm{V}_{\mathrm{REF}}, \mathrm{DV}_{\mathrm{DD}}$ and $O V_{D D}$ bypass capacitors should also be connected to this analog ground plane. No other digital grounds should be connected to this analog ground plane. In some applications it may be desirable to connect the $\mathrm{OV}_{\mathrm{DD}}$ to the logic system supply and OGND to the logic system ground. In these cases OV ${ }_{D D}$ should be bypassed to OGND instead of the analog ground plane.
Low impedance analog and digital power supply common returns are essential to low noise operation of the ADC and the foil width for these tracks should be as wide as possible. In applications where the ADC data outputs and control signals are connected to a continuously active
microprocessor bus, it is possible to get errors in the conversion results. These errors are due to feedthrough from the microprocessor to the comparators. The problem can be eliminated by forcing the microprocessor into a wait state during conversion or by using three-state buffers to isolate the ADC data bus.

The LTC1406 has differential inputs to minimize noise coupling. Common mode noise on the $\mathrm{A}_{I N}{ }^{+}$and $\mathrm{A}_{I N}{ }^{-}$leads will be rejected by the input CMRR. The LTC1406 will hold and convert the difference voltage between $\mathrm{A}_{\mathrm{IN}^{+}}$and $\mathrm{A}_{\mathrm{IN}}{ }^{-}$. The leads to $A_{I N^{+}}$(Pin 7) and $A_{I N^{-}}$(Pin 8) should be kept as short as possible. In applications where this is not possible, the $\mathrm{A}_{I N}{ }^{+}$and $\mathrm{A}_{I N}{ }^{-}$traces should be run side by side to equalize coupling.

## Supply Bypassing

High quality, low series resistance ceramic, $10 \mu \mathrm{~F}$ bypass capacitors should be used at the $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{CM}}$ and $\mathrm{V}_{\text {REF }}$ pins as shown in the Typical Application on the first page of this data sheet. Surface mount ceramic capacitors such as Murata GRM235Y5V106Z016 provide excellent bypassing in a small board space. Alternatively, 10 $\mu \mathrm{F}$ tantalum capacitors in parallel with $0.1 \mu$ F ceramic capacitors can be used. Bypass capacitors must be located as close to the pins as possible. The traces connecting the pins and the bypass capacitors must be kept short and should be made as wide as possible.

## Example Layout

Figures $12 \mathrm{a}, 12 \mathrm{~b}, 12 \mathrm{c}$ and 12 d show the schematic and layout of an evaluation board. The layout demonstrates the proper use of decoupling capacitors and ground plane with a 2-layer printed circuit board.

## APPLICATIONS Information



Figure 12a. Suggested Evaluation Circuit Schematic

## APPLICATIONS INFORMATION



Figure 12b. Suggested Evaluation Circuit Board-Component Side Silkscreen


Figure 12c. Suggested Evaluation Circuit Board-Component Side Layout


Figure 12d. Suggested Evaluation Circuit Board-Solder Side Layout

GN Package
24-Lead Plastic SSOP (Narrow 0.150)
(LTC DWG \# 05-08-1641)


* DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH

SHALL NOT EXCEED $0.006 "(0.152 \mathrm{~mm})$ PER SIDE
FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE

## TYPICAL APPLICATION

## Low Power, 20MHz, 8-Bit Sampling ADC



## belated parts

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| ADCs |  |  |
| LTC1196/LTC1198 | Single Supply, 8-Bit, 1Msps/750ksps ADCs | Single 3V or 5V Supply, Low Power, Serial Interface, S0-8 Package |
| LTC1197/LTC1199 | Single Supply, 10-Bit, 500ksps/450ksps ADCs | Single 3V or 5V Supply, Low Power, Serial Interface, S0-8 Package |
| LTC1410 | 12-Bit, 1.25Msps Sampling ADC with Shutdown | Best Dynamic Performance, THD $=84 \mathrm{~dB}$ and SINAD $=71 \mathrm{~dB}$ at Nyquist |
| LTC1415 | Single 5V, 12-Bit, 1.25Msps ADC | Single Supply 55mW Dissipation |
| LTC1419 | 14-Bit, 800ksps Sampling ADC with Shutdown | 81.5dB SINAD, 150mW from $\pm 5 \mathrm{~V}$ Supplies |
| LTC1604 | 16-Bit, 333ksps ADC | 90dB SINAD, 100dB THD, 250mW Dissipation |
| LTC1605 | Single 5V, 16-Bit, 100ksps ADC | Low Power, $\pm 10 \mathrm{~V}$ Inputs |
| DACs |  |  |
| LTC1446/LTC1446L | Dual 12-Bit V ${ }_{\text {OUT }}$ DACs in SO-8 Package | LTC1446: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 4.095 V <br> LTC1446L: $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |
| LTC1448 | Dual 12-Bit Rail-to-Rail Output DAC in SO-8 Package | $V_{C C}=2.7 \mathrm{~V}$ to 5.5 V , Output Swings from GND to REF, REF Input Can Be Tied to $V_{\text {CC }}$ |
| LTC1458/LTC1458L | Quad 12-Bit Rail-to-Rail Output DACs | LTC1458: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }} \mathrm{OV}$ to 4.095 V <br> LTC1458L: $V_{\text {CC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Data Conversion IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-AD5063EBZ EVAL-AD5422LFEBZ EVAL-AD7265EDZ EVAL-AD7641EDZ EVAL-AD7674EDZ EVAL-AD7719EBZ EVAL-AD7767-1EDZ EVAL-AD7995EBZ AD9114-DPG2-EBZ AD9211-200EBZ AD9251-20EBZ AD9251-65EBZ AD9255-125EBZ AD9284250EBZ AD9613-170EBZ AD9627-125EBZ AD9629-20EBZ AD9709-EBZ AD9716-DPG2-EBZ AD9737A-EBZ AD9787-DPG2-EBZ AD9993-EBZ DAC8555EVM ADS5482EVM ADS8372EVM EVAL-AD5061EBZ EVAL-AD5062EBZ EVAL-AD5443-DBRDZ EVALAD5570SDZ EVAL-AD7450ASDZ EVAL-AD7677EDZ EVAL-AD7992EBZ EVAL-AD7994EBZ AD9119-MIX-EBZ AD9148-M5375EBZ AD9204-80EBZ AD9233-125EBZ AD9265-105EBZ AD9265-80EBZ AD9608-125EBZ AD9629-80EBZ AD9648-125EBZ AD964920EBZ AD9650-80EBZ AD9765-EBZ AD9767-EBZ AD9778A-DPG2-EBZ ADS8322EVM LM96080EB/NOPB EVAL-AD5445SDZ


[^0]:    LinearView is a trademark of Linear Technology Corporation.

