# Ultralow Jitter, 4.5GHz Clock Distributor with 11 Outputs and JESD204B/JESD204C Support 

## feATURES

- JESD204B/C, Subclass 1 SYSREF Signal Generation
- Additive Output Jitter < $6 f_{\text {sms }}$ (Integration $B W=12 \mathrm{kHz}$ to $20 \mathrm{MHz}, \mathrm{f}=4.5 \mathrm{GHz}$ )
- Additive Output Jitter $65 f_{\text {sms }}$ (ADC SNR Method)
- EZSync ${ }^{\text {TM }}$, ParallelSync ${ }^{\text {TM }}$ Multichip Synchronization
- Eleven Independent, Low Noise Outputs with

Programmable Coarse Digital and Fine Analog Delays

- Flexible Outputs Can Serve as Either a Device Clock or SYSREF Signal
- LTC6952Wizard Software Design Tool Support
- $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Operating Junction Temperature Range


## APPLICATIONS

- High Performance Data Converter Clocking
- Wireless Infrastructure
- Test and Measurement


## DESCRIPTIOn

The LTC ${ }^{\circledR} 6953$ is a high performance, ultralow jitter, JESD204B/C clock distribution IC. The LTC6953's eleven outputs can be configured as up to five JESD204B/C subclass 1 device clock/SYSREF pairs plus one general purpose output, or simply eleven general purpose clock outputs for non-JESD204B/C applications. Each output has its own individually programmable frequency divider and output driver. All outputs can also be synchronized and set to precise phase alignment using individual coarse half cycle digital delays and fine analog time delays.
For applications requiring more than eleven total outputs, multiple LTC6953s can be connected together with LTC6952s and LTC6955s using the EZSync or ParallelSync synchronization protocols.

[^0]
## TYPICAL APPLICATION

Low Cost, Eleven Output JESD204B/C Solution


Cumulative Phase Noise, LTC6946 Driving LTC6953


## LTC6953

## TAßLE Of CONTEחTS

Features ..... 1
Applications ..... 1
Typical Application ..... 1
Description ..... 1
Absolute Maximum Ratings ..... 4
Order Information ..... 4
Electrical Characteristics ..... 4
Pin Configuration ..... 4
Typical Performance Characteristics ..... 8
Pin Functions ..... 11
Block Diagram ..... 12
Timing Diagrams ..... 13
Operation ..... 14
INPUT BUFFER ..... 14
Input Peak Detector ..... 14
OUTPUT DIVIDERS (M0 TO M10) ..... 14
DIGITAL OUTPUT DELAYS (DDEL0 TO DDEL10) ..... 15
ANALOG OUTPUT DELAYS (ADELO TO ADEL10) ..... 15
CML OUTPUT BUFFERS (OUTO TO OUT10) ..... 15
OUTPUT SYNCHRONIZATION AND SYSREF GENERATION ..... 16
EZS_SRQ Input Buffer ..... 16
Synchronization Overview ..... 16
SYSREF Generation Overview ..... 17
Multichip Synchronization and SYSREF Generation ..... 17
EZSync Multichip ..... 19
ParallelSync ..... 20
Power Savings in SYSREF Generation Mode ..... 21
SERIAL PORT ..... 23
Communication Sequence ..... 23
Single Byte Transfers ..... 23
Multiple Byte Transfers ..... 24
Multidrop Configuration ..... 25
Serial Port Registers ..... 25
STAT Output ..... 29
Block Power-Down Control ..... 29
Applications Information ..... 30
INTRODUCTION ..... 30
OUTPUT FREQUENCY ..... 30
DIGITAL AND ANALOG OUTPUT DELAYS ..... 30
INPUT BUFFER ..... 31
EZS_SRQ INPUT ..... 32
JESD204B/C DESIGN EXAMPLE USING EZSync STANDALONE ..... 33
Input Assumptions ..... 33
Design Procedure ..... 33

## TABLE OF CONTEחTS

Determining Output Modes ..... 34
Determining Output Divider Values ..... 34
Determining Output Digital Delay Values ..... 34
Status Register Programming ..... 35
Power and FILT Register Programming ..... 35
Output Power-Down Programming ..... 35
SYNC and SYSREF Global Modes Programming ..... 35
Output Divider, Delay and Function Programming ..... 36
Synchronization ..... 36
Putting the IC Into a Lower Power Mode (Optional) ..... 36
Performing a SYSREF Request ..... 36
JESD204B/C DESIGN EXAMPLE USING EZSync MULTICHIP ..... 38
Input Assumptions ..... 39
Design Procedure ..... 39
Determining Output Modes ..... 39
Determining Output Divider Values ..... 39
Determining Output Digital Delay Values ..... 40
Status Register Programming ..... 41
Power and FILT Register Programming ..... 41
Output Power-Down Programming ..... 42
SYNC and SYSREF Global Modes Programming ..... 42
Output Divider, Delay and Function Programming ..... 42
Synchronization ..... 43
Putting the ICs Into a Lower Power Mode ..... 43
Performing a SYSREF Request ..... 43
JESD204B/C DESIGN EXAMPLE USING ParalleISync ..... 45
SUPPLY BYPASSING AND PCB LAYOUT GUIDELINES ..... 45
ADC CLOCKING AND JITTER REQUIREMENTS ..... 47
MEASURING CLOCK JITTER INDIRECTLY USING ADC SNR ..... 49
ADC SAMPLE CLOCK INPUT DRIVE REQUIREMENTS ..... 49
TRANSMISSION LINES AND TERMINATION ..... 50
USING THE LTC6953 TO DRIVE DEVICE CLOCK INPUTS ..... 50
USING THE LTC6953 TO DRIVE DC-COUPLED SYSREF INPUTS ..... 50
DC-Coupled SYSREFs (MODEx = 0, 1 or 3) ..... 50
USING THE LTC6953 TO DRIVE AC-COUPLED SYSREF INPUTS IN CONTINUOUS OR GATED MODE ..... 51
Continuous or Gated SYSREFs (MODEx = 0 or 1) ..... 51
USING THE LTC6953 TO DRIVE AC-COUPLED SYSREF INPUTS IN PULSED MODE ..... 51
Pulsed SYSREFs (MODEx = 3) ..... 52
MEASURING DIFFERENTIAL SPURIOUS SIGNALS USING SINGLE-ENDED TEST EQUIPMENT ..... 52
Typical Applications ..... 53
Package Description ..... 56
Revision History ..... 57
Typical Application ..... 58
Related Parts ..... 58

## ABSOLUTE MAXIMUM RATINGS

(Note 1)
Supply Voltages
$\mathrm{V}^{+}\left(\mathrm{V}_{\mathrm{REF}}{ }^{+}, \mathrm{V}_{\mathrm{IN}^{+}}, \mathrm{V}_{\mathrm{D}^{+}}, \mathrm{V}_{\text {OUT }}{ }^{+}\right)$to GND ...................3.6V
Voltage on All Pins....................GND -0.3 V to $\mathrm{V}^{+}+0.3 \mathrm{~V}$
Current Into OUTx ${ }^{+}$, OUTx ${ }^{-}$, ( $x=0$ to 10) ............. $\pm 25 \mathrm{~mA}$
Operating Junction Temperature Range, $\mathrm{T}_{\mathrm{J}}$ (Note 2) LTC6953I .......................................... $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Junction Temperature, $\mathrm{T}_{\mathrm{JMAX}}$............................... $130^{\circ} \mathrm{C}$ Storage Temperature Range .................. $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## PIn CONFIGURATIOn



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC6953IUKG\#PBF | LTC6953IUKG\#TRPBF | 6953 | $52-$ Lead $(7 \mathrm{~mm} \times 8 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Contact the factory for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{REF}^{+}}=\mathrm{V}_{\mathrm{D}}{ }^{+}=\mathrm{V}_{\mathrm{IN}}{ }^{+}=\mathrm{V}_{\mathrm{OUT}}{ }^{+}=3.3 \mathrm{~V}$ unless otherwise specified (Note 2). All voltages are with respect to GND.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input ( $\mathrm{IN}^{+}$, $\mathrm{IN}^{-}$) |  |  |  |  |  |  |  |
| $\mathrm{f}_{\text {IN }}$ | Frequency Range |  | $\bullet$ |  |  | 4500 | MHz |
|  | Input Signal Level | $\mathrm{R}_{\mathrm{Z}}=50 \Omega$, Single-Ended | $\bullet$ | 0.25 | 0.8 | 1.6 | VP-P |
|  | Self-Bias Voltage |  |  |  | 2.05 |  | V |
|  | Input Common Mode Voltage | 800 mV P-p Differential Input | $\bullet$ | 1.6 |  | 2.7 | V |
|  | Input Duty Cycle |  |  |  | 50 |  | \% |
|  | Minimum Input Slew Rate |  |  |  | 100 |  | V/us |

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{REF}^{+}}=\mathrm{V}_{\mathrm{D}}{ }^{+}=\mathrm{V}_{\mathrm{IN}}{ }^{+}=\mathrm{V}_{\mathrm{OUT}^{+}}=3.3 \mathrm{~V}$ unless otherwise specified (Note 2). All voltages are with respect to GND.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :--- | ---: | ---: |
|  | Minimum Input Signal Detected <br> $\left(V_{\text {cook }}=1\right)$ | PDVCOPK $=0$, f fin $=10 \mathrm{MHz}$, <br> Single-Ended Sine Wave | $\bullet$ | 250 | mV P-P |  |
|  | Maximum Input Signal Not Detected <br> $\left(V_{c o o k}=0\right)$ | PDVCOPK $=0$, f fin $=10 \mathrm{MHz}$, <br> Single-Ended Sine Wave | $\bullet$ |  | 40 | mV P-P |
|  | Input Resistance | Differential |  | 250 | $\Omega$ |  |
|  | Input Capacitance | Differential |  | 1.0 | pF |  |

CMOS SYNC/SYSREF Request Input (EZS_SRQ ${ }^{+}$Only)

|  | High-Level Input Voltage | EZS_SRQ- Tied to GND | $\bullet$ | 1.3 |  |
| :--- | :--- | :--- | :--- | :--- | ---: |
|  | Low-Level Input Voltage | EZS_SRQ- Tied to GND | $\bullet$ |  | 0.6 |
|  | Input Voltage Hysteresis | EZS_SRQ- Tied to GND |  |  | V |
|  | Input Current | EZS_SRQ- Tied to GND | $\bullet$ |  | mV |

## Differential SYNC/SYSREF Request Inputs (EZS_SRQ+ and EZS_SRO-)

|  | Input Signal Level |  | $\bullet$ | 0.5 | 0.8 | 2.7 |
| :--- | :--- | :--- | :--- | :--- | :--- | ---: |
|  | Self-Bias Voltage |  | $\bullet$ | 1.6 | 2.1 | 2.5 |
|  | Input Common Mode Voltage | $800 \mathrm{mV} V_{\text {P-p }}$ Differential Input | V |  |  |  |
|  | Input Resistance | Differential |  | 1.5 |  | 3.0 |
|  | Input Capacitance | Differential |  | V |  |  |

## Digital Pin Specifications

| $\mathrm{V}_{\text {IH }}$ | High-Level Input Voltage | $\overline{\mathrm{CS}}, \mathrm{SDI}, \mathrm{SCLK}, \overline{\mathrm{SD}}$ | $\bullet$ | 1.55 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage | $\overline{\mathrm{CS}}, \mathrm{SDI}, \mathrm{SCLK}, \overline{\text { SD }}$ | $\bullet$ |  | 0.8 | V |
| $\mathrm{V}_{\text {IHYS }}$ | Input Voltage Hysteresis | $\overline{\mathrm{CS}}, \mathrm{SDI}, \mathrm{SCLK}, \overline{\text { SD }}$ |  |  | 250 | mV |
|  | Input Current | $\overline{\mathrm{CS}}, \mathrm{SDI}, \mathrm{SCLK}, \overline{\text { SD }}$ | $\bullet$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\underline{\mathrm{IOH}^{\text {O }}}$ | High-Level Output Current | SDO and STAT, $\mathrm{V}_{0 H}=\mathrm{V}^{+}+400 \mathrm{mV}$ | $\bullet$ |  | -3.3 -1.9 | mA |
| $\underline{10 L}$ | Low-Level Output Current | SDO and STAT, $\mathrm{V}_{0 \mathrm{~L}}=400 \mathrm{mV}$ | $\bullet$ | 2.0 | 3.4 | mA |
|  | SDO Hi-Z Current |  | $\bullet$ |  | $\pm 1$ | $\mu \mathrm{A}$ |

## Digital Timing Specifications

| $\mathrm{t}_{\text {CKH }}$ | SCLK High Time |  | $\bullet$ | 25 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}^{\text {CKL }}$ | SCLK Low Time |  | $\bullet$ | 25 |  | ns |
| $\mathrm{t}_{\text {cSs }}$ | $\overline{\text { CS Setup Time }}$ |  | $\bullet$ | 10 |  | ns |
| ${ }_{\text {tCSH }}$ | $\overline{\text { CS High Time }}$ |  | $\bullet$ | 10 |  | ns |
| $\mathrm{t}_{\text {cs }}$ | SDI to SCLK Setup Time |  | $\bullet$ | 6 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | SDI to SCLK Hold Time |  | $\bullet$ | 6 |  | ns |
| $\mathrm{t}_{\mathrm{DO}}$ | SCLK to SDO Time | To $\mathrm{V}_{\mathrm{IH}} / \mathrm{V}_{\mathrm{IL}} / \mathrm{Hi}$-Z with 30 pF Load | $\bullet$ |  | 16 | ns |

## EZS_SRO Timing Specifications

| $t_{\text {SROH }}$ | EZS_SRQ High Time |  | $\bullet$ | 1 | ms |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $t_{\text {SRQL }}$ | EZS_SRQ Low Time |  | $\bullet$ | 1 | ms |
|  | EZS_SRQ Skew, Part to Part | SRQMD $=0$, PARSYNC $=0$ |  |  | 10 |

## Output Dividers (M0, M1, M2, M3, M4, M5, M6, M7, M8, M9 and M10)

| $M x$ | Output Divider Range ( $\mathrm{x}=0$ to 10) | $\mathrm{Mx}=\mathrm{P} \times 2^{\mathrm{N}}$, Where <br> $\mathrm{P}=1$ to 32 All Integers, $\mathrm{N}=0$ to 7 | $\bullet$ | 1 | 4096 |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{D}_{\text {DELx }}$ | Output Digital Delay ( $\mathrm{x}=0$ to 10) | $1 / 2$ Input Cycles (Note 3) | $\bullet$ | 0 | 4095 |

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{REF}^{+}}=\mathrm{V}_{\mathrm{D}^{+}}=\mathrm{V}_{\mathrm{IN}^{+}}=\mathrm{V}_{\mathrm{OUT}}{ }^{+}=3.3 \mathrm{~V}$ unless otherwise specified (Note 2). All voltages are with respect to GND.


CML Clock Outputs (0UTO ${ }^{+}$, OUT0 $^{-}$, OUT1 $^{+}$, OUT1 $^{-}$, OUT2 $^{+}$, OUT2 $^{-}$, OUT10 ${ }^{+}$, OUT10 $^{-}$)

| fout | Output Frequency | Differential Termination $=100 \Omega$, MODEX = 0 (Clock Mode) | $\bullet$ | 0 |  | 4500 | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Differential Termination $=100 \Omega$, MODEx = 1, 2 or 3 (SYSREF Modes) | $\bullet$ | 0 |  | 150 | MHz |
| $\underline{V_{0 D}}$ | Output Differential Voltage | Differential Termination $=100 \Omega$ | $\bullet$ | 32 | 420 | 550 | mV PK |
|  | Output Resistance | Differential |  |  | 100 |  | $\Omega$ |
|  | Output Common Mode Voltage | Differential Termination $=100 \Omega$ |  | $\mathrm{V}_{\text {OUT }}{ }^{+}-1.0$ |  |  | V |
| $t_{\text {RISE }}$ | Output Rise Time, 20\% to 80\% | Differential Termination $=100 \Omega$ |  | 50 |  |  | ps |
| $\mathrm{t}_{\text {FALL }}$ | Output Fall Time, 80\% to 20\% | Differential Termination $=100 \Omega$ |  | 50 |  |  | ps |
|  | Output Duty Cycle | Differential Termination $=100 \Omega$ | $\bullet$ | 45 | 50 | 55 | \% |
| $t_{\text {PD }}$ | Propagation Delay from $\mathrm{IN}^{ \pm}$to OUT10 | $\mathrm{f}_{\mathrm{IN}}=4500 \mathrm{MHz}, \mathrm{Mx}=16$ |  | 335 |  |  | ps |
|  | Propagation Delay from $\mathrm{IN}^{ \pm}$to OUT10, Temperature Variation | $\mathrm{f}_{\mathrm{IN}}=4500 \mathrm{MHz}, \mathrm{Mx}=16$ |  | 0.35 |  |  | $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\text {SKEW }}$ | Skew, All Outputs (Note 12) | One Part, All Mx the Same, Even or 1 | $\bullet$ | $\pm 10 \quad \pm 25$ |  |  | ps |
|  |  | One Part, Any Mx |  | $\pm 30$ |  |  | ps |
|  |  | Accross Multiple Parts; All Mx the Same, Even or 1 ; All $T_{J}$ within $\pm 10^{\circ} \mathrm{C}$ | $\bullet$ | $\pm 50$ |  |  | ps |
| Additional Output Delay, Mx = Odd vs Mx = 1 or Even |  | $M \mathrm{x}=5,11,15,17,19,25$ or 27 |  | 4 |  |  | ps |
|  |  | $\mathrm{Mx}=3,7,9,13,21,23,29$ or 31 |  | 15 |  |  | ps |

## Power Supply Voltages

|  | $\mathrm{V}_{\text {REF }}{ }^{+}$Supply Range |  | $\bullet$ | 3.15 | 3.3 | 3.45 | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
|  | $\mathrm{~V}_{\text {OUT }}{ }^{+}$Supply Range |  | $\bullet$ | 3.15 | 3.3 | 3.45 | V |
|  | $\mathrm{~V}_{\mathrm{D}}{ }^{\text {Supply Range }}$ |  | $\bullet$ | 3.15 | 3.3 | 3.45 | V |
|  | $\mathrm{~V}_{\mathbb{N}^{+}}$Supply Range |  | $\bullet$ | 3.15 | 3.3 | 3.45 | V |

## Power Supply Currents

| IDDOUT | Sum $\mathrm{VOUT}^{+}$Supply Currents | All Outputs Enabled (Note 5) | $\bullet$ | 750 | 850 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typical JESD204B/C Application (Note 6) |  | 570 |  | mA |
|  |  | PDALL = 1 |  | 500 |  | $\mu \mathrm{A}$ |
| $\overline{\mathrm{I}} \mathrm{CC}-3.3 \mathrm{~V}$ | Sum $\mathrm{V}^{+}$, $\mathrm{V}_{\text {REF }}+$, $\mathrm{V}_{\text {IN }}{ }^{+}$Supply Currents | Digital Inputs at Supply Levels | $\bullet$ | 99 | 120 | mA |
|  |  | Digital Inputs at Supply Levels, PDALL = 1 |  | 500 |  | $\mu \mathrm{A}$ |

# ELECTRICAL CHARACTERISTICS The odentes the speciiciations which apply vere the full operating 

 junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{REF}^{+}}=\mathrm{V}_{\mathrm{D}}{ }^{+}=\mathrm{V}_{\mathrm{IN}^{+}}=\mathrm{V}_{\mathrm{OUT}^{+}}=3.3 \mathrm{~V}$ unless otherwise specified (Note 2). All voltages are with respect to GND.| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Supply Current Deltas from Total Chip Current | PDx[1:0] = 2 ( $\mathrm{x}=0$ to 10) per Output |  | -34 |  | mA |
|  |  | PDx[1:0] = 3 ( $\mathrm{x}=0$ to 10) per Output |  | -68 |  | mA |
|  |  | EZS_SRQ $\pm$ State $=1, \mathrm{SSRQ}=1$ or SRQMD $=1$ |  | +175 |  | mA |
|  |  | Mx = Odd (Not Mx = 1) per Output |  | +8.6 |  | mA |
|  |  | ADELX $=1$ to 31 per Output |  | +3.0 |  | mA |
|  |  | ADELX $=32$ to 63 per Output |  | +4.7 |  | mA |

## Additive Phase Noise, Jitter and Spurious (Note 7)



Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC6953 is guaranteed to meet specified performance limits over the full operating junction temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. Under maximum operation conditions, airflow or heat sinking may be required to maintain a junction temperature of $125^{\circ} \mathrm{C}$ or lower. It is required that the Exposed Pad (Pin 53) be soldered directly to the ground plane with an array of thermal vias as described in the Applications Information section.
Note 3: Absolute maximum time of digital delay is limited to $100 \mu s$. Note 4: For fout $\geq 300 \mathrm{MHz}$, analog delay time vs ADELx varies. See Typical Performance Characteristics plot and the Operation section Note 5: All outputs configured as enabled clocks: all $\operatorname{PDx[1:0]=0,EZS}$ $S R Q^{ \pm}$pin state $=0, S S R Q=0, S R Q M D=0, P D A L L=0, P D V C O P K=0$.
Note 6: Configured with six enabled clock outputs and five SYSREF outputs with output drivers disabled: PDO, PD2, PD4, PD6, PD8, and $P D 10=0 ;$ PD1, PD3, PD5, PD7, and PD9 = 2; EZS_SRQ ${ }^{\ddagger}$ pin state $=0$; SSRQ $=0 ;$ SRQMD $=0 ;$ PDALL $=0 ;$ PDVCOPK $=0$.
Note 7: Additive phase noise and jitter from LTC6953 only. Incoming clock phase noise is not included.

Note 8: Measured using DC2610.
Note 9: Additive RMS jitter (ADC SNR method) is calculated by integrating the distribution section's measured phase noise floor out to fclk. Actual ADC SNR measurements show good agreement with this method.
Note 10: Measured with $36^{\prime \prime}$ cables from output of DC2610 to measurement instrument. Cable loss is NOT accounted for in this plot.
Note 11: Statistics calculated from 1200 total measured parts from two process lots.
Note 12: Skew is defined as the difference between the zero-crossing time of a given output and the average zero-crossing time of all outputs.
Note 13: Measured input power is de-embedded to the IN $\pm$ pins of the LTC6953.
Note 14: The LTC6953 is driven from a VCO (CVCO55CC-4000-4000) through a splitter. The other side of the splitter drives the input of a LTC6952 to lock the VCO in a PLL. The reference for the LTC6952 PLL is a Pascal $0 C X 0-E, f_{\text {REF }}=100 \mathrm{MHz}, P_{\text {REF }}=6 d B m$.

## TYPICAL PERFORMANCE CHARACTERISTICS




Total Phase Noise, Driven from VCO in a Locked PLL, $\mathrm{f}_{\mathrm{vco}}=4 \mathrm{GHz}, \mathrm{Mx}=2,4,8$ and 16


6953 G04


Additive Jitter vs DDEL Value, ADC SNR Method, $\mathfrak{f}_{\mathrm{IN}}=4 \mathrm{GHz}$, $M x=1,2,4,8$ and 16


Additive Jitter vs Input Slew Rate, ADC SNR Method


## TYPICAL PERFORMANCE CHARACTERISTICS



CML Differential Output at 1GHz


Differential Output Swing vs Frequency, Temperature


Analog Delay Time vs ADEL
Value, Temperature


Analog Delay Time vs ADEL Value Over Multiple Output Frequencies


Analog Delay Time Temperature Variation from $25^{\circ} \mathrm{C}$


Expected Skew Variation for a Single Part


TYPICAL PERFORMANCE CHARACTERISTICS


Propagation Delay Variation, Input to OUT4


Supply Current vs Junction Temperature, All Outputs Enabled


Propagation Delay vs Frequency, Temperature


Input Signal Detected vs
Frequency, Temperature


Supply Current vs Number of Disabled Outputs


## PIn fUnCTIOnS

$\overline{\text { CS }}$ (Pin 1): Serial Port Chip Select. This CMOS input initiates a serial port communication burst when driven low, ending the burst when driven back high. See the Operation section for more details.
$\mathbf{V}_{\mathbf{D}}{ }^{+}$(Pin 2): 3.15 V to 3.45 V Positive Supply Pins for Synchronization/SYSREF Request Functions and Serial Port. This pin should be bypassed directly to the ground plane using a $0.01 \mu \mathrm{~F}$ ceramic capacitor as close to the pin as possible.
OUTO ${ }^{+}$, OUTO${ }^{-}$(Pins 34, 33): Output Signals. The output divider is buffered and presented differentially on these pins. The outputs have $50 \Omega$ (typical) output resistance per side ( $100 \Omega$ differential). The far end of the transmission line is typically terminated with $100 \Omega$ connected across the outputs. See the Operation and Applications Information section for more details.

OUT1+, OUT1${ }^{-}$(Pins 31, 30): Same as OUT0.
OUT2+, OUT2${ }^{-}$(Pins 28, 27): Same as OUT0.
OUT3 ${ }^{+}$, OUT3${ }^{-}$(Pins 25, 24): Same as OUT0.
OUT4+, OUT4 ${ }^{-}$(Pins 22, 21): Same as OUT0.
OUT5 ${ }^{+}$, OUT5 ${ }^{-}$(Pins 19, 18): Same as OUT0.
OUT6+, OUT6${ }^{-}$(Pins 16, 15): Same as OUT0.
OUT7 ${ }^{+}$, OUT7- (Pins 13, 12): Same as OUTO.
OUT8 ${ }^{+}$, OUT8 ${ }^{-}$(Pins 10, 9): Same as OUT0.
OUT9+, OUT9 ${ }^{-}$(Pins 7, 6): Same as OUT0.
OUT10 ${ }^{+}$, OUT10 ${ }^{-}$(Pins 4, 3): Same as OUT0.
$\mathrm{V}_{\text {OUT }}{ }^{+}$(Pins 5, 8, 11, 14, 17, 20, 23, 26, 29, 32, 35): 3.15 V to 3.45 V Positive Supply Pins for Output Dividers. Each pin should be separately bypassed directly to the ground plane using a $0.01 \mu \mathrm{~F}$ ceramic capacitor as close to the pin as possible.
NC (Pins 36, 42, 43, 45, 46): Not Connected Internally. It is recommended that these pins be connected to the ground pad (pin 53).
$\mathbf{I N}^{+}$, $\mathbf{I N}^{-}$(Pins 37, 38): Input Signals. The differential signal placed on these pins is buffered with a low noise amplifier and fed to the internal distribution path. These self-biased inputs present a differential $250 \Omega$ (typical) resistance to aid impedance matching. They may also be driven single-ended by using the matching circuit in the Operation section.

VIN $^{+}$(Pins 39): 3.15 V to 3.45 V Positive Supply Pin for Input Circuitry. This pin should be bypassed directly to the ground plane using a $0.01 \mu \mathrm{~F}$ ceramic capacitor as close to the pin as possible.
$\overline{\text { SD }}$ (Pin 40): Chip Shutdown Pin. When tied to GND, this CMOS input disables all blocks in the chip. This is the same function as PDALL in the serial interface.
GND (Pin 41): Negative Power Supply (Ground). This pin should be tied directly to the ground pad (Pin 53).
$\mathbf{V}_{\text {REF }}{ }^{+}$(Pin 44): 3.15 V to 3.45 V Positive Supply Pin for EZS_SRQ circuitry. This pin should be bypassed directly to the ground plane using a $0.1 \mu \mathrm{~F}$ ceramic capacitor as close to the pin as possible.

EZS_SRQ+, EZS_SRQ- (Pins 47, 48): Synchronization or SYSREF Request Input. Bit SRQMD defines this differential or single-ended input as an EZSync request or SYSREF request. It can operate as a differential input, or EZS_SRQ ${ }^{-}$can be tied to GND and EZS_SRQ+ driven with a single-ended CMOS signal. See the Operation and Applications Information sections for more details.
STAT (Pin 49): Status Output. This signal is a configurable logical OR combination of the VCOOK and VCOOK status bits, programmable via the STATUS register. It can also be configured to present a diode voltage for temperature measurement. See the Operation section for more details.

SCLK (Pin 50): Serial Port Clock. This CMOS input clocks serial port input data on its rising edge. See the Operation section for more details.
SDO (Pin 51): Serial Port Data Output. This CMOS threestate output presents data from the serial port during a read communication burst. Optionally attach a resistor of $>200 \mathrm{k} \Omega$ to GND to prevent a floating output. See the Operation section for more details.

SDI (Pin 52): Serial Port Data Input. The serial port uses this CMOS input for data. See the Operation section for more details.

GND (Exposed Pad Pin 53): Negative Power Supply (Ground). The package exposed pad must be soldered directly to the PCB land. The PCB land pattern should have multiple thermal vias to the ground plane for both low ground inductance and also low thermal resistance.

## LTC6953

BLOCK DIAGRAM


## timing DIAGRAms

Propagation Delay and Output Skew


Differential CML Rise/Fall Times


## operation

The LTC6953 is a high performance multioutput clock distributor that operates up to 4.5 GHz . Utilizing Analog Devices' proprietary EZSync and ParallelSync standards, users of the LTC6953 and its companion part LTC6952 can synchronize clocks across multiple outputs and multiple chips. The device is able to achieve superior additive integrated jitter performance by way of its excellent output noise floor. For JESD204B/C subclass 1 applications, the LTC6953 also provides several convenient methods to generate SYSREF pulses.

## INPUT BUFFER

The LTC6953's input buffer provides a flexible interface to either differential or single-ended frequency sources. The inputs are self-biased, and AC-coupling is recommended for applications using external VCO/VCXO/VCSOs. However, the input can also be driven DC-coupled by LVPECL, CML or any other driver type within the input's specified common mode range. See the Applications Information section for more information on common input interface configurations, noting that the LTC6953's input buffer has an internal differential resistance of $250 \Omega$ as shown in Figure 1.


Figure 1. Simplified Input Interface Schematic
The maximum input frequency for the input buffer is 4.5 GHz , and the maximum amplitude is 1.6 V P-p. It is also important that the $\mathrm{IN}^{ \pm}$input signal be low noise and have a slew rate of at least $100 \mathrm{~V} / \mu \mathrm{s}$, although better performance will be achieved with a higher slew rate. For applications with input slew rates less than $2 \mathrm{~V} / \mathrm{ns}$, better
phase noise performance will be achieved by enabling the internal broadband noise filtering circuit within the input buffer. This is accomplished by asserting the configuration bit FILTV in serial port register h02. Note that setting FILTV $=1$ when the slew rate of the input is greater than $2 \mathrm{~V} / \mathrm{ns}$ will degrade the overall PLL phase noise performance. See Table 1 for recommended settings of FILTV.
Table 1. FILTV Programming

| FILTV | SLEW RATE OF INPUT |
| :---: | :---: |
| 1 | $<2 \mathrm{~V} / \mathrm{ns}$ |
| 0 | $\geq 2 \mathrm{~V} / \mathrm{ns}$ |

## Input Peak Detector

An input peak detection circuit on the $\mathrm{IN}^{ \pm}$inputs detects the presence of an input signal and provides the VCOOK and $\overline{\mathrm{VCOOK}}$ status flags available through both the STAT output and serial port register h00. $\overline{\mathrm{VCOOK}}$ is the logical inverse of VCOOK. The circuit has hysteresis to prevent the VCOOK flag from chattering at the detection threshold. The peak detector may be powered-down using the PDVCOPK bit found in register h02.

The peak detector approximates an RMS detector, therefore sine and square wave inputs will give different detection thresholds by a factor of $4 / \pi$. See Table 2 for VCOOK detection values.
Table 2. VCOOK, $\overline{\text { VCOOK Status Output vs Input Amplitude }}$

| VCOOK | $\overline{\mathrm{VCOOK}}$ | SINE WAVE $\mathrm{f}_{\mathrm{IN}}$ | SQUARE WAVE $\mathrm{f}_{\mathrm{IN}}$ |
| :---: | :---: | :---: | :---: |
| 1 | 0 | $\geq 250 \mathrm{mV} \mathrm{P}_{\text {-P }}$ | $\geq 200 \mathrm{mV} \mathrm{P}_{\text {-P }}$ |
| 0 | 1 | $<100 \mathrm{mV}$ P-P | $<75 \mathrm{mV}$ P-P |

## OUTPUT DIVIDERS (MO TO M10)

The eleven independent, identical output dividers are driven directly from the input buffer. They divide the input frequency $\mathrm{f}_{\mathrm{IN}}$ by the divide value Mx to produce a $50 \%$ duty cycle output signal at frequency foutx. The Mx value is set by the MPx[4:0] and the MDx[2:0] bits using Equation 1:

$$
\begin{equation*}
M x=(M P x+1) \cdot 2^{M D x} \tag{1}
\end{equation*}
$$

For proper operation, MDx must be 0 if $M x$ is less than or equal to 32.

## OPERATION

Any divider can be muted or powered down to save current by adjusting its corresponding PDx[1:0] bits. The description of the PDx[1:0] bits is shown in Table 3.
Table 3. PDx[1:0] Programming

| PDx[1:0] | DESCRIPTION |
| :---: | :--- |
| 0 | Normal Operation |
| 1 | Mute Output (OUTx = 0 If OINVX = 0, OUTx = 1 If OINVX $=1$ ), <br> Internal Divider Remains Running and Synchronized |
| 2 | Power-Down Output (Both + and - Outputs Go to V $_{\text {OUT }}{ }^{+}$), <br> Internal Divider Remains Running and Synchronized |
| 3 | Power-Down Divider and Output (Both + and - Outputs <br> Go to Vout ${ }^{+}$), Internal Divider Stops and Must Be <br> Re-Synchronized Upon Return to Normal Operation |

## DIGITAL OUTPUT DELAYS (DDELO TO DDEL10)

Each output divider can have the start time of the output delayed by integer multiples of $1 / 2$ of the input period after a synchronization event. The digital delay value is programmed into the $\operatorname{DDELx}[11: 0]$ bits and can be any value from 0 to 4095. Digital delays are only enabled when the synchronization bits SRQENx are set to " 1 ", and any changes to the output digital delays will not be reflected until after synchronization. Digital delay can be used with no degradation to clock jitter performance. See the Operation section on Synchronization and the Applications Information section for details on the use of the digital delay settings.

## ANALOG OUTPUT DELAYS (ADELO TO ADEL10)

Each output has a fine analog delay feature to further adjust its output delay time ( $\mathrm{t}_{\text {ADELX}}$ ) in small steps controlled by the ADELx[5:0] bits. For output frequencies less than 300 MHz , absolute time delays range from 0 to 1.1 ns . Above 300 MHz , the time delay is frequency dependent, and the valid useful range of ADELx is reduced according to Table 4.

Table 4. Maximum ADELx vs Output Frequency Range

| $\mathbf{f}_{\text {OUT }}$ RANGE | MAXIMUM ADELx |
| :---: | :---: |
| $\mathrm{f}_{\text {OUTx }} \leq 750 \mathrm{MHz}$ | 63 |
| $750 \mathrm{MHz}<\mathrm{f}_{\text {OUTx }} \leq 1 \mathrm{GHz}$ | 31 |
| $1 \mathrm{GHz}<\mathrm{f}_{\text {OUTx }} \leq 1.5 \mathrm{GHz}$ | 16 |
| $1.5 \mathrm{GHz}<\mathrm{f}_{\text {OUTx }} \leq 1.75 \mathrm{GHz}$ | 12 |
| $1.75 \mathrm{GHz}<\mathrm{f}_{\text {OUTx }} \leq 2.25 \mathrm{GHz}$ | 8 |
| $\mathrm{f}_{\text {OUTx }}>2.25 \mathrm{GHz}$ | 0 |

Figure 2 shows the approximate analog delay time ( $\mathrm{t}_{\text {ADELx }}$ ) vs ADELX and output frequency. Note that the $y$-axis is logarithmic scale, and that analog delay is zero for ADEL $=0$. See the Applications Information section for a more comprehensive method of calculating expected analog delay.


Figure 2. Analog Delay Time vs ADEL Code and Output Frequency

Use caution when using analog delay on device clocks as this will degrade jitter. Digital delay should be used whenever possible since it does not impact performance. The maximum value of analog delay will never need to be more than half of an input period.
Analog delays are always enabled regardless of the value of the SRQENx bits, and they take effect immediately upon a write to the ADELx registers. However, changes in ADEL can cause the output to glitch temporarily, especially switching between $A D E L=0$ and $A D E L \neq 0$. See the Applications Information section for details on the use of the analog delay settings. The LTC6952Wizard may be used for ADEL calculation and visualization.

## CML OUTPUT BUFFERS (OUTO TO OUT10)

All of the outputs are very low noise, low skew 2.5 V CML buffers. Each output can be either AC- or DC-coupled, and terminated with $100 \Omega$ differentially. If a single-ended output is desired, each side of the CML output can be individually AC-coupled and terminated with $50 \Omega$. The OINVx bits can selectively invert the sense of each output to facilitate board routing without having to cross

## OPERATION

matched-length traces. OINVx also determines the state of the output in a muted condition (PDx=1) as shown in Table 3. See Figure 3 for circuit details.


Figure 3. Simplified CML Interface Schematic (All OUTx)

## OUTPUT SYNCHRONIZATION AND SYSREF GENERATION

The LTC6953 has circuitry to allow all outputs to be synchronized into known phase alignments in multiple ways to suit different applications using the EZSync Multichip Clock Edge Synchronization protocol. Synchronization can be between any combination of outputs on the same chip (EZSync Standalone) or across multiple cascaded FOLLOWER chips (EZSync Multichip). Once the outputs are at the correct frequency and synchronized, the LTC6953 also has the ability to produce free running, gated or finitely pulsed SYSREF signals as indicated by the JESD204B/C subclass 1 specification.

## EZS_SRQ Input Buffer

Both synchronization and SYSREF requests are achieved by either a software signal (bit SSRQ in register h0B) or a voltage signal on the EZS_SRQ ${ }^{ \pm}$pins. The voltage on these pins may be any differential signal within the specifications in the Electrical Characteristics or alternatively a CMOS signal on EZS_SRQ+ while EZS_SRQ ${ }^{-}$is tied to GND. A simplified schematic of the EZS_SRQ input is shown in Figure 4. When using the SSRQ bit, the state of the EZS_SRQ" pins must be a logic " 0 ", easily achieved by setting both EZS_SRQ ${ }^{ \pm}$pins to GND. Likewise, when using the EZS_SRQ ${ }^{ \pm}$pins, bit SSRQ must be set to " 0 ". Bit SRQMD determines the type of request issued by the EZS_SRQ $\pm$ pins or SSRQ bit. When SRQMD $=0$,


Figure 4. Simplified EZS_SRQ Interface Schematic
the request is for synchronization of the outputs. When SRQMD $=1$, it is a request to output SYSREF pulses.

Note that synchronization MUST be performed before a SYSREF request. The synchronization must be repeated only if the divider setting is changed or if the divider is powered down.

## Synchronization Overview

The goal of synchronization is to align all output dividers on single or multiple LTC6953s (or other compatible Analog Devices clocking parts) into a known phase relationship. At initial power-up, after a power-on reset (POR) or any time the output divide values are changed, the outputs will not be synchronized. Any changes to the output digital delays (DDELx) will not be reflected until after synchronization. Although the outputs will be at the correct frequency without synchronization, the phases will have an unknown relationship until a synchronization event occurs.

To enable synchronization on the LTC6953, the SRQMD bit in register hOB must be set to "0". Synchronization begins either with the EZS_SRQ input driven to a high state or by writing " 1 " to the SSRQ bit. For any output with its SRQENx bit set to " 1 ", the output divider will stop running and return to a logic "0" state after an internal timing delay of greater than 100 $\mu \mathrm{s}$. The EZS_SRQ input state or SSRQ bit must remain high for a minimum of 1 ms .

## OPERATION

When the EZS_SRQ input is driven back low or " 0 " is written to the SSRQ bit, the synchronized internal dividers will start after an initial latency. Outputs with DDELx $\neq 0$ will be delayed by an extra DDELx/2 input cycles. The behavior of each output will be defined individually by the output's corresponding SRQENx and MODEx bits as shown in Table 5. All dividers with the same DDELx delay setting will have their output rising edge occur within the skew times as defined in the Electrical Characteristics table. The range of each delay is 0 to 4095 input half cycles and is independent of the divide ratio setting of each divider. See the Applications Information section for synchronization programming examples. Additionally, the LTC6952Wizard may be used to visualize these timing relationships.
Table 5. Synchronization (SRQMD =0) Output Behavior vs Device Settings

| SRQENx | MODEx | INTERNAL DIVIDER SYNC TO OTHER DIVIDERS | INTERNAL DIVIDER START LATENCY FROM SYNC SIGNAL FALLING EDGE (DDELX = 0) | OUTPUT BEHAVIOR |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | No | N/A | Free Running |
|  | 1,2 or 3 |  |  | Muted |
| 1 | 0 | Yes | $\sim 45 \mu \mathrm{~s}+7 / \mathrm{f}_{\mathrm{IN}}$ | Mute on SYNC High, Run on Sync Low |
|  | 1 or 3 |  |  | Muted |
|  | 2 |  |  | Sync Signal Pass-Through |

## SYSREF Generation Overview

The JESD204B/C subclass 1 specification describes a method to align multiple data converter devices (ADCs or DACs) in time and provide repeatable and programmable latency across the serial link with a logic device (FPGA). The Local Multi-Frame Clocks (LMFC) and internal clock dividers on all devices in the system are synchronized by a pulse (or pulse train) named SYSREF. Care must be taken to make sure the SYSREF signal remains synchronized to the ADC, DAC, and FPGA clocks and meets setup and hold timing as specified by the devices.

The LTC6953 supports three different methods of SYSREF generation as described in the JESD204B/C specification:

- Free running
- Gated on/off by a SYSREF request signal
- One, two, four or eight SYSREF pulses after the rising edge of a SYSREF request signal
These modes are defined by each output's individually programmable MODEx bits. In order to generate SYSREF pulses, bit SRQMD must be set to "1" and MPx must be greater than 0 . SYSREF requests (SYSREQ) are applied on the EZS_SRQ ${ }^{ \pm}$pins or by setting the SSRQ bit to " 1 ". Table 6 describes the output behavior in SYSREF generation mode. Bits SYSCT[1:0] can be found in register hOB.
Note that synchronization MUST be completed prior to SYSREF generation as described in the Synchronization Overview.
Table 6. Output Behavior in SYSREF Generation Mode (SRQMD = 1)

| SRQENx | MODEx | OUTPUT BEHAVIOR |
| :---: | :---: | :---: |
| 0 | 0 | Free Run, Ignore SYSREQ |
|  | 1,2 |  |
|  | or 3 | Muted, Ignore SYSREQ |
| 1 | 0 | Free Run, Ignore SYSREQ |
|  | 1 | Gated Pulses: Run on SYSREQ High, Mute on Low |
|  | 2 | SYSREQ Pass-Through |
|  | 3 | Output 2 ${ }^{\text {SYSCT }}$ Pulses After SYSREQ Goes High |

## Multichip Synchronization and SYSREF Generation

Using one LTC6953 in EZSync Standalone configuration (Figure 5), up to eleven clock signals or SYSREFs can be generated and synchronized. For applications requiring more than eleven clock outputs, the LTC6953 and its companion chip, the LTC6952, support two methods of multichip synchronization and SYSREF generation: EZSync Multichip and ParallelSync. The synchronization configuration is determined by bits EZMD and PARSYNC (on the LTC6952 only), and their required settings are shown in Table 7. Table 8 introduces the important attributes of these methods and their variants, with further details provided in the following paragraphs. Note that this table only refers to two-stage applications. Many more outputs are possible by using more stages.

## LTC6953

## OPERATION

Table 7. Settings of EZMD and PARSYNC for Different Synchronization Topologies

| CONTROL BIT | EZSync STANDALONE <br> (SEE Figure 5) | EZSync MULTICHIP (SEE FIGURES Figure 6 AND Figure 7) | ParallelSync MULTICHIP <br> (SEE FIGURES Figure 8 AND <br> Figure 9) |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | CONTROLLER | FOLLOWER | 1 |
| EZMD | 0 | 0 | 0 | 0 |

Table 8. Parameters and Limitations of EZSync and ParallelSync (Two Stages Only)

|  | EZSyncSTANDALONE(SEEFigure 5) | EZSync MULTICHIP |  |  |  | ParallelSync MULTICHIP |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | PIN CONTROLLEDREQUESTS(SEE Figure 6 ) |  | REQUEST PASS-THROUGH (SEE Figure 7) |  | GENERAL REFERENCE DISTRIBUTION (SEE Figure 8) | $\begin{gathered} \text { LTC6953 } \\ \text { REFERENCE } \\ \text { DISTRIBUTIN } \\ \text { SEE Figure 9) } \\ \hline \end{gathered}$ |
|  |  | CONTROLLER | FOLLOWER | CONTROLLER | FOLLOWER |  |  |
| RMS Jitter ${ }^{\text {a }}$ | $\sim 75 f$ s | $\sim 75 \mathrm{fs}$ | ~105fs | $\sim 75 \mathrm{fs}$ | ~105fs | $\sim 75 \mathrm{fs}$ | $\sim 75 f \mathrm{~s}$ |
| Possible Number of Followers (Nfol) | - | 1 to 11 |  | 1 to 5 |  | - | - |
| Possible Number of Parallel Parts (Npar) | - | - |  | - |  | Unlimited ${ }^{\text {b }}$ | 1 to 5 |
| Total Number of Outputs | 11 | 11 Nfol | 11 Nfol | 11-2 Nfol | 11 Nfol | 11 Npar | 11 Npar |
| Maximum Number of Outputs | 11 | 121 |  | 56 |  | Unlimited ${ }^{\text {b }}$ | 55 |
| Maximum Skew | $\mathrm{t}_{\text {SkEW }}$ | $\sim$ tskew + tpd $^{\text {c }}$ |  | $\sim \mathrm{t}_{\text {SKEW }}+\mathrm{tPD}^{\text {c }}$ |  | $\sim t_{\text {SKEW }}{ }^{\text {d }}$ | $\sim t_{\text {SKEW }}{ }^{\text {d }}$ |
| SYNC Timing | Easy | Easy |  | Easy |  | Moderate | Easy |
| $\underline{\text { SYSREF Request Timing }}$ | Easy | Moderate |  | Easy |  | Moderate | Easy |
| Number of External VCOs | 1 | 1 |  | 1 |  | Npar | Npar |
| Software SYNC/SYSREF Request? | Yes | No |  | Yes |  | No | Yes |

${ }^{\text {a }}$ Assumes ADC SNR equivalent integrated PLLNCO RMS jitter contribution of 27fs and additive jitter for distribution-only parts of 70fs.
${ }^{\mathrm{b}}$ The only limitation is the ability to distribute the reference accurately.
${ }^{\text {c }}$ Assumes worst-case skew between CONTROLLER and FOLLOWER outputs. Dependent on propagation delay of FOLLOWER and skew of controller-tofollower routing.
${ }^{\text {d }}$ Dependent on skew of reference distribution parts, reference routing and individual part-to-part skew.

## OPERATION



Figure 5. EZSync Standalone

## EZSync Multichip

When using EZSync multichip, compatible devices are cascaded together, with the clock output of a CONTROLLER device driving the inputs of one to eleven FOLLOWER devices as shown in Figure 6. The EZSync protocol allows for simple synchronization of all devices due to loose timing constraints on the SYNC signal. When used in a JESD204B/C application, SYSREF requests may need to be retimed to a free running SYSREF output to assure all FOLLOWERS start and stop their SYSREF signals at the same time. It is recommended that LTC6953 be used


Figure 6. EZSync Multichip Synchronization (Nine Followers Shown, Max Eleven Possible
as any FOLLOWER devices. However, LTC6952 can be used as a FOLLOWER if necessary by disabling its PLL (PDPLL = 1).

To simplify both SYNC and/or SYSREF requests down to a simple software write to the CONTROLLER's SSRQ bit, the devices may be connected as shown in Figure 7, where an additional CONTROLLER output drives each FOLLOWER's EZS_SRQ pins (only available for LTC6953

## operation



Figure 7. EZSync Multichip Synchronization with Request Pass-Through
or LTC6952 FOLLOWERS). This request pass-through configuration reduces the system complexity at the cost of fewer possible FOLLOWERS (a maximum of 5). Note that MPx for the CONTROLLER's pass-through output must be set greater than 0 .
For all cases of EZSync synchronization, the CONTROLLER must be programmed to output seven pre-pulses to each

FOLLOWER before the FOLLOWER outputs or any fol-lower-synchronous CONTROLLER outputs start clocking. Additionally, a CONTROLLER must have bit EZMD set to " 0 " and a FOLLOWER must have both EZMD and PDPLL set to "1". See the Applications Information section for a programming example. Additionally, the LTC6952Wizard provides programming guidance.

## ParalleISync

In a ParallelSync application, multiple ParallelSync compatible devices are connected in parallel with a shared distributed REF signal as shown in Figure 8. The advantage of parallel connection is improved jitter performance, as the clock signals do not propagate through two or more cascaded devices. However, synchronization requires tighter control of the SYNC and SYSREF request (SRQ) signals' timing because of the need to have the SYNC/SRQ edges fall within the same REF cycle for all connected devices. The LTC6953 is not compatible as a ParallelSync device except as part of the reference and EZS_SRQ distribution


Figure 8. ParallelSync Multichip Synchronization

## OPERATION

as described below. See the LTC6952 data sheet for more information on ParallelSync.
The SYNC/SRQ timing for ParallelSync can be simplified to a single software bit write by using an LTC6953 (or LTC6952 with its PLL disabled) as the reference and EZS_SRQ distribution block, as shown in Figure 9. In this application, the EZS_SRQ outputs of the reference distribution part should be set to transition on the falling edge of its corresponding reference clock output. To achieve this, first synchronize the reference distribution part using


Figure 9. ParallelSync Multichip Synchronization with LTC6953 or LTC6952 Reference Distribution
the settings given in Table 9, where DDEL $_{\text {REF }}$ can be any valid DDEL value.

Table 9. Reference Distribution Divider and DDEL Settings for ParallelSync

| REF CLK <br> DIVIDE | REF CLK DDEL | EZS_SRQ <br> DIVIDE | EZS_SRQ DDEL |
| :---: | :---: | :---: | :---: |
| 1 | DDEL $_{\text {REF }}$ | 2 | DDEL $_{\text {REF }}+1$ |
| 2 | DDEL $_{\text {REF }}$ | 2 | DDEL $_{\text {REF }}+2$ |
| 3 | DDEL $_{\text {REF }}$ | 3 | DDEL $_{\text {REF }}+3$ |
| 4 | DDEL $_{\text {REF }}$ | 4 | DDEL $_{\text {REF }}+4$ |
| REF Divide $>4$ | DDEL $_{\text {REF }}$ | $=$ REF Divide | DDEL $_{\text {REF }}$ |

Just before sending a SYNC or SYSREF request to the parallel parts, set the reference distribution part's SRQMD bit to " 1 ". This will automatically retime the passed-through requests to the reference clocks. After the request is done, set the SRQMD bit back to "0" to save supply current from the reference distribution part. See the Applications Information section for a programming example.
To determine the best configuration for a given application, the flowchart in Figure 10 can be used. This flowchart uses the parameters from Table 8 to guide the user to the most suitable configuration.
Depending on the user's system requirements, many simplifications or additions can be made for multiple chip synchronization. For example, the above applications only assume a maximum of two stages, even though more stages can be added to increase the number of outputs. However, these applications are beyond the scope of this data sheet. Please contact the factory.

## Power Savings in SYSREF Generation Mode

In most applications, SYSREF requests are a rare occurrence. The LTC6953 provides modes to shut down as much circuitry as possible while still maintaining the correct timing relationship between SYSREF outputs and clock outputs. Individual outputs may be put into a low power mode while leaving the internal dividers running by writing a " 2 " to the PDx bits, where $x$ is the output of interest. Additionally, putting the LTC6953 into SYSREF generation mode (SRQMD = 1) causes the part to draw a significantly higher current than SRQMD $=0$. Therefore,

## LTC6953

## operation



Figure 10. Flowchart to Determine the Best Synchronization Protocol for a Given Application

## OPERATION

leave the SRQMD bit set to "0" until a SYSREF request is required. When a SYSREF signal is needed, set SRQMD to " 1 ", return the PDx bits to " 0 ", then wait at least $50 \mu \mathrm{~s}$ before issuing a SYSREF request. Put the SYSREF outputs back into low power mode ( $\mathrm{PDx}=2$ ) and set SRQMD $=0$ when finished.

## SERIAL PORT

The SPI-compatible serial port provides control and monitoring functionality. A configurable status output STAT gives additional instant monitoring.

## Communication Sequence

The serial bus is composed of $\overline{C S}$, SCLK, SDI, and SDO. Data transfers to the part are accomplished by the serial bus master device first taking $\overline{\mathrm{CS}}$ low to enable the LTC6953's port. Input data applied on SDI is clocked on the rising edge of SCLK, with all transfers MSB first. The
communication burst is terminated by the serial bus master returning $\overline{\mathrm{CS}}$ high. See Figure 12 for details.

Data is read from the part during a communication burst using SDO. Readback may be multidrop (more than one LTC6953 connected in parallel on the serial bus), as SD0 is three-stated ( $\mathrm{Hi}-\mathrm{Z}$ ) when $\overline{\mathrm{CS}}$ is high or when data is not being read from the part. If the LTC6953 is not used in a multidrop configuration or if the serial port master is not capable of setting the SDO line level between read sequences, it is recommended to attach a high value resistor of greater than 200k between SDO and GND to ensure the line returns to a known level during Hi-Z states. See Figure 13 for details.

## Single Byte Transfers

The serial port is arranged as a simple memory map, with status and control available in 56 , byte-wide registers. All data bursts are comprised of at least two bytes.


Figure 11. Serial Port Write Timing Diagram


Figure 12. Serial Port Read Timing Diagram

## LTC6953

## OPERATION

The 7 most significant bits of the first byte are the register address, with an LSB of "1" indicating a read from the part, and LSB of " 0 " indicating a write to the part. The subsequent byte or bytes, is data from/to the specified register address. See Figure 13 for an example of a detailed write sequence and Figure 14 for a read sequence.
Figure 15 shows an example of two write communication bursts. The first byte of the first burst sent from the serial bus master on SDI contains the destination register address (ADDRX) and an LSB of " 0 " indicating a write. The next byte is the data intended for the register at address ADDRX. $\overline{C S}$ is then taken high to terminate the
transfer. The first byte of the second burst contains the destination register address (ADDRY) and an LSB indicating a write. The next byte on SDI is the data intended for the register at address ADDRY. $\overline{\mathrm{CS}}$ is then taken high to terminate the transfer.

## Multiple Byte Transfers

More efficient data transfer of multiple bytes is accomplished by using the LTC6953's register address autoincrement feature as shown in Figure 16. The serial port master sends the destination register address in the first byte and its data in the second byte as before, but


Figure 13. Serial Port Write Sequence


Figure 14. Serial Port Read Sequence


Figure 15. Serial Port Single Byte Writes

## OPERATION



Figure 16. Serial Port Auto-Increment Write
continues sending bytes destined for subsequent registers. Byte 1's address is ADDRX + 1, Byte 2's address is $A D D R X+2$, and so on. If the register address pointer attempts to increment past 56 (h38), it is automatically reset to 0 .

An example of an auto-increment read from the part is shown in Figure 17. The first byte of the burst sent from the serial bus master on SDI contains the destination register address (ADDRX) and an LSB of " 1 " indicating a read. Once the LTC6953 detects a read burst, it takes SDO out of the Hi-Z condition and sends data bytes sequentially, beginning with data from register ADDRX. The part ignores all other data on SDI until the end of the burst.

## Multidrop Configuration

Several LTC6953s may share the serial bus. In this multidrop configuration, SCLK, SDI, and SDO are common between all parts. The serial bus master must use a separate $\overline{C S}$ for each part and ensure that only one device has $\overline{\mathrm{CS}}$ asserted at any time. It is recommended to attach a
high value resistor to SDO to ensure the line returns to a known level during $\mathrm{Hi}-\mathrm{Z}$ states.

## Serial Port Registers

The memory map of the LTC6953 is found in Table 10, with detailed bit descriptions found in Table 11. The register address shown in hexadecimal format under the "ADDR" column is used to specify each register. Each register is denoted as either read-only ( R ) or read-write ( $\mathrm{R} / \mathrm{W}$ ). The register's default value on device power-up or after a reset is shown at the right.
The read-only register at address h00 is used to determine different status flags. These flags may be instantly output on the STAT pin by configuring register h01. See STAT Output section for more information.

The register at address h38 is a read-only byte for device identification.


Figure 17. Serial Port Auto-Increment Read

## operation

Table 10. Serial Port Register Contents

| ADDR | MSB | [6] | [5] | [4] | [3] | [2] | [1] | LSB | R/W | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| h00 | 0 | 0 | 1 | 0 | $\overline{\mathrm{VCOOK}}$ | VCOOK | 0 | 1 | R |  |
| h01 | INVSTAT | x[6] | x[5] | x[4] | x[3] | x[2] | x[1] | x [0] | R/W | h04 |
| h02 | PDALL | * | PDVCOPK | * | * | * | FILTV | POR | R/W | h08 |
| h03 | PD3[1] | PD3[0] | PD2[1] | PD2[0] | PD1[1] | PD1[0] | PDO[1] | PDO[0] | R/W | h00 |
| h04 | PD7[1] | PD7[0] | PD6[1] | PD6[0] | PD5[1] | PD5[0] | PD4[1] | PD4[0] | R/W | h00 |
| h05 | TEMPO | * | PD10[1] | PD10[0] | PD9[1] | PD9[0] | PD8[1] | PD8[0] | R/W | h00 |
| h06 | * | * | * | * | * | * | * | * | R/W | h0C |
| h07 | * | * | * | * | * | * | * | * | R/W | h01 |
| h08 | * | * | * | * | * | * | * | * | R/W | h00 |
| h09 | * | * | * | * | * | * | * | * | R/W | h2D |
| h0A | * | * | * | * | * | * | * | * | R/W | h93 |
| h0B | * | * | * | EZMD | SRQMD | SYSCT[1] | SYSCT[0] | SSRQ | R/W | h86 |
| h0C | MP0[4] | MP0[3] | MP0[2] | MP0[1] | MP0[0] | MDO[2] | MD0[1] | MDO[0] | R/W | h00 |
| h0D | SRQENO | MODEO[1] | MODEO[0] | OINVO | DDELO[11] | DDELO[10] | DDELO[9] | DDELO[8] | R/W | h00 |
| h0E | DDELO[7] | DDEL0[6] | DDELO[5] | DDELO[4] | DDEL0[3] | DDELO[2] | DDELO[1] | DDELO[0] | R/W | h00 |
| h0F | * | * | ADELO[5] | ADELO[4] | ADELO[3] | ADELO[2] | ADEL0[1] | ADELO[0] | R/W | h00 |
| h10 | MP1[4] | MP1[3] | MP1[2] | MP1[1] | MP1[0] | MD1[2] | MD1[1] | MD1[0] | R/W | h00 |
| h11 | SRQEN1 | MODE1[1] | MODE1[0] | OINV1 | DDEL1[11] | DDEL1[10] | DDEL1[9] | DDEL1[8] | R/W | h00 |
| h12 | DDEL1[7] | DDEL1[6] | DDEL1[5] | DDEL1[4] | DDEL1[3] | DDEL1[2] | DDEL1[1] | DDEL1[0] | R/W | h00 |
| h13 | * | * | ADEL1[5] | ADEL1[4] | ADEL1[3] | ADEL1[2] | ADEL1[1] | ADEL1[0] | R/W | h00 |
| h14 | MP2[4] | MP2[3] | MP2[2] | MP2[1] | MP2[0] | MD2[2] | MD2[1] | MD2[0] | R/W | h00 |
| h15 | SRQEN2 | MODE2[1] | MODE2[0] | OINV2 | DDEL2[11] | DDEL2[10] | DDEL2[9] | DDEL2[8] | R/W | h00 |
| h16 | DDEL2[7] | DDEL2[6] | DDEL2[5] | DDEL2[4] | DDEL2[3] | DDEL2[2] | DDEL2[1] | DDEL2[0] | R/W | h00 |
| h17 | * | * | ADEL2[5] | ADEL2[4] | ADEL2[3] | ADEL2[2] | ADEL2[1] | ADEL2[0] | R/W | h00 |
| h18 | MP3[4] | MP3[3] | MP3[2] | MP3[1] | MP3[0] | MD3[2] | MD3[1] | MD3[0] | R/W | h00 |
| h19 | SRQEN3 | MODE3[1] | MODE3[0] | OINV3 | DDEL3[11] | DDEL3[10] | DDEL3[9] | DDEL3[8] | R/W | h00 |
| h1A | DDEL3[7] | DDEL3[6] | DDEL3[5] | DDEL3[4] | DDEL3[3] | DDEL3[2] | DDEL3[1] | DDEL3[0] | R/W | h00 |
| h1B | * | * | ADEL3[5] | ADEL3[4] | ADEL3[3] | ADEL3[2] | ADEL3[1] | ADEL3[0] | R/W | h00 |
| h1C | MP4[4] | MP4[3] | MP4[2] | MP4[1] | MP4[0] | MD4[2] | MD4[1] | MD4[0] | R/W | h00 |
| h1D | SRQEN4 | MODE4[1] | MODE4[0] | OINV4 | DDEL4[11] | DDEL4[10] | DDEL4[9] | DDEL4[8] | R/W | h00 |
| h1E | DDEL4[7] | DDEL4[6] | DDEL4[5] | DDEL4[4] | DDEL4[3] | DDEL4[2] | DDEL4[1] | DDEL4[0] | R/W | h00 |
| h1F | * | * | ADEL4[5] | ADEL4[4] | ADEL4[3] | ADEL4[2] | ADEL4[1] | ADEL4[0] | R/W | h00 |
| h20 | MP5[4] | MP5[3] | MP5[2] | MP5[1] | MP5[0] | MD5[2] | MD5[1] | MD5[0] | R/W | h00 |
| h21 | SRQEN5 | MODE5[1] | MODE5[0] | OINV5 | DDEL5[11] | DDEL5[10] | DDEL5[9] | DDEL5[8] | R/W | h00 |
| h22 | DDEL5[7] | DDEL5[6] | DDEL5[5] | DDEL5[4] | DDEL5[3] | DDEL5[2] | DDEL5[1] | DDEL5[0] | R/W | h00 |
| h23 | * | * | ADEL5[5] | ADEL5[4] | ADEL5[3] | ADEL5[2] | ADEL5[1] | ADEL5[0] | R/W | h00 |
| h24 | MP6[4] | MP6[3] | MP6[2] | MP6[1] | MP6[0] | MD6[2] | MD6[1] | MD6[0] | R/W | h00 |

## OPERATION

| ADDR | MSB | [6] | [5] | [4] | [3] | [2] | [1] | LSB | R/W | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| h25 | SRQEN6 | MODE6[1] | M0DE6[0] | OINV6 | DDEL6[11] | DDEL6[10] | DDEL6[9] | DDEL6[8] | R/W | h00 |
| h26 | DDEL6[7] | DDEL6[6] | DDEL6[5] | DDEL6[4] | DDEL6[3] | DDEL6[2] | DDEL6[1] | DDEL6[0] | R/W | h00 |
| h27 | * | * | ADEL6[5] | ADEL6[4] | ADEL6[3] | ADEL6[2] | ADEL6[1] | ADEL6[0] | R/W | h00 |
| h28 | MP7[4] | MP7[3] | MP7[2] | MP7[1] | MP7[0] | MD7[2] | MD7[1] | MD7[0] | R/W | h00 |
| h29 | SRQEN7 | MODE7[1] | MODE7[0] | OINV7 | DDEL7[11] | DDEL7[10] | DDEL7[9] | DDEL7[8] | R/W | h00 |
| h2A | DDEL7[7] | DDEL7[6] | DDEL7[5] | DDEL7[4] | DDEL7[3] | DDEL7[2] | DDEL7[1] | DDEL7[0] | R/W | h00 |
| h2B | * | * | ADEL7[5] | ADEL7[4] | ADEL7[3] | ADEL7[2] | ADEL7[1] | ADEL7[0] | R/W | h00 |
| h2C | MP8[4] | MP8[3] | MP8[2] | MP8[1] | MP8[0] | MD8[2] | MD8[1] | MD8[0] | R/W | h00 |
| h2D | SRQEN8 | MODE8[1] | MODE8[0] | OINV8 | DDEL8[11] | DDEL8[10] | DDEL8[9] | DDEL8[8] | R/W | h00 |
| h2E | DDEL8[7] | DDEL8[6] | DDEL8[5] | DDEL8[4] | DDEL8[3] | DDEL8[2] | DDEL8[1] | DDEL8[0] | R/W | h00 |
| h2F | * | * | ADEL8[5] | ADEL8[4] | ADEL8[3] | ADEL8[2] | ADEL8[1] | ADEL8[0] | R/W | h00 |
| h30 | MP9[4] | MP9[3] | MP9[2] | MP9[1] | MP9[0] | MD9[2] | MD9[1] | MD9[0] | R/W | h00 |
| h31 | SRQEN9 | MODE9[1] | MODE9[0] | OINV9 | DDEL9[11] | DDEL9[10] | DDEL9[9] | DDEL9[8] | R/W | h00 |
| h32 | DDEL9[7] | DDEL9[6] | DDEL9[5] | DDEL9[4] | DDEL9[3] | DDEL9[2] | DDEL9[1] | DDEL9[0] | R/W | h00 |
| h33 | * | * | ADEL9[5] | ADEL9[4] | ADEL9[3] | ADEL9[2] | ADEL9[1] | ADEL9[0] | R/W | h00 |
| h34 | MP10[4] | MP10[3] | MP10[2] | MP10[1] | MP10[0] | MD10[2] | MD10[1] | MD10[0] | R/W | h00 |
| h35 | SRQEN10 | MODE10[1] | MODE10[0] | OINV10 | DDEL10[11] | DDEL10[10] | DDEL10[9] | DDEL10[8] | R/W | h00 |
| h36 | DDEL10[7] | DDEL10[6] | DDEL10[5] | DDEL10[4] | DDEL10[3] | DDEL10[2] | DDEL10[1] | DDEL10[0] | R/W | h00 |
| h37 | * | * | ADEL10[5] | ADEL10[4] | ADEL10[3] | ADEL10[2] | ADEL10[1] | ADEL10[0] | R/W | h00 |
| h38 | REV[3] | REV[2] | REV[1] | REV[0] | PART[3] | PART[2] | PART[1] | PART[0] | R | hx3 ${ }^{\dagger}$ |

* Unused
$\dagger$ Varies depending on revision


## LTC6953

## OPERATION

Table 11. Serial Port Register Bit Field Summary

| BITS | DESCRIPTION | DEFAULT | ADDR |
| :---: | :---: | :---: | :---: |
| ADELx[5:0] | OUTO Analog Delay Setting | 0 | Various |
| DDELx[11:0] | OUTx Delay in $1 / 2$ Input Cycles | h000 | Various |
| EZMD | EZSync Mode | 0 | h0B |
| FILTV | Input Buffer Filter | 0 | h02 |
| INVSTAT | Invert STAT Output | 0 | h01 |
| MDx[2:0] | OUTx $2^{\text {N }}$ Value | 0 | Various |
| MODEx[1:0] | $\begin{aligned} & \text { SYSREF Mode (SRQENX }=1) \text { : } \\ & 0=\text { Free Run } \\ & 1=\text { Gated Pulses } \\ & 2=\text { Request Pass-Through } \\ & 3=2^{\text {SYSCT Pulses }} \end{aligned}$ | 0 | Various |
| MPx[4:0] | OUTx Prescaler Value | h0 | Various |
| OINVx | OUTx Inversion | 0 | Various |
| PART[3:0] | Part Code (h2 = 6952, h3 = 6953) |  | h38 |
| PDALL | Full Chip Power-Down | 0 | h02 |
| PDVCOPK | Powers Down Input Signal Detector | 0 | h02 |
| PDx[1:0] | OUTx Power-Down Mode: <br> 0 = Normal Operation <br> 1 = Output Muted to Logic "0" <br> $2=$ Power-Down Output <br> Driver <br> 3 = Power-Down Full Divider | ho | Various |
| POR | Force Power-On-Reset | 0 | h02 |


| BITS | DESCRIPTION | DEFAULT | ADDR |
| :---: | :---: | :---: | :---: |
| REV[3:0] | Revision Code |  | h38 |
| SRQENx | Enable SYNC or SYSREF on OUTx | 0 | Various |
| SRQMD | 0 = Synchronization Mode <br> 1 = SYSREF Request Mode | 0 | h0B |
| SSRQ | Software SYNC or SYSREF Request | 0 | h0B |
| SYSCT[1:0] | SYSREF Pulse Count for MODEX = 3: $0=\text { One Pulse }$ <br> 1 = Two Pulses <br> 2 = Four Pulses <br> 3 = Eight Pulses | h3 | h0B |
| TEMPO | Enable temperature Measurement Diode on STAT |  | h05 |
| VCOOK | Input Valid Flag |  | h00 |
| VC00K | Input Not Valid Flag |  | h00 |
| $\mathrm{x}[6: 0]$ | STAT Output OR Mask | h04 | h01 |

## OPERATION

## STAT Output

The STAT output pin is configured with the $x[6: 0]$ bits and INVSTAT of register h01. These bits are used to bit-wise mask or enable, the corresponding status flags of status register h00, according to Equation 2 and shown schematically in Figure 18. The result of this bit-wise boolean operation is then output on the STAT pin if TEMPO is " 0 ".

$$
\begin{equation*}
\text { STAT }= \tag{2}
\end{equation*}
$$

(OR (Reg00[6:0] AND Reg01[6:0])) XOR INVSTAT


Figure 18. STAT Simplified Schematic

For example, if the application requires STAT to go high whenever the VCOOK flag is set, then x[2] should be set to " 1 " and INVSTAT should be set to " 0 ", giving a register value of h04. Since only VCOOK and VCOOK are used for the LTC6953, only bits $x[3: 2]$ should be used. Bits $x[6: 4]$ and $x[1: 0]$ should always be set to 0 .
The STAT pin may be transformed to a temperature measurement with internal $300 \mu \mathrm{~A}$ bias current by setting bit TEMPO in register h05 to "1". To get an approximate die temperature, a single calibration point is needed first. Measure the STAT pin voltage ( $\mathrm{V}_{\text {TEMPC }}$ ) with the LTC6953 powered down (PDALL = 1) at a known temperature ( $T_{\text {CAL }}$ ). Then the operating temperature may be calculated in a desired application by measuring the STAT voltage ( $\mathrm{V}_{\text {TEMP }}$ ) and using Equation 3 :

$$
\begin{equation*}
T=665 \cdot\left(V_{T E M P C}-V_{T E M P}\right)+T_{\text {CAL }} \tag{3}
\end{equation*}
$$

where $T$ and $T_{\text {CAL }}$ are in ${ }^{\circ} \mathrm{C}$, and $\mathrm{V}_{\text {TEMPC }}$ and $\mathrm{V}_{\text {TEMP }}$ are in V . Note that no external bias current is required. Allow $50 \mu \mathrm{~s}$ settling time after setting TEMPO to " 1 ".

## Block Power-Down Control

The LTC6953's power-down control bits are located in register h02, described in Table 11. Different portions of the device may be powered down independently. To power down individual outputs, see Table 3. Care must be taken with the LSB of this register, the POR (power-on-reset) bit. When written to "1", this bit forces a full reset of the part's digital circuitry to its power-up default state.

## APPLICATIONS INFORMATION

## INTRODUCTION

The purpose of a clock distributor is to take an incoming clock signal of frequency $\mathrm{f}_{\mathrm{IN}}$ and produce multiple new clock signals at the same frequency or some other frequency value divided down from the input frequency. Each output clock can have its phase individually adjusted relative to the other clocks through the synchronization process. Figure 19 shows a typical application of the LTC6953.


Figure 19. LTC6953 Typical Application

## OUTPUT FREQUENCY

For a given input frequency $f_{I N}$, the output frequency $f_{\text {OUTx }}$ produced at the output of the Mx dividers is given by Equation 4:

$$
\mathrm{f}_{\text {OUTx }}=\frac{\mathrm{f}_{\mathrm{IN}}}{\mathrm{Mx}}
$$

## DIGITAL AND ANALOG OUTPUT DELAYS

Synchronization allows the start times of each output divider to be delayed by the value programmed into the digital delay bits (DDELx), expressed in $1 / 2$ input cycles. Applications needing to calculate the delay in terms of time can use Equation 5 where DDELx is DDEL0 to DDEL10:

$$
\begin{equation*}
\mathrm{t}_{\text {DDELX }}=\frac{\mathrm{D}_{\text {DELX }}}{\left(2 \cdot \mathrm{f}_{\mathrm{IN}}\right)} \tag{5}
\end{equation*}
$$

The analog delay blocks (ADELx) are useful in trimming signal timing differences caused by non-ideal PCB routing. This is effective for optimizing setup and hold times for SYSREFs versus device clocks in JESD204B/C applications. Unlike digital delay, adding analog delay will adversely affect the jitter performance. Add analog delay to the SYSREF path whenever possible to minimize the impact on the device clocks. For example, if the SYSREF signal in a SYSREF/Clock pair is arriving at the destination device too late, it is better to add one digital delay code to the device clock and then add analog delay to the SYSREF, if necessary, to bring it closer to the device clock.

The approximated analog delay time can be calculated in picoseconds (ps) by Equations 6 (for ADELx < 32) and Equation 7 (for ADELx $\geq 32$ ) while adhering to the frequency limitations described in Table 4.

## ADELX = 1 to 31:

$$
\begin{align*}
\mathrm{t}_{\text {ADEL }}= & {\left[(11.25 \cdot \mathrm{ADELX}+93.8)^{-2.5}+\right.} \\
& \left.\left(0.00285 \cdot f_{\text {OUT }}\right)^{2.5}\right]^{-0.4} \tag{6}
\end{align*}
$$

ADELX = 32 to 63:

$$
\begin{align*}
\mathrm{t}_{\text {ADEL }} & =\left[(26 \cdot A D E L x-517)^{-2.5}+\right. \\
& \left.\left(0.00125 \cdot \mathrm{f}_{\mathrm{OUT}}\right)^{2.5}\right]^{-0.4} \tag{7}
\end{align*}
$$

where $\mathrm{f}_{\text {OUT }}$ is the output frequency in GHz . The LTC6952Wizard may be used for analog delay calculation and visualization.

## APPLICATIONS INFORMATION

INPUT BUFFER
The LTC6953's input buffer, shown in Figure 1, has a frequency range of DC to 4.5 GHz . The buffer has a partial onchip differential input termination of $250 \Omega$, allowing some
flexibility for an external matching network if desired. Figure 20 shows recommended interfaces for different input signal types.


AC-COUPLED DIFFERENTIAL LVPECL


AC-COUPLED DIFFERENTIAL CML


AC-COUPLED DIFFERENTIAL LVDS


OUTPUT COMMON MODE LEVELS OF DC-COUPLED DRIVERS MUST BE WITHIN THE MIN AND MAX IN INPUT COMMON MODE LEVELS SPECIFIED IN THE ELECTRICAL CHARACTERISTICS.


Figure 20. Common Input Interface Configurations. All $Z_{0}$ Signal Traces Are $50 \Omega$ Transmission Lines

## APPLICATIONS INFORMATION

EZS_SRQ INPUT
The LTC6953's EZS_SRQ input buffer, shown in Figure 4, controls synchronization requests and SYSREF requests. All connections MUST be DC-coupled and can be either
differential CML or LVPECL, differential LVDS with a levelshifting network or single-ended 1.8 V to 3.3 V CMOS into the EZS_SRQ ${ }^{+}$input pin (EZS_SRQ- must be grounded for CMOS drive). Figure 21 shows the recommended interface types.


Figure 21. Common EZS_SRQ Input Interface Configurations. All $Z_{0}$ Signal Traces Are $50 \Omega$ Transmission Lines

## APPLICATIONS INFORMATION

## JESD204B/C DESIGN EXAMPLE USING EZSync STANDALONE

This design example consists of a system of two JESD204B/C analog-to-digital converters (ADCs), two JESD204B/C digital-to-analog converters (DACs) and a JESD204B/C compatible FPGA. All of the data converters (ADCs and DACs) and the FPGA require JESD204B/C subclass 1 device clocks and SYSREFs, and the FPGA requires an extra management clock. Additionally, the ADCs require a low noise clock of less than 100fs total RMS jitter. This leads to a total of 11 separate signals to generate, with frequencies listed below. For this example, the SYSREF frequencies for all devices are the same and should output four pulses upon a SYSREF request rising edge:

$$
\begin{aligned}
& \mathrm{f}_{\text {ADC-CLK }}=500 \mathrm{MHz} \\
& \mathrm{f}_{\text {DAC-CLK }}=4000 \mathrm{MHz} \\
& \mathrm{f}_{\text {FPGA-CLK }}=125 \mathrm{MHz} \\
& \mathrm{f}_{\text {FPGA-MGMT }}=100 \mathrm{MHz} \\
& \mathrm{f}_{\text {SYSREF }}=12.5 \mathrm{MHz}
\end{aligned}
$$

Since the total number of outputs is 11 , a single LTC6953 can be used to generate all of the outputs needed as shown in Figure 22. Note that termination resistors and AC-coupling capacitors are not shown for clarity.

## Input Assumptions

For this example, assume the input is driven by an external clock generator with a frequency of 4000 MHz .

$$
f_{\mathrm{f}}=4000 \mathrm{MHz}
$$

## Design Procedure

Designing and enabling this clock distribution solution consists of the following steps:

1. Determine all output modes.
2. Determine all M divider values.
3. Determine all digital delay values.
4. Program the IC with the correct divider values, output delays, and other settings.
5. Synchronize the outputs.
6. Place the SYSREF outputs in a lower power mode until the next SYSREF request (optional, see Operations section).
7. Place IC into SYSREF request mode and send a SYSREF request when needed.
8. Return the IC into SYNC mode (SRQMD = 0) and place the SYSREF outputs into a lower power mode for power savings (optional).


Figure 22. Block Diagram for JESD204B/C EZSync Standalone Design Example

## APPLICATIONS InFORMATION

Note that synchronization MUST be performed before a SYSREF request. The synchronization must be repeated only if the divider setting is changed or if the divider is powered down.

## Determining Output Modes

All outputs can be programmed as clocks (MODEx = 0), SYSREFs (MODEx = 1 or 3) or SYNC/SRQ pass-through outputs (MODEx = 2) using each output's individual MODEx bits as described in Table 5 and Table 6. Any output can also be programmed to ignore SYNC and SYSREF requests by setting that output's corresponding SRQENx bit to " 0 ". Noting that this design example calls for pulsed SYSREFs (MODEx = 3) and that the FPGA management clock should always be free running ( $S R Q E N x=0$ ), Table 12 summarizes each output's mode settings.
Table 12. Output Mode Settings for EZSync Standalone Design Example

| OUTPUT | PURPOSE | SRQENx | MODEx | PDx |
| :---: | :---: | :---: | :---: | :---: |
| OUT0 | ADCO SYSREF | 1 | 3 | 0 |
| OUT1 | ADCO CLK | 1 | 0 | 0 |
| OUT2 | ADC1 SYSREF | 1 | 3 | 0 |
| OUT3 | ADC1 CLK | 1 | 0 | 0 |
| OUT4 | FPGA SYSREF | 1 | 3 | 0 |
| OUT5 | FPGA DEV CLK | 1 | 0 | 0 |
| OUT6 | FPGA MGMT CLK | 0 | 0 | 0 |
| OUT7 | DACO SYSREF | 1 | 3 | 0 |
| OUT8 | DACO CLK | 1 | 0 | 0 |
| OUT9 | DAC1 SYSREF | 1 | 3 | 0 |
| OUT10 | DAC1 CLK | 1 | 0 | 0 |

## Determining Output Divider Values

Since the desired frequencies of each output are already determined, the output divider values can be calculated using Equation 4. The results are shown in Table 13.

Table 13. Output Divide Settings for EZSync Standalone Design Example

| OUTPUT | PURPOSE | FREQUENCY <br> $(\mathbf{M H z})$ | DIVIDE VALUE <br> (Mx) |
| :---: | :---: | :---: | :---: |
| OUT0 | ADCO SYSREF | 12.5 | 320 |
| OUT1 | ADCO CLK | 500 | 8 |
| OUT2 | ADC1 SYSREF | 12.5 | 320 |
| OUT3 | ADC1 CLK | 500 | 8 |
| OUT4 | FPGA SYSREF | 12.5 | 320 |
| OUT5 | FPGA DEV CLK | 125 | 32 |
| OUT6 | FPGA MGMT CLK | 100 | 40 |
| OUT7 | DACO SYSREF | 12.5 | 320 |
| OUT8 | DACO CLK | 4000 | 1 |
| OUT9 | DAC1 SYSREF | 12.5 | 320 |
| OUT10 | DAC1 CLK | 4000 | 1 |

## Determining Output Digital Delay Values

The output digital delay is used to control phase relationships between outputs. The minimum delay step is $1 / 2$ of a period of the incoming input signal. For this design example, the digital delay is used to place each device's SYSREF signal edges into a known phase relationship to its corresponding device clock, optimized for the setup ( $\mathrm{t}_{\mathrm{S}}$ ) and hold time ( $\mathrm{t}_{\mathrm{H}}$ ) requirements for that device. Assume that the optimum SYSREF edge location for each device occurs on the first falling clock edge before the desired SYSREF valid rising clock edge. In other words, SYSREF should change states $1 / 2$ of a corresponding device clock period before the SYSREF valid device clock edge. Refer to Figure 23 for an example.


Figure 23. SYSREF Edge Timing Example

## APPLICATIONS INFORMATION

In order to calculate each output's digital delay value for this design example, use the following procedure:

1. Delay all of the JESD204B/C device clocks by half of a period of the slowest JESD204B/C device clock. This delay setting is equal to the divide value of the slowest device clock because a one code digital delay equals half of an input cycle. Non-JESD204B/C clocks (such as the FPGA management clock) are not included in this calculation. This delay value defines the desired SYSREF valid clock edge. In this example, the slowest JESD204B/C clock is the FPGA device clock:

$$
\begin{aligned}
& \text { DDEL }_{\text {SYSvalid }}=\text { MFPG }_{\text {ACLK }}=32 \\
& \text { DDEL }_{\text {ADC-CLK }}=\text { DDEL }_{\text {SYSvalid }}=32 \\
& \text { DDEL }_{\text {DAC-CLK }}=\text { DDEL }_{\text {SYSvalid }}=32 \\
& \text { DDEL }_{\text {FPGA-CLK }}=\text { DDEL }_{\text {SYSvalid }}=32
\end{aligned}
$$

2. For each device clock/SYSREF pair, subtract half a device clock period from DDEL SYSvalid $^{2}$ to find the SYSREF delay. This is equivalent to subtracting the corresponding divide value of the device clock:

$$
\begin{aligned}
& D_{D E L}^{A D C-S Y S}=D D E L_{S Y S v a l i d}-M_{\text {ADC-CLK }} \\
& D_{D E L}^{A D C-S Y S}=32-8=24 \\
& D_{D E L}^{\text {DAC-SYS }}=\text { DDEL }_{\text {SYSvalid }}-\mathrm{M}_{\text {DAC-CLK }} \\
& \text { DDEL }{ }_{\text {DAC-SYS }}=32-1=31 \\
& \text { DDEL } \text { FPGA-SYS }=\text { DDEL }_{\text {SYSvalid }}-\mathrm{M}_{\text {FPGA-CLK }} \\
& \text { DDEL } F P G A-S Y S=32-32=0
\end{aligned}
$$

Table 14 summarizes the DDEL settings for all outputs.
Table 14. Output DDELx Settings for EZSync Standalone Design Example

| OUTPUT | PURPOSE | DDELx |
| :---: | :---: | :---: |
| OUT0 | ADCO SYSREF | 24 |
| OUT1 | ADCO CLK | 32 |
| OUT2 | ADC1 SYSREF | 24 |
| OUT3 | ADC1 CLK | 32 |
| OUT4 | FPGA SYSREF | 0 |
| OUT5 | FPGA DEV CLK | 32 |
| OUT6 | FPGA MGMT CLK | 0 |
| OUT7 | DAC0 SYSREF | 31 |
| OUT8 | DACO CLK | 32 |
| OUT9 | DAC1 SYSREF | 31 |
| OUT10 | DAC1 CLK | 32 |

Now that the output divider and delays have been determined, the LTC6953 can be programmed.

## Status Register Programming

This example will use the STAT pin to alert the system whenever the LTC6953 generates a fault condition. Program $x[3]=1$ to force the STAT pin high whenever the VCOOK flag asserts:
Reg01 = h08

## Power and FILT Register Programming

For correct operation, all internal blocks should be enabled. Additionally, the input signal has a sufficient slew rate and power to not need the FILTV bit:
Reg02 = h00

## Output Power-Down Programming

During initial setup and synchronization, all used outputs and the SRQ circuitry should be set to full power. These bits will be used later to place the IC in a lower power mode while waiting for SYSREF requests:

$$
\begin{aligned}
& \text { Reg03 }=\text { h00 } \\
& \text { Reg04 }=\text { h00 } \\
& \text { Reg05 }=\text { h00 }
\end{aligned}
$$

## SYNC and SYSREF Global Modes Programming

Bit EZMD controls whether the IC is an EZSync standalone/CONTROLLER ("0") or FOLLOWER ("1"). Since this example is an EZSync standalone application, set bit EZMD to " 0 ". Bit SRQMD determines if the part is in synchronization mode ("0") or SYSREF request mode ("1"). SYSCT programs the number of pulses for any output in pulsed SYSREF mode (\# pulses $=2^{\text {SYSCT }}$, so SYSCT $=2$ to achieve four pulses for this example). Using this information, register hOB can be programmed:
Reg0B = h04

Note that the SSRQ bit will remain "0" for now, but will be used later during the synchronization and SYSREF request procedures. Also, the EZS_SRQ ${ }^{ \pm}$pins should be grounded

## APPLICATIONS InFORMATION

because the synchronization and SYSREF requests will be accomplished through software control of the SSRQ bit.

## Output Divider, Delay and Function Programming

Four registers for each output allow the outputs to be configured independently of each other. The first register controls the output divide ratio through two control words, MPx and MDx, as described in Equation 1.

The second register contains the control modes and the most significant bits of the digital delay control word. The third register contains the remainder of the digital delay control word, and the fourth register is the analog delay control.

Both the analog delay and the output invert (OINVx) bits can be used to correct PCB layout issues such as mismatched trace lengths and differential signal crossovers, respectively. Note that the use of analog delay on clock signals will degrade jitter performance. For this example, assume the PCB is laid out in an ideal manner and no output inversions or analog delays are needed. With this information, all of registers h0C through h37 can be programmed to the values in Table 15, calculated using the information in Tables Table 20, 21 (with Equation 1) and 22.
Table 15. Output Register Settings for EZSync Standalone Design Example

| ADDR | VALUE | ADDR | VALUE | ADDR | VALUE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| h0C | h9C | h1C | h9C | h2C | h00 |
| h0D | hE0 | h1D | hE0 | h2D | h80 |
| h0E | h18 | h1E | h00 | h2E | h20 |
| h0F | h00 | h1F | h00 | h2F | h00 |
| h10 | h38 | h20 | hF8 | h30 | h9C |
| $\mathbf{h 1 1 ~}$ | h80 | h21 | h80 | h31 | hE0 |
| h12 | h20 | h22 | h20 | h32 | h1F |
| h13 | h00 | h23 | h00 | h33 | h00 |
| $\mathbf{h 1 4 ~}$ | h9C | h24 | h99 | h34 | h00 |
| h15 | hE0 | h25 | h00 | h35 | h80 |
| h16 | h18 | h26 | h00 | h36 | h20 |
| h17 | h00 | h27 | h00 | h37 | h00 |
| $\mathbf{h 1 8 ~}$ | h38 | h28 | h9C |  |  |
| h19 | h80 | h29 | hE0 |  |  |
| h1A | h20 | h2A | h1F |  |  |
| h1B | h00 | h2B | h00 |  |  |

## Synchronization

The outputs in this example are now running at the desired frequency, but have random phase relationships with each other. Synchronization forces the outputs to run at known and repeatable phases and can be achieved in this example either externally, by driving the EZS_SRQ $\pm$ pins or internally, with the SSRQ bit in RegOB. Since the part was just programmed, set the SSRQ bit to "1" and hold the EZS_SRQ ${ }^{ \pm}$pins low:

$$
\text { Reg0B }=\text { h05 }
$$

After waiting a minimum of 1 ms , set SSRQ to " 0 ":
Reg0B = h04

Once the internal synchronization process completes, the outputs will be aligned as shown in Figure 24. Note that the internal divider behavior for the muted SYSREF outputs is shown as well as the actual outputs to demonstrate the phase alignment following synchronization.

## Putting the IC Into a Lower Power Mode (Optional)

If desired, the LTC6953 can be placed into a lower power mode while awaiting a SYSREF request. This is achieved by setting PDx $=2$ for all SYSREF-defined outputs. This powers down the output driver circuitry but leaves the internal divider running and in the correct phase relationship to the clocks.

## Performing a SYSREF Request

To produce SYSREF pulses, write a "1" to SRQMD and take the LTC6953 out of low power mode (if used) by writing all the SYSREF output PDx bits to "0". Wait 50 4 s to allow circuitry to power up. Send the SYSREF request by writing a " 1 " to the SSRQ bit in Reg0B:
Reg0B = h05

After waiting a minimum of 1 ms , set SSRQ to " 0 ":
Reg0B = h04

Place the IC back into low power mode if desired by writing a " 0 " to SRQMD and setting PDx $=2$ for all SYSREF defined outputs. After the rising edge of the SYSREF request, the SYSREF outputs will pulse four times and then return to a " 0 " state as shown in Figure 25.

## APPLICATIONS INFORMATION



Figure 24. Outputs after Synchronization for the EZSync Standalone Design Example (SRQMD =0)


Figure 25. Outputs after SYSREF Request for the EZSync Standalone Design Example (SRQMD = 1)

## APPLICATIONS INFORMATION

## JESD204B/C DESIGN EXAMPLE USING EZSync MULTICHIP

This design example consists of a system of four JESD204B/C analog-to-digital converters (ADCs), four JESD204B/C digital-to-analog converters (DACs), and a JESD204B/C compatible FPGA. All of the data converters (ADCs and DACs) and the FPGA require JESD204B/C subclass 1 device clocks and SYSREFs, and the FPGA requires an extra management clock. Additionally, the ADCs require a low noise clock of less than 100fs total RMS jitter. This leads to a total of 19 separate signals to generate, with frequencies listed below. For this example, the SYSREF frequencies for all devices are the same and should output four pulses upon a SYSREF request rising edge:
$f_{\text {ADC-CLK }}=500 \mathrm{MHz}$
$\mathrm{f}_{\text {DAC-CLK }}=4000 \mathrm{MHz}$
$\mathrm{f}_{\text {FPGA-CLK }}=125 \mathrm{MHz}$
$\mathrm{f}_{\text {FPGA-MGMT }}=100 \mathrm{MHz}$
$\mathrm{f}_{\text {SYSREF }}=12.5 \mathrm{MHz}$
To determine which multichip configuration to use, we utilize the flowchart in Figure 10. This example has nine total JESD204B/C device clock/SYSREF pairs, four of which need to be less than 100fs total jitter. We also need one additional non-low noise standalone clock for the FPGA. Therefore:

$$
\begin{aligned}
& \mathrm{TP}=9 \\
& \mathrm{LNP}=4 \\
& \mathrm{TS}=1 \\
& \mathrm{LNS}=0
\end{aligned}
$$

Based on these inputs, Figure 10 suggests using the EZSync multichip protocol with request pass-through topology shown in Figure 7, using one CONTROLLER and one FOLLOWER chip. Noting that the use of LTC6953 for any FOLLOWER chips is recommended, Figure 26


Figure 26. Block Diagram for JESD204B/C EZSync Multichip Design Example

## APPLICATIONS INFORMATION

shows a block diagram of the full system. OUT8 of the CONTROLLER LTC6953 is driving the $\operatorname{IN}{ }^{ \pm}$inputs of the FOLLOWER LTC6953. This output is referred to as the "follower-driver" output. OUT9 of the CONTROLLER is driving the EZS_SRQ ${ }^{ \pm}$pins of the FOLLOWER, and is therefore the SYNC/SRQ pass-through output. Also notice that the CONTROLLER clock outputs are the lowest jitter clocks, and should therefore be used to drive the ADCs.

## Input Assumptions

For this example, assume the input to the CONTROLLER LTC6953 is driven by an external clock generator with a frequency of 4000 MHz .

$$
\mathrm{f}_{\mathrm{IN}}=4000 \mathrm{MHz}
$$

## Design Procedure

Designing and enabling this clock distribution solution consists of the following steps:

1. Determine all output modes for CONTROLLER and FOLLOWER.
2. Determine all M divider values.
3. Determine all digital delay values.
4. Program the ICs with the correct divider values, output delays, and other settings.
5. Synchronize the outputs.
6. Place the SYSREF outputs in a lower power mode until the next SYSREF request (optional, see Operations section).
7. Place ICs into SYSREF request mode and send a SYSREF request when needed.
8. Return the IC into SYNC mode (SRQMD = 0) and place the SYSREF outputs into a lower power mode for power savings (optional).
Note that synchronization MUST be performed before a SYSREF request. The synchronization must be repeated only if the divider setting is changed or if the divider is powered down.

## Determining Output Modes

All outputs can be programmed as clocks (MODEx $=0$ ), SYSREFs (MODEx = 1 or 3 ) or SYNC/SRQ pass-through outputs (MODEx = 2) using each output's individual MODEx bits as described in Table 5 and Table 6. Any output can also be programmed to ignore SYNC and SYSREF requests by setting that output's corresponding SRQENx bit to " 0 ". Noting that this design example calls for pulsed SYSREFs (MODEx = 3) and that the FPGA management clock should always be free running (CONTROLLER SRQEN10 = 0), Table 16 summarizes each output's mode settings.

## Table 16. Output Mode Settings for EZSync Multichip

 Design Example| IC | OUTPUT | PURPOSE | SRQENx | MODEx | PDx |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | OUT0 | ADCO SYSREF | 1 | 3 | 0 |
|  | OUT1 | ADCO CLK | 1 | 0 | 0 |
|  | OUT2 | ADC1 SYSREF | 1 | 3 | 0 |
|  | OUT3 | ADC1 CLK | 1 | 0 | 0 |
|  | OUT4 | ADC2 SYSREF | 1 | 3 | 0 |
|  | OUT5 | ADC2 CLK | 1 | 0 | 0 |
|  | OUT6 | ADC3 SYSREF | 1 | 3 | 0 |
|  | OUT7 | ADC3 CLK | 1 | 0 | 0 |
|  | OUT8 | To FOLLOWER IN ${ }^{ \pm}$ | 1 | 0 | 0 |
|  | OUT9 | $\begin{aligned} & \text { FOLLOWER } \\ & \text { EZS_SRQ } \end{aligned}$ | 1 | 2 | 0 |
|  | OUT10 | FPGA MGMT CLK | 0 | 0 | 0 |
|  | OUTO | Unused | 0 | 0 | 3 |
|  | OUT1 | FPGA SYSREF | 1 | 3 | 0 |
|  | OUT2 | FPGA DEV CLK | 1 | 0 | 0 |
|  | OUT3 | DACO SYSREF | 1 | 3 | 0 |
|  | OUT4 | DACO CLK | 1 | 0 | 0 |
|  | OUT5 | DAC1 SYSREF | 1 | 3 | 0 |
|  | OUT6 | DAC1 CLK | 1 | 0 | 0 |
|  | OUT7 | DAC2 SYSREF | 1 | 3 | 0 |
|  | OUT8 | DAC2 CLK | 1 | 0 | 0 |
|  | OUT9 | DAC3 SYSREF | 1 | 3 | 0 |
|  | OUT10 | DAC3 CLK | 1 | 0 | 0 |

## Determining Output Divider Values

Once the desired frequencies of the outputs are determined, the output divider values can be calculated. The ADC, DAC and FPGA clock frequencies are already

## APPLICATIONS InFORMATION

known, which leaves the two CONTROLLER outputs that drive the FOLLOWER to be described. Since OUT8 of the CONTROLLER drives the FOLLOWER input, its frequency must be equal to or larger than, the highest FOLLOWER frequency. Therefore:

$$
\mathrm{f}_{\text {CONT-OUT8 }}=4000 \mathrm{MHz}
$$

Additionally, when using the software-controlled EZSync configuration in a JESD204B/C application, the CONTROLLER output which drives the FOLLOWER's EZS_SRQ inputs should be set to the same frequency as the SYSREF frequency (or the slowest SYSREF frequency if multiple SYSREF periods are used).

$$
\mathrm{f}_{\text {CONT-OUT9 }}=12.5 \mathrm{MHz}
$$

Now that all frequencies are known, use Equation 4 to determine the output divider values. The results are shown in Table 17.
Table 17. Output Divide Settings for EZSync Multichip Design Example

| IC | OUTPUT | PURPOSE | $\begin{aligned} & \text { FREQUENCY } \\ & \text { (MHz) } \end{aligned}$ | DIVIDE VALUE (Mx) |
| :---: | :---: | :---: | :---: | :---: |
| 뜰亏은을 | OUTO | ADCO SYSREF | 12.5 | 320 |
|  | OUT1 | ADCO CLK | 500 | 8 |
|  | OUT2 | ADC1 SYSREF | 12.5 | 320 |
|  | OUT3 | ADC1 CLK | 500 | 8 |
|  | OUT4 | ADC2 SYSREF | 12.5 | 320 |
|  | OUT5 | ADC2 CLK | 500 | 8 |
|  | OUT6 | ADC3 SYSREF | 12.5 | 320 |
|  | OUT7 | ADC3 CLK | 500 | 8 |
|  | OUT8 | To FOLLOWER IN ${ }^{ \pm}$ | 4000 | 1 |
|  | OUT9 | FOLLOWER EZS_SRQ | 12.5 | 320 |
|  | OUT10 | FPGA MGMT CLK | 100 | 40 |
| $\begin{aligned} & \text { 뜰 } \\ & \text { 을 } \\ & \text { 운 } \end{aligned}$ | OUT0 | Unused | N/A | N/A |
|  | OUT1 | FPGA SYSREF | 12.5 | 320 |
|  | OUT2 | FPGA DEV CLK | 125 | 32 |
|  | OUT3 | DACO SYSREF | 12.5 | 320 |
|  | OUT4 | DACO CLK | 4000 | 1 |
|  | OUT5 | DAC1 SYSREF | 12.5 | 320 |
|  | OUT6 | DAC1 CLK | 4000 | 1 |
|  | OUT7 | DAC2 SYSREF | 12.5 | 320 |
|  | OUT8 | DAC2 CLK | 4000 | 1 |
|  | OUT9 | DAC3 SYSREF | 12.5 | 320 |
|  | OUT10 | DAC3 CLK | 4000 | 1 |

## Determining Output Digital Delay Values

The output digital delay is used to control phase relationships between outputs. The minimum delay step is $1 / 2$ of a period of the input signal. For this design example, the digital delay is used to place each device's SYSREF signal edges into a known phase relationship to its corresponding device clock, optimized for the set-up ( $\mathrm{t}_{\mathrm{s}}$ ) and hold time ( $\mathrm{t}_{H}$ ) requirements for that device. Assume that the optimum SYSREF edge location for each device occurs on the first falling clock edge before the desired SYSREF valid rising clock edge. Refer to Figure 23 for an example.

For EZSync multichip synchronization, the CONTROLLER output which drives the FOLLOWER input (follower-driver) must output seven pulses before the FOLLOWER outputs begin. This means that any CONTROLLER outputs which should be aligned with the FOLLOWER outputs (followersynchronous) must be delayed by the same amount of time as the seven pulses, leading to a delay offset for each of these follower-synchronous outputs (DDEL ${ }_{\text {FS-OS }}$ ):

$$
\begin{equation*}
D D E L_{F S-0 S}=14 \cdot M_{F D}+\text { DDEL }_{F D} \tag{8}
\end{equation*}
$$

where $M_{F D}$ and DDEL $_{\text {FD }}$ are the divider value and digital delay value, respectively, of the follower-driver. In most applications, DDEL ${ }_{\text {FD }}$ will be set to 0 .
In order to calculate each output's delay value for this design example, use the following procedure:

1. Delay all of the JESD204B/C device clocks by half of a period of the slowest JESD204B/C device clock. This delay setting is equal to the divide value of the slowest device clock because a one code digital delay equals half of an input clock cycle. Non-JESD204B/C clocks (such as the FPGA management clock) are not included in this calculation. This delay value defines the desired SYSREF valid clock edge. In this example, the slowest JESD204B/C clock is the FPGA device clock:

$$
\begin{aligned}
& \text { DDEL }_{\text {SYSvalid }}=\text { M }_{\text {FPGACLK }}=32 \\
& \text { DDEL }_{\text {ADC-CLK }}=\text { DDEL }_{\text {SYSvalid }}=32 \\
& \text { DDEL }_{\text {DAC-CLK }}=\text { DDEL }_{\text {SYSvalid }}=32 \\
& \text { DDEL }_{\text {FPGA-CLK }}=\text { DDEL }_{\text {SYSvalid }}=32
\end{aligned}
$$

## APPLICATIONS INFORMATION

2. For each device clock/SYSREF pair, subtract half a device clock period from DDEL $S Y$ Svalid to find the SYSREF delay. This is equivalent to subtracting the corresponding divide value of the device clock:

$$
\begin{aligned}
& \text { DDEL }_{\text {ADC-SYS }}{ }^{\prime}=\text { DDEL }_{\text {SYSvalid }}-\mathrm{M}_{\text {ADC-CLK }} \\
& \text { DDEL }_{\text {ADC-SYS }}{ }^{\prime}=32-8=24 \\
& \text { DDEL }_{\text {DAC-SYs }}{ }^{\prime}=\text { DDELSYSvalid }-\mathrm{M}_{\text {DAC-CLK }} \\
& \text { DDEL }_{\text {DAC-SYs }}{ }^{\prime}=32-1=31 \\
& \text { DDEL }_{\text {FPGA-SYS }}{ }^{\prime}=\text { DDEL }_{\text {SYSvalid }}-\text { M }_{\text {FPGA-CLK }} \\
& \text { DDEL }_{\text {FPGA-SYS }}{ }^{\prime}=32-32=0
\end{aligned}
$$

3. Adjust for CONTROLLER vs FOLLOWER outputs. Any CONTROLLER output that is synchronous with the FOLLOWER must have the delay offset from Equation 8 added to its DDEL value. FOLLOWER outputs need no adjustment. For this example, the ADC CLKs and SYSREFs come from the CONTROLLER:

$$
\begin{aligned}
& \text { DDELADC-CLK }=\text { DDEL }{ }_{\text {adc-ClK }}+\text { DDEL }_{\text {fs-os }} \\
& \text { DDELADC-CLK }=32+14=46 \\
& \text { DDELADC-Sys }=\text { DDELADC-sys' }+ \text { DDELFs-0s } \\
& \text { DDELADC-SYS }=24+14=38 \\
& \text { DDEL } \text { DAC-CLK }=\text { DDEL }_{\text {DAC-CLK' }}+0=32 \\
& \text { DDEL } \text { DAC-SYS }=\text { DDEL }_{\text {DAC-SYS }}{ }^{\prime}+0=31 \\
& \text { DDEL } \text { fPGA-CLK }=\text { DDEL } \text { fPGA-CLK }{ }^{\prime}+0=32 \\
& \text { DDEL }{ }_{\text {FPGA-SYS }}=\text { DDEL } \text { LFPGA-SYs' }^{\prime}+0=0
\end{aligned}
$$

Even though CONTROLLER OUT9 is only passing through the SYNC/SRQ pulse, its digital delay should be set so that its edges occur at the same time as the latest occurring SYSREF in the overall system. This is to ensure that future SYSREF requests are aligned properly. Note that the delay offset from 8 will need to be added as well since it is located on the CONTROLLER part. The latest occurring SYSREF is the DAC SYSREF, therefore:

$$
\begin{aligned}
& \text { DDEL }_{\text {Out9 }}=\text { DDEL }_{\text {DAC-SYs }}+\text { DDEL }_{\text {FS-OS }} \\
& \text { DDEL }_{\text {Out9 }}=31+14=45
\end{aligned}
$$

The follower-driver digital delay is set to 0 in this example:

$$
\mathrm{DDEL}_{\text {FD }}=\mathrm{DDEL}_{\text {OUT } 8}=0
$$

Table 18 summarizes the DDEL settings for all outputs.
Table 18. O]utput DDELx Settings for EZSync Multichip Design Example

| IC | OUTPUT | PURPOSE | DDELX |
| :---: | :---: | :---: | :---: |
|  | OUT0 | ADCO SYSREF | 38 |
|  | OUT1 | ADCO CLK | 46 |
|  | OUT2 | ADC1 SYSREF | 38 |
|  | OUT3 | ADC1 CLK | 46 |
|  | OUT4 | ADC2 SYSREF | 38 |
|  | OUT5 | ADC2 CLK | 46 |
|  | OUT6 | ADC3 SYSREF | 38 |
|  | OUT7 | ADC3 CLK | 46 |
|  | OUT8 | FOLLOWER Input | 0 |
|  | OUT9 | FOLLOWER EZS_SRQ | 45 |
|  | OUT10 | FPGA MGMT CLK | 0 |
| $\begin{aligned} & \text { 夏 } \\ & \text { b } \end{aligned}$ | OUT0 | Unused | N/A |
|  | OUT1 | FPGA SYSREF | 0 |
|  | OUT2 | FPGA DEV CLK | 32 |
|  | OUT3 | DACO SYSREF | 31 |
|  | OUT4 | DACO CLK | 32 |
|  | OUT5 | DAC1 SYSREF | 31 |
|  | OUT6 | DAC1 CLK | 32 |
|  | OUT7 | DAC2 SYSREF | 31 |
|  | OUT8 | DAC2 CLK | 32 |
|  | OUT9 | DAC3 SYSREF | 31 |
|  | OUT10 | DAC3 CLK | 32 |

Now that the output divider and delays have been determined, the ICs can be programmed.

## Status Register Programming

This example will use the STAT pin to alert the system whenever the LTC6953 generates a fault condition. For the CONTROLLER and FOLLOWER, program $x[3]=1$ to force the STAT pin high whenever the VCOOK flag asserts:

CONTROLLER Reg01 $=$ h08
FOLLOWER Reg01 = h08

## Power and FILT Register Programming

For correct operation on both CONTROLLER and FOLLOWER, all internal blocks should be enabled.

## APPLICATIONS InFORMATION

Additionally, the input signal has a sufficient slew rate and power to not need the FILTV bit:
CONTROLLER Reg02 = h00
FOLLOWER Reg02 = h00

## Output Power-Down Programming

During initial setup and synchronization, all used outputs should be set to full power. These bits will be used later to place the ICs in a lower power mode while waiting for SYSREF requests:

$$
\begin{aligned}
& \text { CONTROLLER Reg03 = h00 } \\
& \text { CONTROLLER Reg04 = h00 } \\
& \text { CONTROLLER Reg05 = h00 } \\
& \text { FOLLOWER Reg03 = h03 } \\
& \text { FOLLOWER Reg04 = h00 } \\
& \text { FOLLOWER Reg05 = h00 }
\end{aligned}
$$

## SYNC and SYSREF Global Modes Programming

Bit EZMD controls whether the IC is an EZSync standalone/ CONTROLLER ("0") or FOLLOWER ("1"). Bit SRQMD determines if the part is in synchronization mode ("0") or SYSREF request mode ("1"). SYSCT programs the number of pulses for any output in pulsed SYSREF mode (\# pulses = $2^{\text {SYSCT }}$, so SYSCT $=2$ to achieve four pulses for this example). Using this information, register hOB for CONTROLLER and FOLLOWER can be programmed:

## CONTROLLER Reg0B = h04

FOLLOWER Reg0B = h14
Note that the SSRQ bits will remain "0" for now, but will be used later during the synchronization and SYSREF request procedures.

## Output Divider, Delay and Function Programming

Four registers for each output allow the outputs to be configured independently of each other. The first register controls the output divide ratio through two control
words, MPx and MDx, as described in Equation 1. The second register contains the control modes and the most significant bits of the digital delay control word. The third register contains the remainder of the digital delay control word, and the fourth register is the analog delay control.
Both the analog delay and the output invert (OINVX) bits can be used to correct PCB layout issues such as mismatched trace lengths and differential signal crossovers, respectively. Note that the use of analog delay on clock signals will degrade jitter performance. For this example, assume the PCB is laid out in an ideal manner and no output inversions or analog delays are needed. With this information, all of registers hOC through h37 for both CONTROLLER and FOLLOWER can be programmed to the values in Table 19 and Table 20, calculated using the information in Table 24, Table 25 (with Equation 1), and Table 26.

Table 19. CONTROLLER Output Register Settings for EZSync Multichip Design Example

| ADDR | VALUE | ADDR | VALUE | ADDR | VALUE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| h0C | h9C | h1C | h9C | h2C | h00 |
| h0D | hE0 | h1D | hE0 | h2D | h80 |
| h0E | h26 | h1E | h26 | h2E | h00 |
| h0F | h00 | h1F | h00 | h2F | h00 |
| h10 | h38 | h20 | h38 | h30 | h9C |
| h11 | h80 | h21 | h80 | h31 | hCO |
| h12 | h2E | h22 | h2E | h32 | h2D |
| h13 | h00 | h23 | h00 | h33 | h00 |
| h14 | h9C | h24 | h9C | h34 | h99 |
| h15 | hE0 | h25 | hE0 | h35 | h00 |
| h16 | h26 | h26 | h26 | h36 | h00 |
| h17 | h00 | h27 | h00 | h37 | h00 |
| h18 | h38 | h28 | h38 |  |  |
| h19 | h80 | h29 | h80 |  |  |
| h1A | h2E | h2A | h2E |  |  |
| h1B | h00 | h2B | h00 |  |  |

## APPLICATIONS INFORMATION

Table 20. FOLLOWER Output Register Settings for EZSync Multichip Design Example

| ADDR | VALUE | ADDR | VALUE | ADDR | VALUE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| h0C | h00 | h1C | h00 | h2C | h00 |
| h0D | h00 | h1D | h80 | h2D | h80 |
| h0E | h00 | h1E | h20 | h2E | h20 |
| h0F | h00 | h1F | h00 | h2F | h00 |
| h10 | h9C | h20 | h9C | h30 | h9C |
| h11 | hE0 | h21 | hE0 | h31 | hE0 |
| h12 | h00 | h22 | h1F | h32 | h1F |
| h13 | h00 | h23 | h00 | h33 | h00 |
| h14 | hF8 | h24 | h00 | h34 | h00 |
| h15 | h80 | h25 | h80 | h35 | h80 |
| h16 | h20 | h26 | h20 | h36 | h20 |
| h17 | h00 | h27 | h00 | h37 | h00 |
| h18 | h9C | h28 | h9C |  |  |
| h19 | hE0 | h29 | hE0 |  |  |
| h1A | h1F | h2A | h1F |  |  |
| h1B | h00 | h2B | h00 |  |  |

## Synchronization

The outputs in this example are now running at the desired frequency, but have random phase relationships with each other. Synchronization forces the outputs to run at known and repeatable phases and can be achieved in this example either externally, by driving the CONTROLLER's EZS_SRQ ${ }^{ \pm}$pins or internally, with the CONTROLLER's SSRQ bit in Reg0B. Since the part was just programmed, set the SSRQ bit to "1" and hold the EZS_SRQ $\pm$ pins low:

CONTROLLER RegOB = h05
After waiting a minimum of 1 ms , set SSRQ back to " 0 ":
CONTROLLER RegOB = h04
Once the internal synchronization process completes, the outputs will be aligned as shown in Figure 27. Note that the internal divider behavior for the muted SYSREF outputs is
shown as well as the actual outputs to demonstrate the phase alignment following synchronization. Also notice that all FOLLOWER outputs will have additional delay from the CONTROLLER outputs equal to the FOLLOWER's tpd as described in the Electrical Characteristics.

## Putting the ICs Into a Lower Power Mode

If desired, both ICs can be placed into lower power modes while awaiting a SYSREF request. This is achieved by setting PDx $=2$ for all SYSREF-defined outputs. This powers down the output driver circuitry but leaves the internal divider running and in the correct phase relationship to the clocks.

## Performing a SYSREF Request

To produce SYSREF pulses, write a " 1 " to SRQMD and take the parts out of low power mode (if used) by writing all the SYSREF output PDx bits to "0". Wait 50 5 s to allow circuitry to power up. Send the SYSREF request by writing a "1" to the CONTROLLER SSRQ bit in Reg0B:
CONTROLLER Reg0B = h05

After waiting a minimum of 1 ms , write Reg0B again:

## CONTROLLER RegOB = h04

Place the ICs back into low power mode if desired by writing a " 0 " to SRQMD and setting PDx = 2 for all SYSREFdefined outputs. After the rising edge of the SYSREF request, the SYSREF outputs will pulse four times and then return to a "0" state as shown in Figure 28. Note that the FOLLOWER SYSREF pulses may not start and stop at exactly the same time as the CONTROLLER's. This is not an issue, since the SYSREF edges will still be aligned correctly.

## LTC6953

## APPLICATIONS INFORMATION



Figure 27. Outputs After Synchronization for the EZSync Multichip Design Example (SRQMD = 0)


Figure 28. Outputs After SYSREF Request for the EZSync Multichip Design Example (SRQMD = 1)

## APPLICATIONS INFORMATION

## JESD204B/C DESIGN EXAMPLE USING ParallelSync

This design example consists of a system of eight JESD204B/C analog-to-digital converters (ADCs) and a JESD204B/C compatible FPGA. All of the ADCs and the FPGA require JESD204B/C subclass 1 device clocks and SYSREFs, and the FPGA requires an extra management clock. Additionally, the ADCs require low noise clocks of less than 100fs total RMS jitter. This leads to a total of 19 separate signals to generate, with frequencies listed below. For this example, the SYSREF frequencies for all devices are the same and should output four pulses upon a SYSREF request rising edge:

$$
\begin{aligned}
& \mathrm{f}_{\text {ADC-CLK }}=294.912 \mathrm{MHz} \\
& \mathrm{f}_{\text {FPGA-CLK }}=147.456 \mathrm{MHz} \\
& \mathrm{f}_{\text {FPGA-MGMT }}=98.304 \mathrm{MHz} \\
& \mathrm{f}_{\text {SYSREF }}=9.216 \mathrm{MHz}
\end{aligned}
$$

To determine which multichip configuration to use, we utilize the flowchart in Figure 10. This example has nine total JESD204B/C device clock/SYSREF pairs, eight of which need to be less than 100fs total jitter. We also need one additional non-low noise standalone clock for the FPGA. Therefore:

$$
\begin{aligned}
& \mathrm{TP}=9 \\
& \mathrm{LNP}=8 \\
& \mathrm{TS}=1 \\
& \mathrm{LNS}=0
\end{aligned}
$$

Based on these inputs, Figure 10 suggests using the ParallelSync multichip protocol with LTC6953 reference distribution topology shown in Figure 9, using one LTC6953 as the reference distribution chip (REF LTC6953) and two LTC6952s in parallel to generate the clocks (LTC6952 \#1
and LTC6952 \#2). Figure 29 shows a block diagram of the full system. Note that OUTO of the reference LTC6953 is driving the REF ${ }^{ \pm}$inputs of LTC6952 \#1 and OUT1 is driving the EZS_SRQt pins of LTC6952 \#1. Likewise, OUT2 of the reference LTC6953 is driving the REF ${ }^{ \pm}$inputs of LTC6952 \#2 and OUT3 is driving the EZS_SRQ ${ }^{ \pm}$pins of LTC6952 \#2. All outputs in this configuration are low RMS jitter (~75fs ADC SNR Method).
Although the ParallelSync design example has been shown here for reference, most of the design work for it involves the LTC6952. Please refer to the LTC6952 data sheet for detailed instructions on programming the ICs for this example.

## SUPPLY BYPASSING AND PCB LAYOUT GUIDELINES

Care must be taken when creating a PCB layout to minimize power supply decoupling and ground inductances. All power supply $\mathrm{V}^{+}$pins should be bypassed directly to the ground plane using either a $0.01 \mu \mathrm{~F}$ or a 0.1 F ceramic capacitor as called out in the Pin Functions section as close to the pin as possible. Multiple vias to the ground plane should be used for all ground connections, including to the power supply decoupling capacitors.
The package's exposed pad is a ground connection, and must be soldered directly to the PCB land. The PCB land pattern should have multiple thermal vias to the ground plane for both low ground inductance and also low thermal resistance (see Figure 30 for an example). An example of grounding for electrical and thermal performance can be found on the DC2610 layout.

## LTC6953

## APPLICATIONS InFORMATION



Figure 29. Block Diagram for JESD204B/C ParallelSync with LTC6953 Reference Distribution Design Example

## APPLICATIONS INFORMATION



Figure 30. PCB Top Metal Layer Pin and Exposed Ground Pad Design. Pin 41 is Signal Ground and Connected Directly to the Exposed Pad Metal

## ADC CLOCKING AND JITER REQUIREMENTS

Adding noise directly to a clean signal clearly reduces its signal to noise ratio (SNR). In data acquisition applications, digitizing a clean signal with a noisy clock signal also degrades the SNR. This issue is best explained in the time domain using jitter instead of phase noise. For this discussion, assume that the jitter is white (flat with frequency) and of Gaussian distribution.
Figure 31 shows a sine wave signal entering a typical data acquisition circuit composed of an ADC, an input signal amplifier and a sampling clock. Also shown are three signal sampling scenarios for sampling the sine wave at its zero crossing.

In the first scenario, a perfect sine wave input is buffered by a noiseless amplifier to drive the ADC. Sampling is performed by a perfect, zero jitter clock. Without any added noise or sampling clock jitter, the ADC's digitized output value is very clearly determined and perfectly repeatable from cycle to cycle.

In the second scenario, a perfect sine wave input is buffered by a noisy amplifier to drive the ADC. Sampling is
performed by a perfect, zero jitter clock. The added noise results in an uncertainty in the digitized value, causing an error term which degrades the SNR. The degraded SNR in this scenario, from adding noise to the signal, is expected.

In the third scenario, a perfect sine wave input is buffered by a noiseless amplifier to drive the ADC. Sampling is performed by a clock signal with added jitter. Note that as the signal is slewing, the jitter of the clock signal leads to an uncertainty in the digitized value and an error term just as in the previous scenario. Again, this error term degrades the SNR.

A real-world system will have both additive amplifier noise and sample clock jitter. Once the signal is digitized, determining the root cause of any SNR degradation-amplifier noise or sampling clock jitter-is essentially impossible.

Degradation of the SNR due to sample clock jitter only occurs if the analog input signal is slewing. If the analog input signal is stationary (DC) then it does not matter when in time the sampling occurs. Additionally, a faster slewing input signal yields a greater error (more noise) than a slower slewing input signal.

## LTC6953

## APPLICATIONS INFORMATION




PERFECT SAMPLING CLOCK


PERFECT SAMPLING CLOCK


SAMPLING CLOCK WITH ADDED JITTER

Figure 31. A Typical Data Acquisition Circuit Showing the Sampling Error Effects of a Noisy Amplifier and a Jittery Sampling Clock

Figure 32 demonstrates this effect. Note how much larger the error term is with the fast slewing signal than with the slow slewing signal. To maintain the data converter's SNR performance, digitization of high input frequency signals requires a clock with much less jitter than applications with lower frequency input signals.


Figure 32. Fast and Slow Sine Wave Signals Sampled with a Jittery Clock

It is important to note that the frequency of the analog input signal determines the sample clock's jitter requirement. The actual sample clock frequency does not matter. Many ADC applications that undersample high frequency signals have especially challenging sample clock jitter requirements.
The previous discussion was useful for gaining an intuitive feel for the SNR degradation due to sampling clock jitter.

Quantitatively, the actual sample clock jitter requirement for a given application is calculated as:

$$
\begin{equation*}
\mathrm{t}_{\mathrm{J}(\mathrm{TOTAL})}=\frac{10 \frac{-\mathrm{SNR} \mathrm{R}_{\mathrm{d}}}{20}}{2 \bullet \pi \cdot \mathrm{f}_{\mathrm{SIG}}} \tag{9}
\end{equation*}
$$

Where $\mathrm{f}_{\text {SIG }}$ is the highest frequency signal to be digitized expressed in Hz, SNR $_{\mathrm{dB}}$ is the SNR requirement in decibels and $\mathrm{t}_{(\text {(TOTAL })}$ is the total RMS jitter in seconds. The total jitter is the RMS sum of the ADC's aperture jitter and the sample clock jitter calculated as:

$$
\begin{equation*}
\mathrm{t}_{\mathrm{J}(\mathrm{TOTAL})}=\sqrt{\mathrm{t}_{\mathrm{JCLK})^{2}}+\mathrm{t}_{\mathrm{J}(\mathrm{ADC})^{2}}} \tag{10}
\end{equation*}
$$

Alternatively, for a given total jitter, the attainable SNR is calculated as follows:

$$
\begin{equation*}
\mathrm{SNR}_{\mathrm{dB}}=-20 \log _{10}\left(2 \bullet \pi \bullet \mathrm{f}_{\mathrm{SIG}} \bullet \mathrm{t}_{\mathrm{J}(\mathrm{TOTAL})}\right) \tag{11}
\end{equation*}
$$

These calculations assume a full-scale sine wave input signal. If the input signal is a complex, modulated signal with a moderate crest factor, the peak slew rate of the signal may be lower and the sample clock jitter requirement may be relaxed.

## APPLICATIONS INFORMATION

These calculations are also theoretical. They assume a noiseless ADC with infinite resolution. All realistic ADCs have both added noise and a resolution limit. The limitations of the ADC must be accounted for to prevent overspecifying the sampling clock.
Figure 33 plots the previous equations and provides a simple, quick way to estimate the sampling clock jitter requirement for a given input signal or the expected SNR performance for a given sample clock jitter.


Figure 33. SNR vs Input Signal Frequency vs Sample Clock Jitter

## MEASURING CLOCK JITTER INDIRECTLY USING <br> ADC SNR

For some applications, integrating a clock generator's phase noise within a defined offset frequency range (i.e., 12 kHz to 20 MHz ) is sufficient to calculate the clock's impact on the overall system performance. In these situations, the RMS jitter can be calculated from a phase noise measurement.

However, other applications require knowledge of the clock's phase noise at frequency offsets that exceed the capabilities of today's phase noise analyzers. This limitation makes it difficult to calculate jitter from a phase noise measurement.

The RMS jitter of an ADC clock source can be indirectly measured by comparing a jitter dominated SNR measurement to a non-jitter dominated SNR measurement. A jitter dominated SNR measurement $\left(S N R_{j i t t e r}\right)$ is created by applying a low jitter, high frequency full-scale sinewave to
the ADC analog input. A non-jitter dominated SNR measurement ( $S N R_{\text {base }}$ ) is created by applying a very low amplitude (or low frequency) sinewave to the ADC analog input. The total clock jitter ( $\mathrm{t}_{\mathrm{J}(\mathrm{TOTAL})}$ ) can be calculated using Equation 12.

$$
\begin{equation*}
\frac{0^{\frac{1}{2} \log _{10}[10}\left[-\left(\frac{\text { SNR }_{\mathrm{JITTER}}}{10}\right)_{-10}-\left(\frac{\text { SNR }_{\text {BASE }}}{10}\right)\right]}{2 \pi f_{I N}} \tag{12}
\end{equation*}
$$

Assuming the inherent aperture jitter of the ADC $\left(\mathrm{t}_{\mathrm{J}(\mathrm{ADC})}\right)$ is known, the jitter of the clock generator ( $\mathrm{t}_{\mathrm{J}(\mathrm{CLK})}$ ) is obtained using Equation 10.

## ADC SAMPLE CLOCK INPUT DRIVE REQUIREMENTS

Modern high speed, high resolution ADCs are incredibly sensitive components able to match or exceed laboratory instrument performance in many regards. Noise or interfering signals on the analog signal input, the voltage reference or the sampling clock input can easily appear in the digitized data. To deliver the full performance of any ADC, the sampling clock input must be driven with a clean, low jitter signal.

Figure 34 shows a simplified version of a typical ADC sample clock input. In this case the input pins are labeled ENC ${ }^{ \pm}$for Encode while some ADCs label the inputs CLK ${ }^{ \pm}$ for Clock. The input is composed of a differential limiting amplifier stage followed by a buffer that directly controls the ADC's track and hold stage.

The sample clock input amplifier also benefits from a fast slewing input signal as the amplifier has noise of its


6953 F34
Figure 34. Simplified Sample Clock Input Circuit

## APPLICATIONS InFORMATION

own. By slewing through the crossover region quickly, the amplifier noise creates less jitter than if the transition were slow.

As shown in Figure 34, the ADC's sample clock input is typically differential, with a differential sampling clock delivering the best performance. Figure 34 also shows the sample clock input having a different common mode input voltage than the LTC6953's CML outputs. Most ADC applications will require AC-coupling to convert between the two common mode voltages.

## TRANSMISSION LINES AND TERMINATION

Interconnection of high speed signaling with fast rise and fall times requires the use of transmission lines with properly matched termination. The transmission lines may be stripline, microstrip or any other design topology. A detailed discussion of transmission line design is beyond the scope of this data sheet. Any mismatch between the transmission line's characteristic impedance and the terminating impedance results in a portion of the signal reflecting back toward the other end of the transmission line. In the extreme case of an open or short circuit termination, all of the signal is reflected back. This signal reflection leads to overshoot and ringing on the waveform. Figure 35 shows the preferred method of farend termination of the transmission line.


Figure 35. Far-End Transmission Line Termination ( $Z_{0}=50 \Omega$ )

## USING THE LTC6953 TO DRIVE DEVICE CLOCK INPUTS

The LTC6953's CML outputs are designed to interface with standard CML or LVPECL devices while driving transmission lines with far-end termination. Figure 36 shows DC-coupled and AC-coupled output configurations for the CML outputs. Note that some receiver devices have the $100 \Omega$ termination resistor internal to the part, in which case the external $100 \Omega$ resistor is unnecessary.


Figure 36. OUTx CML Connections to Device Clock Inputs ( $Z_{0}=50 \Omega$ )

## USING THE LTC6953 TO DRIVE DC-COUPLED SYSREF INPUTS

For JESD204B/C applications, the SYSREF signal would ideally be DC-coupled from the LTC6953 to the data converter or FPGA as shown in Figure 37. This is possible for receiver devices that can accept a 2.3 V common mode input signal. Note that some receiver devices have the $100 \Omega$ termination resistor internal to the part, in which case the external $100 \Omega$ resistor is unnecessary.


Figure 37. OUTx CML DC-Coupled Connections to SYSREF Inputs

Use the following procedure to achieve correct JESD204B/C SYSREF behavior for DC-coupled SYSREFs in any mode.

These methods assume that the SYSREF outputs have already been synchronized and that the SYSREF output drivers have been disabled for power savings (PDx = 2).

DC-Coupled SYSREFs (MODEx = 0, 1 or 3)

1. Enable the LTC6953 SYSREF output drivers by setting $P D x=0$ and set SRQMD = 1 .
2. Set the receiver device to accept SYSREFs.
3. Set SSRQ or the EZS_SRQ inputs to "1" for at least 1 ms , then set back to " 0 ".

## APPLICATIONS INFORMATION

4. After the SYSREFs have been accepted by the receiver device, set the device to stop accepting SYSREFs.
5. Disable the LTC6953 SYSREF output drivers by setting PDx = 2 and set SRQMD $=0$.

## USING THE LTC6953 TO DRIVE AC-COUPLED SYSREF INPUTS IN CONTINUOUS OR GATED MODE

Some converters cannot accept a 2.3V common mode CML signal. In this situation, the SYSREF must be AC-coupled. AC-coupling complicates the usage of SYSREF since it is generally not continuously operational, leading to long settling time requirements before a SYSREF is requested. However, AC-coupling on SYSREF can be accomplished by using the connections shown in Figure 38 for continuous or gated SYSREF pulses (MODEx = 0 or 1 ). Note that some receiver devices have the $100 \Omega$ termination resistor internal to the part, in which case the external $100 \Omega$ resistor is unnecessary for continuous or gated SYSREFs.


Figure 38. OUTx CML AC-Coupled Connections to SYSREF Inputs for Continuous or Gated Mode Operation

Settling time for continuous or gated SYSREF connections is determined by the AC-coupling capacitors (CAC), and both the differential and common mode input resistances of the receiver device (RDIFF and RCM):

$$
\mathrm{t}_{\text {settleC }} \cong 10 \cdot\left(2 \mathrm{R}_{\mathrm{CM}}+\frac{\mathrm{R}_{\text {DIFF }}}{2}\right) \cdot \mathrm{C}_{\mathrm{AC}}
$$

Use the following procedure to achieve correct JESD204B/C SYSREF behavior for AC-coupled continuous or gated SYSREFs.

These methods assume that the SYSREF outputs have already been synchronized and that the SYSREF output drivers have been disabled for power savings ( $P D x=2$ ).

## Continuous or Gated SYSREFs (MODEx = 0 or 1)

1. Enable the LTC6953 SYSREF output drivers by setting $P D x=0$ and set $S R Q M D=1$.
2. If gated SYSREFs (MODEX $=1$ ) are being used, set SSRQ or the EZS_SRQ inputs to "1".
3. Wait for a settling period of at least $\mathrm{t}_{\text {settlec }}$.
4. Set the receiver device to accept SYSREFs.
5. After the SYSREFs have been accepted by the receiver device, set the device to stop accepting SYSREFs.
6. If gated SYSREFs (MODEx $=1$ ) are being used, set SSRQ or the EZS_SRQ inputs to "0".
7. Disable the LTC6953 SYSREF output drivers by setting PDx $=2$ and set SRQMD $=0$.

## USING THE LTC6953 TO DRIVE AC-COUPLED SYSREF INPUTS IN PULSED MODE

If AC-coupling is required for pulsed SYSREF applications (MODEx = 3), the connections shown in Figure 39 can be used. Note that some receiver devices have the $100 \Omega$ termination resistor internal to the part. In this situation, the use of AC-coupled, pulsed SYSREFs is not recommended.


Figure 39. OUTx CML AC-Coupled Connections to SYSREF Inputs for Pulsed Mode Operation

The purpose of $R_{1}$ and $R_{2}$ in Figure 39 is to force an offset at the SYSREF inputs equivalent to a CML logic " 0 " when the SYSREF output is not active. The resistors' values are determined by the supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) and the receiver device's input common mode voltage (VCM)

## APPLICATIONS INFORMATION

and differential input resistance ( $\mathrm{R}_{\text {DIFF }}$ ). Use Equation 14 to calculate $\mathrm{R}_{1}$ and Equation 15 to calculate $\mathrm{R}_{2}$.

$$
\begin{align*}
& \mathrm{R}_{1}=\mathrm{R}_{\mathrm{DIFF}} \cdot\left[\frac{\mathrm{~V}_{\mathrm{CM}}}{0.44}-0.5\right]  \tag{14}\\
& \mathrm{R}_{2}=\mathrm{R}_{\mathrm{DIFF}} \cdot\left[\frac{\mathrm{~V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{CM}}}{0.44}-0.5\right] \tag{15}
\end{align*}
$$

For receiver devices with internal 100 terminations, the values of $R_{1}$ and $R_{2}$ can be very small and will affect the overall termination impedance, leading to undesirable impedance mismatch. For this reason, the use of pulsed SYSREFs (MODEX = 3) AC-coupled into receiver parts with internal $100 \Omega$ terminations is not recommended.
Settling time for pulsed SYSREF connections (Figure 39) is approximately determined by the AC-coupling capacitors $\left(\mathrm{C}_{A C}\right)$, both the differential and common mode input resistance of the receiver device ( $R_{\text {DIFF }}$ and $R_{C M}$ ), and resistors $\mathrm{R}_{1}$ and $\mathrm{R}_{2}$ :

$$
\begin{equation*}
t_{\text {settleP }} \cong 10 \cdot\left(\frac{R_{D E V} \cdot R_{0 S}}{R_{D E V}+R_{0 S}}\right) \cdot C_{A C} \tag{16}
\end{equation*}
$$

where:

$$
\begin{align*}
R_{\text {DEV }}= & \frac{2 R_{C M}+R_{\text {DIFF }}}{2} \\
& R_{O S}=\operatorname{MINIMUM}\left(R_{1}, R_{2}\right) \tag{17}
\end{align*}
$$

For pulsed mode SYSREFs to work correctly with AC-coupling, $\mathrm{t}_{\text {settleP }}$ must be greater than $1000 / \mathrm{f}_{\text {SYSREF }}$, where $\mathrm{f}_{\text {SYSREF }}$ is the frequency of the SYSREF pulses.
Use the following procedure to achieve correct JESD204B/C SYSREF behavior for AC-coupled pulsed SYSREFs.

These methods assume that the SYSREF outputs have already been synchronized and that the SYSREF output drivers have been disabled for power savings (PDx = 2).

## Pulsed SYSREFs (MODEx = 3)

1. Enable the LTC6953 SYSREF output drivers by setting $P D x=0$ and set $S R Q M D=1$.
2. Wait for a settling period of at least $t_{\text {settlep. }}$
3. Set the receiver device to accept SYSREFs.
4. Set SSRQ or the EZS_SRQ inputs to "1" for at least 1 ms , then set back to " 0 ".
5. Set the receiver device to stop accepting SYSREFs.
6. Disable the LTC6953 SYSREF output drivers by setting PDx $=2$ and set $\mathrm{SRQMD}=0$.

## MEASURING DIFFERENTIAL SPURIOUS SIGNALS USING SINGLE-ENDED TEST EQUIPMENT

Using a spectrum analyzer to measure spurious signals on the single-ended output of a clock generation chip will give pessimistic results, particularly for outputs that approximate square waves. There are two reasons for this.

First, since the spurious energy is often an AC signal superimposed on the power supply, a differential output will reject the spurs to within the matching of the positive and negative outputs. Observing only one side of the differential output will provide no rejection.
Second, and most importantly, the spectrum analyzer will display all of the energy at its input, including amplitude modulation that occurs at the top and bottom pedestal voltage of the square wave. However, only amplitude modulation near a zero crossing will affect the clock.
The best way to remove this measurement error is to drive the clock generator output differentially into a limiting buffer on a separate clean power supply. One of the differential outputs of the limiting buffer can then connect to a spectrum analyzer to correctly measure the spurious energy. An example of this technique using the LTC6953


Figure 40. Example of Spurious Measurement Technique

## TYPICAL APPLICATIONS

## ParallelSync Multichip Synchronization with Request Pass-Through



INITIAL SETUP: PROGRAM LTC6952 AND LTC6953 REGISTERS SETTINGS CREATED FROM THE LTC6952Wizard.

STEP 3: SEND SYSREF REQUEST
A) POWER UP LTC6952 SYSREF OUTPUTS B) SET LTC6952 SRQMD = 1
C) SEND SYSREF, TOGGLE STAGE 1 LTC6953 SSRQ BIT

STEP 4: OPTIONAL REDUCE POWER A) POWER DOWN LTC6952 SYSREF OUTPUTS B) SET STAGE 1 LTC6953 AND LTC6952 SRQMD $=0$

Step 1: Reference Alignment at Daughter Card Inputs


Step 2: ParallelSync Multichip
Clock Alignment


Step 3: SYSREF Alignment


Step 3: SYSREF Pulses


Stage 2 LTC6952 Phase Noise vs Stage 1 LTC6953 ADEL Setting $\mathrm{f}_{\text {OUT }}=4 \mathrm{GHz}, \mathrm{Mx}=1$


TYPICAL APPLICATIONS
Generation of Up to 125 ADC Clock/SYSREF Pairs Using a Three-Stage Synchronization Architecture: Schematics


## TYPICAL APPLICATIONS

## Generation of Up to 125 ADC Clock/SYSREF Pairs Using a Three-Stage Synchronization Architecture: Synchronization Procedure and Measurement Results

Initial Setup: Program LTC6952 and LTC6953 Registers Settings Created from the LTC6952Wizard.
Step 1: Synchronize Stage 1 and 2 Reference Signals
A) EZSync: Toggle Stage 1 LTC6953 SSRQ Bit
B) OPT: Fine Alignment, Adjust Stage 2 ADEL Bits

Step 2: Synchronize Stage 3 Output Signals
A) Set Stage 1 and 2 LTC6953 SRQMD $=1$
B) ParallelSync: Toggle Stage 1 LTC6953 SSRQ Bit

Step 3: Send SYSREF Request
A) Power Up LTC6952 SYSREF Outputs
B) Set LTC6952 SRQMD = 1
C) Send SYSREF: Toggle Stage 1 LTC6953 SSRQ Bit

Step 4: Optional Reduce Power
A) Power-Down LTC6952 SYSREF Outputs
B) Set Stage 1 and 2 LTC6953 and LTC6952 SRQMD $=0$

## Step 1: Reference Alignment



Step 2: ParallelSync Multichip Clock Alignment


Step 3: SYSREF Alignment


Step 3: SYSREF Pulses


Stage 2 LTC6952 Phase Noise vs Stage 1 LTC6953 ADEL Setting $\mathrm{f}_{\text {OUT }}=4 \mathrm{GHz}, \mathrm{Mx}=1$


## LTC6953

PACKAGE DESCRIPTION
UKG Package
52-Lead Plastic QFN ( $7 \mathrm{~mm} \times 8 \mathrm{~mm}$ ) (Reference LTC DWG \# 05-08-1729 Rev $\varnothing$ )


## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $1 / 20$ | Corrected equations 14 and 15 | 52 |

## LTC6953

## TYPICAL APPLICATION

## EZSync Multichip Synchronization with Request Pass-Through



## beLATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LTC6952 | Ultralow Jitter, 4.5GHz PLL with 11 Outputs and <br> JESD204B/C Support | PLL with Eleven Independent CML Outputs with Dividers and Delays, <br> 65fs Additive ADC SNR Jitter |
| LTC6955/LTC6955-1 | Ultralow Jitter, 7.5GHz, 11-Output Fanout Buffer Family | Eleven CML Outputs, 45fs Additive ADC SNR Jitter |
| HMC7043 | High Performance, 3.2GHz, 14-Output Fanout Buffer <br> with JESD204B/C |  |
| HMC7044 | High Performance, 3.2GHz, 14-Output Jitter Attenuator <br> with JESD204B/C |  |
| HMC987 | 3.3V Low Noise 1:9 Fanout Buffer, DC - 8GHz | Four Independent CML Outputs and One LVDS Output, Integrated <br> VCO, 110fs ADC SNR Jitter |
| LTC6951 | Intalow Jitter Multioutput Clock Synthesizer with |  |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Clock \& Timer Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
AD9517-0A/PCBZ AD9517-2A/PCBZ AD9522-4/PCBZ AD9520-5PCBZ AD9553/PCBZ ADCLK914PCBZ LMH2180SDEVAL DSC400-0333Q0032KE1-EVB TDGL013 MAX2880EVKIT\# MAX2750EVKIT MAX2752EVKIT ADCLK946PCBZ ADCLK946/PCBZ MAX2622EVKIT EKIT01-HMC1032LP6G Si5332-8IX-EVB RV-2251-C3-EVALUATION-BOARD Si5332-12IX-EVB RV-3029-C2-EVALUATION-BOARD-OPTION-B Si5332-6IX-EVB SKY72310-11-EVB EV1HMC8364LP6G RV-8263-C7-EVALUATION-BOARD EVK9FGV1002 EVK9FGV1008 EV1HMC6832ALP5L EVAL01-HMC830LP6GE EVAL01-HMC911LC4B TS3002DB 125605HMC702LP6CE LMX2487E-EVM MIKROE-2481 2045 EKIT01-HMC835LP6G EKIT01-HMC834LP6GE TS3006DB DSC-TIMEFLASH2-KIT1 110227-HMC510LP5 110227-HMC513LP5 AD9515/PCBZ ADCLK948/PCBZ ADCLK954/PCBZ 112261$\underline{\text { HMC739LP4 ADCLK925/PCBZ AD9522-0/PCBZ AD9520-4/PCBZ AC164147 DFR0469 LMK04133EVAL/NOPB }}$


[^0]:    All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. patents, including 8319551 and 8819472.

