## 5V, 6A Synchronous Step-Down Silent Switcher in $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN

## feATURES

- Pin Compatible with LTC3307(3A) and LTC3308(4A)
- High Efficiency: $8 \mathrm{~m} \Omega$ NMOS, $31 \mathrm{~m} \Omega$ PMOS
- Programmable Frequency 1MHz to 3 MHz
- Tiny Inductor and Capacitors
- Peak Current Mode Control
- 22ns Minimum On-Time
- Wide Bandwidth, Fast Transient Response
- Silent Switcher ${ }^{\circledR}$ Architecture
- Ultralow EMI Emissions
- Low Ripple Burst Mode ${ }^{\circledR}$ Operation with $\mathrm{I}_{\mathrm{Q}}$ of $40 \mu \mathrm{~A}$
- Safely Tolerates Inductor Saturation in Overload
- $V_{\text {IN }}$ Range: 2.25 V to 5.5 V
- $\mathrm{V}_{\text {OUT }}$ Range: 0.5 V to $\mathrm{V}_{\text {IN }}$
- Vout Accuracy: $\pm 1 \%$ Over Temperature Range
- Precision 400 mV Enable Threshold, $1 \mu \mathrm{~A}$ in Shutdown
- Power Good, Internal Compensation and Soft Start
- Thermally Enhanced $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN Package
- AEC-Q100 Qualified for Automotive Applications


## APPLICATIONS

- Optical Networking, Servers, Telecom
- Automotive, Industrial, Communications
- Distributed DC Power Systems (POL)
- FPGA, ASIC, $\mu$ P Core Supplies
- Battery Operated Systems


## DESCRIPTION

The LTC®3309A is a very small, high efficiency, low noise, monolithic synchronous 6A step-down DC/DC converter operating from a 2.25 V to 5.5 V input supply. Using constant frequency, peak current mode control at switching frequencies 1 MHz to 3 MHz and minimum on-time as low as 22 ns , this regulator achieves fast transient response with small external components. Silent Switcher architecture minimizes EMI emissions.

The LTC3309A operates in forced continuous or pulse skip mode for low noise, or the low-ripple Burst Mode operation for high efficiency at light loads, ideal for bat-tery-powered systems. The IC regulates output voltages as low as 500 mV . Other features include output overvoltage protection, short-circuit protection, thermal shutdown, clock synchronization, and up to 100\% duty cycle operation for low dropout. The device is available in a low profile 12 -lead $2 \mathrm{~mm} \times 2 \mathrm{~mm} \times 0.74 \mathrm{~mm}$ LQFN package with exposed pad for low thermal resistance.

For applications that require a faster power on, the LTC3309A-7 has a reduced power on and soft-start time.

All registered trademarks and trademarks are the property of their respective owners.

## TYPICAL APPLICATION

High Efficiency, 2MHz, 1.2V 6A Step-Down Converter



3309A TA01b

## absolute maximum ratings

## (Note 1)

$V_{\text {IN }}$ $\qquad$
EN $\qquad$ -0.3 V to Lesser of $\left(\mathrm{V}_{1 \mathrm{~N}}+0.3 \mathrm{~V}\right)$ or 6 V
FB $\qquad$ -0.3 V to Lesser of $\left(\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}\right)$ or 6 V
MODE/SYNC ........ -0.3 V to Lesser of $\left(\mathrm{V}_{\mathrm{IN}}+0.3 \mathrm{~V}\right)$ or 6 V
RT ....................... -0.3 V to Lesser of $\left(\mathrm{V}_{\mathrm{IN}}+0.3 \mathrm{~V}\right)$ or 6 V
AGND to PGND -0.3 V to +0.3 V
PGOOD $\qquad$ . -0.3 V to 6 V
$\qquad$
Operating Junction Temperature Range (Note 2):

| LTC | $0+125^{\circ} \mathrm{C}$ |
| :---: | :---: |
| LTC3309AI | - $40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LTC3309AJ | $.40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| LTC3309AH | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| LTC3309AMP | . $55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| LTC3309AJ-7 | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| rage Temperat | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| imum Reflow | perature ... 26 |

$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
LTC3309AI C
LTC3309AJ $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
LTC3309AH $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
LTC3309AJ-7 .................................... $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Reflow (Package Body) Temperature ... $260^{\circ} \mathrm{C}$

## pIn COnfiGURATIOn



LQFN PACKAGE
12-LEAD ( $2 \mathrm{~mm} \times 2 \mathrm{~mm} \times 0.74 \mathrm{~mm}$ )
$T_{J M A X}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=51^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JB}}=12^{\circ} \mathrm{C} / \mathrm{W}$,
$\theta_{\mathrm{JCBOTTOM}}=8.6^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JCTOP}}=73^{\circ} \mathrm{C} / \mathrm{W}, \Psi_{\mathrm{JT}}=0.6^{\circ} \mathrm{C} / \mathrm{W}$ $\theta$ AND $\Psi$ VALUES DETERMINED PER JESD51-7 ON A JEDEC 2S2P PCB EXPOSED PAD (PIN 13) IS PGND, MUST BE SOLDERED TO PCB

## ORDER INFORMATION

| TAPE AND REEL | TAPE AND REEL MINI | PART MARKING* | PACKAGE TYPE | TEMPERATURE RANGE |
| :---: | :---: | :---: | :---: | :---: |
| LTC3309AEV\#TRPBF | LTC3309AEV\#TRMPBF | LHFP | LQFN <br> (Laminate Package with QFN Footprint) | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3309AIV\#TRPBF | LTC3309AIV\#TRMPBF | LHFP |  | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3309AJV\#TRPBF | LTC3309AJV\#TRMPBF | LHFP |  | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| LTC3309AHV\#TRPBF | LTC3309AHV\#TRMPBF | LHFP |  | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| LTC3309AMPV\#TRPBF | LTC3309AMPV\#TRMPBF | LHFP |  | $-55^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| LTC3309AJV-7\#TRPBF | LTC3309AJV-7\#TRMPBF | LHQH |  | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| AUTOMOTIVE PRODUCTS** |  |  |  |  |
| LTC3309AEV\#WTRPBF | LTC3309AEV\#WTRMPBF | LHFP | LQFN <br> (Laminate Package with QFN Footprint) | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3309AIV\#WTRPBF | LTC3309AIV\#WTRMPBF | LHFP |  | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3309AJV\#WTRPBF | LTC3309AJV\#WTRMPBF | LHFP |  | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| LTC3309AHV\#WTRPBF | LTC3309AHV\#WTRMPBF | LHFP |  | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| LTC3309AJV-7\#WTRPBF | LTC3309AJV-7\#WTRMPBF | LHQH |  | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

Contact the factory for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.
**Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a $\# \mathrm{~W}$ suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

ELECTRICAL CHARACTERISTICS The denotes the specifications which apply over the speciifed operating junction temperature range (Note 2), otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{IN}}$, unless otherwise noted.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Supply |  |  |  |  |  |  |
| Operating Supply Voltage ( $\mathrm{V}_{\text {IN }}$ ) |  | $\bullet$ | 2.25 |  | 5.5 | V |
| $V_{\text {IN }}$ Undervoltage Lockout <br> $V_{\text {IN }}$ Undervoltage Lockout Hysteresis | $\mathrm{V}_{\text {IN }}$ Rising | $\bullet$ | 2.0 | $\begin{aligned} & 2.1 \\ & 150 \end{aligned}$ | 2.2 | $V$ $m$ |
| $V_{\text {IN }}$ Quiescent Current in Shutdown | $V_{\text {EN }}=0.1 \mathrm{~V}$ |  |  | 1 | 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IN }}$ Quiescent Current (Note 3) | Burst Mode Operation, Sleeping All Modes, Not Sleeping |  |  | $\begin{aligned} & 40 \\ & 1.2 \end{aligned}$ | $\begin{gathered} 60 \\ 2 \end{gathered}$ | $\mu A$ $m A$ |
| Enable Threshold Enable Threshold Hysteresis | $V_{\text {EN }}$ Rising | $\bullet$ | 0.375 | $\begin{aligned} & 0.4 \\ & 50 \end{aligned}$ | 0.425 | $V$ mV |
| EN Pin Leakage | $\mathrm{V}_{\text {EN }}=0.5 \mathrm{~V}$ |  |  |  | $\pm 20$ | nA |
| Voltage Regulation |  |  |  |  |  |  |
| Regulated Feedback Voltage (VFB) |  | $\bullet$ | 0.495 | 0.5 | 0.505 | V |
| Feedback Voltage Line Regulation | $\mathrm{V}_{\text {IN }}=2.25 \mathrm{~V}$ to 5.5 V |  |  | 0.015 | 0.05 | \%/V |
| FB Pin Input Current | $\mathrm{V}_{\mathrm{FB}}=0.5 \mathrm{~V}$ |  |  |  | $\pm 20$ | nA |
| Minimum On Time (ton,min) | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ | $\bullet$ |  | 22 | 42 | ns |
| Maximum Duty Cycle |  | $\bullet$ | 100 |  |  | \% |
| Top Switch ON-Resistance |  |  |  | 31 |  | $\mathrm{m} \Omega$ |
| Bottom Switch ON-Resistance |  |  |  | 8 |  | $\mathrm{m} \Omega$ |
| Top Switch Current Limit (IPEAKMAX) | $\mathrm{V}_{\text {OUT }} \mathrm{V}_{\text {IN }} \leq 0.2$ |  | 9.1 | 9.6 | 10.1 | A |
| Bottom Switch Current Limit (lvalleymax) |  |  |  | 7.8 |  | A |
| Bottom Switch Reverse Current Limit (I ${ }_{\text {REVMAX }}$ ) | Forced Continuous Mode |  | -1.5 | -3.0 | -4.5 | A |
| SW Leakage Current | $\mathrm{V}_{\text {EN }}=0.1 \mathrm{~V}$ |  |  | $\pm 100$ |  | nA |
| Power Good and Soft-Start |  |  |  |  |  |  |
| PGOOD Rising Threshold PGOOD Hysteresis | As a Percentage of the Regulated $\mathrm{V}_{\text {OUT }}$ | $\bullet$ | $\begin{aligned} & \hline 97 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & \hline 98 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \hline 99 \\ & 1.7 \end{aligned}$ | \% |
| Overvoltage Rising Threshold Overvoltage Hysteresis | As a Percentage of the Regulated $\mathrm{V}_{\text {OUT }}$ |  | $\begin{gathered} 107 \\ 1 \end{gathered}$ | $\begin{aligned} & \hline 110 \\ & 2.2 \end{aligned}$ | $\begin{gathered} 114 \\ 3.5 \end{gathered}$ | \% |
| PGOOD Delay |  |  |  | 120 |  | $\mu \mathrm{S}$ |
| PGOOD Pull Down Resistance | $\mathrm{V}_{\text {PGOOD }}=0.1 \mathrm{~V}$ |  |  | 10 | 20 | $\Omega$ |
| PGOOD Leakage Current | $V_{\text {PGOOD }}=5.5 \mathrm{~V}$ |  |  |  | 20 | nA |
| Soft-Start Duration | LTC3309A | $\bullet$ | 0.25 | 1 | 3 | ms |
|  | LTC3309A-7 | $\bullet$ | 0.3 | 0.5 | 0.7 | ms |

## Oscillator and MODE/SYNC

| Default Oscillator Frequency |  | $\bullet$ | 1.9 | 2 | 2.1 | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator Frequency with $\mathrm{R}_{\mathrm{T}}=34.8 \mathrm{k} \Omega$ |  | $\bullet$ | 1.9 | 2 | 2.1 | MHz |
| Frequency Range | $\mathrm{R}_{\top}$ Programming and Synchronization | $\bullet$ | 1 |  | 3 | MHz |
| Minimum SYNC High or Low Pulse Width |  | $\bullet$ | 40 |  |  | ns |
| SYNC Pulse Voltage Levels | Level High Level Low | $\bullet$ | 1.2 |  | 0.4 | V |
| MODE/SYNC No Clock Detect Time |  |  |  | 10 |  | $\mu \mathrm{S}$ |
| MODE/SYNC Pin Threshold | For Programming Pulse Skip Mode For Programming Forced Continuous Mode For Programming Burst Mode Operation | $\bullet$ | $\begin{gathered} 1.0 \\ \mathrm{~V}_{\text {IN }}-0.1 \\ \hline \end{gathered}$ | Float | $\begin{gathered} 0.1 \\ V_{\text {IN }}-1.0 \end{gathered}$ | V V V |

## LTC3309A

## eLeCTRICAL CHARACTERISTICS

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC3309A is tested under pulsed load conditions such that $T_{J} \approx T_{A}$. The LTC3309AE is guaranteed to meet specifications from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ junction temperature. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design, characterization, and correlation with statistical process controls. The LTC3309AI is guaranteed over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range. The LTC3309AJ/LTC3309AJ-7 and LTC3309AH are guaranteed over the $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ operating junction temperature range. The LTC3309AMP is guaranteed over the $-55^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures above $125^{\circ} \mathrm{C}$. Note that the maximum ambient temperature consistent with
these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance, and other environmental factors. The junction temperature ( $\mathrm{T}_{\mathrm{J}}$ in ${ }^{\circ} \mathrm{C}$ ) is calculated from ambient temperature ( $\mathrm{T}_{\mathrm{A}}$ in ${ }^{\circ} \mathrm{C}$ ) and power dissipation ( $\mathrm{P}_{\mathrm{D}}$ in Watts) according to the formula:
$T_{J}=T_{A}+\left(P_{D} \cdot \theta_{\mathrm{JA}}\right)$, where $\theta_{\mathrm{JA}}$ (in ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) is the package thermal impedance. See High Temperature Considerations section for more details.
The LTC3309A includes overtemperature protection that protects the device during momentary overload conditions. Junction temperatures will exceed $150^{\circ} \mathrm{C}$ when overtemperature protection is engaged. Continuous operation above the specified maximum operating junction temperature may impair device reliability.
Note 3: Supply current specification does not include switching currents. Actual supply currents will be higher.


3309A G04


## Switch On Resistance



Minimum On-Time






## LTC3309A

TYPICAL PGRFORMANCE CHARACTERISTICS $V_{W}=3.3 V^{2}, T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.


309A G10


3309A G13

PMOS Current Limit

$V_{\text {IN }}$ Quiescent Current, Burst
Mode Operation, Sleeping


3309A G14


Switch Leakage

EN Threshold


PMOS Current Limit

$V_{\text {IN }}$ Quiescent Current All Modes, Not Sleeping


3309A G15


5

TYPICAL PGRFORMANCE CHARACTERISTICS $V_{W}=3.3 v^{2}, T_{A}=25^{\circ}$, unless otherwise noted.


Efficiency, $V_{I N}=2.5 \mathrm{~V}$
Burst Mode Operation


## Efficiency vs ifsw,

$3.3 \mathrm{~V}_{\text {IN }}$ to $1.2 \mathrm{~V}_{\mathrm{OUT}}, \mathrm{I}_{\mathrm{LOAD}}=3 \mathrm{~A}$



Efficiency, $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}$
Burst Mode Operation


Efficiency vs $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUt }}=1.2 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SW}}=2 \mathrm{MHz}$, Burst Mode Operation




Efficiency vs Load, 3.3V to 1.2 V , $\mathrm{f}_{\mathrm{SW}}=2 \mathrm{MHz}$


## TYPICAL PGRFORMANCE CHARACTERISTICS $V_{W H}=3.3, T_{A}=25^{\circ}$, unless othemise noted.


$3.3 \mathrm{~V}_{\mathrm{IN}}$ to $1.2 \mathrm{~V}_{\text {OUt, }}$ 2MHz TYPICAL APPLICATION $R_{\text {LOAD }}=120 \Omega$. LTC3309A is shown. The time scale for the LTC3309A-7 is different

Start-Up Waveforms
Pulse Skip Mode

$3.3 \mathrm{~V}_{\mathrm{IN}}$ to $1.2 \mathrm{~V}_{\text {OUt, }} 2 \mathrm{MHz}$ TYPICAL APPLICATION $R_{\text {LOAD }}=120 \Omega$. LTC3309A is shown. The time scale for the LTC3309A-7 is different

## Switching Waveforms,

Pulse Skip Mode

$3.3 \mathrm{~V}_{\text {IN }}$ to $1.2 \mathrm{~V}_{\text {OUT }}$, 2MHz TYPICAL APPLICATION ${ }_{\text {LOAD }}=10 \mathrm{~mA}$

Load Transient Response,
Pulse Skip Mode

$3.3 \mathrm{~V}_{\text {IN }}$ to $1.2 \mathrm{~V}_{\text {OUT }}$, 2MHz TYPICAL APPLICATION $\mathrm{C}_{\text {OUT }}=66 \mu \mathrm{~F}, \mathrm{~L}=220 \mathrm{nH}$
LOAD STEP: 0.1A TO 4.5A IN $1 \mu \mathrm{~s}$

Start-Up Waveforms
Burst Mode Operation

$3.3 \mathrm{~V}_{\mathrm{IN}}$ to $1.2 \mathrm{~V}_{\text {OUt, }}$ 2MHz TYPICAL APPLICATION $R_{\text {LOAD }}=120 \Omega$. LTC3309A is shown. The time scale for the LTC3309A-7 is different

Switching Waveforms, Burst Mode Operation

$3.3 \mathrm{~V}_{\text {IN }}$ to $1.2 \mathrm{~V}_{\text {OUt }}$, 2MHz TYPICAL APPLICATION $\mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA}$

Load Transient Response, Burst Mode Operation

$3.3 \mathrm{~V}_{\text {IN }}$ to $1.2 \mathrm{~V}_{\text {OUT, }}$ 2MHz TYPICAL APPLICATION
$C_{\text {OUT }}=66 \mu \mathrm{~F}, \mathrm{~L}=220 \mathrm{nH}$
LOAD STEP: 0.1A TO 4.5A IN $1 \mu \mathrm{~s}$

## PIn functions

AGND (Pin 1): The AGND pin is the output voltage remote ground sense. Connect the AGND pin directly to the negative terminal of the output capacitor at the load. The AGND pin is also the ground reference for the internal analog circuitry. Place a small analog bypass 0201 or 0402 ceramic capacitor as close as possible to the $\mathrm{V}_{\text {IN }}$ (Pin 3 ) and AGND pins. Connect RT and FB returns to AGND as well.

EN (Pin 2): The EN pin has a precision IC enable threshold with hysteresis. An external resistor divider, from $V_{\text {IN }}$ or from another supply, can be used to program the threshold below which the LTC3309A will shut down. If the precision threshold is not required, tie EN directly to $\mathrm{V}_{\text {IN }}$. When the EN pin is low the LTC3309A enters a low current shutdown mode where all internal circuitry is disabled. Do not float this pin.
$V_{\text {IN }}$ (Pins 3, 8): The $\mathrm{V}_{\text {IN }}$ pins supply current to internal circuitry and topside power switch. Connect both $\mathrm{V}_{\text {IN }}$ pins together with short wide traces and bypass to PGND and AGND with low ESR capacitors located as close as possible to the pins.

PGND (Pins 4, 7, Exposed Pad Pin 13): The PGND pins are the return path of the internal bottom side power switch. Connect the negative terminal of the input capacitors as close to the PGND pins as possible. For low parasitic inductance and good thermal performance, connect Pin 4 and Pin 7 to a large continuous ground plane on the printed circuit board directly under the LTC3309A. The PGND exposed pad is the main electrical and thermal highway and should be connected to large PCB ground plane(s) with many vias.

SW (Pins 5, 6): The SW pins are the switching outputs of the internal power switches. Connect these pins together and to the inductor with a short, wide trace.

MODE/SYNC (Pin 9): The MODE/SYNC pin is a mode selection and external clock synchronization input. Ground this pin to enable Pulse Skip mode at light loads. For higher efficiency at light loads, tie this pin to $\mathrm{V}_{\text {IN }}$ to enable the low-ripple Burst Mode operation. For faster transient response, lower noise and full frequency operation over a wide load range, float this pin to enable forced continuous mode. Drive MODE/SYNC with an external clock to synchronize the switcher to the applied frequency. While synchronizing, the part operates in the forced continuous mode. The slope compensation is automatically adapted to the external clock frequency. In the absence of an external clock the switching frequency is determined by the RT pin.

RT (Pin 10): The RT pin sets the switching frequency with an external resistor to AGND. If this pin is tied to $\mathrm{V}_{\mathrm{IN}}$, the buck will switch at the default oscillator frequency. If the external clock is driving the MODE/SYNC pin, the RT pin is ignored.
PGOOD (Pin 11): The PGOOD pin is the open drain output of an internal power good comparator. When the regulated output voltage falls below the PGOOD threshold or rises above the overvoltage threshold, this pin is pulled low. When $\mathrm{V}_{\text {IN }}$ is above $\mathrm{V}_{\text {IN }}$ UVLO and the part is in shutdown, this pin is also pulled low.

FB (Pin 12): Program the output voltage and close the control loop by connecting this pin to the middle node of a resistor divider between the $\mathrm{V}_{\text {OUT }}$ and AGND. The LTC3309A regulates FB to 500 mV (typical). A phase lead capacitor connected between FB and VOUT may be used to optimize transient response.

## LTC3309A

## BLOCK DIAGRAM



## OPERATION

## Voltage Regulation

The LTC3309A is a $5 \mathrm{~V}, 6 \mathrm{~A}$ monolithic, constant frequency, peak current mode control, step-down DC/DC converter. The synchronous buck switching regulators are internally compensated and require only external feedback resistors to set the output voltage. An internal oscillator, with the frequency set using a resistor on the RT pin or synchronized to an external clock, turns on the internal top power switch at the beginning of each clock cycle. Current in the inductor ramps up until the top switch current comparator trips and turns off the top power switch. The peak inductor current at which the top switch turns off is controlled by an internal $\mathrm{V}_{\mathrm{C}}$ voltage. The error amplifier regulates $\mathrm{V}_{\mathrm{C}}$ by comparing the voltage on the FB pin with an internal 500 mV reference. An increase in the load current causes a reduction in the feedback voltage relative to the reference, causing the error amplifier to raise the $\mathrm{V}_{\mathrm{C}}$ voltage until the average inductor current matches the new load current. When the top power switch turns off, the synchronous power switch turns on and ramps down the inductor current for the remainder of the clock cycle or, if in pulse skip or Burst mode, until the inductor current falls to zero. If an overload condition results in excessive current flowing through the bottom switch, the next clock cycle will be skipped until switch current returns to a safe level.

The enable pin has a precision 400 mV threshold to provide event-based power-up sequencing by connecting the EN pin to the output of another buck through a resistor divider. If the EN pin is low, the device is shut down and in a low quiescent current state. When the EN pin is above its threshold, the switching regulator will be enabled.
The LTC3309A has forward and reverse inductor current limiting, short-circuit protection, output over-voltage protection, and soft-start to limit inrush current during startup or recovery from a short-circuit.

## Mode Selection

The LTC3309A operates in three different modes set by the MODE/SYNC pin: pulse skip mode (when the MODE/ SYNC pin is set low), forced continuous mode (when the MODE/SYNC pin is floating) and Burst Mode operation (when the MODE/SYNC pin is set high).

In pulse skip mode, the oscillator operates continuously and positive SW transitions are aligned to the clock. Negative inductor current is disallowed and, during light loads, switch pulses are skipped to regulate the output voltage.

In forced continuous mode, the oscillator operates continuously. The top switch turns on every cycle and regulation is maintained by allowing the inductor current to reverse at light load. This mode allows the buck to run at a fixed frequency with minimal output ripple. In forced continuous mode, if the inductor current reaches I REVMAX (into the SW pin), the bottom switch will turn off for the remainder of the cycle to limit the current.

In Burst Mode operation at light loads, the output capacitor is charged to a voltage slightly higher than its regulation point. The regulator then goes into a sleep state, during which time the output capacitor provides the load current. In sleep, most of the regulator's circuitry is powered down, helping conserve input power. When the output voltage drops below its programmed value, the circuitry is powered on and another burst cycle begins. The sleep time decreases as load current increases. In Burst Mode operation, the regulator will burst at light loads whereas at higher loads it will operate in constant frequency PWM mode.

## OPERATION

## Synchronizing the Oscillator to an External Clock

The LTC3309A's internal oscillator can be synchronized through an internal PLL circuit to an external frequency by applying a square wave clock signal to the MODE/ SYNC pin.

During synchronization, the top power switch turn-on is locked to the rising edge of the external frequency source. While synchronizing, the switcher operates in forced continuous mode. The slope compensation is automatically adapted to the external clock frequency. The synchronization frequency range is 1 MHz to 3 MHz .
After detecting an external clock on the first rising edge of the MODE/SYNC pin, the internal PLL gradually adjusts its operating frequency to match the frequency and phase of the signal on the MODE/SYNC pin. When the external clock is removed, the LTC3309A will detect the absence of the external clock within approximately $10 \mu \mathrm{~s}$. During this time, the PLL will continue to provide clock cycles. Once the external clock removal has been detected, the oscillator will gradually adjust its operating frequency to the one programmed by the RT pin.

## Output Power Good

When the LTC3309A's output voltage is within the $-2 \% /+10 \%$ window of the nominal regulation voltage the output is considered good and the open-drain PGOOD pin goes high impedance and is typically pulled high with an external resistor. Otherwise, the internal pull-down device will pull the PGOOD pin low. The PGOOD pin is also pulled low during the following fault conditions: EN pin is low, $\mathrm{V}_{\text {IN }}$ is too low or thermal shutdown. To filter noise and short duration output voltage transients, the lower threshold has a hysteresis of $1.2 \%$, the upper threshold has a hysteresis of $2.2 \%$, and both have a built-in time delay to report PGOOD, typically $120 \mu s$.

## Output Overvoltage Protection

During an output overvoltage event, when the FB pin voltage is greater than 110\% of nominal, the LTC3309A top power switch will be turned off. If the output remains out of regulation for more than $120 \mu \mathrm{~s}$, the PGOOD pin will be pulled low.
An output overvoltage event should not happen under normal operating conditions.

## Overtemperature Protection

To prevent thermal damage to the LTC3309A and its surrounding components, the device incorporates an overtemperature ( OT ) function. When the die temperature reaches $165^{\circ} \mathrm{C}$ (typical, not tested) the switcher is shut down and remains in shutdown until the die temperature falls to $160^{\circ} \mathrm{C}$ (typical, not tested).

## Output Voltage Soft-Start

Soft starting the output prevents current surge on the input supply and/or output voltage overshoot. During the soft-start, the output voltage will proportionally track the internal node voltage ramp. An active pull-down circuit discharges that internal node in the case of fault conditions. The ramp will restart when the fault is cleared. Fault conditions that initiate the soft-start ramp are the EN pin transitioning low, $\mathrm{V}_{\text {IN }}$ voltage falling too low, or thermal shutdown.

## Dropout Operation

As the input supply voltage approaches the output voltage, the duty cycle increases toward $100 \%$. Further reduction of the supply voltage forces the main switch to remain on for more than one cycle, eventually reaching $100 \%$ duty cycle. The output voltage will then be determined by the input voltage minus the DC voltage drop across the internal P-channel MOSFET and the inductor.

## Low Supply Operation

The LTC3309A is designed to operate down to an input supply voltage of 2.25 V . One important consideration at low input supply voltages is that the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the internal power switches increases. Calculate the worst case LTC3309A power dissipation and die junction temperature at the lowest input voltages.

## Output Short-Circuit Protection and Recovery

The peak inductor current level, at which the current comparator shuts off the top power switch, is controlled by the internal $V_{C}$ voltage. When the output current increases, the error amplifier raises $V_{C}$ until the average inductor current matches the load current. The LTC3309A clamps the maximum $\mathrm{V}_{\mathrm{C}}$ voltage, thereby limiting the peak inductor current.

When the output is shorted to ground, the inductor current decays very slowly when the bottom power switch is on because the voltage across the inductor is low. To keep the inductor current in control, a secondary limit is imposed on the valley of the inductor current. If the inductor current measured through the bottom power switch remains greater than IVALLEYMAX at the end of the cycle, the top power switch will be held off. Subsequent switching cycles will be skipped until the inductor current falls below IVALLEYMAX.

Recovery from an output short circuit may involve a softstart cycle if $V_{F B}$ falls more than approximately 100 mV below regulation. During such a recovery, $\mathrm{V}_{\mathrm{FB}}$ will quickly charge up by that $\sim 100 \mathrm{mV}$ and then follow the soft-start ramp until regulation is reached.

## APPLICATIONS INFORMATION

Refer to the Block Diagram for reference.

## Output Voltage and Feedback Network

The output voltage is programmed by a resistor divider between the output and the FB pin. Choose the resistor values according to:

$$
\begin{equation*}
R_{A}=R_{B}\left(\frac{V_{\text {OUT }}}{500 \mathrm{mV}}-1\right) \tag{1}
\end{equation*}
$$

as shown in Figure 1:


Figure 1. Feedback Resistor Network

Reference designators refer to the Block Diagram. Typical values for $\mathrm{R}_{\mathrm{B}}$ range from $40 \mathrm{k} \Omega$ to $400 \mathrm{k} \Omega$. $0.1 \%$ resistors are recommended to maintain output voltage accuracy. The buck regulator transient response may improve with an optional phase lead capacitor $\mathrm{C}_{\text {FF }}$ that helps cancel the pole created by the feedback resistors and the input capacitance of the FB pin. Experimentation with capacitor values between $2 p F$ and $22 p F$ may improve transient response. The values used in the typical application circuits are a good starting point.

## Operating Frequency Selection and Trade-Offs

Selection of the operating frequency is a trade-off between efficiency, component size, transient response and input voltage range.
The advantage of high frequency operation is that smaller inductor and capacitor values may be used. Higher switching frequencies allow for higher control loop bandwidth and, therefore, faster transient response. The

## APPLICATIONS INFORMATION

disadvantages of higher switching frequencies are lower efficiency, because of increased switching losses, and a smaller input voltage range, because of minimum switch on-time limitations.

The minimum on-time of the buck regulator imposes a minimum operating duty cycle. The highest switching frequency ( $\mathrm{f}_{\mathrm{SW}}(\mathrm{MAX})$ ) for a given application can be calculated as follows:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{SW}(\mathrm{MAX})}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})} \cdot \mathrm{V}_{\mathrm{IN}(\text { MAX })}} \tag{2}
\end{equation*}
$$

where $\mathrm{V}_{\operatorname{IN(MAX)}}$ is the maximum input voltage, $\mathrm{V}_{\text {OUT }}$ is the output voltage and $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ is the minimum top switch on-time. This equation shows that a slower switching frequency is necessary to accommodate a high $V_{\text {IN(MAX) }} / V_{\text {OUT }}$ ratio.
The LTC3309A is capable of a maximum duty cycle of $100 \%$, therefore, the $\mathrm{V}_{\text {IN }}-\mathrm{to}-\mathrm{V}_{\text {OUT }}$ dropout is limited by the $R_{D S(O N)}$ of the top switch, the inductor DCR and the load current.

## Setting the Switching Frequency

The LTC3309A uses a constant frequency peak current mode control architecture. There are three methods to set the switching frequency.
The first method, connecting the RT pin to $\mathrm{V}_{\mathrm{IN}}$, sets the switching frequency to the internal default with a nominal value of 2 MHz .

The second method is with a resistor $\left(\mathrm{R}_{T}\right)$ tied from the RT pin to ground. The frequency can be programmed from 1 MHz to 3 MHz . Table 1 and the Equation 3 show the necessary $R_{T}$ value for a desired switching frequency:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{T}}=\frac{73.4}{\mathrm{f}_{\mathrm{sw}}}-1.9 \tag{3}
\end{equation*}
$$

where $R_{T}$ is in $k \Omega$ and $f_{S W}$ is the desired switching frequency in MHz , ranging from 1 MHz to 3 MHz .

Table 1. $\mathrm{R}_{\mathrm{T}}$ Value vs Switching Frequency

| $\mathbf{f}_{\mathbf{S W}}(\mathbf{M H z})$ | $\mathbf{R}_{\mathbf{T}}(\mathbf{k} \boldsymbol{\mathbf { }})$ |
| :---: | :---: |
| 1.0 | 71.5 |
| 1.2 | 59.0 |
| 1.4 | 49.9 |
| 1.6 | 43.2 |
| 1.8 | 38.3 |
| 2.0 | 34.8 |
| 2.2 | 30.9 |
| 2.4 | 28.7 |
| 2.6 | 26.1 |
| 2.8 | 24.3 |
| 3.0 | 22.6 |

The third method to set the switching frequency is by synchronizing the internal PLL circuit to an external square wave clock applied to the MODE/SYNC pin. The synchronization frequency range is 1 MHz to 3 MHz . The square wave amplitude should have valleys that are below 0.4 V and peaks above 1.2 V . High and low pulse widths should both be at least 40ns.

## Inductor Selection and Maximum Output Current

Considerations in choosing an inductor are inductance, RMS current rating, saturation current rating, DCR and core loss.

Select the inductor value based on the following equation:

$$
\begin{align*}
& L \approx \frac{V_{\text {OUT }}}{1.8 A \cdot f_{S W}} \cdot\left(1-\frac{V_{\text {OUT }}}{V_{\text {IN(MAX })}}\right) \text { for } \frac{V_{\text {OUT }}}{V_{\text {IN(MAX })}} \leq 0.5(4) \\
& L \approx \frac{0.25 \cdot V_{\text {IN(MAX })}}{1.8 A \bullet f_{S W}} \text { for } \frac{V_{\text {OUT }}}{V_{\text {IN(MAX })}}>0.5 \tag{5}
\end{align*}
$$

where $\mathrm{f}_{\mathrm{SW}}$ is the switching frequency, $\mathrm{V}_{\operatorname{IN}(\mathrm{MAX})}$ is the maximum input voltage.

To avoid overheating of the inductor choose an inductor with an RMS current rating that is greater than the maximum expected output load of the application. Overload and short-circuit conditions need to be taken into consideration.

## APPLICATIONS INFORMATION

In addition, ensure that the saturation current rating (typically labeled $I_{S A T}$ ) of the inductor is higher than the maximum expected load current plus half the inductor ripple current:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{SAT}}>\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}+\frac{1}{2} \Delta \mathrm{I}_{\mathrm{L}} \tag{6}
\end{equation*}
$$

where $\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}$ is the maximum output load current for a given application and $\Delta \mathrm{I}_{\mathrm{L}}$ is the inductor ripple current calculated as:

$$
\begin{equation*}
\Delta \mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{L} \bullet \mathrm{f}_{\mathrm{SW}}} \cdot\left(1-\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\mathrm{IN}}}\right) \tag{7}
\end{equation*}
$$

Table 2. Recommended Inductors with Typical Specifications

| Inductance (nH) | $\mathbf{I}_{\text {TEMP }}(\mathbf{A})^{*}$ | $\mathbf{I}_{\text {SAT }}(\mathbf{A})$ | $\mathbf{D C R}(\mathbf{m \Omega})$ | $\mathbf{W} \times \mathbf{L \times H}(\mathbf{m m})$ | Manufacturer | Manufacturer's Part Number |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $220-560$ | $9.3-5.1$ | $9.3-6.7$ | $9.5-18.7$ | $3.0 \times 3.0 \times 1.2$ | Vishay | IHLP-1212AB-11 |
| 330 | 5.2 | 6.8 | 16 | $2.7 \times 2.2 \times 1.0$ | Sumida | 252010 CDMCCDS-R33MC |
| 330,470 | $6.0,4.9$ | $8.5,6.7$ | 14,23 | $2.5 \times 2.0 \times 1.2$ | Murata | DFE252012F |
| 330 | 5.6 | 7.6 | 16 | $2.5 \times 2.0 \times 1.0$ | Murata | DFE252010F-R33M |
| 330 | 6.4 | 7.5 | 14 | $2.5 \times 2.0 \times 1.2$ | Cyntec | HMLQ25201B-R33MSR-87 |
| 330 | 5.5 | 7.3 | 16 | $2.5 \times 2.0 \times 1.0$ | Cyntec | HMLQ25201T-R33MSR |
| 330 | 5.5 | 8.3 | 14 | $3.0 \times 3.0 \times 2.0$ | Wurth Elektronik | 7443383360033 |
| 250 | 5.5 | 12 | 10 | $3.2 \times 2.5 \times 1.5$ | Wurth Elektronik | 74479290125 |
| 240 | 6 | 9.5 | 18 | $2.5 \times 2.0 \times 1.0$ | NIC | NPIM20LP |
| 240 | 6.5 | 7.5 | 15 | $2.0 \times 1.6 \times 1.0$ | NIC | NPIM26LP |
| 240 | 5.2 | 6.5 | 19 | $2.2 \times 1.8 \times 1.0$ | Sumida | 201610CDMCCDS-R24MC |
| 240 | 6 | 7.8 | 13 | $2.0 \times 1.6 \times 1.2$ | Murata | DFE201612E-R24M |
| 240 | 5.5 | 7 | 16 | $2.0 \times 1.6 \times 1.0$ | Murata | DFE201610E-R24M |
| 220 | 5.9 | 7.0 | 9.4 | $2.5 \times 2.0 \times 1.0$ | Cyntec | HMLB25201T-R22MSR-01 |
| 220 | 7.4 | 7.1 | 8.4 | $2.5 \times 2.0 \times 1.2$ | Vishay | IHHP1008ABERR22M01 |
| 220 | 8.0 | 7.0 | $13(\max )$ | $2.5 \times 2.0 \times 1.2$ | XFRMS | XFHCL43LT-R22M |
| $72-560$ | $23.6-8.1$ | $16.0-6.5$ | $2.85-21.5$ | $3.2 \times 3.5 \times 1.5$ | Coilcraft |  |
| 150 | 5.2 | 6.2 | $18(\max )$ | $2.0 \times 1.6 \times 1.2$ | Murata | XEL3515 |
| 110 | 6.8 | 8.8 | 10 | $2.0 \times 1.2 \times 0.8$ | TDK | TFM201208BLD-R11MTCA |
| 110 | 6.3 | 11 | 8 | $2.0 \times 1.2 \times 1.0$ | Murata | DFE201210S-R11M |
| 100 | 7.7 | 12.8 | 9 | $2.5 \times 2.0 \times 1.2$ | Cyntec | VCTA25201B-R10MSG-87 |
| 100 | 11.5 | 12.9 | 7.35 | $3.3 \times 3.3 \times 1.0$ | Vishay | IHLP1212AZEER10M5A |
| 100 | 6 | 11 | 6 | $2.5 \times 2.0 \times 2.0$ | XFRMS | XF2520A-R10M |

[^0]
## APPLICATIONS InFORMATION

Input Capacitors

Bypass the input of the LTC3309A with at least two ceramic capacitors close to the part, one on each side from $V_{\text {IN }}$ to PGND, for best performance. These capacitors should be 0603 or 0805 in size. Smaller, optional 0201 capacitors can also be placed as close as possible to the LTC3309A directly on the traces leading from $\mathrm{V}_{\mathrm{IN}}$ (Pin 3) and PGND (Pin 4) and on the traces leading from $V_{\text {IN }}$ (Pin 8) and PGND (Pin 7) for better performance with minimal (if at all) increase in application footprint. See the layout section for more detail. X7R or X5R capacitors are recommended for best performance across temperature and input voltage variations (see Table 3). Note that larger input capacitance is required when a lower switching frequency is used. If the input power source has high impedance, or there is significant inductance due to long wires or cables, additional bulk capacitance may be necessary. This can be provided with an electrolytic capacitor.
A ceramic input capacitor combined with trace or cable inductance forms a high quality (under damped) tank circuit. If the LTC3309A circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LTC3309A's voltage rating. This situation is easily avoided (see Application Note AN88).

Table 3. Ceramic Capacitor Manufacturers

| VENDOR | URL |
| :---: | :---: |
| AVX | www.avxcorp.com |
| Murata | www.murata.com |
| TDK | www.tdk.com |
| Taiyo Yuden | www.t-yuden.com |
| Samsung | www.samsungsem.com |
| Wurth Elektronik | www.we-online.com |

## Output Capacitor, Output Ripple and Transient Response

The output capacitor has two essential functions. Along with the inductor, it filters the square wave generated by the LTC3309A at the SW pin to produce the DC output. In this role, it determines the output ripple; thus, low impedance at the switching frequency is important. The
second function is to store energy in order to satisfy transient loads and stabilize the LTC3309A's control loop. The LTC3309A is internally compensated and has been designed to operate at a high bandwidth for fast transient response capability. The selection of $\mathrm{C}_{\text {OUT }}$ affects the bandwidth of the system, but the transient response is also affected by $\mathrm{V}_{\text {OUT }}, \mathrm{V}_{\text {IN }}, f_{\text {SW }}$ and other factors. $A$ good place to start is with the output capacitance value of approximately:

$$
\begin{equation*}
\mathrm{C}_{\text {OUT }}=20 \cdot \frac{\mathrm{I}_{\mathrm{MAX}}}{\mathrm{f}_{\mathrm{SW}}} \sqrt{\frac{0.5}{\mathrm{~V}_{\text {OUT }}}} \tag{8}
\end{equation*}
$$

where $\mathrm{C}_{\text {OUt }}$ is the recommended output capacitor value in $\mu \mathrm{F}$, $\mathrm{f}_{\mathrm{SW}}$ is the switching frequency in $\mathrm{MHz}, \mathrm{I}_{\mathrm{MAX}}=6 \mathrm{~A}$ is the rated output current in Amps, and $\mathrm{V}_{\text {OUT }}$ is in Volts.

A lower value output capacitor saves space and cost but transient performance will suffer and loop stability must be verified.

Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best output ripple and transient performance. Use X5R or X7R ceramic capacitors (see Table 3). Even better output ripple and transient performance can be achieved by using low-ESL reverse geometry or three-terminal ceramic capacitors.
During a load step, the output capacitor must instantaneously supply the current to support the load until the feedback loop increases the switch current enough to support the load. The time required for the feedback loop to respond is dependent on the compensation components and the output capacitor size. Typically, 3 to 4 cycles are required to respond to a load step, but only in the first cycle does the output drop linearly. Although affected by $\mathrm{V}_{\text {OUT }}, \mathrm{V}_{\text {IN }}, \mathrm{f}_{\mathrm{SW}}, \mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$, the equivalent series inductance (ESL) of the output capacitor, and other factors, the output droop, $V_{\text {DROOP }}$, is usually about 3 times the linear drop of the first cycle:

$$
\begin{equation*}
V_{\text {DROOP }}=\frac{3 \cdot \Delta I_{\text {OUT }}}{C_{O U T} \bullet f_{S W}} \tag{9}
\end{equation*}
$$

where $\Delta \mathrm{l}_{\text {OUT }}$ is the load step.

## APPLICATIONS INFORMATION

Transient performance and control loop stability can be improved with a higher $\mathrm{C}_{\text {OUT }}$ and/or the addition of a feedforward capacitor $\mathrm{C}_{\text {FF }}$ placed between $\mathrm{V}_{\text {OUT }}$ and FB. Capacitor C $_{\text {FF }}$ provides phase lead compensation by creating a high frequency zero which improves the phase margin and the high-frequency response. The values used in the typical application circuits are a good starting point. LTpowerCAD ${ }^{\circledR}$ is a useful tool to help optimize $C_{F F}$ and Cout for a desired transient performance.

Applying a load transient and monitoring the response of the system or using a network analyzer to measure the actual loop response are two ways to experimentally verify transient performance and control loop stability, and to optimize $\mathrm{C}_{\mathrm{FF}}$ and $\mathrm{C}_{\text {OUT }}$.
When using the load transient response method to stabilize the control loop apply an output current pulse of $20 \%$ to $100 \%$ of full load current having a very fast rise time. This will produce a transient on the output voltage. Monitor $\mathrm{V}_{\text {OUT }}$ for overshoot or ringing that might indicate a stability problem (see Application Note AN149).

## Output Voltage Sensing

The LTC3309A's AGND pin is the ground reference for the internal analog circuitry, including the bandgap voltage reference. To achieve good load regulation connect the AGND pin to the negative terminal of the output capacitor ( $\mathrm{C}_{\text {OUT }}$ ) at the load. Any drop in the high current power ground return path will be compensated. The AGND node carries very little current and, therefore, can be a minimal size trace. Place a small analog bypass 0201 or 0402 ceramic capacitor as close as possible to the LTC3309A directly on the traces leading from $V_{\text {IN }}$ (Pin 3) and AGND pin. All of the signal components, such as the FB resistor dividers and the $\mathrm{R}_{\mathrm{T}}$ resistor, should be referenced to the AGND node. See the example PCB Layout for more information.

## Enable Threshold Programming

The LTC3309A has a precision threshold enable pin to enable or disable the switching. When forced low, the device enters a low current shutdown mode.

The rising threshold of the EN comparator is 400 mV , with 50 mV of hysteresis. The EN pin can be tied to $V_{I N}$ if the shutdown feature is not used. Adding a resistor divider from $\mathrm{V}_{\text {IN }}$ to EN programs the LTC3309A to regulate the output only when $\mathrm{V}_{\text {IN }}$ is above a desired voltage (see Figure 2). Typically, this threshold, $\mathrm{V}_{\operatorname{IN}(E N)}$, is used in situations where the input supply is current limited, or has a relatively high source resistance. A switching regulator draws near constant power from its input source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions. The $\mathrm{V}_{\operatorname{IN}(E N)}$ threshold prevents the regulator from operating at source voltages where problems may occur. This threshold can be adjusted by setting the values R1 and R2 such that they satisfy the following equation:

$$
\begin{equation*}
V_{\operatorname{IM}(E N)}=\left(\frac{\mathrm{R} 1}{\mathrm{R} 2}+1\right) \cdot 400 \mathrm{mV} \tag{10}
\end{equation*}
$$

as shown in Figure 2 :


Figure 2. EN Divider
The LTC3309A will remain off until $\mathrm{V}_{\text {IN }}$ is above $\mathrm{V}_{\operatorname{IN}(\mathrm{EN})}$. The buck regulator will remain enabled until $\mathrm{V}_{\text {IN }}$ falls to $0.875 \cdot \mathrm{~V}_{\text {IN(EN) }}$ and EN is 350 mV typical.
Alternatively, a resistor divider from an output of an upstream regulator to the EN pin of the LTC3309A provides event-based power-up sequencing, enabling the LTC3309A when the output of the upstream regulator reaches a predetermined level (e.g. 90\% of the regulated output). Replace $\mathrm{V}_{\operatorname{IN}(E N)}$ in Equation 10 with that predetermined level.

## APPLICATIONS InFORMATION

## Low EMI PCB Layout

The LTC3309A is specifically designed to minimize EMI/EMC emissions and also to maximize efficiency and improve transient response when switching at high frequencies.
See Figure 3 for a recommended PCB layout.
For optimal performance the LTC3309A requires that both input supply $\mathrm{V}_{\text {IN }}$ pins (Pins 3, 8) each have a local decoupling capacitor with their ground terminals soldered directly to the ground plane on the top layer near PGND pins (Pins 4, 7). These capacitors provide the AC current to the internal power MOSFETs and their drivers. Large, switched currents flow in the $\mathrm{V}_{\text {IN }}$ and PGND pins and the input capacitors. The loops formed by the input capacitors should be as small as possible by placing the capacitors adjacent to the $\mathrm{V}_{\text {IN }}$ and PGND pins. Capacitors with small case size such as 0603 are optimal due to lowest parasitic inductance. Even smaller 0201 capacitors can additionally be placed right next to the respective $\mathrm{V}_{\text {IN }}$ and PGND pins for better performance with minimal (if at all) increase in application footprint. In addition, place a local, unbroken

(a) Small Solution Size. Five 5 mil Vias Are Used within the EPAD. For Layouts Where 5mil Vias Are Not Allowed, It Is Recommended to Use Either Four 8mil Vias or a Single (Filled or Tented) 12mil Diameter Via.
ground plane under the application circuit on the layer closest to the surface layer.
Decoupling AGND is also very important. Place a small analog bypass 0201 or 0402 capacitor as close as possible to the LTC3309A directly on the traces leading from $V_{\text {IN }}($ Pin 3$)$ and AGND (Pin 1).
Place the inductor on the same side of the circuit board. The trace connecting SW pins (Pins 5, 6) to the inductor should be as short as possible to reduce radiated EMI and parasitic coupling.
Keep the FB and RT nodes small and far away or shielded from the noisy SW node.

In the recommended layout, five 5 mil vias are used to provide the best conductivity to the GND plane within the EPAD. For layouts where 5 mil vias are not allowed, it is recommended to use either four 8 mil vias or a single (filled or tented) 12mil diameter via. Refer to the Thermal Via Design section of the Analog Devices Application Note, Application Notes for Thermally Enhanced Leaded Plastic Packages for more information on thermal via recommendations.

(b) With Capacitors $\mathrm{C}_{\text {OUT1 }}$ and $\mathrm{C}_{\text {OUT2 }}$ Rotated by $90^{\circ}$, Which Reduces High Frequency Output Ripple. Optional 0201 Capacitors $\mathrm{C}_{\text {оut } 3}$ and $\mathrm{C}_{\text {OUT4 }}$ Further Improve the High Frequency Output Ripple. Five 5 mil Vias Are Used within the EPAD. For Layouts Where 5 mil Vias Are Not Allowed, It Is Recommended to Use Either Four 8mil Vias or a Single (Filled or Tented) 12mil Diameter Via.

Figure 3. Recommended PCB Layout for the LTC3309A

## APPLICATIONS INFORMATION

## High Temperature Considerations

Care should be taken in the layout of the PCB to ensure good heat sinking of the LTC3309A. Connect the exposed pad on the bottom of the package (Pin 13) to a large, unbroken ground plane under the application circuit on the layer closest to the surface layer. Place many vias to minimize thermal and electrical impedance. Solder the PGND pins (Pins 4, 7) directly to a ground plane on the top layer. Connect the top layer ground plane to ground plane(s) on lower levels with many thermal vias. These layers will spread heat dissipated by the LTC3309A. Figure 4 is a simplified thermal representation of a thermally enhanced LQFN package with exposed pad, with the silicon die and thermal metrics identified. The current source represents power loss $P_{D}$ on the die; node voltages represent temperatures; electrical impedances represent conductive thermal impedances $\theta_{\text {Jсвоттом, }} \theta_{\text {Jстор, }} \theta_{\text {viA }}$, $\theta_{C B}$, and convective thermal impedances $\theta_{B A}$ and $\theta_{C A}$. The junction temperature, $T_{J}$, is calculated from the ambient temperature, $\mathrm{T}_{\mathrm{A}}$, as:

$$
\begin{equation*}
T_{J}=T_{A}+P_{D} \bullet \theta_{J A} \tag{11}
\end{equation*}
$$

where, neglecting the $\theta_{\mathrm{JCTOP}}+\theta_{\mathrm{CA}}$ path:

$$
\begin{equation*}
\theta_{\mathrm{JA}} \approx \theta_{\mathrm{JCBOTTOM}}+\left(\frac{\theta_{\mathrm{CB}}+\theta_{\mathrm{BA}}}{2}\right) \|\left(\frac{\theta_{\mathrm{CB}}+\theta_{\mathrm{BA}}}{2}+\theta_{\mathrm{VIA}}\right) \tag{12}
\end{equation*}
$$

where $\theta_{\text {Jсвоттом }}=8.6^{\circ} \mathrm{C} / \mathrm{W}$. The value of $\theta_{\mathrm{JA}}=$ $51^{\circ} \mathrm{C} / \mathrm{W}$ reported in the Pin Configuration section corresponds to JEDEC standard 2S2P test PCB, which does not have good thermal vias, i.e., $\theta_{\text {VIA }}$ is relatively
high. Assuming, somewhat arbitrarily but not unreasonably, that $\theta_{V I A} \sim\left(\theta_{\mathrm{CB}}+\theta_{\mathrm{BA}}\right) / 2$, we back calculate $\left(\theta_{\mathrm{CB}}+\theta_{\mathrm{BA}}\right) / 2=\theta_{\mathrm{VIA}} \approx 60^{\circ} \mathrm{C} / \mathrm{W}$ for such a board. The importance of thermal vias becomes clear once we observe that if the test PCB had low-thermal-resistance vias, the $\theta_{\mathrm{JA}}$ would have been reduced by up to $10^{\circ} \mathrm{C} / \mathrm{W}$, which is an improvement of up to $20 \%$. Similarly, having more ground planes that are larger, uninterrupted and higher-copper-weight improves $\theta_{\mathrm{CB}}+\theta_{\mathrm{BA}}$, which has a dominant effect on $\theta_{\mathrm{JA}}$, given the low value of $\theta_{\mathrm{JCBO}}$, of the package. See the Application Note, Application Notes for Thermally Enhanced Leaded Plastic Packages, for the proper size and layout of the thermal vias and solder stencils. The maximum load current should be derated as the ambient temperature approaches the maximum junction rating. Power dissipation within the LTC3309A is estimated by calculating the total power loss from an efficiency measurement and subtracting the inductor loss.


Figure 4. Multi-Layer PCB with Thermal Vias Acts as a Heat Sink

## LTC3309A

TYPICAL APPLICATIONS
$V_{I N}$ UVLO 3.0V, 1MHz, 1.8V, 6A, Pulse Skip Mode


Small Solution Size, 3MHz, 1.2V, 6A, Forced Continuous Mode


## TYPICAL APPLICATIONS

$\mathrm{V}_{\mathrm{IN}}$ UVLO 3.0V, 2.5V, 6A, Syncing to 1MHz, Forced Continuous Mode


High Efficiency, 2MHz, 6A, 5V to 3.3V, Burst Mode Operation


TYPICAL APPLICATIONS
High Efficiency, 2MHz, 6A, 2.5V, Burst Mode Operation


High Efficiency, 2MHz, 6A, 1.8V, Burst Mode Operation


## TYPICAL APPLICATIONS

High Efficiency, 2MHz, 6A, 1.0V, Burst Mode Operation


High Efficiency, 2MHz, 6A, 0.75V, Burst Mode Operation


## LTC3309A

packace description


## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
| A | 11/19 | Add AEC-Q100 Qualified <br> Add J-grade and \#W parts <br> Modify Top + Bottom Switch Current Limit descriptors <br> Note 2: Add J-grade <br> Capacitor changes in various app circuits | $\begin{gathered} \hline 1 \\ 2 \\ 3 \\ 4 \\ 18-26 \end{gathered}$ |
| B | 02/21 | Updated Feature List <br> Added "Battery Powered Systems" to Application List <br> Added new part numbers and references for LTC3309A-7 <br> Added new spec for Soft-Start Duration for LTC3309A-7 <br> Corrected default conditions for Electrical Characteristics Table Updated load and line regulation typical curves <br> Added LTC3309A-7 info to descriptors of start-up waveforms <br> Corrected PGOOD upper threshold hysteresis typical value <br> Changed inductor value formula to approximate value Updated Recommended Inductor Table <br> Added description of allowable modifications to EPAD vias <br> Added mode of operation descriptors to all typical apps <br> Updated allowed input voltages in typical apps <br> Updated Related Parts Table | 1 1 $1,2,4$ 3 3 7 8 12 14 15 18 $21-23,26$ $1,20-23,26$ 26 |

## TYPICAL APPLICATION

## High Efficiency, 2MHz, 0.5V, 6A, Burst Mode Operation



## RELATGD PARTS

| PART <br> NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC3309B | 5V, 6A Synchronous Step-Down Silent Switcher in $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN | Monolithic Synchronous Step-Down DC/DC Capable of Supplying 6A at Switching Frequencies up to 10 MHz . Silent Switcher Architecture for Ultralow EMI Emissions. 2.25V to 5.5V Input Operating Range. 0.5 V to $\mathrm{V}_{\text {IN }}$ Output Voltage Range with $\pm 1 \%$ Accuracy. PGOOD Indication, RT Programming, SYNC Input. $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN. |
| $\begin{aligned} & \text { LTC3307A/ } \\ & \text { LTC3307B } \end{aligned}$ | 5V, 3A Synchronous Step-Down Silent Switcher in $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN | Monolithic Synchronous Step-Down DC/DC Capable of Supplying 3A at Switching Frequencies up to $3 \mathrm{MHz} / 10 \mathrm{MHz}$. Silent Switcher Architecture for Ultralow EMI Emissions. 2.25V to 5.5 V Input Operating Range. 0.5 V to $\mathrm{V}_{\text {IN }}$ Output Voltage Range with $\pm 1 \%$ Accuracy. PGOOD Indication, RT Programming, SYNC Input. $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN. |
| $\begin{aligned} & \text { LTC3308A/ } \\ & \text { LTC3308B } \end{aligned}$ | 5V, 4A Synchronous Step-Down Silent Switcher in $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN | Monolithic Synchronous Step-Down DC/DC Capable of Supplying 4A at Switching Frequencies up to $3 \mathrm{MHz} / 10 \mathrm{MHz}$. Silent Switcher Architecture for Ultralow EMI Emissions. 2.25V to 5.5 V Input Operating Range. 0.5 V to $\mathrm{V}_{\text {IN }}$ Output Voltage Range with $\pm 1 \%$ Accuracy. PGOOD Indication, RT Programming, SYNC Input. $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN. |
| $\begin{aligned} & \text { LTC3315A/ } \\ & \text { LTC3315B } \end{aligned}$ | Dual 5V, 2A Synchronous Step-Down DC/DCs in $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ LQFN | Dual Monolithic Synchronous Step-Down Voltage Regulators each Capable of Supplying 2A at Switching Frequencies up to $3 \mathrm{MHz} / 10 \mathrm{MHz}$. 2.25 V to 5.5 V Input Operating Range. 0.5 V to $\mathrm{V}_{\mathrm{IN}}$ Output Voltage Range with $\pm 1 \%$ Accuracy. PGOOD Indication, SYNC Input. 2mm x 2mm LQFN. |
| LTC3310/ <br> LTC3310S <br> LTC3311/ <br> LTC3311S | 5V, 10A/12.5A Synchronous Step-Down Silent Switcher/Silent Switcher 2 in $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LQFN | Monolithic Synchronous Step-Down DC/DC Capable of Supplying 10A/12.5A at Switching Frequencies up to 5 MHz . Silent Switcher Architecture for Ultralow EMI Emissions. 2.25V to 5.5 V Input Operating Range. 0.5 V to $\mathrm{V}_{\text {IN }}$ Output Voltage Range with $\pm 1 \%$ Accuracy. PGOOD Indication, RT Programming, SYNC Input. Configurable for Paralleling Power Stages. 3mm x 3mm LQFN. |
| $\begin{aligned} & \text { LTC3370/ } \\ & \text { LTC3371 } \end{aligned}$ | 4-Channel 8A Configurable 1A Buck DC/DCs | Four Synchronous Buck Regulators with $8 \times 1$ A Power Stages. Can Connect Up to Four Power Stages in Parallel to Make a High Current Output (4A Maximum) with a Single Inductor, 8 Output Configurations Possible, Precision PGOOD Indication. LTC3371 Has a Watchdog Timer. LTC3370: 32 -Lead $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN. LTC3371: 38 -Lead $5 \mathrm{~mm} \times 7 \mathrm{~mm}$ QFN and TSSOP |
| LTC3374A | 8-Channel Parallelable 1A Buck DC/DCs | Eight 1A Synchronous Buck Regulators. Can Connect Up to Four Power Stages in Parallel to Make a High Current Output (4A Maximum) with a Single Inductor, 15 Output Configurations Possible. Precision Enable inputs and PGOOD_ALL reporting. 38-Lead $5 \mathrm{~mm} \times 7 \mathrm{~mm}$ QFN and TSSOP |
| LTC3375 | 8-Channel Parallelable 1A Buck DC/DCs | Eight 1A Synchronous Buck Regulators. Can Connect Up to Four Power Stages in Parallel to Make a High Current Output (4A Maximum) with a Single Inductor, 15 Output Configurations Possible. Precision Enable Inputs and PGOOD_ALL Reporting. $1^{2} \mathrm{C}$ Programming with a Watchdog Timer and Pushbutton. 48 -Lead $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ QFN |
| LTC3616 | 5.5V, 6A, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.25$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=75 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, $3 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-24 Package |
| LTC3412A | 3A, 4MHz, Monolithic Synchronous Step-Down Regulator | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.25$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=64 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ QFN-16 Package |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Management IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-ADM1168LQEBZ EVB-EP5348UI MIC23451-AAAYFL EV MIC5281YMME EV DA9063-EVAL ADP122-3.3-EVALZ ADP130-0.8-EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP1714-3.3-EVALZ ADP1716-2.5-EVALZ ADP1740-1.5EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB-110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM3691TL$\underline{1.8 E V / N O P B}$ LM4510SDEV/NOPB LM5033SD-EVAL LP38512TS-1.8EV EVAL-ADM1186-1MBZ EVAL-ADM1186-2MBZ


[^0]:    *Strongly depends on the PCB thermal properties

