Dual, 10-Bit nanoDAC with $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Reference, SPI Interface

## Data Sheet

## FEATURES

Low drift 2.5 V reference: $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typical

Total unadjusted error (TUE): $\pm 0.1 \%$ of FSR maximum
Offset error: $\pm 1.5 \mathrm{mV}$ maximum
Gain error: $\pm 0.1 \%$ of FSR maximum
High drive capability: $\mathbf{2 0} \mathrm{mA}, \mathbf{0 . 5} \mathrm{V}$ from supply rails
User selectable gain of 1 or 2 (GAIN pin)
Reset to zero scale or midscale (RSTSEL pin)
1.8 V logic compatibility

50 MHz SPI with readback or daisy chain
Low glitch: 0.5 nV -sec
Low power: 3.3 mW at 3 V
2.7 V to 5.5 V power supply
$-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ temperature range

## APPLICATIONS

## Optical transceivers

Base station power amplifiers
Process control (PLC I/O cards)
Industrial automation
Data acquisition systems

## GENERAL DESCRIPTION

The AD5313R, a member of the nanoDAC family, is a low power, dual, 10-bit buffered voltage output digital-to-analog converter (DAC). The device includes a $2.5 \mathrm{~V}, 2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ internal reference (enabled by default) and a gain select pin giving a full-scale output of 2.5 V (gain $=1$ ) or $5 \mathrm{~V}($ gain $=2)$. The AD5313R operates from a single 2.7 V to 5.5 V supply, is guaranteed monotonic by design, and exhibits less than $0.1 \%$ FSR gain error and 1.5 mV offset error performance. The device is available in a $3 \mathrm{~mm} \times$ 3 mm LFCSP package and a TSSOP package.
The AD5313R also incorporates a power-on reset circuit and a RSTSEL pin that ensures that the DAC outputs power up to zero scale or midscale and remain there until a valid write occurs. The part contains a per channel power-down feature that reduces the current consumption of the device to $4 \mu \mathrm{~A}$ at 3 V while in power-down mode.
The AD5313R employs a versatile serial peripheral interface (SPI) that operates at clock rates up to 50 MHz , and the device contains a $V_{\text {LoGIC }}$ pin that is intended for $1.8 \mathrm{~V} / 3 \mathrm{~V} / 5 \mathrm{~V}$ logic.

## TABLE OF CONTENTS

Features ..... 1
Applications. .....
Functional Block Diagram .....  1
General Description .....  1
Product Highlights .....  1
Revision History ..... 2
Specifications ..... 3
AC Characteristics ..... 4
Timing Characteristics ..... 5
Daisy-Chain and Readback Timing Characteristics ..... 6
Absolute Maximum Ratings ..... 8
ESD Caution .....  8
Pin Configurations and Function Descriptions ..... 9
Typical Performance Characteristics ..... 10
Terminology ..... 15
Theory of Operation ..... 17
Digital-to-Analog Converter (DAC) ..... 17
Transfer Function ..... 17
DAC Architecture ..... 17
Serial Interface ..... 18
Standalone Operation ..... 19
REVISION HISTORY
4/2017—Rev. A to Rev. B
Changes to Features Section .....  1
Changes to V logic Parameter, Table 2 ..... 4
Changes to Table 4 ..... 5
Changes to Table 5 and Figure 4 ..... 6
Changes to Figure 5 ..... 7
Changes to Table 6 ..... 8
Changes to RESET Description, Table 7 ..... 9
Changes to Figure 11 ..... 10
Changes to Figure 16 to Figure 19 ..... 11
Changes to Figure 20 to Figure 23 ..... 12
Changes to Figure 29 and Figure 30. ..... 13
Changes to Figure 33 and Figure 34 ..... 14
Changes to Table 9 ..... 18
Changes to Readback Operation Section ..... 20
Changes to Hardware Reset ( $\overline{\text { RESET }}$ ) Section ..... 22
Added Long-Term Temperature Drift Section and Figure 45 .....  22
Changes to Ordering Guide ..... 25
Write and Update Commands ..... 19
Daisy-Chain Operation ..... 19
Readback Operation ..... 20
Power-Down Operation ..... 20
Load DAC (Hardware $\overline{\text { LDAC }}$ Pin) ..... 21
LDAC Mask Register ..... 21
Hardware Reset ( $\overline{\mathrm{RESET}})$ ..... 22
Reset Select Pin (RSTSEL) ..... 22
Internal Reference Setup ..... 22
Solder Heat Reflow. ..... 22
Long-Term Temperature Drift ..... 22
Thermal Hysteresis ..... 23
Applications Information ..... 24
Microprocessor Interfacing. ..... 24
AD5313R to ADSP-BF531 Interface ..... 24
AD5313R to SPORT Interface ..... 24
Layout Guidelines ..... 24
Galvanically Isolated Interface ..... 24
Outline Dimensions ..... 25
Ordering Guide ..... 25
1/2014—Rev. 0 to Rev. A
Change to Table 2 ..... 3
Change to Table 7 ..... 9
Deleted Figure 10, Renumbered Sequentially ..... 10
Deleted Long-Term Temperature Drift Section and Figure 45 ..... 23

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V} ; 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {LOGIC }} \leq 5.5 \mathrm{~V}$; all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$; $\mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$.
Table 2.

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Min \& Typ \& Max \& Unit \& Test Conditions/Comments \\
\hline \begin{tabular}{l}
STATIC PERFORMANCE \({ }^{1}\) \\
Resolution \\
Relative Accuracy Differential Nonlinearity Zero-Code Error Offset Error Full-Scale Error Gain Error Total Unadjusted Error \\
Offset Error Drift \({ }^{2}\) Gain Temperature Coefficient \({ }^{2}\) DC Power Supply Rejection Ratio \({ }^{2}\) DC Crosstalk \({ }^{2}\)
\end{tabular} \& 10 \& \[
\begin{aligned}
\& \pm 0.12 \\
\& 0.4 \\
\& +0.1 \\
\& +0.01 \\
\& \pm 0.02 \\
\& \pm 0.01 \\
\& \pm 1 \\
\& \pm 1 \\
\& 0.15 \\
\& \\
\& \pm 2 \\
\& \pm 3 \\
\& \pm 2
\end{aligned}
\] \& \[
\begin{aligned}
\& \pm 0.5 \\
\& \pm 0.5 \\
\& 1.5 \\
\& \pm 1.5 \\
\& \pm 0.1 \\
\& \pm 0.1 \\
\& \pm 0.1 \\
\& \pm 0.2
\end{aligned}
\] \& \begin{tabular}{l}
Bits \\
LSB \\
LSB \\
mV \\
mV \\
\(\%\) of FSR \\
\(\%\) of FSR \\
\(\%\) of FSR \\
\(\%\) of FSR \\
\(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
ppm \\
\(\mathrm{mV} / \mathrm{V}\) \\
\(\mu \mathrm{V}\) \\
\(\mu \mathrm{V} / \mathrm{mA}\) \\
\(\mu \mathrm{V}\)
\end{tabular} \& \begin{tabular}{l}
Guaranteed monotonic by design All 0s loaded to DAC register \\
All 1s loaded to DAC register \\
External reference; gain \(=2\); TSSOP \\
Internal reference; gain \(=1 ;\) TSSOP \\
Of FSR \(/{ }^{\circ} \mathrm{C}\) \\
DAC code \(=\) midscale; \(V_{D D}=5 \mathrm{~V} \pm 10 \%\) \\
Due to single-channel, full-scale output change \\
Due to load current change \\
Due to powering down (per channel)
\end{tabular} \\
\hline \begin{tabular}{l}
OUTPUT CHARACTERISTICS² \\
Output Voltage Range \\
Capacitive Load Stability \\
Resistive Load \({ }^{3}\) \\
Load Regulation \\
Short-Circuit Current \({ }^{4}\) \\
Load Impedance at Rails \({ }^{5}\) Power-Up Time
\end{tabular} \& 0
0

1 \& $$
\begin{aligned}
& 2 \\
& 10 \\
& 80 \\
& 80 \\
& 80 \\
& 40 \\
& 25 \\
& 2.5
\end{aligned}
$$ \& \[

$$
\begin{aligned}
& V_{\text {REF }} \\
& 2 \times V_{\text {REF }}
\end{aligned}
$$

\] \& | V |
| :--- |
| V |
| nF |
| nF |
| $\mathrm{k} \Omega$ |
| $\mu \mathrm{V} / \mathrm{mA}$ |
| $\mu \mathrm{V} / \mathrm{mA}$ |
| mA |
| $\Omega$ |
| $\mu \mathrm{s}$ | \& | $\begin{aligned} & \text { Gain }=1 \\ & \text { Gain }=2 \text {; see Figure } 28 \\ & R_{L}=\infty \\ & R_{L}=1 \mathrm{k} \Omega \\ & \\ & 5 \mathrm{~V} \pm 10 \%, \text { DAC code }=\text { midscale; } \\ & -30 \mathrm{~mA} \leq \text { lout } \leq 30 \mathrm{~mA} \\ & 3 \mathrm{~V} \pm 10 \%, \mathrm{DAC} \text { code }=\text { midscale; } \\ & -20 \mathrm{~mA} \leq \text { lout } \leq 20 \mathrm{~mA} \end{aligned}$ |
| :--- |
| See Figure 28 |
| Coming out of power-down mode; $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | <br>


\hline | REFERENCE OUTPUT |
| :--- |
| Output Voltage ${ }^{6}$ |
| Reference Temperature Coefficient ${ }^{7,8}$ |
| Output Impedance ${ }^{2}$ |
| Output Voltage Noise ${ }^{2}$ |
| Output Voltage Noise Density² |
| Load Regulation Sourcing ${ }^{2}$ |
| Load Regulation Sinking ${ }^{2}$ |
| Output Current Load Capability ${ }^{2}$ |
| Line Regulation ${ }^{2}$ |
| Thermal Hysteresis ${ }^{2}$ | \& 2.4975 \& \[

$$
\begin{aligned}
& 2 \\
& 0.04 \\
& 12 \\
& 240 \\
& 20 \\
& 40 \\
& \pm 5 \\
& 100 \\
& 125 \\
& 25
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 2.5025 \\
& 5
\end{aligned}
$$

\] \& | V |
| :--- |
| ppm $/{ }^{\circ} \mathrm{C}$ |
| $\Omega$ |
| $\mu \mathrm{V}$ p-p |
| $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mu \mathrm{V} / \mathrm{mA}$ |
| $\mu \mathrm{V} / \mathrm{mA}$ |
| mA |
| $\mu \mathrm{V} / \mathrm{V}$ |
| ppm |
| ppm | \& | At ambient |
| :--- |
| See the Terminology section |
| 0.1 Hz to 10 Hz |
| At ambient; $\mathrm{f}=10 \mathrm{kHz}, \mathrm{C}_{\mathrm{L}}=10 \mathrm{nF}$ |
| At ambient |
| At ambient |
| $V_{D D} \geq 3 \mathrm{~V}$ |
| At ambient |
| First cycle |
| Additional cycles | <br>


\hline | LOGIC INPUTS ${ }^{2}$ |
| :--- |
| Input Current Input Low Voltage (VINL) Input High Voltage (VINH) Pin Capacitance | \& $0.7 \times \mathrm{V}_{\text {LOGIC }}$ \& 2 \& \[

$$
\begin{aligned}
& \pm 2 \\
& 0.3 \times V_{\text {LOGIC }}
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mu \mathrm{A} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{pF}
\end{aligned}
$$
\] \& Per pin <br>

\hline
\end{tabular}


${ }^{1} \mathrm{DC}$ specifications tested with the outputs unloaded, unless otherwise noted. Upper dead band $=10 \mathrm{mV}$; it exists only when $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}$ with gain $=1$ or when $\mathrm{V}_{\text {REF }} / 2=$
$V_{D D}$ with gain $=2$. Linearity calculated using a reduced code range of 4 to 1020.
${ }^{2}$ Guaranteed by design and characterization; not production tested.
${ }^{3}$ Channel A can have an output current of up to 30 mA . Similarly, Channel B can have an output current of up to 30 mA , up to a junction temperature of $110^{\circ} \mathrm{C}$.
${ }^{4} \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$. The device includes current limiting that is intended to protect the device during temporary overload conditions. Junction temperature may be exceeded during current limit, but operation above the specified maximum operation junction temperature can impair device reliability.
${ }^{5}$ When drawing a load current at either rail, the output voltage headroom with respect to that rail is limited by the $25 \Omega$ typical channel resistance of the output devices. For example, when sinking 1 mA , the minimum output voltage $=25 \Omega \times 1 \mathrm{~mA}=25 \mathrm{mV}$ (see Figure 28).
${ }^{6}$ Initial accuracy presolder reflow is $\pm 750 \mu \mathrm{~V}$; output voltage includes the effects of preconditioning drift. See the Internal Reference Setup section.
${ }^{7}$ Reference is trimmed and tested at two temperatures and is characterized from $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.
${ }^{8}$ Reference temperature coefficient is calculated as per the box method. See the Terminology section for more information.
${ }^{9}$ Interface is inactive, both DACs are active, and DAC outputs are unloaded.
${ }^{10}$ Both DACs are powered down.

## AC CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to $\mathrm{GND} ; \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ to $\mathrm{GND} ; 1.62 \mathrm{~V} \leq \mathrm{V}_{\mathrm{LOGIC}} \leq 5.5 \mathrm{~V}$; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Temperature range $=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$, typical at $25^{\circ} \mathrm{C}$. Guaranteed by design and characterization; not production tested.

Table 3.

| Parameter ${ }^{1}$ | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage Settling Time |  | 5 | 7 | $\mu \mathrm{s}$ | $1 / 4$ to $3 / 4$ scale settling to $\pm 2$ LSB |
| Slew Rate |  | 0.8 |  | $\mathrm{V} / \mathrm{\mu s}$ |  |
| Digital-to-Analog Glitch Impulse |  | 0.5 |  | n - -sec | 1 LSB change around major carry |
| Digital Feedthrough |  | 0.13 |  | nV -sec |  |
| Digital Crosstalk |  | 0.1 |  | nV -sec |  |
| Analog Crosstalk |  | 0.2 |  | nV -sec |  |
| DAC-to-DAC Crosstalk |  | 0.3 |  | nV -sec |  |
| Total Harmonic Distortion (THD) ${ }^{2}$ |  | -80 |  | dB | At ambient, $\mathrm{BW}=20 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{fout}=1 \mathrm{kHz}$ |
| Output Noise Spectral Density (NSD) |  | 300 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ | DAC code = midscale, 10 kHz ; gain $=2$ |
| Output Noise |  | 6 |  | $\mu \mathrm{V}$ p-p | 0.1 Hz to 10 Hz |
| Signal-to-Noise Ratio (SNR) |  | 90 |  | dB | At ambient, $\mathrm{BW}=20 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, fout $=1 \mathrm{kHz}$ |
| Spurious Free Dynamic Range (SFDR) |  | 83 |  | dB | At ambient, $\mathrm{BW}=20 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, fout $=1 \mathrm{kHz}$ |
| Signal-to-Noise-and-Distortion Ratio (SINAD) |  | 80 |  | dB | At ambient, $\mathrm{BW}=20 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, fout $=1 \mathrm{kHz}$ |

[^0]
## TIMING CHARACTERISTICS

All input signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=1 \mathrm{~ns} / \mathrm{V}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$. See Figure 2. $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {LOGIC }} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$. All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

Table 4.

| Parameter ${ }^{1}$ | Symbol | $1.62 \mathrm{~V} \leq \mathrm{V}_{\text {LoGI }}<2.7 \mathrm{~V}$ |  | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {LoGIc }} \leq 5.5 \mathrm{~V}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| SCLK Cycle Time | $\mathrm{t}_{1}$ | 20 |  | 20 |  | ns |
| SCLK High Time | $\mathrm{t}_{2}$ | 10 |  | 10 |  | ns |
| SCLK Low Time | $\mathrm{t}_{3}$ | 10 |  | 10 |  | ns |
| $\overline{\text { SYNC }}$ to SCLK Falling Edge Setup Time | $\mathrm{t}_{4}$ | 15 |  | 10 |  | ns |
| Data Setup Time | $\mathrm{t}_{5}$ | 5 |  | 5 |  | ns |
| Data Hold Time | $\mathrm{t}_{6}$ | 5 |  | 5 |  | ns |
| SCLK Falling Edge to $\overline{\text { SYNC }}$ Rising Edge | $\mathrm{t}_{7}$ | 10 |  | 10 |  | ns |
| Minimum $\overline{\text { SYNC }}$ High Time | $\mathrm{t}_{8}$ | 20 |  | 20 |  | ns |
| $\overline{\text { SYNC }}$ Rising Edge to $\overline{\text { SYNC }}$ Rising Edge (DAC Register Updates) | ${ }_{\text {t }}$ | 870 |  | 830 |  | ns |
|  | $\mathrm{t}_{10}$ | 16 |  | 10 |  | ns |
|  | $\mathrm{t}_{11}$ | 15 |  | 15 |  | ns |
| $\overline{\text { SYNC }}$ Rising Edge to $\overline{\text { LDAC }}$ Rising Edge | $\mathrm{t}_{12}$ | 20 |  | 20 |  | ns |
| $\overline{\text { SYNC }}$ Rising Edge to $\overline{\text { LDAC }}$ Falling Edge | $\mathrm{t}_{13}$ | 30 |  | 30 |  | ns |
|  | $\mathrm{t}_{14}$ | 840 |  | 800 |  | ns |
| Minimum Pulse Width Low | $\mathrm{t}_{15}$ | 30 |  | 30 |  | ns |
| Pulse Activation Time | $\mathrm{t}_{16}$ | 30 |  | 30 |  | ns |
| Power-Up Time ${ }^{2}$ |  | 4.5 |  | 4.5 |  | $\mu \mathrm{s}$ |

${ }^{1}$ Guaranteed by design and characterization; not production tested.
${ }^{2}$ Time to exit power-down to normal mode of AD5313R operation, $\overline{\text { SYNC }}$ rising edge to $90 \%$ of DAC midscale value, with output unloaded.


Figure 2. Serial Write Operation

## DAISY-CHAIN AND READBACK TIMING CHARACTERISTICS

All input signals are specified with $t_{R}=t_{F}=1 \mathrm{~ns} / \mathrm{V}\left(10 \%\right.$ to $90 \%$ of $\left.V_{D D}\right)$ and timed from a voltage level of $\left(V_{I L}+V_{H H}\right) / 2$. See Figure 4 and Figure 5 . $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {LOGIC }} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\text {ReF }}=2.5 \mathrm{~V}$. All specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 5.5 V .

Table 5.

| Parameter ${ }^{1}$ | Symbol | $1.62 \mathrm{~V} \leq \mathrm{V}_{\text {LoGic }}<2.7 \mathrm{~V}$ |  | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {LoGic }} \leq 5.5 \mathrm{~V}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Unit |
| SCLK Cycle Time | $\mathrm{t}_{1}$ | 66 |  | 40 |  | ns |
| SCLK High Time | $\mathrm{t}_{2}$ | 33 |  | 20 |  | ns |
| SCLK Low Time | $\mathrm{t}_{3}$ | 33 |  | 20 |  | ns |
| $\overline{\text { SYNC }}$ to SCLK Falling Edge | $\mathrm{t}_{4}$ | 33 |  | 20 |  | ns |
| Data Setup Time | $\mathrm{t}_{5}$ | 5 |  | 5 |  | ns |
| Data Hold Time | $\mathrm{t}_{6}$ | 5 |  | 5 |  | ns |
| SCLK Falling Edge to $\overline{\text { SYNC }}$ Rising Edge | $\mathrm{t}_{7}$ | 15 |  | 10 |  | ns |
| Minimum $\overline{\text { SYNC }}$ High Time | $\mathrm{t}_{8}$ | 60 |  | 30 |  | ns |
| SDO Data Valid from SCLK Rising Edge | $\mathrm{t}_{9}$ |  | 45 |  | 30 | ns |
| $\overline{\text { SYNC }}$ Rising Edge to SCLK Falling Edge | $\mathrm{t}_{10}$ | 15 |  | 10 |  | ns |
| $\overline{\text { SYNC }}$ Rising Edge to SDO Disable | $\mathrm{t}_{11}$ | 60 |  | 60 |  | ns |

${ }^{1}$ Guaranteed by design and characterization; not production tested.

## Circuit and Timing Diagrams



Figure 3. Load Circuit for Digital Output (SDO) Timing Specifications


Figure 4. Daisy-Chain Timing Diagram

## Data Sheet <br> AD5313R



Figure 5. Readback Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 6.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V to +7 V |
| V Logic to GND | -0.3 V to +7 V |
| Vout to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| $V_{\text {Ref }}$ to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Input Voltage to GND | -0.3 V to $\mathrm{V}_{\text {Logic }}+0.3 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $125^{\circ} \mathrm{C}$ |
| 16-Lead TSSOP, $\theta_{\mathrm{jA}}$ Thermal Impedance, 0 Airflow (4-Layer Board) | $112.6{ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead LFCSP, OJA Thermal Impedance, 0 Airflow (4-Layer Board) | $70^{\circ} \mathrm{C} / \mathrm{W}$ |
| Reflow Soldering Peak Temperature, Pb Free (J-STD-020) | $260^{\circ} \mathrm{C}$ |
| ESD ${ }^{1}$ | 4 kV |

[^1]Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS




NOTES

1. NC = NO CONNECT. DO NOT CONNECT

Figure 7. 16-Lead TSSOP Pin Configuration

Table 7. Pin Function Descriptions

| Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| LFCSP | TSSOP |  |  |
| 1 | 3 | VoutA | Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation. |
| 2 | 4 | GND | Ground Reference Point for All Circuitry on the AD5313R. |
| 3 | 5 | $V_{\text {DD }}$ | Power Supply Input. The AD5313R can be operated from 2.7 V to 5.5 V . Decouple the supply with a $10 \mu \mathrm{~F}$ capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 4 | 6 | NC | No Connect. Do not connect to this pin. |
| 5 | 7 | VoutB | Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation. |
| 6 | 8 | SDO | Serial Data Output. SDO can be used to daisy-chain a number of AD5313R devices together, or it can be used for readback. The serial data is transferred on the rising edge of SCLK and is valid on the falling edge of the clock. |
| 7 | 9 | $\overline{\text { LDAC }}$ | $\overline{\text { LDAC }}$ can be operated in two modes: asynchronous and synchronous. Pulsing this pin low allows either or both DAC registers to be updated if the input registers have new data; both DAC outputs can be updated simultaneously. This pin can also be tied permanently low. |
| 8 | 10 | GAIN | Gain Select. When this pin is tied to GND, both DACs output a span from 0 V to $\mathrm{V}_{\text {REF. If }}$. this pin is tied to $\mathrm{V}_{\text {Logic }}$, both DACs output a span of 0 V to $2 \times \mathrm{V}_{\text {ReF }}$. |
| 9 | 11 | $V_{\text {LoGic }}$ | Digital Power Supply. Voltage ranges from 1.62 V to 5.5 V . |
| 10 | 12 | SCLK | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates of up to 50 MHz . |
| 11 | 13 | $\overline{\text { SYNC }}$ | Active Low Control Input. This is the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, data is transferred in on the falling edges of the next 24 clocks. |
| 12 | 14 | SDIN | Serial Data Input. This device has a 24 -bit input shift register. Data is clocked into the register on the falling edge of the serial clock input. |
| 13 | 15 | $\overline{\text { RESET }}$ | Asynchronous Reset Input. The $\overline{\operatorname{RESET}}$ input is falling edge sensitive. When $\overline{\mathrm{RESET}}$ is low, all $\overline{\mathrm{LDAC}}$ pulses are ignored. When $\overline{\text { RESET }}$ is activated, the input register and the DAC register are updated with zero scale or midscale, depending on the state of the RSTSEL pin. If the pin is not used, tie it permanently to $\mathrm{V}_{\text {LoGIC }}$. If the pin is forced low at power-up, the POR circuit does not initialize correctly until the pin is released. |
| 14 | 16 | RSTSEL | Power-On Reset Select. Tying this pin to GND powers up both DACs to zero scale. Tying this pin to $V_{\text {Logic }}$ powers up both DACs to midscale. |
| 15 | 1 | $\mathrm{V}_{\text {REF }}$ | Reference Voltage. The AD5313R has a common reference pin. When using the internal reference, this is the reference output pin. When using an external reference, this is the reference input pin. The default for this pin is as a reference output. |
| 16 | 2 | NC | No Connect. Do not connect to this pin. |
| 17 | N/A | EPAD | Exposed Pad. The exposed pad must be tied to GND. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. Internal Reference Voltage vs. Temperature


Figure 9. Reference Output Temperature Drift Histogram


Figure 10. Internal Reference Noise Spectral Density vs. Frequency


Figure 11. Internal Reference Noise, 0.1 Hz to 10 Hz


Figure 12. Internal Reference Voltage vs. Load Current


Figure 13. Internal Reference Voltage vs. Supply Voltage


Figure 14. Integral Nonlinearity (INL) vs. Code


Figure 15. Differential Nonlinearity (DNL) vs. Code


Figure 16. INL Error and DNL Error vs. Temperature


Figure 17. INL Error and DNL Error vs. $V_{\text {REF }}$


Figure 18. INL Error and DNL Error vs. Supply Voltage


Figure 19. Gain Error and Full-Scale Error vs. Temperature


Figure 20. Zero-Code Error and Offset Error vs. Temperature


Figure 21. Gain Error and Full-Scale Error vs. Supply


Figure 22. Zero-Code Error and Offset Error vs. Supply


Figure 23. Total Unadjusted Error vs. Temperature


Figure 24. Total Unadjusted Error vs. Supply Voltage, Gain = 1


Figure 25. Total Unadjusted Error vs. Code


Figure 26. $I_{D D}$ Histogram with External Reference, $V_{D D}=5 \mathrm{~V}$


Figure 27. IDD Histogram with Internal Reference, $V_{\text {REF }}=2.5$ V, Gain $=2$


Figure 28. Headroom/Footroom vs. Load Current


Figure 29. Source and Sink Capability at $V_{D D}=5 \mathrm{~V}$


Figure 30. Source and Sink Capability at $V_{D D}=3 V$


Figure 31. Supply Current vs. Temperature


Figure 32. Digital-to-Analog Glitch Impulse


Figure 33. 0.1 Hz to 10 Hz Output Noise Plot, External Reference


Figure 34.0.1 Hz to 10 Hz Output Noise Plot, 2.5 V Internal Reference


Figure 35. Noise Spectral Density


Figure 36. Total Harmonic Distortion at 1 kHz


Figure 37. Multiplying Bandwidth, External Reference $=2.5 \mathrm{~V}, \pm 0.1 \mathrm{Vp}-\mathrm{p}$, 10 kHz to 10 MHz

## TERMINOLOGY

Relative Accuracy or Integral Nonlinearity (INL)
For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot is shown in Figure 14.
Differential Nonlinearity (DNL)
Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. A typical DNL vs. code plot is shown in Figure 15

## Zero-Code Error

Zero-code error is a measurement of the output error when zero code ( 0 x 0000 ) is loaded to the DAC register. Ideally, the output should be 0 V . The zero-code error is always positive in the AD5313R because the output of the DAC cannot go below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero-code error is expressed in mV . A plot of zero-code error vs. temperature is shown in Figure 20.

## Full-Scale Error

Full-scale error is a measurement of the output error when fullscale code ( 0 xFFFF ) is loaded to the DAC register. Ideally, the output should be $\mathrm{V}_{\mathrm{DD}}-1$ LSB. Full-scale error is expressed in percent of full-scale range (\% of FSR). A plot of full-scale error vs. temperature is shown in Figure 19.

## Gain Error

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal and is expressed as \% of FSR.

## Offset Error Drift

Offset error drift is a measurement of the change in offset error with a change in temperature. It is expressed in $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$.

## Gain Temperature Coefficient

Gain temperature coefficient is a measurement of the change in gain error with changes in temperature. It is expressed in ppm of FSR $/{ }^{\circ} \mathrm{C}$.

## Offset Error

Offset error is a measure of the difference between Vout (actual) and $V_{\text {out }}$ (ideal) expressed in mV in the linear region of the transfer function. Offset error is measured on the AD5313R with Code 8 loaded in the DAC register. It can be negative or positive.

## DC Power Supply Rejection Ratio (PSRR)

PSRR indicates how the output of the DAC is affected by changes in the supply voltage. It is the ratio of the change in Vout to a change in $V_{\text {DD }}$ for the full-scale output of the DAC. It is measured in $\mathrm{mV} / \mathrm{V}$. $\mathrm{V}_{\text {ReF }}$ is held at 2 V , and $\mathrm{V}_{\mathrm{DD}}$ is varied by $\pm 10 \%$.

## Output Voltage Settling Time

Output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a $1 / 4$ to $3 / 4$ fullscale input change and is measured from the rising edge of $\overline{\text { SYNC. }}$

## Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV -sec and is measured when the digital input code is changed by 1 LSB at the major carry transition, that is, 0 x 7 FFF to 0 x 8000 (see Figure 32).

## Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC; it is measured when the DAC output is not updated. It is specified in nV -sec and measured with a full-scale code change on the data bus, that is, from all 0 s to all 1 s and vice versa.

## Reference Feedthrough

Reference feedthrough is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in dB .

## Noise Spectral Density (NSD)

NSD is a measurement of the internally generated random noise. Random noise is characterized as a spectral density. It is measured, in $n V / \sqrt{ } \mathrm{Hz}$, by loading the DAC to midscale and measuring noise at the output. A plot of noise spectral density is shown in Figure 35.

## DC Crosstalk

DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change (or soft power-down and powerup) on one DAC while monitoring another DAC kept at midscale. It is expressed in $\mu \mathrm{V}$.
DC crosstalk due to load current change is a measure of the impact that a change in load current on one DAC has to another DAC kept at midscale. It is expressed in $\mu \mathrm{V} / \mathrm{mA}$.

## Digital Crosstalk

Digital crosstalk is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0 s to all $1 s$ and vice versa) in the input register of another DAC. It is measured in standalone mode and expressed in nV -sec.

## Analog Crosstalk

Analog crosstalk is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0 s to all 1 s and vice versa). Then execute a software LDAC and monitor the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV -sec.

## DAC-to-DAC Crosstalk

DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent analog output change of another DAC. It is measured by loading the attack channel with a full-scale code change (all 0 s to all 1 s and vice versa), using the write to and update commands while monitoring the output of the victim channel that is at midscale. The energy of the glitch is expressed in nV -sec.

## Multiplying Bandwidth

The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

## Total Harmonic Distortion (THD)

THD is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB .

## Voltage Reference Temperature Coefficient

Voltage reference TC is a measure of the change in the reference output voltage with a change in temperature. The reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output over a given temperature range expressed in $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$, as follows:

$$
T C=\left[\frac{V_{\text {REFmax }}-V_{\text {REFmin }}}{V_{\text {REFnom }} \times \text { TempRange }}\right] \times 10^{6}
$$

where:
$V_{\text {REFmax }}$ is the maximum reference output measured over the total temperature range.
$V_{\text {REFmin }}$ is the minimum reference output measured over the total temperature range.
$V_{\text {REFnom }}$ is the nominal reference output voltage, 2.5 V .
TempRange is the specified temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

## THEORY OF OPERATION <br> DIGITAL-TO-ANALOG CONVERTER (DAC)

The AD5313R is a dual 10-bit, serial input, voltage output DAC with an internal reference. The part operates from supply voltages of 2.7 V to 5.5 V . Data is written to the AD5313R in a 24 -bit word format via a 3-wire serial interface. The AD5313R incorporates a power-on reset circuit to ensure that the DAC output powers up to a known output state. The device also has a software power-down mode that reduces the typical current consumption to $4 \mu \mathrm{~A}$.

## TRANSFER FUNCTION

The internal reference is on by default. To use an external reference, only a nonreference option is available. Because the input coding to the DAC is straight binary, the ideal output voltage when using an external reference is given by

$$
V_{O U T}=V_{R E F} \times \operatorname{Gain}\left[\frac{D}{2^{N}}\right]
$$

where:
Gain is the output amplifier gain and is set to 1 by default. It can be set to $\times 1$ or $\times 2$ using the gain select pin. When the GAIN pin is tied to GND, both DAC outputs have a span from 0 V to $\mathrm{V}_{\text {ReF. }}$. If the GAIN pin is tied to $\mathrm{V}_{\text {LOGIC }}$, both DACs output a span of 0 V to $2 \times \mathrm{V}_{\text {ReF. }}$.
$D$ is the decimal equivalent of the binary code that is loaded to the DAC register as follows: 0 to 1,024 for the 10 -bit device. $N$ is the DAC resolution.

## DAC ARCHITECTURE

The DAC architecture consists of a string DAC followed by an output amplifier. Figure 38 shows a block diagram of the DAC architecture.


Figure 38. Single DAC Channel Architecture Block Diagram
The resistor string structure is shown in Figure 39. It is a string of resistors, each of Value R. The code loaded to the DAC register determines the node on the string where the voltage is to be tapped off and fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.


Figure 39. Resistor String Structure

## Internal Reference

The AD5313R on-chip reference is on at power-up but can be disabled via a write to a control register. See the Internal Reference Setup section for details.

The AD5313R has a $2.5 \mathrm{~V}, 2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ reference, giving a fullscale output of 2.5 V or 5 V , depending on the state of the GAIN pin. The internal reference associated with the device is available at the $V_{\text {ref }}$ pin. This buffered reference is capable of driving external loads of up to 10 mA .

## Output Amplifiers

The output buffer amplifier can generate rail-to-rail voltages on its output, which gives an output range of 0 V to $\mathrm{V}_{\mathrm{DD}}$. The actual range depends on the value of VREF, the GAIN pin, the offset error, and the gain error. The GAIN pin selects the gain of the output, as follows:

- If the GAIN pin is tied to GND, both DAC outputs have a gain of 1 , and the output range is 0 V to $\mathrm{V}_{\text {ref. }}$.
- If the GAIN pin is tied to V ${ }_{\text {logic, }}$ both DAC outputs have a gain of 2 , and the output range is 0 V to $2 \times \mathrm{V}_{\text {ref. }}$.

These amplifiers are capable of driving a load of $1 \mathrm{k} \Omega$ in parallel with 2 nF to GND. The slew rate is $0.8 \mathrm{~V} / \mu \mathrm{s}$ with a $1 / 4$ to $3 / 4$ scale settling time of $5 \mu \mathrm{~s}$.

## SERIAL INTERFACE

The AD5313R has a 3-wire serial interface ( $\overline{\text { SYNC }}$, SCLK, and SDIN) that is compatible with SPI, QSPI ${ }^{\text {me }}$, and MICROWIRE ${ }^{*}$ interface standards as well as most DSPs. See Figure 2 for a timing diagram of a typical write sequence. The AD5313R contains an SDO pin that allows the user to daisy-chain multiple devices together (see the Daisy-Chain Operation section) or read back data.

## Input Shift Register

The input shift register of the AD5313R is 24 bits wide, and data is loaded MSB first (DB23). The first four bits are the command bits (C3 to C0, as listed in Table 9), followed by the 4-bit DAC

The data-word comprises 10-bit input code, followed by six don't care bits (see Figure 40). These data bits are transferred to the input shift register on the 24 falling edges of SCLK and are updated on the rising edge of $\overline{\text { SYNC }}$.
Commands can be executed on individual DAC channels or on both DAC channels, depending on the address bits selected.

Table 8. Address Commands

| Address (n) |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| DAC B | $\mathbf{0}$ | $\mathbf{0}$ | DAC A | Selected DAC Channel |
| 0 | 0 | 0 | 1 | DAC A |
| 1 | 0 | 0 | 0 | DAC B |
| 1 | 0 | 0 | 1 | DAC A and DAC B | address bits listed in Table 8 (DAC B, two don't care bits set to 0 , and DAC A). Finally, the data-word completes the input shift register.

Table 9. Command Definitions

| Command |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| C3 | C2 | C1 | C0 | Description |
| 0 | 0 | 0 | 0 | No operation |
| 0 | 0 | 0 | 1 | Write to Input Register n (dependent on $\overline{\text { LDAC })}$ |
| 0 | 0 | 1 | 0 | Update DAC Register n with contents of Input Register n |
| 0 | 0 | 1 | 1 | Write to and update DAC Channel n |
| 0 | 1 | 0 | 0 | Power down/power up DAC |
| 0 | 1 | 0 | 1 | Hardware $\overline{\text { LDAC mask register }}$ |
| 0 | 1 | 1 | 0 | Software reset (power-on reset) |
| 0 | 1 | 1 | 1 | Internal reference setup register |
| 1 | 0 | 0 | 0 | Set up DCEN register (daisy-chain enable) |
| 1 | 0 | 0 | 1 | Set up readback register (readback enable) |
| 1 | 0 | 1 | 0 | Reserved |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | Reserved |
| 1 | 1 | 1 | 1 | No operation, daisy-chain mode |



Figure 40. Input Shift Register Content

## STANDALONE OPERATION

The write sequence begins by bringing the $\overline{\text { SYNC }}$ line low. Data from the SDIN line is clocked into the 24-bit input shift register on the falling edge of SCLK. After the last of 24 data bits is clocked in, $\overline{\text { SYNC }}$ is brought high. The programmed function is then executed; that is, an $\overline{\mathrm{LDAC}}$-dependent change in DAC register contents and/or a change in the mode of operation occurs. If $\overline{S Y N C}$ is taken high before the $24^{\text {th }}$ clock, it is considered a valid frame, and invalid data may be loaded to the DAC. $\overline{\text { SYNC }}$ must be brought high for a minimum of 20 ns (single channel, see $\mathrm{t}_{8}$ in Figure 2) before the next write sequence so that a falling edge of $\overline{\mathrm{SYNC}}$ can initiate the next write sequence. Idle $\overline{\mathrm{SYNC}}$ at the rails between write sequences for an even lower power operation of the part. The $\overline{\text { SYNC }}$ line is kept low for 24 falling edges of SCLK, and the DAC is updated on the rising edge of SYNC.
When the data has been transferred into the input register of the addressed DAC, both DAC registers and outputs can be updated by taking $\overline{\mathrm{LDAC}}$ low while the $\overline{\text { SYNC }}$ line is high.

## WRITE AND UPDATE COMMANDS

## Write to Input Register $\boldsymbol{n}$ (Dependent on $\overline{\text { LDAC }}$ )

Command 0001 allows the user to write to the dedicated input register of each DAC individually. When $\overline{\mathrm{LDAC}}$ is low, the input register is transparent (if not controlled by the $\overline{\text { LDAC }}$ mask register).

## Update DAC Register $n$ with Contents of Input Register n

Command 0010 loads the DAC registers/outputs with the contents of the input registers selected and updates the DAC outputs directly.

## Write to and Update DAC Channel $\boldsymbol{n}$ (Independent of $\overline{\text { LDAC }}$

Command 0011 allows the user to write to the DAC registers and update the DAC outputs directly.

## DAISY-CHAIN OPERATION

For systems that contain several DACs, the SDO pin can be used to daisy-chain several devices together. SDO is enabled through a software executable daisy-chain enable (DCEN) command. Command 1000 is reserved for this DCEN function (see Table 9). The daisy-chain mode is enabled by setting Bit DB0 in the DCEN register. The default setting is standalone mode, where DB0 $(\mathrm{LSB})=0$. Table 10 shows how the state of the bit corresponds to the mode of operation of the device.

Table 10. Daisy-Chain Enable (DCEN) Register

| DBO (LSB) | Description |
| :--- | :--- |
| 0 | Standalone mode (default) |
| 1 | DCEN mode |



Figure 41. Daisy-Chaining Multiple AD5313R Devices
The SCLK pin is continuously applied to the input shift register when $\overline{\text { SYNC }}$ is low. If more than 24 clock pulses are applied, the data ripples out of the input shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting this line to the SDIN input on the next DAC in the chain, a daisy-chain interface is constructed. Each DAC in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal $24 \times \mathrm{N}$, where N is the total number of devices that are updated. If $\overline{\text { SYNC }}$ is taken high at a clock that is not a multiple of 24 , it is considered a valid frame, and invalid data may be loaded to the DAC. When the serial transfer to all devices is complete, $\overline{\text { SYNC }}$ is taken high. This latches the input data in each device in the daisy chain and prevents any further data from being clocked into the input shift register. The serial clock can be continuous or a gated clock. A continuous SCLK source can be used only if SYNC can be held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and SYNC must be taken high after the final clock to latch the data.

## READBACK OPERATION

Readback mode is invoked through a software executable readback command. If the SDO output is disabled via the daisy-chain mode disable bit in the control register, it is automatically enabled for the duration of the read operation, after which it is disabled again. Command 1001 is reserved for the readback function. This command, in association with selecting one of the address bits, DAC B or DAC A, determines the register to be read. Note that only one DAC register can be selected during readback. The remaining three address bits (which includes the two don't care bits) must be set to Logic 0 . The remaining data bits in the write sequence are ignored. If more than one address bit is selected or no address bits are selected, DAC Channel A is read back by default. During the next SPI write, the data appearing on the SDO output contains the data from the previously addressed register.
For example, to read back the DAC register for Channel A, implement the following sequence:

1. Write 0 x 900000 to the AD5313R input register. This setting configures the device for read mode with the Channel A DAC register selected. Note that all data bits, DB15 to DB0, are don't care bits.
2. Follow this write operation with a second write, a NOP condition, $0 \times 000000$ ( $0 x F 00000$ in daisy-chain mode). During this write, the data from the register is clocked out on the SDO line. DB23 to DB20 contain undefined data, and the last 16 bits contain the DB19 to DB4 DAC register contents.

## POWER-DOWN OPERATION

The AD5313R contains three separate power-down modes. Command 0100 controls the power-down function (see Table 9). These power-down modes are software-programmable by setting eight bits, Bit DB7 to Bit DB0, in the input shift register. There are two bits associated with each DAC channel. Table 11 explains how the state of the two bits corresponds to the mode of operation of the device.

Table 11. Modes of Operation

| Operating Mode | PDx1 | PDx0 |
| :--- | :--- | :--- |
| Normal Operation Mode | 0 | 0 |
| Power-Down Modes |  |  |
| $1 \mathrm{k} \Omega$ to GND | 0 | 1 |
| $100 \mathrm{k} \Omega$ to GND | 1 | 0 |
| Three-State | 1 | 1 |

Either DAC or both DACs (DAC A and DAC B) can be powered down to the selected mode by setting the corresponding bits. See Table 12 for the contents of the input shift register during the power-down/power-up operation.

When both Bit PDx1 and Bit PDx0 (where x is the channel that is selected) in the input shift register are set to 0 , the AD5313R works normally, with a normal power consumption of 4 mA at 5 V . However, for the three power-down modes of the AD5313R, the supply current falls to $4 \mu \mathrm{~A}$ at 5 V . Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This switchover has the advantage that the output impedance of the part is known while the part is in power-down mode. The three power-down options are as follows:

- The output is connected internally to GND through a $1 \mathrm{k} \Omega$ resistor.
- The output is connected internally to GND through a $100 \mathrm{k} \Omega$ resistor.
- The output is left open-circuited (three-state).

The output stage is illustrated in Figure 42.


Figure 42. Output Stage During Power-Down
The bias generator, output amplifier, resistor string, and other associated linear circuitry are shut down when the power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down, and the DAC register can be updated while the device is in power-down mode. The time that is required to exit power-down is typically $4.5 \mu \mathrm{~s}$ for $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
To further reduce the current consumption, the on-chip reference can be powered off (see the Internal Reference Setup section).

Table 12. 24-Bit Input Shift Register Contents of Power-Down/Power-Up Operation ${ }^{1}$

| $\begin{aligned} & \text { DB23 } \\ & \text { (MSB) } \end{aligned}$ | DB22 | DB21 | DB20 | DB19 to DB16 | DB15 to DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | $\begin{aligned} & \text { DBO } \\ & \text { (LSB) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 0 | X | X | PDB1 | PDB0 | 1 | 1 | 1 | 1 | PDA1 | PDAO |
| Command bits (C3 to C0) |  |  |  | Address bits; don't care |  | Power-down, select DAC B |  | Set to 1 |  | Set to 1 |  | Power-down, select DAC A |  |

[^2]
## LOAD DAC (HARDWARE $\overline{\text { LDAC }}$ PIN)

The AD5313R DACs have double buffered interfaces consisting of two banks of registers: input registers and DAC registers. The user can write to any combination of the input registers. Updates to the DAC register are controlled by the $\overline{\mathrm{LDAC}}$ pin.


Figure 43. Simplified Diagram of Input Loading Circuitry for a Single DAC

## Instantaneous DAC Updating ( $\overline{\text { LDAC }}$ Held Low)

$\overline{\mathrm{LDAC}}$ is held low while data is clocked into the input register using Command 0001. Both the addressed input register and the DAC register are updated on the rising edge of SYNC, and then the output begins to change (see Table 14 and Table 15).

## Deferred DAC Updating ( $\overline{\text { LDAC }}$ Pulsed Low)

$\overline{\mathrm{LDAC}}$ is held high while data is clocked into the input register using Command 0001. Both DAC outputs are asynchronously updated by taking $\overline{\mathrm{LDAC}}$ low after $\overline{\mathrm{SYNC}}$ is taken high. The update then occurs on the falling edge of $\overline{\mathrm{LDAC}}$.

## LDAC MASK REGISTER

Command 0101 is reserved for a software $\overline{\text { LDAC mask function, }}$ which allows the address bits to be ignored. A write to the DAC using Command 0101 loads the 4 -bit $\overline{\text { LDAC }}$ mask register (DB3 to DB0). The default setting for each channel is 0 ; that is, the $\overline{\mathrm{LDAC}}$ pin works normally. Setting the selected bit to 1 forces the DAC channel to ignore transitions on the $\overline{\mathrm{LDAC}}$ pin, regardless of the state of the hardware $\overline{\mathrm{LDAC}}$ pin. This flexibility is useful in applications where the user wishes to select which channels respond to the $\overline{\mathrm{LDAC}}$ pin.
The $\overline{\text { LDAC }}$ mask register gives the user extra flexibility and control over the hardware $\overline{\text { LDAC }}$ pin (see Table 13). Setting an $\overline{\text { LDAC }}$ bit (DB3, DB0) to 0 for a DAC channel means that the update of this channel is controlled by the hardware $\overline{\mathrm{LDAC}}$ pin.

Table 13. $\overline{\text { LDAC }}$ Overwrite Definition

| Load $\overline{\text { LDAC }}$ Register |  |  |
| :--- | :--- | :--- |
| LDAC Bits <br> (DB3, DBO) | $\overline{\text { LDAC }}$ Pin |  |
| 0 | 1 or 0 | LDAC <br>  <br> 1 |
| $\mathrm{X}^{1}$ | Determined beration the $\overline{\text { LDAC }}$ pin. <br> the $\overline{\text { LDAC }}$ pin. DAC channels see <br> the $\overline{\text { LDAC }}$ pin as set to 1. |  |

[^3]Table 14. 24-Bit Input Shift Register Contents for $\overline{\text { LDAC }}$ Operation ${ }^{1}$

| $\begin{aligned} & \hline \text { DB23 } \\ & \text { (MSB) } \end{aligned}$ | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 to DB4 | DB3 | DB2 | DB1 | $\begin{aligned} & \hline \text { DB0 } \\ & \text { (LSB) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | X | X | X | X | X | DAC B | 0 | 0 | DAC A |
| Command bits (C3 to C0) |  |  |  | Address bits, don't care |  |  |  | Don't care | Setting the $\overline{\overline{\text { DAC }}}$ bit to 1 overrides the $\overline{\overline{L D A C}}$ pin |  |  |  |

${ }^{1} \mathrm{X}=$ don't care.

Table 15. Write Commands and $\overline{\text { LDAC }}$ Pin Truth Table ${ }^{1}$

| Command | Description | Hardware $\overline{\text { LDAC }}$ <br> Pin State | Input Register Contents | DAC Register Contents |
| :--- | :--- | :--- | :--- | :--- |
|  | Write to Input Register $n$ <br> (dependent on $\overline{\text { LDAC }}$ ) | VLoGic | Data update | No change (no update) |
|  | GND $^{2}$ | Data update | Data update |  |
| 0010 | Update DAC Register $n$ with <br> contents of Input Register $n$ | VLOGIC $^{2}$ | No change | Updated with input register contents |
|  | GND | No change | Updated with input register contents |  |
| 0011 | Write to and update DAC Channel $n$ | VLOGIC | Data update | Data update |
|  |  | GND | Data update | Data update |

[^4]
## HARDWARE RESET ( $\overline{\text { RESET }}$ )

$\overline{\mathrm{RESET}}$ is an active low reset that allows the outputs to be cleared to either zero scale or midscale. The clear code value is user selectable via the power-on reset select pin (RSTSEL). $\overline{\text { RESET }}$ must be kept low for a minimum amount of time to complete the operation (see Figure 2). When the $\overline{\operatorname{RESET}}$ signal is returned high, the output remains at the cleared value until a new value is programmed. The outputs cannot be updated with a new value while the $\overline{\mathrm{RESET}}$ pin is low. There is also a software executable reset function that resets the DAC to the power-on reset code. Command 0110 is designated for this software reset function (see Table 9). Any events on LDAC during a power-on reset are ignored. If the $\overline{\operatorname{RESET}}$ pin is pulled low at power-up, the device does not initialize correctly until the pin is released.

## RESET SELECT PIN (RSTSEL)

The AD5313R contains a power-on reset circuit that controls the output voltage during power-up. When the RSTSEL pin is connected low (to GND), the output powers up to zero scale. Note that this is outside the linear region of the DAC. When the RSTSEL pin is connected high (to V logic), VoutX powers up to midscale. The output remains powered up at this level until a valid write sequence is sent to the DAC.

## INTERNAL REFERENCE SETUP

Command 0111 is reserved for setting up the internal reference (see Table 9). By default, the on-chip reference is on at power-up. To reduce the supply current, this reference can be turned off by setting the software-programmable bit, DB0, as shown in Table 17. Table 16 shows how the state of the bit corresponds to the mode of operation.

Table 16. Internal Reference Setup Register

| Internal Reference <br> Setup Register (DBO) | Action |
| :--- | :--- |
| 0 | Reference on (default) |
| 1 | Reference off |

## SOLDER HEAT REFLOW

As with all IC reference voltage circuits, the reference value experiences a shift induced by the soldering process. Analog Devices, Inc., performs a reliability test, called precondition, that mimics the effect of soldering a device to a board. The output voltage specification that is listed in Table 2 includes the effect of this reliability test.
Figure 44 shows the effect of solder heat reflow (SHR) as measured through the reliability test (precondition).


Figure 44. SHR Reference Voltage Shift

## LONG-TERM TEMPERATURE DRIFT

Figure 45 shows the change in the $V_{\text {REF }}$ ( ppm ) value after 1000 hours at $25^{\circ} \mathrm{C}$ ambient temperature.


Figure 45. Reference Drift Through to 1000 Hours

Table 17. 24-Bit Input Shift Register Contents for Internal Reference Setup Command ${ }^{1}$

| DB23 <br> (MSB) | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 to DB1 | DB0 <br> (LSB) |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | 1 | 1 | X | X | X | X | X | 0 or 1 |
| Command bits (C3 to C0) |  |  |  |  |  | Address bits (A3 to A0) |  |  |  |
| Con't care | Reference setup register |  |  |  |  |  |  |  |  |

[^5]
## THERMAL HYSTERESIS

Thermal hysteresis is the voltage difference induced on the reference voltage by sweeping the temperature from ambient to cold, then to hot, and then back to ambient.

Thermal hysteresis data is shown in Figure 46. It is measured by sweeping the temperature from ambient to $-40^{\circ} \mathrm{C}$, next to $+105^{\circ} \mathrm{C}$, and then returning to ambient. The $\mathrm{V}_{\text {ref }}$ delta is then measured between the two ambient measurements and shown in blue in Figure 46. The same temperature sweep and measurements are immediately repeated, and the results are shown in red in Figure 46.


Figure 46. Thermal Hysteresis

## APPLICATIONS INFORMATION

## MICROPROCESSOR INTERFACING

Microprocessor interfacing to the AD5313R is achieved via a serial bus using a standard protocol that is compatible with DSP processors and microcontrollers. The communications channel requires a 3 -wire or 4 -wire interface consisting of a clock signal, a data signal, and a synchronization signal. The device requires a 24-bit data-word with data valid on the rising edge of SYNC.

## AD5313R TO ADSP-BF531 INTERFACE

The SPI interface of the AD5313R is designed to be easily connected to industry-standard DSPs and microcontrollers. Figure 47 shows the AD5313R connected to an Analog Devices Blackfin ${ }^{\oplus}$ DSP. The Blackfin has an integrated SPI port that can be connected directly to the SPI pins of the AD5313R.


Figure 47. AD5313R to ADSP-BF531 Interface

## AD5313R TO SPORT INTERFACE

The Analog Devices ADSP-BF527 has one SPORT serial port. Figure 48 shows how one SPORT interface can be used to control the AD5313R.


Figure 48. AD5313R to SPORT Interface

## LAYOUT GUIDELINES

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. Design the PCB on which the AD5313R is mounted such that the AD5313R lies on the analog plane.
Provide the AD5313R with ample supply bypassing of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on each supply, located as close to the package as possible, ideally right up against the device. The $10 \mu \mathrm{~F}$ capacitors are of the tantalum bead type. Use a $0.1 \mu \mathrm{~F}$ capacitor with low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

In systems where there are many devices on one board, it is often useful to provide some heat sinking capability to allow the power to dissipate easily.
The AD5313R has an exposed paddle beneath the device. Connect this paddle to the GND supply for the part. For optimum performance, use special considerations to design the motherboard and to mount the package. For enhanced thermal, electrical, and board level performance, solder the exposed paddle on the bottom of the package to the corresponding thermal land paddle on the PCB. Design thermal vias into the PCB land paddle area to further improve heat dissipation.
The GND plane on the device can be increased (as shown in Figure 49) to provide a natural heat sinking effect.


Figure 49. Paddle Connection to Board

## GALVANICALLY ISOLATED INTERFACE

In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that may occur. The iCoupler ${ }^{\oplus}$ products from Analog Devices provide voltage isolation in excess of 2.5 kV . The serial loading structure of the AD5313R makes the part ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 50 shows a 4 -channel isolated interface to the AD5313R using an ADuM1400. For more information, visit http://www.analog.com/icouplers.

${ }^{1}$ ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 50. Isolated Interface

## OUTLINE DIMENSIONS



Figure 52. 16-Lead Thin Shrink Small Outline Package [TSSOP] ( $R U-16$ )
Dimensions shown in millimeters

ORDERING GUIDE

| Model ${ }^{1}$ | Resolution | Temperature Range | Accuracy | Reference <br> Tempco <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5313RBCPZ-RL7 | 10 Bits | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $\pm 2$ LSB INL | $\pm 5$ (max) | 16-Lead LFCSP_WQ | CP-16-22 | DKZ |
| AD5313RBRUZ | 10 Bits | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $\pm 2$ LSB INL | $\pm 5$ (max) | 16-Lead TSSOP | RU-16 |  |
| AD5313RBRUZ-RL7 | 10 Bits | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $\pm 2 \mathrm{LSB}$ INL | $\pm 5$ (max) | 16-Lead TSSOP | RU-16 |  |

[^6]
## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Data Conversion IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-AD5063EBZ EVAL-AD5422LFEBZ EVAL-AD7265EDZ EVAL-AD7641EDZ EVAL-AD7674EDZ EVAL-AD7719EBZ EVAL-AD7767-1EDZ EVAL-AD7995EBZ AD9114-DPG2-EBZ AD9211-200EBZ AD9251-20EBZ AD9251-65EBZ AD9255-125EBZ AD9284250EBZ AD9613-170EBZ AD9627-125EBZ AD9629-20EBZ AD9709-EBZ AD9716-DPG2-EBZ AD9737A-EBZ AD9787-DPG2-EBZ AD9993-EBZ DAC8555EVM ADS5482EVM ADS8372EVM EVAL-AD5061EBZ EVAL-AD5062EBZ EVAL-AD5443-DBRDZ EVALAD5570SDZ EVAL-AD7450ASDZ EVAL-AD7677EDZ EVAL-AD7992EBZ EVAL-AD7994EBZ AD9119-MIX-EBZ AD9148-M5375EBZ AD9204-80EBZ AD9233-125EBZ AD9265-105EBZ AD9265-80EBZ AD9608-125EBZ AD9629-80EBZ AD9648-125EBZ AD964920EBZ AD9650-80EBZ AD9765-EBZ AD9767-EBZ AD9778A-DPG2-EBZ ADS8322EVM LM96080EB/NOPB EVAL-AD5445SDZ


[^0]:    ${ }^{1}$ See the Terminology section.
    ${ }^{2}$ Digitally generated sine wave at 1 kHz .

[^1]:    ${ }^{1}$ Human body model (HBM) classification.

[^2]:    ${ }^{1} \mathrm{X}=$ don't care.

[^3]:    ${ }^{1} \mathrm{X}=$ don't care.

[^4]:    ${ }^{1}$ A high-to-low hardware $\overline{\mathrm{LDAC}}$ pin transition always updates the contents of the DAC register with the contents of the input register on channels that are not masked (blocked) by the $\overline{\mathrm{LDAC}}$ mask register.
    ${ }^{2}$ When the $\overline{\mathrm{LDAC}}$ pin is permanently tied low, the $\overline{\mathrm{LDAC}}$ mask bits are ignored.

[^5]:    ${ }^{1} \mathrm{X}=$ don't care

[^6]:    ${ }^{1} Z=$ RoHS Compliant Part.

