## Data Sheet

## FEATURES

High performance
True differential analog input voltage range: $\pm \mathrm{V}_{\text {reF }}$ 0 V to $\mathrm{V}_{\text {ref }}$ with $\mathrm{V}_{\text {ref }}$ between 2.4 V and 5.1 V
Throughput: $\mathbf{5 0 0}$ kSPS/100 kSPS options Zero latency architecture
18-bit resolution with no missing codes
INL: $\pm 1$ LSB typical, $\pm 2$ LSB maximum
Dynamic range: 99 dB at $\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}$
SNR: 98 dB at $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}, \mathrm{V}_{\text {ref }}=5 \mathrm{~V}$
THD: -119 dB at $\mathrm{f}_{\mathrm{f}}=1 \mathrm{kHz}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}$
SINAD: 97 dB at $\mathrm{f}_{\mathrm{IN}}=\mathbf{1 k H z} \mathrm{V}_{\text {REF }}=\mathbf{5} \mathbf{~ V}$
Low power dissipation
Single-supply 2.5 V operation with $1.8 \mathrm{~V}, \mathbf{2 . 5} \mathrm{~V}, 3 \mathrm{~V}$, and 5 V logic interface
AD7989-1: $\mathbf{4 0 0} \mu \mathrm{W}$ at 100 kSPS (VDD only)
$700 \mu \mathrm{~W}$ at 100 kSPS (total)
AD7989-5: 2 mW at 500 kSPS (VDD only)

## 3.5 mW at 500 kSPS (total)

$70 \mu \mathrm{~W}$ at 10 kSPS
Proprietary serial interface SPI-/QSPI ${ }^{\text {TM }}$-/MICROWIRE ${ }^{\text {Tm }}$-/
DSP-compatible ${ }^{1}$
10-lead MSOP and $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ 10-Lead LFCSP
Wide operating temperature range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

## APPLICATIONS

Automated test equipment
Data acquisition systems
Medical instruments
Machine automation


## GENERAL DESCRIPTION

The AD7989-1/AD7989-5 are 18-bit, successive approximation, analog-to-digital converters (ADCs) that operate from a single power supply, VDD. The AD7989-1/AD7989-5 contain a low power, high speed, 18-bit sampling ADC and a versatile serial interface port. On the CNV rising edge, the AD7989-1/AD7989-5 sample the voltage difference between the IN+ and IN- pins. The voltages on these pins typically swing in opposite phases between 0 V and $\mathrm{V}_{\text {ref. }}$. The reference voltage, $\mathrm{V}_{\text {ref, }}$, is applied externally and can be set independent of the supply voltage, VDD. Its power scales linearly with throughput.

The AD7989-1/AD7989-5 are serial peripheral interface (SPI)compatible, which features the ability, using the SDI/CS input, to daisy-chain several ADCs on a single 3-wire bus. The AD7989-1/AD7989-5 are compatible with $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3 \mathrm{~V}$, and 5 V logic, using the separate VIO supply.

The AD7989-1/AD7989-5 are available in a 10 -lead MSOP or a 10 -lead LFCSP with operation specified from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. ' Protected by U.S. Patent 6,703,961.

Table 1. MSOP, LFCSP 16-/18-/20-Bit Precision SAR ADCs and SAR ADC-Based $\mu$ Module Data Acquisition Solutions

| Type | $\leq 100$ kSPS | $\leq 250$ kSPS | $\leq 500$ kSPS | $\leq 1000$ kSPS | $\leq 2000$ kSPS | $\mu$ Module Data Acquisition Solutions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential |  |  |  |  |  |  |
| 20-Bit | AD7989-1 ${ }^{1}$ | AD7691 ${ }^{1}$ | AD4022 ${ }^{1}$ | AD4021 ${ }^{1}$ | AD4020 ${ }^{1}$ |  |
| 18-Bit |  |  | AD4011 ${ }^{1}$ | AD4007 ${ }^{1}$ | AD4003 ${ }^{1}$ |  |
|  |  |  | AD7690 ${ }^{1}$ | AD7982 ${ }^{1}$ |  |  |
|  |  |  | AD7989-5 ${ }^{1}$ | AD7984 ${ }^{1}$ |  |  |
| 16-Bit | AD7684 | AD7687 ${ }^{1}$ | AD7688 ${ }^{1}$ | AD4005 ${ }^{1}$ | AD4001 ${ }^{1}$ |  |
|  |  |  | AD7693 ${ }^{1}$ | AD7915 ${ }^{1}$ |  |  |
|  |  |  | AD7916 ${ }^{1}$ |  |  |  |
|  |  |  |  |  |  |  |
| 18-Bit |  |  | AD4010 ${ }^{1}$ | AD4006 ${ }^{1}$ | AD4002 ${ }^{1}$ |  |
| 16-Bit | AD7988-1 ${ }^{1}$ | AD7685 ${ }^{1}$ | AD4008 ${ }^{1}$ | AD4004 ${ }^{1}$ | AD4000 ${ }^{1}$ | ADAQ7980 |
|  | AD7680 | AD7694 | AD7988-5 ${ }^{1}$ | AD7980 ${ }^{1}$ |  | ADAQ7988 |
|  | AD7683 |  | AD7686 ${ }^{1}$ | AD7983 ${ }^{1}$ |  |  |

[^0]
## TABLE OF CONTENTS

Features .....  1
Applications .....  1
Typical Application Circuit ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Timing Specifications ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Terminology ..... 12
Theory of Operation ..... 13
Circuit Information ..... 13
Converter Operation ..... 13
Typical Connection Diagram ..... 14
REVISION HISTORY
6/2020—Rev. B to Rev. C
Changes to Features Section, Applications Section, Figure 1, and Table 1 .....  1
Changes to Endnote 3, Table 2 ..... 3
Changes to Timing Specifications Section and Table 4 ..... 5
Deleted Table 5 and Figure 3; Renumbered Sequentially ..... 6
Changes to Table 5 ..... 7
Added Thermal Resistance Section and Table 6; Renumbered Sequentially ..... 7
Changes to Figure 25 ..... 14
Changes to Table 9 ..... 15
Changes to Voltage Reference Input Section and Power SupplySection16
1/2017—Rev. A to Rev. B
Change to Table 1 .....  1
Changed VIO $=2.3 \mathrm{~V}$ to 5.5 V to $\mathrm{VIO}=1.71 \mathrm{~V}$ to 5.5 V ..... 3
Changes to Table 2 ..... 3
Changed VIO $=2.3 \mathrm{~V}$ to 5.5 V to $\mathrm{VIO}=1.71 \mathrm{~V}$ to 5.5 V ..... 4
Analog Inputs ..... 15
Driver Amplifier Choice ..... 15
Single-Ended to Differential Driver ..... 16
Voltage Reference Input ..... 16
Power Supply ..... 16
Digital Interface ..... 16
$\overline{\mathrm{CS}}$ Mode, 3-Wire ..... 17
$\overline{\text { CS }}$ Mode, 4-Wire. ..... 18
Chain Mode ..... 19
Applications Information ..... 20
Interfacing to Blackfin ${ }^{\circ}$ DSP ..... 20
Layout ..... 20
Evaluating AD7989-1/AD7989-5 Performance ..... 21
Outline Dimensions ..... 22
Ordering Guide ..... 23
Deleted VIO Range Parameter, Table 3 .....  4
Changes to Table 4 .....  5
Added Table 5; Renumbered Sequentially .....  6
Changes to Figure 9 .....  9
Change to Terminology Section ..... 12
Changes to Figure 26 ..... 14
Changes to Table 9 ..... 15
Change to Single-Ended to Differential Driver Section Title ..... 16
Changes to Figure 32 ..... 17
Changes to Figure 34 ..... 18
Changes to Ordering Guide ..... 23
7/2014—Rev. 0 to Rev. A
Changes to Features Section .....  1
Changes to Table 1 .....  1
Changes to Table 8 ..... 15
1/2014—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{VDD}=2.5 \mathrm{~V}, \mathrm{VIO}=1.71 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {Ref }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 18 |  |  | Bits |
| ANALOG INPUT <br> Voltage Range <br> Absolute Input Voltage <br> Common-Mode Input Range <br> Analog Input Common Mode Rejection Ratio (CMRR) <br> Leakage Current at $25^{\circ} \mathrm{C}$ Input Impedance | $\mathrm{IN}+-\mathrm{IN}-$ <br> $\mathrm{IN}+$ and $\mathrm{IN}-$ <br> $\mathrm{IN}+$ and $\mathrm{IN}-$ $\mathrm{f}_{\mathrm{IN}}=450 \mathrm{kHz}$ <br> Acquisition phase | $\begin{aligned} & -V_{\text {REF }} \\ & -0.1 \\ & V_{\text {REF }} \times 0.475 \end{aligned}$ | $\begin{aligned} & V_{\text {REF }} \times 0.5 \\ & 67 \\ & 200 \\ & \text { Analog Inp } \end{aligned}$ | $\begin{aligned} & +V_{\text {REF }} \\ & V_{\text {REF }}+0.1 \\ & V_{\text {REF }} \times 0.525 \end{aligned}$ <br> section |  |
| ACCURACY <br> No Missing Codes <br> Differential Nonlinearity Error (DNL) <br> Integral Nonlinearity Error (INL) <br> Transition Noise <br> Gain Error, $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {Max }}{ }^{2}$ <br> Gain Error Temperature Drift <br> Zero Error, $\mathrm{T}_{\text {min }}$ to $\mathrm{Tmax}^{2}$ <br> Zero Temperature Drift <br> Power Supply Rejection Ratio (PSRR) | $V_{\text {REF }}=5 \mathrm{~V}$ $\mathrm{VDD}=2.5 \mathrm{~V} \pm 5 \%$ | $\begin{aligned} & 18 \\ & -0.85 \\ & -2 \\ & -0.023 \end{aligned}$ | $\begin{aligned} & \pm 0.5 \\ & \pm 1 \\ & 1.05 \\ & +0.004 \\ & \pm 1 \\ & \pm 100 \\ & 0.5 \\ & 90 \end{aligned}$ | $\begin{aligned} & +1.5 \\ & +2 \\ & +0.023 \\ & +700 \end{aligned}$ | Bits LSB LSB LSB ${ }^{1}$ <br> \% of FS $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{V}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ dB |
| THROUGHPUT <br> AD7989-1 Conversion Rate AD7989-5 Conversion Rate Transient Response | Full-scale step |  |  | $\begin{aligned} & 100 \\ & 500 \\ & 400 \end{aligned}$ | kSPS kSPS ns |
| AC ACCURACY <br> Dynamic Range <br> Oversampled Dynamic Range ${ }^{4}$ Signal-to-Noise Ratio (SNR) <br> Spurious-Free Dynamic Range (SFDR) Total Harmonic Distortion ${ }^{5}$ (THD) Signal-to-Noise-and-Distortion Ratio (SINAD) |  | 97 $95.5$ | $\begin{aligned} & 99 \\ & 93 \\ & 126 \\ & 98 \\ & 92.5 \\ & -115 \\ & -120 \\ & 97 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB}^{3} \\ & \mathrm{~dB}^{3} \\ & \mathrm{~dB}^{3} \\ & \mathrm{~dB}^{3} \\ & \mathrm{~dB}^{3} \\ & \mathrm{~dB}^{3} \\ & \mathrm{~dB}^{3} \\ & \mathrm{~dB}^{3} \end{aligned}$ |

[^1]$\mathrm{VDD}=2.5 \mathrm{~V}, \mathrm{VIO}=1.71 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE <br> Voltage Range <br> Load Current | $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ | 2.4 | 250 | 5.1 | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| SAMPLING DYNAMICS -3 dB Input Bandwidth Aperture Delay | $\mathrm{VDD}=2.5 \mathrm{~V}$ |  |  |  | MHz <br> ns |
| DIGITAL INPUTS <br> Logic Levels VII <br> $\mathrm{V}_{\mathrm{H}}$ <br> IIL <br> $I_{H}$ | $\begin{aligned} & \mathrm{VIO}>3 \mathrm{~V} \\ & \mathrm{VIO} \leq 3 \mathrm{~V} \\ & \mathrm{VIO}>3 \mathrm{~V} \\ & \mathrm{VIO} \leq 3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -0.3 \\ & -0.3 \\ & 0.7 \times \mathrm{VIO} \\ & 0.9 \times \mathrm{VIO} \\ & -1 \\ & -1 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & +0.3 \times \mathrm{VIO} \\ & +0.1 \times \mathrm{VIO} \\ & \mathrm{VIO}+0.3 \\ & \mathrm{VIO}+0.3 \\ & +1 \\ & +1 \end{aligned}$ | V <br> V <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DIGITAL OUTPUTS <br> Data Format <br> Pipeline Delay <br> Vol <br> Voн | $\begin{aligned} & I_{\text {SINK }}=+500 \mu \mathrm{~A} \\ & I_{\text {SOURCE }}=-500 \mu \mathrm{~A} \end{aligned}$ | Serial, 18 bits, twos complement Conversion results available immediately after completed conversion$\text { VIO - } 0.3$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| POWER SUPPLIES <br> VDD <br> VIO <br> Standby Current ${ }^{1,2}$ <br> AD7989-1 Power Dissipation <br> Total <br> VDD Only <br> REF Only <br> VIO Only <br> AD7989-5 Power Dissipation <br> Total <br> VDD Only <br> REF Only <br> VIO Only <br> Energy per Conversion | VDD and $\mathrm{VIO}=2.5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ <br> $\mathrm{VDD}=2.625 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{VIO}=3 \mathrm{~V}$ <br> 10 kSPS throughput <br> 100 kSPS throughput $\mathrm{VDD}=2.625 \mathrm{~V}, \mathrm{~V} \text { REF }=5 \mathrm{~V}, \mathrm{VIO}=3 \mathrm{~V}$ <br> 500 kSPS throughput | $\begin{aligned} & 2.375 \\ & 1.71 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 0.35 \\ & 70 \\ & 700 \\ & 400 \\ & 170 \\ & 130 \\ & \\ & 3.5 \\ & 2 \\ & 0.85 \\ & 0.65 \\ & 7.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.625 \\ & 5.5 \\ & \\ & 86 \\ & 860 \\ & \\ & \\ & 4.3 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{W}$ <br> $\mu \mathrm{W}$ <br> $\mu \mathrm{W}$ <br> $\mu \mathrm{W}$ <br> $\mu \mathrm{W}$ <br> mW <br> mW <br> mW <br> mW <br> $\mathrm{nJ} /$ sample |
| TEMPERATURE RANGE Specified Performance | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

[^2]
## AD7989-1/AD7989-5

## TIMING SPECIFICATIONS

$\mathrm{VDD}=2.37 \mathrm{~V}$ to $2.63 \mathrm{~V}, \mathrm{VIO}=1.71 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. See Figure 2 for load conditions.
Table 4.

| Parameter ${ }^{1}$ | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { THROUGHPUT RATE } \\ & \text { AD7989-1 } \\ & \text { AD7989-5 } \end{aligned}$ |  |  |  | $\begin{aligned} & 100 \\ & 500 \end{aligned}$ | $\begin{aligned} & \text { kSPS } \\ & \text { kSPS } \end{aligned}$ |
| CONVERSION AND ACQUISITION TIMES <br> Conversion Time: CNV Rising Edge to Data Available <br> AD7989-1 <br> AD7989-5 <br> Acquisition Time <br> AD7989-1 <br> AD7989-5 <br> Time Between Conversions <br> AD7989-1 <br> AD7989-5 | tconv <br> $t_{\text {Ace }}$ <br> tcyc | $\begin{aligned} & 500 \\ & 400 \\ & 10 \\ & 2 \end{aligned}$ |  | $\begin{aligned} & 9500 \\ & 1600 \end{aligned}$ | ns ns ns ns $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| CNV PULSE WIDTH (-Сड MODE) | $\mathrm{t}_{\text {cNve }}$ | 500 |  |  | ns |
| SCK <br> SCK Period ( $\overline{C S}$ Mode) <br> VIO Above 4.5 V <br> VIO Above 3 V <br> VIO Above 2.7 V <br> VIO Above 2.3 V <br> VIO Above 1.71 V <br> SCK Period (Chain Mode) <br> VIO Above 4.5 V <br> VIO Above 3 V <br> VIO Above 2.7 V <br> VIO Above 2.3 V <br> VIO Above 1.71 V | tsck <br> tsck | $\begin{aligned} & 10.5 \\ & 12 \\ & 13 \\ & 15 \\ & 22 \\ & \\ & 11.5 \\ & 13 \\ & 14 \\ & 16 \\ & 23 \end{aligned}$ |  |  | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| SCK Low Time <br> VIO Above 2.3 V <br> VIO Above 1.71 V | tsckl | $\begin{aligned} & 4.5 \\ & 6 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| SCK High Time <br> VIO Above 2.3 V <br> VIO Above 1.71 V <br> SCK Falling Edge to Data Remains Valid SCK Falling Edge to Data Valid Delay <br> VIO Above 4.5 V <br> VIO Above 3 V <br> VIO Above 2.7 V <br> VIO Above 2.3 V <br> VIO Above 1.71 V | tsckh <br> thsoo <br> tDsDo | $\begin{aligned} & 4.5 \\ & 6 \\ & 3 \end{aligned}$ | 14 | $\begin{aligned} & 9.5 \\ & 11 \\ & 12 \\ & 14 \\ & 21 \end{aligned}$ |  |


| Parameter ${ }^{1}$ | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { CS }}$ MODE |  |  |  |  |  |
| CNV or SDI Low to SDO D17 MSB Valid | ten |  |  |  |  |
| VIO Above 3 V |  |  |  | 10 | ns |
| VIO Above 2.3 V |  |  |  | 15 | ns |
| VIO Above 1.71 V |  |  | 18 | 40 | ns |
| CNV or SDI High or Last SCK Falling Edge to SDO High Impedance ( $\overline{C S}$ Mode) | tols |  |  | 20 | ns |
| SDI Valid Setup Time from CNV Rising Edge ( $\overline{C S}$ Mode) | tssicnv | 5 |  |  | ns |
| SDI Valid Hold Time from CNV Rising Edge ( $\overline{\mathrm{CS}}$ Mode) | thsoicnv |  |  |  |  |
| VIO Above 2.3 V |  | 2 |  |  | ns |
| VIO Above 1.71 V |  | 10 |  |  | ns |
| CHAIN MODE |  |  |  |  |  |
| SCK Valid Setup Time from CNV Rising Edge | tssckcnv | 5 |  |  | ns |
| SCK Valid Hold Time from CNV Rising Edge | thsckcnv | 5 |  |  | ns |
| SDI Valid Setup Time from SCK Falling Edge | tssolick | 2 |  |  | ns |
| SDI Valid Hold Time from SCK Falling Edge | thsolick | 3 |  |  | ns |

[^3]

Figure 2. Load Circuit for Digital Interface Timing

## AD7989-1/AD7989-5

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Analog Inputs |  |
| $\quad \mathrm{N}+$, IN - to GND ${ }^{1}$ | -0.3 V to $\mathrm{V}_{\text {REF }}+0.3 \mathrm{~V}$ or $\pm 130 \mathrm{~mA}$ |
| Supply Voltage |  |
| REF, VIO to GND | -0.3 V to +6.0 V |
| VDD to GND | -0.3 V to +3.0 V |
| VDD to VIO | +3 V to -6 V |
| Digital Inputs to GND | -0.3 V to VIO +0.3 V |
| Digital Output to GND | -0.3 V to VIO +0.3 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Reflow Soldering | JEDEC Standard (J-STD-020) |

[^4]Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure. $\theta_{\mathrm{JC}}$ is the junction to case thermal resistance.

Table 6. Thermal Resistance

| Package Type $^{1}$ | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{\prime c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| RM-10 | 200 | 44 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| CP-10-9 | 48.7 | 2.96 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Test Condition 1: thermal impedance simulated values are based on use of a 2S2P JEDEC PCB. See the Ordering Guide.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 10-Lead MSOP Pin Configuration
Figure 4. 10-Lead LFCSP Pin Configuration
Table 7. Pin Function Descriptions

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 1 | REF | AI | Reference Input Voltage. The REF range is 2.4 V to 5.1 V . This pin is referred to the GND pin and must be decoupled closely to the GND pin with a $10 \mu \mathrm{~F}$ capacitor. |
| 2 | VDD | P | Power Supply. |
| 3 | IN+ | AI | Differential Positive Analog Input. |
| 4 | IN - | AI | Differential Negative Analog Input. |
| 5 | GND | P | Power Supply Ground. |
| 6 | CNV | DI | Conversion Input. This input has multiple functions. On its leading edge, it initiates the conversions and selects the interface mode of the device: chain mode or chip select ( $\overline{\mathrm{CS}}$ ) mode. In $\overline{\mathrm{CS}}$ mode, the SDO pin is enabled when CNV is low. In chain mode, the data is read when CNV is high. |
| 7 | SDO | DO | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK. |
| 8 | SCK | DI | Serial Data Clock Input. When the device is selected, the conversion result is shifted out by this clock. |
| 9 | SDI/ $\overline{C S}$ | DI | Serial Data Input/Chip Select. This input has multiple functions. It selects the interface mode of the ADC as follows: <br> Chain mode is selected if this pin is low during the CNV rising edge. In this mode, SDI/CS is a data input that daisy-chains the conversion results of two or more ADCs onto a single SDO line. The digital data level on SDI/CS is the output on SDO with a delay of 16 SCK cycles. <br> $\overline{\mathrm{CS}}$ mode is selected if SDI/CS is high during the CNV rising edge. In this mode, either SDI/ $\overline{\mathrm{CS}}$ or CNV can enable the serial output signals when low. |
| 10 | VIO | P | Input/Output Interface Digital Power. This pin is nominally at the same supply as the host interface ( 1.8 V , $2.5 \mathrm{~V}, 3 \mathrm{~V}$, or 5 V ). |
|  | EPAD |  | Exposed Pad. For the LFCSP, the exposed pad can be connected to GND. This connection is not required to meet the electrical performances. |

'AI means analog input, DI means digital input, DO means digital output, and P means power.

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{VDD}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=5.0 \mathrm{~V}, \mathrm{VIO}=3.3 \mathrm{~V}$.


Figure 5. INL vs. Code


Figure 6. Histogram of a DC Input at the Code Center


Figure 7. AD7989-5 Fast Fourier Transform (FFT) Plot


Figure 8. DNL vs. Code


Figure 9. Histogram of a DC Input at the Code Transition


Figure 10. AD7989-1 FFT Plot


Figure 11. SNR vs. Input Level


Figure 12. SNR, SINAD, and ENOB vs. Reference Voltage


Figure 13. SNR vs. Temperature


Figure 14. SINAD vs. Frequency


Figure 15. THD and SFDR vs. Reference Voltage


Figure 16. THD vs. Temperature


Figure 17. Operating Currents vs. VDD Voltage (AD7989-5)


Figure 18. THD vs. Frequency


Figure 19. Operating Currents vs. Temperature (AD7989-5)


Figure 20. Operating Currents vs. VDD Voltage (AD7989-1)


Figure 21. Power-Down Currents vs. Temperature


Figure 22. Operating Currents vs. Temperature (AD7989-1)

## TERMINOLOGY

## Integral Nonlinearity Error (INL)

INL refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is defined as a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line (see Figure 24).

## Differential Nonlinearity Error (DNL)

In an ideal ADC, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

## Zero Error

Zero error is the difference between the ideal midscale voltage, that is, 0 V , and the actual voltage producing the midscale output code, that is, 0 LSB.

## Gain Error

The first code transition (from $100 \ldots 00$ to $100 \ldots 01$ ) occurs at a level $1 / 2$ LSB above nominal negative full scale ( -4.999981 V for the $\pm 5 \mathrm{~V}$ range). The last transition (from $011 \ldots 10$ to $011 \ldots$ 11) occurs for an analog voltage $1 \frac{1}{2}$ LSB below the nominal full scale ( +4.999943 V for the $\pm 5 \mathrm{~V}$ range). The gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the difference, in decibels, between the rms amplitude of the input signal and the peak spurious signal.

## Effective Number of Bits (ENOB)

ENOB is a measurement of the resolution with a sine wave input. It is related to SINAD as follows:
$E N O B=\left(S I N A D_{d B}-1.76\right) / 6.02$
and is expressed in bits.

## Noise Free Code Resolution

Noise free code resolution is the number of bits beyond which it is impossible to distinctly resolve individual codes. It is calculated as

Noise Free Code Resolution $=\log _{2}\left(2^{N} /\right.$ Peak-to-Peak Noise $)$
and is expressed in bits.

## Effective Resolution

Effective resolution is calculated as

```
Effective Resolution = 増2(2N/RMS Input Noise)
```

Total Harmonic Distortion (THD)
THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

## Dynamic Range

Dynamic range is the ratio of the rms value of the full scale to the total rms noise measured with the inputs shorted together. The value for dynamic range is expressed in decibels. It is measured with a signal at -60 dB so it includes all noise sources and DNL artifacts.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

Signal-to-Noise-and-Distortion (SINAD) Ratio
SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components that are less than the Nyquist frequency, including harmonics but excluding dc. The value of SINAD is expressed in decibels.

## Aperture Delay

Aperture delay is the measure of the acquisition performance and is the time between the rising edge of the CNV input and when the input signal is held for a conversion.

## Transient Response

Transient response is the time required for the ADC to accurately acquire its input after a full-scale step function is applied.

## THEORY OF OPERATION



## CIRCUIT INFORMATION

The AD7989-1/AD7989-5 are high speed, low power, singlesupply, precise, 18 -bit ADCs using a successive approximation architecture.
The AD7989-1 is capable of converting 100,000 samples per second ( 100 kSPS ), whereas the AD7989-5 is capable of converting 500,000 samples per second ( 500 kSPS ), and they power down between conversions. When operating at 100 kSPS , the ADC typically consumes $700 \mu \mathrm{~W}$, making the AD7989-1 ideal for battery-powered applications.

The AD7989-1/AD7989-5 provide the user with an on-chip track-and-hold amplifier and do not exhibit any pipeline delay or latency, making these devices ideal for multiple multiplexed channel applications.
The AD7989-1/AD7989-5 can be interfaced to any 1.8 V to 5 V digital logic family. It is available in a 10 -lead MSOP or a tiny 10 lead LFCSP that allows space savings and flexible configurations.

## CONVERTER OPERATION

The AD7989-1/AD7989-5 are a successive approximation ADCs based on a charge redistribution digital-to-analog converter (DAC). Figure 23 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 18 binary weighted capacitors, which are connected to the two comparator inputs.

During the acquisition phase, terminals of the array tied to the input of the comparator are connected to GND via Switch SW+ and Switch SW-. All independent switches are connected to the analog inputs. Therefore, the capacitor arrays are used as sampling capacitors and acquire the analog signal on the IN+ input and INinput. When the acquisition phase completes and the CNV input goes high, a conversion phase initiates. When the conversion phase begins, SW+ and SW- are opened first. The two capacitor arrays then disconnect from the inputs and connect to the GND input. Therefore, the differential voltage between the $\mathrm{IN}+$ and IN - inputs captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between GND and REF, the comparator input varies by binary weighted voltage steps ( $\mathrm{V}_{\text {ReF }} / 2, \mathrm{~V}_{\text {ReF }} / 4 \ldots \mathrm{~V}_{\text {ReF }} / 262,144$ ). The control logic toggles these switches, starting with the MSB, to bring the comparator back into a balanced condition. After the completion of this process, the device returns to the acquisition phase, and the control logic generates the ADC output code.

Because the AD7989-1/AD7989-5 have an on-board conversion clock, the serial clock, SCK, is not required for the conversion process.

## Transfer Functions

The ideal transfer characteristic for the AD7989-1/AD7989-5 is shown in Figure 24 and Table 8.


Figure 24. ADC Ideal Transfer Function

Table 8. Output Codes and Ideal Input Voltages

| Description | Analog Input $V_{\text {REF }}=5 \mathbf{V}$ | Digital Output Code (Hex) |
| :---: | :---: | :---: |
| +FSR - 1 LSB | +4.999962 V | 0x1FFFF ${ }^{1}$ |
| Midscale + 1 LSB | +38.15 $\mu \mathrm{V}$ | 0x00001 |
| Midscale | 0 V | 0x00000 |
| Midscale - 1 LSB | -38.15 $\mu \mathrm{V}$ | 0x3FFFF |
| -FSR + 1 LSB | -4.999962 V | 0x20001 |
| -FSR | -5V | 0x20000 ${ }^{2}$ |

${ }^{1}$ This is also the code for an overranged analog input $\left(V_{\mathbb{I N}_{+}}-V_{\mathbb{I N}-}\right.$ above $\left.V_{\text {REF }}-V_{\text {GND }}\right)$.
${ }^{2}$ This is also the code for an underranged analog input $\left(\mathrm{V}_{\mathbb{I N}_{+}}-\mathrm{V}_{\mathbb{I N}}\right.$ below $\left.\mathrm{V}_{\text {GND }}\right)$.

## TYPICAL CONNECTION DIAGRAM

Figure 25 shows an example of the recommended connection diagram for the AD7989-1/AD7989-5 when multiple supplies are available.

${ }^{1}$ SEE THE VOLTAGE REFERENCE INPUT SECTION FOR REFERENCE SELECTION.
${ }^{2} \mathrm{C}_{\text {REF }}$ IS USUALLY A $10 \mu \mathrm{~F}$ CERAMIC CAPACITOR (X5R).
SEE THE RECOMMENDED LAYOUT IN FIGURE 39 AND FIGURE 40.
${ }^{3}$ SEE THE DRIVER AMPLIFIER CHOICE SECTION.
${ }^{4}$ RECOMMENDED FILTER CONFIGURATION. SEE THE ANALOG INPUTS SECTION.
Figure 25. Typical Application Diagram with Multiple Supplies

## ANALOG INPUTS

Figure 26 shows an equivalent circuit of the input structure of the AD7989-1/AD7989-5.

The two diodes, D1 and D2, provide electrostatic discharge (ESD) protection for the $\mathrm{IN}+$ analog input and $\mathrm{IN}-$ analog input. Ensure the analog input signal does not exceed the reference input voltage (REF) by more than 0.3 V . If the analog input signal exceeds this level, the diodes become forward-biased and begin conducting current. These diodes can handle a forward-biased current of 130 mA maximum. However, if the supplies of the input buffer (for example, the supplies of the ADA4807-1 in Figure 25) are different from those of REF, the analog input signal can eventually exceed the supply rails by more than 0.3 V . In such a case (for example, an input buffer with a short circuit), the current limitation can protect the device.


Figure 26. Equivalent Analog Input Circuit
The analog input structure allows the sampling of the true differential signal between IN+ and IN-. By using these differential inputs, signals common to both inputs are rejected.


Figure 27. Analog Input CMRR vs. Frequency
During the acquisition phase, the impedance of the analog inputs (IN+ or IN-) can be modeled as a parallel combination of Capacitor Cpin and the network formed by the series connection of $\mathrm{R}_{\mathbb{N}}$ and $\mathrm{C}_{\mathbb{N}} . C_{\text {PIN }}$ is primarily the pin capacitance. $\mathrm{R}_{\mathbb{I}}$ is typically $400 \Omega$ and is a lumped component composed of serial resistors and the on resistance of the switches. CIN is typically 30 pF and is mainly the ADC sampling capacitor.
During the sampling phase when the switches are closed, the input impedance is limited to Cpin. $\mathrm{R}_{\mathbb{I N}}$ and $\mathrm{C}_{\text {IN }}$ make a one-pole, lowpass filter that reduces undesirable aliasing effects and limits noise.
When the source impedance of the driving circuit is low, the AD7989-1/AD7989-5 can be driven directly.

Large source impedances significantly affect the ac performance, especially THD. The dc performances are less sensitive to the input impedance. The maximum source impedance depends on the amount of THD that can be tolerated. The THD degrades as a function of the source impedance and the maximum input frequency.

## DRIVER AMPLIFIER CHOICE

Although the AD7989-1/AD7989-5 is easy to drive, the driver amplifier must meet the following requirements:

- The noise generated by the driver amplifier must be kept as low as possible to preserve the SNR and transition noise performance of the AD7989-1/AD7989-5. The noise from the driver is filtered by the one-pole, low-pass filter of the AD7989-1/AD7989-5 analog input circuit made by $\mathrm{R}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {IN }}$ or by the external filter, if one is used. Because the typical noise of the AD7989-1/AD7989-5 is $40 \mu \mathrm{Vrms}$, the SNR degradation due to the amplifier is

$$
S N R_{\text {LOSS }}=20 \log \left(\frac{40}{\sqrt{40^{2}+\frac{\pi}{2} f_{-3 d B}\left(N e_{N}\right)^{2}}}\right)
$$

- where:
$f_{-3 d B}$ is the input bandwidth, in megahertz, of the AD7989-1/ AD7989-5 ( 10 MHz ) or the cutoff frequency of the input filter, if one is used.
$N$ is the noise gain of the amplifier (for example, 1 in buffer configuration).
$e_{N}$ is the equivalent input noise voltage of the op amp in $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$.
- For ac applications, use a driver with a THD performance commensurate with the AD7989-1/AD7989-5.
- For multichannel, multiplexed applications, the driver amplifier and the AD7989-1/AD7989-5 analog input circuit must settle for a full-scale step onto the capacitor array at an 18 -bit level ( $0.0004 \%, 4 \mathrm{ppm}$ ). In the data sheet of the amplifier, settling at $0.1 \%$ to $0.01 \%$ is more commonly specified. This settling can differ significantly from the settling time at an 18-bit level and must be verified prior to driver selection.

Table 9. Recommended Driver Amplifiers

| Amplifier | Typical Application |
| :--- | :--- |
| ADA4805-1/ | Low noise, small size, and low power |
| ADA4805-2 |  |
| ADA4807-1/ | Very low noise and high frequency |
| ADA4807-2 |  |
| ADA4841-1/ | Low noise, low distortion and low power |
| ADA4841-2 |  |
| ADA4941-1 | Very low noise, low power single-to-differential |
| ADA4945-1 | Low noise, low distortion, fully differential |
| LTC6363 | Low power, low noise, fully differential |

## SINGLE-ENDED TO DIFFERENTIAL DRIVER

For applications using a single-ended analog signal, either bipolar or unipolar, the ADA4941-1 single-ended to differential driver allows a differential input to the device. The schematic is shown in Figure 28.

R1 and R2 set the attenuation ratio between the input range and the ADC voltage range ( $\mathrm{V}_{\mathrm{REF}}$ ). R1, R2, and $\mathrm{C}_{\mathrm{F}}$ are chosen depending on the desired input resistance, signal bandwidth, antialiasing, and noise contribution. For example, for the $\pm 10 \mathrm{~V}$ range with a $4 \mathrm{k} \Omega$ impedance, $\mathrm{R} 2=1 \mathrm{k} \Omega$ and $\mathrm{R} 1=4 \mathrm{k} \Omega$.
R3 and R4 set the common mode on the IN-input, and R5 and R6 set the common mode on the IN+ input of the ADC. Ensure the common mode is close to $V_{\text {ReF }} / 2$. For example, for the $\pm 10 \mathrm{~V}$ range with a single supply, $\mathrm{R} 3=8.45 \mathrm{k} \Omega, \mathrm{R} 4=11.8 \mathrm{k} \Omega, \mathrm{R} 5=$ $10.5 \mathrm{k} \Omega$, and R6 $=9.76 \mathrm{k} \Omega$.


Figure 28. Single-Ended to Differential Driver Circuit

## VOLTAGE REFERENCE INPUT

The AD7989-1/AD7989-5 voltage reference input, REF, has a dynamic input impedance and must, therefore, be driven by a low impedance source with efficient decoupling between the REF and GND pins, as explained in the Layout section.
When REF is driven by a very low impedance source (for example, a reference buffer using the AD8031, the ADA4805-1, or the ADA4807-1), a $10 \mu \mathrm{~F}$ ( $\mathrm{X} 5 \mathrm{R}, 0805$ size) ceramic chip capacitor is appropriate for optimum performance.
If using an unbuffered reference voltage, the decoupling value depends on the reference used. For instance, a $22 \mu \mathrm{~F}$ (X5R, 1206 size) ceramic chip capacitor is appropriate for optimum performance using a low temperature drift reference, such as the ADR435, ADR445, LTC6655, or ADR4550.

If desired, use a reference decoupling capacitor with values as small as $2.2 \mu \mathrm{~F}$ with a minimal impact on performance, especially DNL.
Regardless, there is no need for an additional lower value ceramic decoupling capacitor (for example, 100 nF ) between the REF and GND pins.

## POWER SUPPLY

The AD7989-1/AD7989-5 use two power supply pins: a core supply (VDD) and a digital input/output interface supply (VIO). VIO allows direct interface with any logic between 1.8 V and 5.5 V . To reduce the number of supplies needed, tie VIO and VDD together. When VIO is greater than or equal to VDD, the AD7989-1/AD7989-5 are insensitive to power supply sequencing. In normal operation, if the magnitude of VIO is less than the magnitude of VDD, VIO must be applied before VDD. Additionally, they are insensitive to power supply variations over a wide frequency range, as shown in Figure 29.


Figure 29. PSRR vs. Frequency
The AD7989-1/AD7989-5 power down automatically at the end of each conversion phase.

## DIGITAL INTERFACE

Although the AD7989-1/AD7989-5 have a reduced number of pins, they offer flexibility in their serial interface modes.
When in $\overline{\mathrm{CS}}$ mode, the AD7989-1/AD7989-5 are compatible with SPI, queued serial peripheral interface (QSPI), digital hosts, and digital signal processors (DSPs). In this mode, the AD7989-1/ AD7989-5 can use either a 3-wire or 4-wire interface. A 3-wire interface using the CNV, SCK, and SDO signals minimizes wiring connections, which is useful, for instance, in isolated applications. A 4 -wire interface using the SDI/ $\overline{\mathrm{CS}}, \mathrm{CNV}, \mathrm{SCK}$, and SDO signals allows CNV, which initiates the conversions, to be independent of the readback timing (SDI). This is useful in low jitter sampling or simultaneous sampling applications.
When in chain mode, the AD7989-1/AD7989-5 provide a daisychain feature using the SDI input for cascading multiple ADCs on a single data line, similar to a shift register.
The mode in which the device operates depends on the SDI/CS level when the CNV rising edge occurs. $\overline{\mathrm{CS}}$ mode is selected if $\mathrm{SDI} / \overline{\mathrm{CS}}$ is high, and chain mode is selected if SDI/ $\overline{\mathrm{CS}}$ is low. The SDI/CS hold time is such that when SDI/ $\overline{\mathrm{CS}}$ and CNV are connected together, chain mode is always selected. The user must timeout the maximum conversion time prior to readback.

## $\overline{\text { CS }}$ MODE, 3-WIRE

This mode is usually used when a single AD7989-1/AD7989-5 is connected to an SPI-compatible digital host. The connection diagram is shown in Figure 30, and the corresponding timing is given in Figure 31.
With SDI/ $\overline{\mathrm{CS}}$ tied to VIO, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance.

When the conversion is complete, the AD7989-1/AD7989-5 enter the acquisition phase and power down. When CNV goes low, the MSB is output onto SDO. The remaining data bits are clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided that it has an acceptable hold time. After the 18th SCK falling edge or when CNV goes high (whichever occurs first), SDO returns to high impedance.


Figure 30. $\overline{C S}$ Mode, 3-Wire Connection Diagram (SDI High)


Figure 31. $\overline{C S}$ Mode, 3-Wire Serial Interface Timing (SDI High)

## $\overline{\text { CS }}$ MODE, 4-WIRE

This mode is usually used when multiple AD7989-1/AD7989-5 devices are connected to an SPI-compatible digital host.
A connection diagram example using two AD7989-1/AD79895 devices is shown in Figure 32, and the corresponding timing is given in Figure 33.
With SDI high, a rising edge on CNV initiates a conversion, selects SDI/CS mode, and forces SDO to high impedance. In this mode, CNV must be held high during the conversion phase and the subsequent data readback. If SDI/ $\overline{\mathrm{CS}}$ and CNV are low, SDO is driven low.

Prior to the minimum conversion time, SDI/ $\overline{\mathrm{CS}}$ can select other SPI devices, such as analog multiplexers, but SDI/ $\overline{\mathrm{CS}}$ must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time.
When the conversion is complete, the AD7989-1/AD7989-5 enter the acquisition phase and power down. Each ADC result can be read by bringing its SDI/CS input low, which consequently outputs the MSB onto SDO. The remaining data bits are then clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the $18^{\text {th }}$ SCK falling edge or when SDI/CS goes high (whichever occurs first), SDO returns to high impedance and another AD7989-1/AD7989-5 can be read.


Figure 32. $\overline{C S}$ Mode, 4-Wire Connection Diagram


Figure 33. $\overline{C S}$ Mode, 4-Wire Serial Interface Timing

## CHAIN MODE

This mode can daisy-chain multiple AD7989-1/AD7989-5 devices on a 3 -wire serial interface. This feature reduces component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. Data readback is analogous to clocking a shift register.

A connection diagram example using two AD7989-1/AD7989-5 devices is shown in Figure 34, and the corresponding timing is given in Figure 35.
When SDI/ $\overline{C S}$ and CNV are low, SDO is driven low. With SCK low, a rising edge on CNV initiates a conversion, and selects the chain mode.

In this mode, CNV is held high during the conversion phase and the subsequent data readback. When the conversion is complete, the MSB is output onto SDO and the AD7989-1/ AD7989-5 enter the acquisition phase and power down. The remaining data bits stored in the internal shift register are clocked by subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and is clocked by the SCK falling edge. Each ADC in the chain outputs its data MSB first, and $18 \times \mathrm{N}$ clocks are required to read back the N ADCs. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate and, consequently, more AD7989-1/AD7989-5 devices in the chain, provided that the digital host has an acceptable hold time. The maximum conversion rate may be reduced due to the total readback time.


Figure 34. Chain Mode Connection Diagram


Figure 35. Chain Mode Serial Interface Timing

## APPLICATIONS INFORMATION <br> INTERFACING TO BLACKFIN ${ }^{\ominus}$ DSP

The AD7989-1/AD7989-5 can easily connect to a DSP, SPI, or SPORT. The SPI configuration is straightforward using the standard SPI interface, as shown in Figure 36.


Figure 36. Typical Connection to Blackfin SPI Interface
Similarly, the SPORT interface can interface to this ADC. The SPORT interface has some benefits in that it can use direct memory access (DMA) and provides a lower jitter CNV signal generated from a hardware counter.

Some glue logic may be required between SPORT and the AD7989-1/AD7989-5 interface. The EVAL-AD7989-5SDZ evaluation board for the AD7989-1/AD7989-5 interfaces directly to the SPORT of the Blackfin-based (ADSP-BF527) SDP board. The configuration used for the SPORT interface requires the addition of some glue logic as shown in Figure 37. The SCK input to the ADC was gated off when CNV was high to keep the SCK line static while converting the data, thereby ensuring the best integrity of the result. This approach uses an AND gate and a NOT gate for the SCK path. The other logic gates used on the RSCLK and RFS paths are for delay matching purposes and may not be necessary when path lengths are short.

This is one approach to using the SPORT interface for the AD7989-1/AD7989-5 ADC; there can be other solutions similar to this approach.


Figure 37. The EVAL-AD7989-5SDZ Evaluation Board Connection to Blackfin SPORT Interface

## LAYOUT

The printed circuit board (PCB) that houses the AD7989-1/ AD7989-5 must be designed so the analog and digital sections are separated and confined to certain areas of the PCB. The pinout of the AD7989-1/AD7989-5, with its analog signals on the left side and its digital signals on the right side, eases this task.

Avoid running digital lines under the device because these couple noise onto the die, unless a ground plane under the AD7989-1/AD7989-5 is used as a shield. Do not run fast switching signals, such as CNV or clocks, near analog signal paths. Avoid crossover of digital and analog signals.
Using at least one ground plane is recommended. The ground plane can be common or split between the digital and analog sections. In the latter case, join the planes underneath the AD7989-1/AD7989-5 devices.

The AD7989-1/AD7989-5 voltage reference input, REF, has a dynamic input impedance. Decouple REF with minimal parasitic inductances by placing the reference decoupling ceramic capacitor close to, but ideally right up against, the REF and GND pins and connecting them with wide, low impedance traces.
Finally, decouple the power supplies of the AD7989-1/AD7989-5, VDD and VIO, with ceramic capacitors, typically 100 nF , placed close to the AD7989-1/AD7989-5 and connected using short, wide traces to provide low impedance paths and to reduce the effect of glitches on the power supply lines.
An example of a layout following these rules is shown in Figure 38 and Figure 39.

## EVALUATING AD7989-1/AD7989-5 PERFORMANCE

Other recommended layouts for the AD7989-1/AD7989-5 are outlined in UG-340 user guide for the EVAL-AD7989-5SDZ. The evaluation board package includes a fully assembled and tested evaluation board, the user guide, and software for controlling the evaluation board from a PC via the EVAL-SDPCB1Z.


Figure 39. Recommended Layout of the AD7989-1/AD7989-5 (Bottom Layer)

Figure 38. Recommended Layout of the AD7989-1/AD7989-5 (Top Layer)

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-BA
Figure 40. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters


Figure 41. 10-Lead Lead Frame Chip Scale Package [LFCSP]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin, Dual Lead (CP-10-9)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1,2,3}$ | Temperature Range | Package Description | Package Option | Branding | Ordering Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD7989-1BRMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP, Tube | RM-10 | C76 | 50 |
| AD7989-1BRMZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP, 7" Tape and Reel | RM-10 | C76 | 1,000 |
| AD7989-1BCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP, 7" Tape and Reel | CP-10-9 | C80 | 1,500 |
| AD7989-1BCPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP | CP-10-9 | C80 | 250 |
| AD7989-5BRMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP, Tube | RM-10 | C7N | 50 |
| AD7989-5BRMZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP, 7" Tape and Reel | RM-10 | C7N | 1,000 |
| AD7989-5BCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP, 7" Tape and Reel | CP-10-9 | C7Y | 1,500 |
| AD7989-5BCPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP | CP-10-9 | C7Y | 250 |
| EVAL-AD7989-5SDZ |  | Evaluation Board with AD7989-5 Populated; Use for Evaluation of Both AD7989-1 and AD7989-5 |  |  |  |
| EVAL-SDP-CB1Z |  | System Demonstration Board, Used as a Controller Board for Data Transfer via USB Interface to PC |  |  |  |

[^5]
## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Data Conversion IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-AD5063EBZ EVAL-AD5422LFEBZ EVAL-AD7265EDZ EVAL-AD7641EDZ EVAL-AD7674EDZ EVAL-AD7719EBZ EVAL-AD7767-1EDZ EVAL-AD7995EBZ AD9114-DPG2-EBZ AD9211-200EBZ AD9251-20EBZ AD9251-65EBZ AD9255-125EBZ AD9284250EBZ AD9613-170EBZ AD9627-125EBZ AD9629-20EBZ AD9709-EBZ AD9716-DPG2-EBZ AD9737A-EBZ AD9787-DPG2-EBZ AD9993-EBZ DAC8555EVM ADS5482EVM ADS8372EVM EVAL-AD5061EBZ EVAL-AD5062EBZ EVAL-AD5443-DBRDZ EVALAD5570SDZ EVAL-AD7450ASDZ EVAL-AD7677EDZ EVAL-AD7992EBZ EVAL-AD7994EBZ AD9119-MIX-EBZ AD9148-M5375EBZ AD9204-80EBZ AD9233-125EBZ AD9265-105EBZ AD9265-80EBZ AD9608-125EBZ AD9629-80EBZ AD9648-125EBZ AD964920EBZ AD9650-80EBZ AD9765-EBZ AD9767-EBZ AD9778A-DPG2-EBZ ADS8322EVM LM96080EB/NOPB EVAL-AD5445SDZ


[^0]:    ${ }^{1}$ Pin for pin compatible.

[^1]:    ${ }^{1}$ LSB means least significant bit. With the $\pm 5 \mathrm{~V}$ input range, 1 LSB is $38.15 \mu \mathrm{~V}$.
    ${ }^{2}$ See the Terminology section. These specifications include full temperature range variation but not the error contribution from the external reference.
    ${ }^{3}$ All specifications expressed in decibels are referred to a full-scale range (FSR) and tested with an input signal at 0.5 dB below full scale, unless otherwise specified.
    ${ }^{4}$ Dynamic range is obtained by oversampling the ADC running at a throughput, $\mathrm{f}_{5}$, of 500 kSPS followed by postdigital filtering with an output word rate of $\mathrm{f}_{\mathrm{o}}$.
    ${ }^{5}$ Tested fully in production at $f_{\mathrm{IN}}=1 \mathrm{kHz}$.

[^2]:    ${ }^{1}$ With all digital inputs forced to VIO or ground as required.
    ${ }^{2}$ During acquisition phase.

[^3]:    ${ }^{1}$ Timing parameters measured with respect to a falling edge are defined as triggered at X\% VIO. Timing parameters measured with respect to a rising edge are defined as triggered at $\mathrm{Y} \% \mathrm{VIO}$. For $\mathrm{VIO} \leq 3 \mathrm{~V}, \mathrm{X}=90$ and $\mathrm{Y}=10$. For $\mathrm{VIO}>3 \mathrm{~V}, \mathrm{X}=70$ and $\mathrm{Y}=30$. The minimum $\mathrm{V}_{\mathbb{H}}$ and maximum $\mathrm{V}_{\mathrm{IL}}$ are used. See the Digital Inputs Specifications in Table 2.

[^4]:    ${ }^{1}$ See the Analog Inputs section for an explanation of $\mathrm{IN}+$ and $\mathrm{IN}-$.

[^5]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
    ${ }^{2}$ The EVAL-AD7989-5SDZ board can be used as a standalone evaluation board or in conjunction with the EVAL-SDP-CB1Z for evaluation/demonstration purposes.
    ${ }^{3}$ The EVAL-SDP-CB1Z board allows a PC to control and communicate with all Analog Devices, Inc., evaluation boards ending in the SD designator.

