## Isolated Switching Regulator with Integrated Feedback

## Data Sheet

## FEATURES

## Isolated PWM feedback with built-in compensation

 Primary side transformer driver for up to 2.5 W output power with 5 V input voltageRegulated adjustable output: 3.3 V to $\mathbf{2 4} \mathrm{V}$
Up to 70\% efficiency
200 kHz to 1 MHz adjustable oscillator
Soft start function at power-up
Pulse-by-pulse overcurrent protection
Thermal shutdown
5000 V rms isolation
High common-mode transient immunity: > $\mathbf{2 5} \mathbf{~ k V / \mu s}$
16-lead SOIC package with 8.3 mm creepage
High temperature operation: $105^{\circ} \mathrm{C}$ maximum
Safety and regulatory approvals (pending)
UL recognition: $\mathbf{5 0 0 0}$ V rms for 1 minute per UL 1577
CSA Component Acceptance Notice \#5A
VDE certificate of conformity
DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
$V_{\text {IORM }}=849$ V peak

## APPLICATIONS

## Power supply start-up bias and gate drives

Isolated sensor interfaces
Process controls

## GENERAL DESCRIPTION

The ADuM4070 ${ }^{1}$ is a regulated dc-to-dc isolated power supply controller with an internal MOSFET driver. The dc-to-dc controller has internal isolated PWM feedback from the secondary side based on the iCoupler ${ }^{\bullet}$ chip scale transformer technology and complete loop compensation. This architecture eliminates the need to use an optocoupler for feedback and compensates the loop for stability.

The ADuM4070 isolator provides a more stable output voltage and higher efficiency compared to unregulated isolated dc-to-dc power supplies. The fully integrated feedback and loop compensation in a wide-body SOIC package provide a solution with a smaller form factor and 8.3 mm creepage distance.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

The regulated feedback provides a relatively flat efficiency curve over the full output power range. The ADuM4070 enables a dc-todc converter with a 3.3 V to 24 V isolated output voltage range from either a 5.0 V or a 3.3 V input voltage, with an output power of up to 2.5 W .

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
Functional Block Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics-5 V Primary Input Supply/5 V Secondary Isolated Supply3
Electrical Characteristics-3.3 V Primary Input Supply/
3.3 V Secondary Isolated Supply ..... 3
Electrical Characteristics-5 V Primary Input Supply/ 3.3 V Secondary Isolated Supply ..... 4
Electrical Characteristics-5 V Primary Input Supply/ 15 V Secondary Isolated Supply ..... 4
Package Characteristics ..... 5
Regulatory Approvals (Pending) ..... 5
Insulation and Safety-Related Specifications ..... 5
DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
Insulation Characteristics .....  6
Recommended Operating Conditions ..... 6
Absolute Maximum Ratings ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions .....  8
Typical Performance Characteristics .....  9
Applications Information ..... 14
Application Schematics ..... 14
Transformer Design ..... 15
Transformer Turns Ratio ..... 15
Transformer ET Constant ..... 15
Transformer Primary Inductance and Resistance ..... 16
Transformer Isolation Voltage ..... 16
Switching Frequency ..... 16
Transient Response ..... 16
Component Selection ..... 16
Printed Circuit Board (PCB) Layout ..... 17
Thermal Analysis ..... 17
Power Consumption ..... 17
Power Considerations ..... 17
Insulation Lifetime ..... 18
Outline Dimensions ..... 19
Ordering Guide ..... 19

## REVISION HISTORY

## 10/12-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS-5 V PRIMARY INPUT SUPPLY/5 V SECONDARY ISOLATED SUPPLY

$4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=5.0 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$, all voltages are relative to their respective grounds (see the application schematic in Figure 31). All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=5.0 \mathrm{~V}$.

Table 1. DC-to-DC Converter Static Specifications

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC-TO-DC CONVERTER SUPPLY |  |  |  |  |  |  |
| Isolated Output Voltage | $\mathrm{V}_{\text {ISO }}$ | 4.5 | 5.0 | 5.5 | V | $\mathrm{I}_{\text {SO }}=0 \mathrm{~mA}, \mathrm{~V}_{15 O}=\mathrm{V}_{\text {FB }} \times(\mathrm{R} 1+\mathrm{R} 2) / \mathrm{R} 2$ |
| Feedback Voltage Setpoint | $V_{\text {FB }}$ | 1.15 | 1.25 | 1.37 | V | $\mathrm{I}_{\text {S }}=0 \mathrm{~mA}$ |
| Line Regulation ${ }^{1}$ | $V_{\text {ISO (LINE) }}$ |  | 1 | 10 | $\mathrm{mV} / \mathrm{V}$ | $\mathrm{I}_{15}=50 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD} 1}=\mathrm{V}_{\text {DDA }}=4.5 \mathrm{~V}$ to 5.5 V |
| Load Regulation | $\mathrm{V}_{\text {ISO (LOAD) }}$ |  | 1 | 2 | \% | $\mathrm{I}_{150}=50 \mathrm{~mA}$ to 200 mA |
| Output Ripple | $\mathrm{V}_{\text {ISO (RIP) }}$ |  | 50 |  | mV p-p | 20 MHz bandwidth, $\mathrm{C}_{\text {out }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F}$, $\mathrm{I}_{\text {ISO }}=100 \mathrm{~mA}$ |
| Output Noise | $\mathrm{V}_{\text {ISO ( }}$ (NOISE) |  | 100 |  | $m V p-p$ | 20 MHz bandwidth, $\mathrm{C}_{\text {out }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F}$, $\mathrm{I}_{\text {SO }}=100 \mathrm{~mA}$ |
| Switching Frequency | $\mathrm{f}_{\mathrm{sw}}$ |  | 1000 |  | kHz | $\mathrm{R}_{\mathrm{OC}}=50 \mathrm{k} \Omega$ |
|  |  |  | 200 |  | kHz | $\mathrm{R}_{\text {OC }}=270 \mathrm{k} \Omega$ |
|  |  | 192 | 318 | 515 | kHz | $\mathrm{V}_{\mathrm{OC}}=\mathrm{V}_{\mathrm{DD} 2}$ (open loop) |
| $\mathrm{I}_{\text {DDA }}$ Quiescent Current | $\mathrm{I}_{\text {DDA (0) }}$ |  | 4 | 5 | mA |  |
| Switch On Resistance | $\mathrm{R}_{\text {ON }}$ |  | 0.5 |  | $\Omega$ |  |
| Maximum Output Supply Current | $\mathrm{I}_{\text {SO }}$ (max) | 400 | 500 |  | mA | $\mathrm{f}_{\text {SW }} \leq 1 \mathrm{MHz}, \mathrm{V}_{\text {ISO }}=5.0 \mathrm{~V}$ |
| Efficiency at Maximum Output Current |  |  | 72 |  | \% | $\mathrm{I}_{\text {ISO }}=\mathrm{l}_{\text {ISO (MAX) }} \mathrm{f}_{\text {SW }} \leq 1 \mathrm{MHz}$ |

${ }^{1} \mathrm{~V}_{\mathrm{DD1}}$ is the power supply for the push-pull transformer; $\mathrm{V}_{\mathrm{DDA}}$ is the power supply for Side 1 of the ADuM4070.

## ELECTRICAL CHARACTERISTICS—3.3 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

$3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}} \leq 3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=3.3 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$, all voltages are relative to their respective grounds (see the application schematic in Figure 31). All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=3.3 \mathrm{~V}$.

Table 2. DC-to-DC Converter Static Specifications

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC-TO-DC CONVERTER SUPPLY |  |  |  |  |  |  |
| Isolated Output Voltage | $\mathrm{V}_{\text {ISO }}$ | 3.0 | 3.3 | 3.63 | V | $\mathrm{I}_{\text {ISO }}=0 \mathrm{~mA}, \mathrm{~V}_{\text {ISO }}=\mathrm{V}_{\text {FB }} \times(\mathrm{R} 1+\mathrm{R} 2) / \mathrm{R} 2$ |
| Feedback Voltage Setpoint | $V_{\text {fB }}$ | 1.15 | 1.25 | 1.37 | V | $\mathrm{I}_{\text {SO }}=0 \mathrm{~mA}$ |
| Line Regulation ${ }^{1}$ | $V_{\text {ISO (LINE) }}$ |  | 1 | 10 | $\mathrm{mV} / \mathrm{V}$ | $\mathrm{I}_{\text {SO }}=50 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD} 1}=\mathrm{V}_{\text {DDA }}=3.0 \mathrm{~V}$ to 3.6 V |
| Load Regulation | $V_{\text {ISO (LOAD) }}$ |  | 1 | 2 | \% | $\mathrm{I}_{\text {ISO }}=50 \mathrm{~mA}$ to 200 mA |
| Output Ripple | $\mathrm{V}_{\text {ISO (RIP) }}$ |  | 50 |  | $m \vee p-p$ | $\begin{aligned} & 20 \mathrm{MHz} \text { bandwidth, } \mathrm{C}_{\text {out }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F}, \\ & \mathrm{I}_{\text {ISO }}=100 \mathrm{~mA} \end{aligned}$ |
| Output Noise | $\mathrm{V}_{\text {ISO (NOISE) }}$ |  | 100 |  | $m \vee p-p$ | $\begin{aligned} & 20 \mathrm{MHz} \text { bandwidth, } \mathrm{C}_{\text {out }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F}, \\ & \mathrm{I}_{\text {ISO }}=100 \mathrm{~mA} \end{aligned}$ |
| Switching Frequency | $\mathrm{f}_{\text {sw }}$ |  | 1000 |  | kHz | $\mathrm{R}_{\text {OC }}=50 \mathrm{k} \Omega$ |
|  |  |  | 200 |  | kHz | $\mathrm{R}_{\mathrm{oc}}=270 \mathrm{k} \Omega$ |
|  |  | 192 | 318 | 515 | kHz | $\mathrm{V}_{\text {OC }}=\mathrm{V}_{\text {DD2 }}$ (open loop) |
| $\mathrm{I}_{\text {DDA }}$ Quiescent Current | $\mathrm{I}_{\text {DAA (Q) }}$ |  | 2 | 3.5 | mA |  |
| Switch On Resistance | $\mathrm{R}_{\text {ON }}$ |  | 0.6 |  | $\Omega$ |  |
| Maximum Output Supply Current | $\mathrm{I}_{\text {SO }}$ (max) | 250 | $350$ |  | $\mathrm{mA}$ |  |
| Efficiency at Maximum Output Current |  |  | 68 |  | \% | $\mathrm{I}_{\text {ISO }}=\mathrm{I}_{\text {ISO (MAX) }}, f_{\mathrm{SW}} \leq 1 \mathrm{MHz}$ |

[^0]
## ADuM4070

## ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

$4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=3.3 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$, all voltages are relative to their respective grounds (see the application schematic in Figure 31). All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=3.3 \mathrm{~V}$.

Table 3. DC-to-DC Converter Static Specifications

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC-TO-DC CONVERTER SUPPLY |  |  |  |  |  |  |
| Isolated Output Voltage | $\mathrm{V}_{\text {ISO }}$ | 3.0 | 3.3 | 3.63 | V | $\mathrm{I}_{\text {ISO }}=0 \mathrm{~mA}, \mathrm{~V}_{\text {ISO }}=\mathrm{V}_{\mathrm{FB}} \times(\mathrm{R} 1+\mathrm{R} 2) / \mathrm{R} 2$ |
| Feedback Voltage Setpoint | $V_{\text {Fb }}$ | 1.15 | 1.25 | 1.37 | V | $\mathrm{I}_{\text {ISO }}=0 \mathrm{~mA}$ |
| Line Regulation ${ }^{1}$ | $\mathrm{V}_{\text {ISO (LINE) }}$ |  | 1 | 10 | $\mathrm{mV} / \mathrm{V}$ | $\mathrm{I}_{\text {ISO }}=50 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}}=4.5 \mathrm{~V}$ to 5.5 V |
| Load Regulation | $\mathrm{V}_{\text {ISO (LOAD) }}$ |  | 1 | 2 | \% | $\mathrm{I}_{\text {SO }}=50 \mathrm{~mA}$ to 200 mA |
| Output Ripple | $\mathrm{V}_{\text {ISO (RIP) }}$ |  | 50 |  | $m V p-p$ | 20 MHz bandwidth, $\mathrm{C}_{\text {out }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F}$, $\mathrm{I}_{\text {ISO }}=100 \mathrm{~mA}$ |
| Output Noise | $\mathrm{V}_{\text {ISO (NOISE) }}$ |  | 100 |  | $m V p-p$ | $\begin{aligned} & 20 \mathrm{MHz} \text { bandwidth, } \mathrm{C}_{\text {out }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F} \\ & \mathrm{I}_{\text {ISO }}=100 \mathrm{~mA} \end{aligned}$ |
| Switching Frequency | $\mathrm{f}_{\text {sw }}$ |  | 1000 |  | kHz | $\mathrm{R}_{\mathrm{oc}}=50 \mathrm{k} \Omega$ |
|  |  |  | 200 |  | kHz | $\mathrm{R}_{\mathrm{OC}}=270 \mathrm{k} \Omega$ |
|  |  | 209 | 318 | 515 | kHz | $\mathrm{V}_{\text {OC }}=\mathrm{V}_{\mathrm{DD} 2}$ (open loop) |
| $\mathrm{I}_{\text {DDA }}$ Quiescent Current | $\mathrm{I}_{\text {DDA (Q) }}$ |  | 3.5 | 5 | mA |  |
| Switch On Resistance | $\mathrm{R}_{\text {ON }}$ |  | 0.5 |  | $\Omega$ |  |
| Maximum Output Supply Current | $\mathrm{I}_{\text {SO (MAX) }}$ | 400 | 500 |  | mA | $\mathrm{f}_{\text {sw }} \leq 1 \mathrm{MHz}, \mathrm{V}_{\text {ISO }}=3.3 \mathrm{~V}$ |
| Efficiency at Maximum Output Current |  |  | 70 |  | \% | $\mathrm{l}_{\text {ISO }}=\mathrm{l}_{\text {ISO (MAX) }}, \mathrm{f}_{\text {SW }} \leq 1 \mathrm{MHz}$ |

${ }^{1} \mathrm{~V}_{\mathrm{DD} 1}$ is the power supply for the push-pull transformer; $\mathrm{V}_{\mathrm{DDA}}$ is the power supply for Side 1 of the ADuM4070.

## ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/15 V SECONDARY ISOLATED SUPPLY

$4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=5.0 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$, all voltages are relative to their respective grounds (see the application schematic in Figure 32). All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{ISO}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 2}=5.0 \mathrm{~V}$.

Table 4. DC-to-DC Converter Static Specifications

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC-TO-DC CONVERTER SUPPLY |  |  |  |  |  |  |
| Isolated Output Voltage | $\mathrm{V}_{\text {ISO }}$ | 13.8 | 15.0 | 16.5 | V | $\mathrm{I}_{\text {SO }}=0 \mathrm{~mA}, \mathrm{~V}_{\text {ISO }}=\mathrm{V}_{\text {FB }} \times(\mathrm{R} 1+\mathrm{R} 2) / \mathrm{R} 2$ |
| Feedback Voltage Setpoint | $V_{\text {FB }}$ | 1.15 | 1.25 | 1.37 | V | $\mathrm{I}_{\text {ISO }}=0 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{DD} 2}$ Linear Regulator Voltage | $V_{\text {DD2 }}$ | 4.5 | 5.0 | 5.5 | V | $\mathrm{V}_{\mathrm{REG}}=7 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{I}_{\mathrm{DD} 2}=0 \mathrm{~mA}$ to 50 mA |
| Dropout Voltage | $V_{\text {DD2 ( }}$ (0) |  | 0.5 | 1.5 | V | $\mathrm{I}_{\mathrm{DD} 2}=50 \mathrm{~mA}$ |
| Line Regulation ${ }^{1}$ | $\mathrm{V}_{\text {ISO (LINE) }}$ |  | 1 | 20 | $\mathrm{mV} / \mathrm{V}$ | $\mathrm{I}_{\text {SO }}=50 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DDA}}=4.5 \mathrm{~V}$ to 5.5 V |
| Load Regulation | $V_{\text {ISO (LOAD) }}$ |  | 1 | 3 | \% | $\mathrm{I}_{150}=20 \mathrm{~mA}$ to 80 mA |
| Output Ripple | $\mathrm{V}_{\text {ISO (RIP) }}$ |  | 200 |  | mV p-p | 20 MHz bandwidth, $\mathrm{C}_{\text {OUT }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F}$, $\mathrm{I}_{\text {ISO }}=100 \mathrm{~mA}$ |
| Output Noise | $\mathrm{V}_{\text {ISO (NOISE) }}$ |  | 500 |  | mV p-p | $\begin{aligned} & 20 \mathrm{MHz} \text { bandwidth, } \mathrm{C}_{\text {out }}=0.1 \mu \mathrm{~F} \\| 47 \mu \mathrm{~F}, \\ & \mathrm{I}_{\text {ISO }}=100 \mathrm{~mA} \end{aligned}$ |
| Switching Frequency | $\mathrm{f}_{\text {sw }}$ |  | 1000 |  | kHz | $\mathrm{R}_{\text {OC }}=50 \mathrm{k} \Omega$ |
|  |  |  | 200 |  | kHz | $\mathrm{R}_{\text {OC }}=270 \mathrm{k} \Omega$ |
|  |  | 192 | 318 | 515 | kHz | $\mathrm{V}_{\text {OC }}=\mathrm{V}_{\text {DD2 }}$ (open loop) |
| $\mathrm{I}_{\text {DDA }}$ Quiescent Current | $\mathrm{I}_{\text {DAA (0) }}$ |  | 3.5 | 5 | mA |  |
| Switch On Resistance | $\mathrm{R}_{\text {ON }}$ |  | 0.5 |  | $\Omega$ |  |
| Maximum Output Supply Current | $\mathrm{I}_{150}$ (max) | 100 | 140 |  | mA | $\mathrm{f}_{\text {Sw }} \leq 1 \mathrm{MHz}$, $\mathrm{V}_{\text {ISO }}=15.0 \mathrm{~V}$ |
| Efficiency at Maximum Output Current |  |  | 78 |  | \% | $\mathrm{l}_{\text {SO }}=\mathrm{l}_{\text {ISO (MAX) }}, \mathrm{f}_{\text {SW }} \leq 1 \mathrm{MHz}$ |

[^1]
## PACKAGE CHARACTERISTICS

Table 5.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESISTANCE AND CAPACITANCE <br> Resistance (Input to Output) ${ }^{1}$ <br> Capacitance (Input to Output) ${ }^{1}$ <br> IC Junction to Ambient Thermal Resistance | $\begin{aligned} & \mathrm{R}_{1-\mathrm{O}} \\ & \mathrm{C}_{1-\mathrm{O}} \\ & \theta_{\mathrm{JA}} \end{aligned}$ |  | $\begin{aligned} & 10^{12} \\ & 2.2 \\ & 45 \end{aligned}$ |  | $\Omega$ pF ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | $\mathrm{f}=1 \mathrm{MHz}$ <br> Thermocouple is located at the center of the package underside; test conducted on a 4-layer board with thin traces ${ }^{2}$ |
| THERMAL SHUTDOWN <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis | $\begin{aligned} & \mathrm{TS}_{\mathrm{SD}} \\ & \mathrm{TS}_{\mathrm{SD}-\mathrm{HYS}} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{T}_{\mathrm{j}}$ rising |

${ }^{1}$ The device is considered a 2-terminal device: Pin 1 to Pin 8 are shorted together, and Pin 9 to Pin 16 are shorted together.
${ }^{2}$ See the Thermal Analysis section for thermal model definitions.

## REGULATORY APPROVALS (PENDING)

The ADuM4070 is pending approval by the organizations listed in Table 6. For more information about the recommended maximum working voltages for specific cross-insulation waveforms and insulation levels, see Table 11 and the Insulation Lifetime section.

Table 6.

| UL $^{\mathbf{1}}$ | CSA | VDE $^{\mathbf{2}}$ |
| :--- | :--- | :--- |
| Recognized under UL 1577 component | Approved under CSA Component Acceptance Notice \#5A | Certified according to DIN VVDE V |
| recognition program |  | $0884-10$ (VDE V 0884-10):2006-12 |
| Single protection, 5000 V rms isolation | Basic insulation per CSA 60950-1-03 and IEC 60950-1, | Reinforced insulation, 849 V peak |
| voltage | $600 \mathrm{~V} \mathrm{rms} \mathrm{(848} \mathrm{~V} \mathrm{peak)} \mathrm{maximum} \mathrm{working} \mathrm{voltage}$ |  |
|  | Reinforced insulation per CSA 60950-1-03 and IEC 60950-1, |  |
|  | 400 V rms (565 V peak) maximum working voltage |  |
|  | Reinforced insulation per IEC 60601-1, 250 V rms (353 V peak) |  |
|  | maximum working voltage | File 2471900-4880-0001 |
|  | File 205078 |  |

${ }^{1}$ In accordance with UL 1577 , each ADuM4070 is proof tested by applying an insulation test voltage $\geq 6000 \mathrm{~V}$ rms for 1 sec (current leakage detection limit $=10 \mu \mathrm{~A}$ ).
${ }^{2}$ In accordance with DIN V VDE V 0884-10 (VDE V 0884-10):2006-12, each ADuM4070 is proof tested by applying an insulation test voltage $\geq 1050$ V peak for 1 sec (partial discharge detection limit $=5 \mathrm{pC}$ ). The asterisk $\left(^{(*)}\right.$ ) marking branded on the component designates DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 approval.

## INSULATION AND SAFETY-RELATED SPECIFICATIONS

Table 7.

| Parameter | Symbol | Value | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- |
| Rated Dielectric Insulation Voltage | L(I01) | 5000 | $>8.0$ | V rms |
| Minimum External Air Gap (Clearance) | L(IO2) | $>8.3$ | mm | 1-minute duration <br> Measured from input terminals to output terminals, <br> shortest distance through air <br> Measured from input terminals to output terminals, <br> shortest distance path along body |
| Minimum External Tracking (Creepage) |  | 0.017 min | mm | Distance through insulation |
| Minimum Internal Distance (Internal Clearance) | CTI | $>400$ | V | DIN IEC 112/VDE 0303, Part 1 <br> Material Group (DIN VDE 0110, 1/89, Table 1) |
| Tracking Resistance (Comparative Tracking Index) <br> Isolation Group | II |  |  |  |

## DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 INSULATION CHARACTERISTICS

This isolator is suitable for reinforced electrical isolation only within the safety limit data. Protective circuits ensure maintenance of the safety data. The asterisk $\left(^{*}\right.$ ) marking branded on the component denotes DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 approval.

Table 8.

| Description | Test Conditions/Comments | Symbol | Characteristic | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Installation Classification per DIN VDE 0110 |  |  |  |  |
| For Rated Mains Voltage $\leq 150 \mathrm{~V}$ rms |  |  | Ito IV |  |
| For Rated Mains Voltage $\leq 300 \mathrm{~V}$ rms |  |  | I to IV |  |
| For Rated Mains Voltage $\leq 400 \mathrm{~V}$ rms |  |  | I to III |  |
| Climatic Classification |  |  | 40/105/21 |  |
| Pollution Degree per DIN VDE 0110, Table 1 |  |  |  |  |
| Maximum Working Insulation Voltage |  | $\mathrm{V}_{\text {IORM }}$ | 849 | $\checkmark$ peak |
| Input-to-Output Test Voltage, Method B1 | $\mathrm{V}_{\text {IORM }} \times 1.875=\mathrm{V}_{\mathrm{pd}(\mathrm{m})}, 100 \%$ production test, $\mathrm{t}_{\text {ini }}=\mathrm{t}_{\mathrm{m}}=1 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ | $V_{p d}(\mathrm{~m})$ | 1592 | $\checkmark$ peak |
| Input-to-Output Test Voltage, Method A |  |  |  |  |
| After Environmental Tests Subgroup 1 | $\mathrm{V}_{\text {IORM }} \times 1.5=\mathrm{V}_{\text {pd }(\mathrm{m})}, \mathrm{t}_{\mathrm{ini}}=60 \mathrm{sec}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{sec}$, partial discharge $<5 \mathrm{pC}$ | $V_{p d}(\mathrm{~m})$ | 1273 | $\checkmark$ peak |
| After Input and/or Safety Tests Subgroup 2 and Subgroup 3 | $\mathrm{V}_{\text {IORM }} \times 1.2=\mathrm{V}_{\mathrm{pd}(\mathrm{~m})}, \mathrm{t}_{\mathrm{ini}}=60 \mathrm{sec}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{sec},$ $\text { partial discharge }<5 \mathrm{pC}$ | $V_{\text {pd ( } M)}$ | 1018 | $\checkmark$ peak |
| Highest Allowable Overvoltage |  | $\mathrm{V}_{\text {IOTm }}$ | 6000 | $\checkmark$ peak |
| Surge Isolation Voltage | V peak $=10 \mathrm{kV}, 1.2 \mu \mathrm{~s}$ rise time, $50 \mu \mathrm{~s}, 50 \%$ fall time | $\mathrm{V}_{\text {IOSM }}$ | 6000 | $\checkmark$ peak |
| Safety Limiting Values | Maximum value allowed in the event of a failure (see Figure 2) |  |  |  |
| Case Temperature |  | $\mathrm{T}_{\mathrm{s}}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation, Side 1, Side 2 |  | $\mathrm{P}_{\text {VDDA }} \mathrm{P}_{\text {VREG }}$ | 2.78 | W |
| Insulation Resistance at $\mathrm{T}_{5}$ | $\mathrm{V}_{10}=500 \mathrm{~V}$ | $\mathrm{R}_{5}$ | $>10^{9}$ | $\Omega$ |



Figure 2. Thermal Derating Curve, Dependence of Safety Limiting Values on Case Temperature, per DIN EN 60747-5-2

## RECOMMENDED OPERATING CONDITIONS

Table 9.

| Parameter | Symbol | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| TEMPERATURE <br> Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | +105 | ${ }^{\circ} \mathrm{C}$ |
| LOAD <br> $\quad$ Minimum Load | $\mathrm{I}_{\text {ISO(MIN })}$ | 10 | mA |  |

## ABSOLUTE MAXIMUM RATINGS

Ambient temperature $=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 10.

| Parameter | Rating |
| :--- | :--- |
| Storage Temperature Range $\left(\mathrm{T}_{\mathrm{ST}}\right)$ | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| $\quad$ Range $\left(\mathrm{T}_{A}\right)$ |  |
| Supply Voltages ${ }^{1}$ | -0.5 V to +7.0 V |
| $\mathrm{~V}_{\mathrm{DDA}}, \mathrm{V}_{\mathrm{DD} 2}{ }^{2}$ | -0.5 V to +20.0 V |
| $\mathrm{~V}_{\text {REG }} \mathrm{X} 1, \mathrm{X} 2$ | $-100 \mathrm{kV} / \mu \mathrm{s}$ to $+100 \mathrm{kV} / \mu \mathrm{s}$ |
| Common-Mode Transients $^{3}$ |  |

${ }^{1}$ Each voltage is relative to its respective ground.
${ }^{2} \mathrm{~V}_{\mathrm{DD}}$ is the power supply for the push-pull transformer; $\mathrm{V}_{\mathrm{DDA}}$ is the power supply for Side 1 of the ADuM4070.
${ }^{3}$ Refers to common-mode transients across the insulation barrier. Commonmode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

Table 11. Maximum Continuous Working Voltage Supporting a 50-Year Minimum Lifetime ${ }^{1}$

| Parameter | Max | Unit | Constraint |
| :--- | :--- | :--- | :--- |
| AC Voltage, Bipolar Waveform | 565 | V peak | 50 -year minimum lifetime |
| AC Voltage, Unipolar Waveform | 848 | V peak | 50-year minimum lifetime |
| DC Voltage | 848 | V peak | 50-year minimum lifetime |

${ }^{1}$ Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS


notes

1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN.
*PIN 2 AND PIN 8 ARE INTERNALLY CONNECTED; IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND. PIN 9 AND PIN 15 ARE INTERNALLY \%
CONNECTED; IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND.

Figure 3. Pin Configuration

Table 12. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | X1 | Transformer Driver Output 1. |
| 2,8 | $\mathrm{GND}_{1}$ | Ground Reference for the Primary Side of the Isolator. Pin 2 and Pin 8 are internally connected to each other; it is recommended that both pins be connected to a common ground. |
| 3, 5, 6, 11, 12 | NC | No Connect. Do not connect to this pin. |
| 4 | X2 | Transformer Driver Output 2. |
| 7 | $\mathrm{V}_{\text {DDA }}$ | Supply Voltage for the Primary Side, 3.0 V to 5.5 V. Connect a $0.1 \mu \mathrm{~F}$ bypass capacitor from $\mathrm{V}_{\text {DDA }}$ to $\mathrm{GND}_{1}$. |
| 9,15 | $\mathrm{GND}_{2}$ | Ground Reference for the Secondary Side of the Isolator. Pin 9 and Pin 15 are internally connected to each other; it is recommended that both pins be connected to a common ground. |
| 10 | OC | Oscillator Control Pin. When the OC pin is connected high to the $\mathrm{V}_{\mathrm{DD} 2}$ pin, the secondary controller runs in open-loop (unregulated) mode. To regulate the output voltage, connect a resistor between the OC pin and $\mathrm{GND}_{2}$; the secondary controller runs at a frequency of 200 kHz to 1 MHz , as programmed by the resistor value. |
| 13 | FB | Feedback Input from the Secondary Output Voltage, $\mathrm{V}_{150}$. Use a resistor divider from the $\mathrm{V}_{150}$ output to the FB pin to set the $\mathrm{V}_{F B}$ voltage equal to the 1.25 V internal reference level using the formula $\mathrm{V}_{I S O}=\mathrm{V}_{F B} \times(\mathrm{R} 1+\mathrm{R} 2) / \mathrm{R} 2$. The resistor divider is required even in open-loop mode to provide soft start. |
| 14 | $V_{\text {DD2 }}$ | Internal Supply Voltage for the Secondary Side. When a sufficient external voltage is supplied to $\mathrm{V}_{\text {REG }}$, the internal regulator regulates the $\mathrm{V}_{\mathrm{DD} 2}$ pin to 5.0 V . Otherwise, $\mathrm{V}_{\mathrm{DD} 2}$ should be in the 3.0 V to 5.5 V range. Connect a $0.1 \mu \mathrm{~F}$ bypass capacitor from $\mathrm{V}_{\mathrm{DD} 2}$ to $\mathrm{GND}_{2}$. |
| 16 | $\mathrm{V}_{\text {REG }}$ | Input of the Internal Regulator to Power the Secondary Side Controller. $\mathrm{V}_{\text {REG }}$ should be in the 5.5 V to 15 V range to regulate the $\mathrm{V}_{\mathrm{DD} 2}$ output to 5.0 V . |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Switching Frequency ( $f_{\text {SW }}$ ) vs. $R_{O C}$ Resistance


Figure 5. Typical Efficiency at Various Switching Frequencies with 1:2 Coilcraft Transformer (CR7983-CL), 5 V Input to 5 V Output


Figure 6. Typical Efficiency at Various Switching Frequencies with 1:2 Halo Transformer (TGSAD-560V8LF), 5 V Input to 5 V Output


Figure 7. Typical Efficiency over Temperature with 1:2 Coilcraft Transformer (CR7983-CL), $f_{\text {SW }}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 5 V Output


Figure 8. Single-Supply Efficiency with 1:2 Coilcraft Transformer
(CR7983-CL), $f_{S W}=500 \mathrm{kHz}$


Figure 9. Typical Efficiency at Various Switching Frequencies with 1:3 Coilcraft Transformer (CR7984-CL), 3.3 V Input to 5 V Output


Figure 10. Typical Efficiency over Temperature with 1:3 Coilcraft Transformer (CR7984-CL), $f_{S W}=500 \mathrm{kHz}, 3.3 \mathrm{~V}$ Input to 5 V Output


Figure 11. Typical Efficiency at Various Switching Frequencies with 1:3 Coilcraft Transformer (CR7984-CL), 5 V Input to 15 V Output


Figure 12. Typical Efficiency at Various Switching Frequencies with 1:3 Halo Transformer (TGSAD-590V8LF), 5 V Input to 15 V Output


Figure 13. Typical Efficiency over Temperature with 1:3 Coilcraft Transformer (CR7984-CL), $f_{\text {SW }}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 15 V Output


Figure 14. Double-Supply Efficiency with 1:5 Coilcraft Transformer (CR7985-CL), $f_{S W}=500 \mathrm{kHz}$


Figure 15. Typical $V_{\text {ISO }}$ Startup with $10 \mathrm{~mA}, 50 \mathrm{~mA}$, and 500 mA Output Load, 5 V Input to 5 V Output


Figure 16. Typical $V_{\text {ISO }}$ Startup with $10 \mathrm{~mA}, 50 \mathrm{~mA}$, and 500 mA Output Load, 5 V Input to 3.3 V Output


Figure 17. Typical $V_{\text {ISO }}$ Startup with $10 \mathrm{~mA}, 50 \mathrm{~mA}$, and 250 mA Output Load, 3.3 V Input to 3.3 V Output


Figure 18. Typical $V_{\text {ISO }}$ Startup with $10 \mathrm{~mA}, 20 \mathrm{~mA}$, and 100 mA Output Load, 5 V Input to 15 V Output


Figure 19. Typical $V_{\text {ISO }}$ Load Transient Response at $10 \%$ to $90 \%$ of 500 mA Load, $f_{S W}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 5 V Output


Figure 20. Typical $V_{\text {ISO }}$ Load Transient Response at $10 \%$ to $90 \%$ of 500 mA Load with $0.1 \mu$ F Feedback Capacitor, $f_{S W}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 5 V Output


Figure 21. Typical $V_{\text {ISO }}$ Load Transient Response at $10 \%$ to $90 \%$ of 500 mA Load, $f_{S W}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 3.3 V Output


Figure 22. Typical VISO Load Transient Response at $10 \%$ to $90 \%$ of 500 mA Load with $0.1 \mu$ F Feedback Capacitor, $f_{s w}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 3.3 V Output


Figure 23. Typical $V_{\text {ISO }}$ Load Transient Response at $10 \%$ to $90 \%$ of 250 mA Load, $f_{\text {SW }}=500 \mathrm{kHz}, 3.3 \mathrm{~V}$ Input to 3.3 V Output


Figure 24. Typical VISO Load Transient Response at $10 \%$ to $90 \%$ of 250 mA Load with $0.1 \mu$ F Feedback Capacitor, $f_{s w}=500 \mathrm{kHz}, 3.3 \mathrm{~V}$ Input to 3.3 V Output


Figure 25. Typical $V_{\text {ISO }}$ Load Transient Response at $10 \%$ to $90 \%$ of 100 mA Load, $f_{\text {SW }}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 15 V Output


Figure 26. Typical $V_{\text {ISO }}$ Load Transient Response at $10 \%$ to $90 \%$ of 100 mA Load with $0.1 \mu$ F Feedback Capacitor, $f_{S W}=500 \mathrm{kHz}, 5$ V Input to 15 V Output



Figure 27. Typical IISO Output Voltage Ripple at 500 mA Load, $f_{S W}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 5 V Output



Figure 28. Typical $V_{\text {ISO }}$ Output Voltage Ripple at 500 mA Load, $f_{S W}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 3.3 V Output


Figure 29. Typical VIIO Output Voltage Ripple at 250 mA Load, $f_{\text {sw }}=500 \mathrm{kHz}, 3.3 \mathrm{~V}$ Input to 3.3 V Output


Figure 30. Typical $V_{\text {ISO }}$ Output Voltage Ripple at 100 mA Load, $f_{S W}=500 \mathrm{kHz}, 5 \mathrm{~V}$ Input to 15 V Output

## APPLICATIONS INFORMATION

The dc-to-dc converter section of the ADuM4070 uses a secondary side controller architecture with isolated pulse-width modulation (PWM) feedback. V ${ }_{\text {DDI }}$ power is supplied to an oscillating circuit that switches current to the primary side of an external power transformer using internal push-pull switches at the X1 and X2 pins. Power transferred to the secondary side of the transformer is full wave rectified with external Schottky diodes (D1 and D2), filtered with the L1 inductor and Cout capacitor, and regulated to the isolated power supply voltage from 3.3 V to 15 V . The secondary ( $\mathrm{V}_{\text {ISO }}$ ) side controller regulates the output using a feedback voltage, $\mathrm{V}_{\mathrm{FB}}$, from a resistor divider on the output to create a PWM control signal that is sent to the primary $\left(\mathrm{V}_{\mathrm{DDI}}\right)$ side by a dedicated $i$ Coupler data channel labeled $\mathrm{V}_{\mathrm{FB}}$. The primary side PWM converter varies the duty cycle of the X1 and X2 switches to modulate the oscillator circuit and control the power being sent to the secondary side. This feedback allows for significantly higher power and efficiency.
The ADuM4070 implements undervoltage lockout (UVLO) with hysteresis on the $V_{\text {DDA }}$ power input. This feature ensures that the converter does not go into oscillation due to noisy input power or slow power-on ramp rates.
A minimum load current of 10 mA is recommended to ensure optimum load regulation. Smaller loads can generate excess noise on the output because of short or erratic PWM pulses. Excess noise generated in this way can cause regulation problems in some circumstances.

## APPLICATION SCHEMATICS

The ADuM4070 has three main application schematics, as shown in Figure 31 to Figure 33. Figure 31 has a center-tapped secondary and two Schottky diodes that provide full wave rectification for a single output, typically for power supplies of $3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$, and 15 V . For single supplies when $\mathrm{V}_{\mathrm{ISO}}=3.3 \mathrm{~V}$ or $5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}, \mathrm{V}_{\mathrm{DD} 2}$, and VIso can be connected together.
Figure 32 shows a voltage doubling circuit that can be used for a single supply with an output that exceeds $15 \mathrm{~V} ; 15 \mathrm{~V}$ is the largest supply that can be connected to the regulator input, $\mathrm{V}_{\text {reg }}$ (Pin 16). In the circuit shown in Figure 32, the output voltage can be as high as 24 V , and the voltage at the $\mathrm{V}_{\text {reg }}$ pin can be as high as 12 V . When using the circuit shown in Figure 32 to obtain an output voltage lower than 10 V (for example, $\mathrm{V}_{\mathrm{DDI}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{ISO}}=5 \mathrm{~V}$ ), connect $\mathrm{V}_{\text {REG }}$ to $\mathrm{V}_{\text {ISO }}$ directly.
Figure 33, which also uses a voltage doubling secondary circuit, is an example of a coarsely regulated, positive power supply and an unregulated, negative power supply for outputs of approximately $\pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}$, and $\pm 15 \mathrm{~V}$.
For all the circuits shown in Figure 31 to Figure 33, the isolated output voltage ( $\mathrm{V}_{\text {ISO }}$ ) can be set with the voltage dividers, R1 and R2 (values $1 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ ) using the following equation:

$$
V_{I S O}=V_{F B} \times(R 1+R 2) / R 2
$$

where $V_{F B}$ is the internal feedback voltage (approximately 1.25 V ).


Figure 31. Single Power Supply


Figure 32. Doubling Power Supply


## TRANSFORMER DESIGN

Custom transformers were designed for use in the circuits shown in Figure 31, Figure 32, and Figure 33 (see Table 13). The transformers designed for use with the ADuM4070 differ from other transformers used with isolated dc-to-dc converters that do not regulate the output voltage. The output voltage is regulated by a PWM controller in the ADuM4070 that varies the duty cycle of the primary side switches in response to a secondary side feedback voltage, $\mathrm{V}_{\mathrm{FB}}$, received through an isolated digital channel. The internal controller has a maximum duty cycle of $40 \%$.

## TRANSFORMER TURNS RATIO

To determine the transformer turns ratio-taking into account the losses for the primary switches and the losses for the secondary diodes and inductors-the external transformer turns ratio for the ADuM4070 can be calculated using Equation 1.

$$
\begin{equation*}
\frac{N_{S}}{N_{P}}=\frac{V_{I S O}+V_{D}}{V_{D D I(M I N)} \times D \times 2} \tag{1}
\end{equation*}
$$

where:
$N_{S} / N_{P}$ is the primary to secondary turns ratio.
$V_{I S O}$ is the isolated output supply voltage.
$V_{D}$ is the Schottky diode voltage drop ( 0.5 V maximum).
$V_{D D I(M I N)}$ is the minimum input supply voltage.
$D$ is the duty cycle $=0.30$ for a $30 \%$ typical duty cycle $(40 \%$ is the maximum duty cycle).
2 is a multiplier factor used for the push-pull switching cycle.
For the circuit shown in Figure 31 using the 5 V to 5 V reference design in Table 13 and with $\mathrm{V}_{\mathrm{DDI}(\mathrm{MIN})}=4.5 \mathrm{~V}$, the turns ratio is $\mathrm{N}_{\mathrm{S}} / \mathrm{N}_{\mathrm{P}}=2$.
For a 3.3 V input to 3.3 V output isolated single power supply and with $\mathrm{V}_{\mathrm{DDI}(\mathrm{MIN})}=3.0 \mathrm{~V}$, the turns ratio is also $\mathrm{N}_{\mathrm{S}} / \mathrm{N}_{\mathrm{P}}=2$. Therefore, the same transformer turns ratio, $\mathrm{N}_{S} / \mathrm{N}_{\mathrm{P}}=2$, can be used for the three single power applications: 5 V to $5 \mathrm{~V}, 5 \mathrm{~V}$ to 3.3 V , and 3.3 V to 3.3 V .

The circuit shown in Figure 32 uses double windings and diode pairs to create a doubler circuit; therefore, half the output voltage, $\mathrm{V}_{\text {ISO }} / 2$, is used, as shown in Equation 2.

$$
\begin{equation*}
\frac{N_{S}}{N_{P}}=\frac{\frac{V_{I S O}}{2}+V_{D}}{V_{D D I(M I N)} \times D \times 2} \tag{2}
\end{equation*}
$$

where:
$N_{S} / N_{P}$ is the primary to secondary turns ratio.
$V_{I S O}$ is the isolated output supply voltage. $V_{I S O} / 2$ is used because the circuit uses two pairs of diodes, creating a doubler circuit. $V_{D}$ is the Schottky diode voltage drop ( 0.5 V maximum).
$V_{D D I(M I N)}$ is the minimum input supply voltage.
$D$ is the duty cycle $=0.30$ for a $30 \%$ typical duty cycle $(40 \%$ is the maximum duty cycle).
2 is a multiplier factor used for the push-pull switching cycle.
For the circuit shown in Figure 32 using the 5 V to 15 V reference design in Table 13 and with $\mathrm{V}_{\mathrm{DDI}(\mathrm{MIN})}=4.5 \mathrm{~V}$, the turns ratio is $\mathrm{N}_{\mathrm{S}} / \mathrm{N}_{\mathrm{P}}=3$.
The circuit shown in Figure 33 also uses double windings and diode pairs to create a doubler circuit. However, because a positive and negative output voltage are created, the external transformer turns ratio can be calculated using Equation 3.

$$
\begin{equation*}
\frac{N_{S}}{N_{P}}=\frac{V_{I S O}+V_{D}}{V_{D D 1(M I N)} \times D \times 2} \tag{3}
\end{equation*}
$$

For the circuit shown in Figure 33, the duty cycle, D, is set to 0.35 for a $35 \%$ typical duty cycle to reduce the maximum voltages seen by the diodes for a $\pm 15 \mathrm{~V}$ supply.
For the circuit shown in Figure 33 using the +5 V to $\pm 15 \mathrm{~V}$ reference design in Table 13 and with $\mathrm{V}_{\mathrm{DD1}(\mathrm{MIN})}=4.5 \mathrm{~V}$, the turns ratio is $\mathrm{N}_{\mathrm{S}} / \mathrm{N}_{\mathrm{P}}=5$.

## TRANSFORMER ET CONSTANT

The next transformer design factor to consider is the ET constant. This constant determines the minimum $V \times \mu \mathrm{s}$ constant of the transformer over the operating temperature. ET values of $14 \mathrm{~V} \times \mu \mathrm{s}$ and $18 \mathrm{~V} \times \mu$ s were selected for the ADuM4070 transformer designs listed in Table 13 using the following equation:

$$
E T(M I N)=\frac{V_{D D 1(M A X)}}{f_{S W(M I N)} \times 2}
$$

where:
$V_{D D I(M A X)}$ is the maximum input supply voltage.
$f_{S W(\text { MIN })}$ is the minimum primary switching frequency $=300 \mathrm{kHz}$ in startup.
2 is a multiplier factor used for the push-pull switching cycle.

Table 13. Transformer Reference Designs

| Part No. | Manufacturer | Turns Ratio, PRI:SEC | ET Constant ( $V \times \mu \mathrm{s}$ min) | Total Primary Inductance ( $\mu \mathrm{H}$ ) | Total Primary Resistance ( $\Omega$ ) | Isolation Voltage (rms) | Isolation Type | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CR7983-CL | Coilcraft | 1CT:2CT | 18 | 256 | 0.4 | 5000 | Reinforced | Figure 31 |
| CR7984-CL | Coilcraft | 1CT:3CT | 18 | 256 | 0.4 | 5000 | Reinforced | Figure 32 |
| CR7985-CL | Coilcraft | 1CT:5CT | 18 | 256 | 0.4 | 5000 | Reinforced | Figure 33 |
| TGSAD-560V8LF | Halo Electronics | 1CT:2CT | 14 | 398 | 0.8 | 5000 | Supplemental | Figure 31 |
| TGSAD-590V8LF | Halo Electronics | 1CT:3CT | 14 | 398 | 0.8 | 5000 | Supplemental | Figure 32 |

## TRANSFORMER PRIMARY INDUCTANCE AND RESISTANCE

Another important characteristic of the transformer for designs with the ADuM4070 is the primary inductance. Transformers for the ADuM4070 are recommended to have between $60 \mu \mathrm{H}$ to $100 \mu \mathrm{H}$ of inductance per primary winding. Values of primary inductance in this range are needed for smooth operation of the ADuM4070 pulse-by-pulse current-limit circuit, which can help protect against a build-up of saturation currents in the transformer. If the inductance is specified for the total of both primary windings, for example, as $400 \mu \mathrm{H}$, the inductance of one winding is $1 / 4$ of two equal windings, or $100 \mu \mathrm{H}$.
Another important characteristic of the transformer for designs with the ADuM4070 is primary resistance. Primary resistance as low as is practical (less than $1 \Omega$ ) helps to reduce losses and improves efficiency. The dc primary resistance can be measured and specified, and is shown for the transformers in Table 13.

## TRANSFORMER ISOLATION VOLTAGE

Isolation voltage and isolation type should be determined for the requirements of the application and then specified. The transformers listed in Table 13 have been specified at 5000 V rms for reinforced isolation. Other isolation levels and isolation voltages can be specified and requested from the transformer manufacturers listed in Table 13 or from other manufacturers.

## SWITCHING FREQUENCY

The ADuM4070 switching frequency can be adjusted from 200 kHz to 1 MHz by changing the value of the $\mathrm{R}_{\mathrm{oC}}$ resistor shown in Figure 31, Figure 32, and Figure 33. The value of the $\mathrm{R}_{\mathrm{OC}}$ resistor needed for the desired switching frequency can be determined from the switching frequency vs. $\mathrm{R}_{\mathrm{OC}}$ resistance curve shown in Figure 4. The output filter inductor value and output capacitor value for the ADuM4070 application schematics have been designed to be stable over the switching frequency range of 500 kHz to 1 MHz , when loaded from $10 \%$ to $90 \%$ of the maximum load.
The ADuM4070 also has an open-loop mode where the output voltage is not regulated and is dependent on the transformer turns ratio $\left(\mathrm{N}_{\mathrm{S}} / \mathrm{N}_{\mathrm{P}}\right)$ and the conditions of the output including output load current and the losses in the dc-to-dc converter circuit. This open-loop mode is selected when the OC pin is connected high to the $\mathrm{V}_{\mathrm{DD} 2}$ pin. In open-loop mode, the switching frequency is 318 kHz .

## TRANSIENT RESPONSE

The load transient response of the ADuM4070 output voltage for $10 \%$ to $90 \%$ of the full load is shown in Figure 19 to Figure 26 for the application schematics in Figure 31 and Figure 32. The response shown is slow but stable and can have more output change than desired for some applications. The output voltage change with load transient is reduced, and the output is shown to remain stable by adding more inductance to the output circuits, as shown in the second $\mathrm{V}_{\text {ISO }}$ output waveform in Figure 19 to Figure 26.

For additional improvement in transient response, add a $0.1 \mu \mathrm{~F}$ ceramic capacitor ( $\mathrm{C}_{\mathrm{FB}}$ ) in parallel with the high feedback resistor (see Figure 31 to Figure 33). This value helps to reduce the overshoot and undershoot during load transients.

## COMPONENT SELECTION

Power supply bypassing is required at the input and output supply pins. Note that a low ESR ceramic bypass capacitor of $0.1 \mu \mathrm{~F}$ is required on Side 1 between Pin 7 and $\operatorname{Pin} 8$, and on Side 2 between Pin 14 and Pin 15, as close to the chip pads as possible.
The power supply section of the ADuM4070 uses a high oscillator frequency to efficiently pass power through the external power transformer. Bypass capacitors are required for several operating frequencies. Noise suppression requires a low inductance, high frequency capacitor; ripple suppression and proper regulation require a large value capacitor. To suppress noise and reduce ripple, large value ceramic capacitors of X5R or X7R dielectric type are recommended. The recommended capacitor value is $10 \mu \mathrm{~F}$ for $\mathrm{V}_{\mathrm{DD} 1}$ and $47 \mu \mathrm{~F}$ for $\mathrm{V}_{\text {ISO. }}$. These capacitors have a low ESR and are available in moderate 1206 or 1210 sizes for voltages up to 10 V . For output voltages larger than 10 V , two $22 \mu \mathrm{~F}$ ceramic capacitors can be used in parallel. See Table 14 for recommended components.

Table 14. Recommended Components

| Part No. | Manufacturer | Value |
| :--- | :--- | :--- |
| GRM32ER71A476KE15L | Murata | $47 \mu \mathrm{~F}, 10 \mathrm{~V}, \mathrm{X7R}, 1210$ |
| GRM32ER71C226KEA8L | Murata | $22 \mu \mathrm{~F}, 16 \mathrm{~V}, \mathrm{X7R}, 1210$ |
| GRM31CR71A106KA01L | Murata | $10 \mu \mathrm{~F}, 10 \mathrm{~V}, \mathrm{X} 7 \mathrm{R}, 1206$ |
| MBR0540T1G | ON Semiconductor | Schottky, 0.5 A, 40 V, |
| LQH3NPN470MM0 | Murata | $47 \mu \mathrm{H}, 0.41 \mathrm{~A}, 1212$ |
| ME3220-104KL | Coilcraft | $100 \mu \mathrm{H}, 0.34 \mathrm{~A}, 1210$ |
| LQH6PPN470M43 | Murata | $47 \mu \mathrm{H}, 1.10 \mathrm{~A}, 2424$ |
| LQH6PPN101M43 | Murata | $100 \mu \mathrm{H}, 0.80 \mathrm{~A}, 2424$ |

Inductors must be selected based on the value and supply current needed. Most applications with switching frequencies between 500 kHz and 1 MHz and load transients between $10 \%$ and $90 \%$ of full load are stable with the $47 \mu \mathrm{H}$ inductor value listed in Table 14. Values as large as $200 \mu \mathrm{H}$ can be used for power supply applications with a switching frequency as low as 200 kHz to help stabilize the output voltage or for improved load transient response (see Figure 19 to Figure 26). Inductors in a small 1212 or 1210 size are listed in Table 14 with a $47 \mu \mathrm{H}$ value and a 0.41 A current rating to handle the majority of applications below a 400 mA load, and with a $100 \mu \mathrm{H}$ value and a 0.34 A current rating to handle a load up to 300 mA .
Recommended Schottky diodes have low forward voltage to reduce losses and high reverse voltage of up to 40 V to withstand the peak voltages available in the doubling circuits shown in Figure 32 and Figure 33.

## PRINTED CIRCUIT BOARD (PCB) LAYOUT

Figure 34 shows the recommended PCB layout for the ADuM4070. Note that the total lead length between the ends of the low ESR capacitor and the $\mathrm{V}_{\mathrm{DDx}}$ and $\mathrm{GND}_{\mathrm{x}}$ pins must not exceed 2 mm .


Figure 34. Recommended PCB Layout
In applications that involve high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur affects all pins equally on a given component side. Failure to ensure this can cause voltage differentials between pins that exceed the absolute maximum ratings specified in Table 10, thereby leading to latch-up and/or permanent damage.

The ADuM4070 is a power device that dissipates approximately 1 W of power when fully loaded and running at maximum speed. Because it is not possible to apply a heat sink to an isolation device, the device primarily depends on heat dissipation into the PCB through the GND pins. If the device is used at high ambient temperatures, provide a thermal path from the GNDx pins to the PCB ground plane. The board layout in Figure 34 shows enlarged pads for Pin 2 and Pin $8\left(\mathrm{GND}_{1}\right)$ on Side 1 and Pin 9 and Pin 15 $\left(\mathrm{GND}_{2}\right)$ on Side 2. Large diameter vias should be implemented from the pad to the ground planes and power planes to increase thermal conductivity and to reduce inductance. Multiple vias in the thermal pads can significantly reduce temperatures inside the chip. The dimensions of the expanded pads are left to the discretion of the designer and depend on the available board space.

## THERMAL ANALYSIS

The ADuM4070 consists of two internal die attached to a split lead frame with two die attach paddles. For the purposes of thermal analysis, the die are treated as a thermal unit, with the highest junction temperature reflected in the $\theta_{\text {JA }}$ value from Table 5. The value of $\theta_{\text {JA }}$ is based on measurements taken with the part mounted on a JEDEC standard, 4-layer board with fine width traces and still air.
Under normal operating conditions, the ADuM4070 operates at full load across the full temperature range without derating the output current. However, following the recommendations in the Printed Circuit Board (PCB) Layout section decreases thermal resistance to the PCB, allowing increased thermal margins at high ambient temperatures.

The ADuM4070 has a thermal shutdown circuit that shuts down the dc-to-dc converter of the ADuM4070 when a die temperature of approximately $160^{\circ} \mathrm{C}$ is reached. When the die cools below approximately $140^{\circ} \mathrm{C}$, the ADuM4070 dc-to-dc converter and outputs turn on again.

## POWER CONSUMPTION

The total input supply current is equal to the sum of the $\mathrm{I}_{\mathrm{DD} 1}$ primary transformer current and the ADuM4070 input current, $\mathrm{I}_{\mathrm{DDA}}$ (see Figure 35).


Figure 35. Power Consumption Within the ADuM4070
The total $\mathrm{I}_{\mathrm{IN}}$ current can be calculated as follows:

$$
I_{I N}=\left(I_{I S O} \times V_{I S O}\right) /\left(E \times V_{D D I}\right)
$$

where:
$I_{I N}$ is the total supply input current.
$I_{\text {ISO }}$ is the current drawn by the secondary side external load.
$E$ is the power supply efficiency at the given output load from Figure 8 or Figure 14 at the $V_{I S O}$ and $V_{D D 1}$ condition of interest.

## POWER CONSIDERATIONS

## Soft Start Mode and Current-Limit Protection

When the ADuM4070 first receives power from $V_{D D 1}$, it is in soft start mode, and the output voltage, $\mathrm{V}_{\text {ISO }}$, is increased gradually while it is below the startup threshold. In soft start mode, the width of the PWM signal is increased gradually by the primary converter to limit the peak current during $V_{\text {ISO }}$ power-up. When the output voltage is larger than the startup threshold, the PWM signal can be transferred from the secondary controller to the primary converter, and the dc-to-dc converter switches from soft start mode to the normal PWM control mode.
If a short circuit occurs, the push-pull converter shuts down for approximately 2 ms and then enters soft start mode. If, at the end of soft start, a short circuit still exists, the process is repeated, which is called hiccup mode. If the short circuit is cleared, the ADuM4070 enters normal operation.
The ADuM4070 also has a pulse-by-pulse current limit, which is active in startup and normal operation, and protects the primary switches, X1 and X2, from exceeding approximately 1.3 A peak and also protects the transformer windings.

## INSULATION LIFETIME

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices, Inc., conducts an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM4070.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined, allowing calculation of the time to failure at the working voltage of interest. The values shown in Table 11 summarize the peak voltages for 50 years of service life in several operating conditions. In many cases, the working voltage approved by agency testing is higher than the 50 -year service life voltage. Operation at working voltages higher than the service life voltage listed in Table 11 can lead to premature insulation failure.
The insulation lifetime of the ADuM4070 depends on the voltage waveform type imposed across the isolation barrier. The iCoupler insulation structure degrades at different rates, depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 36, Figure 37, and Figure 38 illustrate these different isolation voltage waveforms.
Bipolar ac voltage is the most stringent environment. The goal of a 50 -year operating lifetime under the bipolar ac condition determines the maximum working voltage recommended by Analog Devices.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50 -year service life. The working voltages listed in Table 11 can be applied while maintaining the 50 -year minimum lifetime, provided that the voltage conforms to either the unipolar ac or dc voltage cases. Treat any cross-insulation voltage waveform that does not conform to Figure 37 or Figure 38 as a bipolar ac waveform, and limit its peak voltage to the 50-year lifetime voltage value listed in Table 11.
The voltage presented in Figure 37 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V .


Figure 36. Bipolar AC Waveform


Figure 37. Unipolar AC Waveform
rated peak voltage


Figure 38. DC Waveform

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-013-AC
Figure 39. 16-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC] Wide Body (RI-16-2)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Ordering Quantity |
| :--- | :--- | :--- | :--- | :--- |
| ADuM4070ARIZ $_{\text {ADuM4070ARIZ-RL }}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 16 -Lead SOIC_IC | RI-16-2 |  |

[^2]
## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Management IC Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-ADM1168LQEBZ EVB-EP5348UI MIC23451-AAAYFL EV MIC5281YMME EV DA9063-EVAL ADP122-3.3-EVALZ ADP130-0.8-EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP1714-3.3-EVALZ ADP1716-2.5-EVALZ ADP1740-1.5EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB-110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM3691TL$\underline{1.8 E V / N O P B}$ LM4510SDEV/NOPB LM5033SD-EVAL LP38512TS-1.8EV EVAL-ADM1186-1MBZ EVAL-ADM1186-2MBZ


[^0]:    ${ }^{1} \mathrm{~V}_{\mathrm{DD} 1}$ is the power supply for the push-pull transformer; $\mathrm{V}_{D D A}$ is the power supply for Side 1 of the ADuM4070.

[^1]:    ${ }^{1} \mathrm{~V}_{\mathrm{DD} 1}$ is the power supply for the push-pull transformer; $\mathrm{V}_{\mathrm{DDA}}$ is the power supply for Side 1 of the ADuM4070.

[^2]:    ${ }^{1} Z=$ RoHS Compliant Part.

