

# Dual Low Noise, Precision, JFET Input Op Amp

### **FEATURES**

- 100% Tested Low Voltage Noise: 6nV/√Hz Max
- SO-8 Package Standard Pinout
- Voltage Gain: 1.2 Million Min
- Offset Voltage: 1.5mV Max
- Offset Voltage Drift: 15µV/°C Max
- Input Bias Current, Warmed Up: 450pA Max
- Gain Bandwidth Product: 5.6MHz Typ
- Guaranteed Specifications with ±5V Supplies
- Guaranteed Matching Specifications

### **APPLICATIONS**

- Photocurrent Amplifiers
- Hydrophone Amplifiers
- High Sensitivity Piezoelectric Accelerometers
- Low Voltage and Current Noise Instrumentation Amplifier Front Ends
- Two and Three Op Amp Instrumentation Amplifiers
- Active Filters

### DESCRIPTION

The LT®1113 achieves a new standard of excellence in noise performance for a dual JFET op amp. The  $4.5 \text{nV}/\sqrt{\text{Hz}}$  1kHz noise combined with low current noise and picoampere bias currents makes the LT1113 an ideal choice for amplifying low level signals from high impedance capacitive transducers.

The LT1113 is unconditionally stable for gains of 1 or more, even with load capacitances up to 1000pF. Other key features are 0.4mV  $V_{OS}$  and a voltage gain of 4 million. Each individual amplifier is 100% tested for voltage noise, slew rate and gain bandwidth.

The design of the LT1113 has been optimized to achieve true precision performance with an industry standard pinout in the S0-8 package. A set of specifications are provided for ±5V supplies and a full set of matching specifications are provided to facilitate the use of the LT1113 in matching dependent applications such as instrumentation amplifier front ends.

\(\overline{\mathcal{T}}\), LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and C-Load is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### TYPICAL APPLICATION

### Low Noise Hydrophone Amplifier with DC Servo



#### **1kHz Input Noise Voltage Distribution**



/TINEAD

### **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| Supply Voltage                          |            |
|-----------------------------------------|------------|
| –55°C to 105°C                          | ±20V       |
| 105°C to 125°C                          | ±16V       |
| Differential Input Voltage              | ±40V       |
| Input Voltage (Equal to Supply Voltage) | ±20V       |
| Output Short Circuit Duration           | . 1 Minute |
| Storage Temperature Range65°C           | C to 150°C |
|                                         |            |

| Operating Temperature Range              |    |
|------------------------------------------|----|
| LT1113AC/LT1113C (Note 2)40°C to 85      | °C |
| LT1113AM/LT1113M (OBSOLETE) -55°C to 125 | °C |
| Specified Temperature Range              |    |
| LT1113AC/LT1113C (Note 3) –40°C to 85    | °C |
| LT1113AM/LT1113M (OBSOLETE) -55°C to 125 | °C |
| Lead Temperature (Soldering, 10 sec) 300 | °C |

### PIN CONFIGURATION



### ORDER INFORMATION

| TAPE AND REEL    | PART MARKING                                           | PACKAGE DESCRIPTION                                                                                             | TEMPERATURE RANGE                                                                                                                                                                                                                                                                 |  |  |  |
|------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LT1113ACN8#TRPBF | 1113ACN8                                               | 8-Lead PDIP                                                                                                     | -40°C to 85°C                                                                                                                                                                                                                                                                     |  |  |  |
| LT1113CN8#TRPBF  | 1113CN8                                                | 8-Lead PDIP                                                                                                     | -40°C to 85°C                                                                                                                                                                                                                                                                     |  |  |  |
| LT1113CS8#TRPBF  | 1113                                                   | 8-Lead Plastic SO                                                                                               | -40°C to 85°C                                                                                                                                                                                                                                                                     |  |  |  |
|                  | OBSOLETE PACK                                          | AGE                                                                                                             |                                                                                                                                                                                                                                                                                   |  |  |  |
| LT1113AMJ8#TRPBF | 1113AMJ8                                               | 8-Lead CERDIP                                                                                                   | –55°C to 125°C                                                                                                                                                                                                                                                                    |  |  |  |
| LT1113MJ8#TRPBF  | 1113MJ8                                                | 8-Lead CERDIP                                                                                                   | −55°C to 125°C                                                                                                                                                                                                                                                                    |  |  |  |
|                  | LT1113ACN8#TRPBF<br>LT1113CN8#TRPBF<br>LT1113CS8#TRPBF | LT1113ACN8#TRPBF 1113ACN8 LT1113CN8#TRPBF 1113CN8 LT1113CS8#TRPBF 1113  OBSOLETE PACK LT1113AMJ8#TRPBF 1113AMJ8 | LT1113ACN8#TRPBF         1113ACN8         8-Lead PDIP           LT1113CN8#TRPBF         1113CN8         8-Lead PDIP           LT1113CS8#TRPBF         1113         8-Lead Plastic SO           OBSOLETE PACKAGE           LT1113AMJ8#TRPBF         1113AMJ8         8-Lead CERDIP |  |  |  |

Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part markings, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



### **ELECTRICAL CHARACTERISTICS** $V_S = \pm 15 V, V_{CM} = 0 V, T_A = 25 ^{\circ} C, unless otherwise noted.$

|                 |                                                      |                                                             | Lī            | 1113AM/                                                  | AC         | L             | .T1113M,                                                 | /C         |                            |
|-----------------|------------------------------------------------------|-------------------------------------------------------------|---------------|----------------------------------------------------------|------------|---------------|----------------------------------------------------------|------------|----------------------------|
| SYMBOL          | PARAMETER                                            | CONDITIONS (Note 4)                                         | MIN           | TYP                                                      | MAX        | MIN           | TYP                                                      | MAX        | UNITS                      |
| V <sub>0S</sub> | Input Offset Voltage                                 | V <sub>S</sub> = ±5V                                        |               | 0.40<br>0.45                                             | 1.5<br>1.7 |               | 0.50<br>0.55                                             | 1.8<br>2.0 | mV<br>mV                   |
| I <sub>OS</sub> | Input Offset Current                                 | Warmed Up (Note 5)                                          |               | 30                                                       | 100        |               | 35                                                       | 150        | pA                         |
| I <sub>B</sub>  | Input Bias Current                                   | Warmed Up (Note 5)                                          |               | 300                                                      | 450        |               | 320                                                      | 480        | pA                         |
| e <sub>n</sub>  | Input Noise Voltage                                  | 0.1Hz to 10Hz                                               |               | 2.4                                                      |            |               | 2.4                                                      |            | μV <sub>P-P</sub>          |
|                 | Input Noise Voltage Density                          | f <sub>0</sub> = 10Hz<br>f <sub>0</sub> = 1000Hz            |               | 17<br>4.5                                                | 6.0        |               | 17<br>4.5                                                | 6.0        | nV/√Hz<br>nV/√Hz           |
| i <sub>n</sub>  | Input Noise Current Density                          | f <sub>0</sub> = 10Hz, f <sub>0</sub> = 1000Hz (Note 6)     |               | 10                                                       |            |               | 10                                                       |            | fA/√Hz                     |
| R <sub>IN</sub> | Input Resistance<br>Differential Mode<br>Common Mode | V <sub>CM</sub> = -10V to 8V<br>V <sub>CM</sub> = 8V to 11V |               | 10 <sup>11</sup><br>10 <sup>11</sup><br>10 <sup>10</sup> |            |               | 10 <sup>11</sup><br>10 <sup>11</sup><br>10 <sup>10</sup> |            | $\Omega$ $\Omega$ $\Omega$ |
| C <sub>IN</sub> | Input Capacitance                                    | V <sub>S</sub> = ±5V                                        |               | 14<br>27                                                 |            |               | 14<br>27                                                 |            | pF<br>pF                   |
| V <sub>CM</sub> | Input Voltage Range (Note 7)                         |                                                             | 13.0<br>-10.5 | 13.5<br>–11.0                                            |            | 13.0<br>-10.5 | 13.5<br>-11.0                                            |            | V                          |
| CMRR            | Common Mode Rejection Ratio                          | V <sub>CM</sub> = -10V to 13V                               | 85            | 98                                                       |            | 82            | 95                                                       |            | dB                         |

### $V_S=\pm 15 V,\ V_{CM}=0 V,\ T_A=25^{\circ}C,\ unless \ otherwise \ noted.$

|                  |                                 |                                                                    | L1             | 1113AM/        | AC   | L              |                |      |       |
|------------------|---------------------------------|--------------------------------------------------------------------|----------------|----------------|------|----------------|----------------|------|-------|
| SYMBOL           | PARAMETER                       | CONDITIONS                                                         | MIN            | TYP            | MAX  | MIN            | TYP            | MAX  | UNITS |
| PSRR             | Power Supply Rejection Ratio    | $V_S = \pm 4.5 \text{V to } \pm 20 \text{V}$                       | 86             | 100            |      | 83             | 98             |      | dB    |
| A <sub>VOL</sub> | Large-Signal Voltage Gain       | $V_0 = \pm 12V, R_L = 10k$                                         | 1200           | 4800           |      | 1000           | 4500           |      | V/mV  |
|                  |                                 | $V_0 = \pm 10V, R_L = 1k$                                          | 600            | 4000           |      | 500            | 3000           |      | V/mV  |
| V <sub>OUT</sub> | Output Voltage Swing            | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k                        | ±13.5<br>±12.0 | ±13.8<br>±13.0 |      | ±13.0<br>±11.5 | ±13.8<br>±13.0 |      | V     |
| SR               | Slew Rate                       | R <sub>L</sub> ≥ 2k (Note 9)                                       | 2.3            | 3.9            |      | 2.3            | 3.9            |      | V/µs  |
| GBW              | Gain Bandwidth Product          | f <sub>0</sub> = 100kHz                                            | 4.0            | 5.6            |      | 4.0            | 5.6            |      | MHz   |
| ts               | Settling Time                   | $0.01\%$ , $A_V = +1$ , $R_L = 1k$ , $C_L \le 1000$ pF, $10V$ Step |                | 4.2            |      |                | 4.2            |      | μs    |
|                  | Channel Separation              | $f_0 = 10$ Hz, $V_0 = \pm 10$ V, $R_L = 1$ k                       |                | 130            |      |                | 126            |      | dB    |
| I <sub>S</sub>   | Supply Current per Amplifier    |                                                                    |                | 5.3            | 6.25 |                | 5.3            | 6.50 | mA    |
|                  |                                 | V <sub>S</sub> = ±5V                                               |                | 5.3            | 6.20 |                | 5.3            | 6.45 | mA    |
| $\Delta V_{OS}$  | Offset Voltage Match            |                                                                    |                | 0.8            | 2.5  |                | 0.8            | 3.3  | mV    |
| $\Delta I_B^+$   | Noninverting Bias Current Match | Warmed Up (Note 5)                                                 |                | 10             | 80   |                | 10             | 120  | pA    |
| ΔCMRR            | Common Mode Rejection Match     | (Note 11)                                                          | 81             | 94             |      | 78             | 94             |      | dB    |
| ΔPSRR            | Power Supply Rejection Match    | (Note 11)                                                          | 82             | 95             |      | 80             | 95             |      | dB    |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the temperature range $0^{\circ}C \leq T_{A} \leq 70^{\circ}C$ . $V_{S} = \pm 15V$ , $V_{CM} = 0V$ , unless otherwise noted. (Note 12)

|                                   |                                       |                                                         |   | LT1113A(       | ;              | LT1113C      |                |                |              |              |
|-----------------------------------|---------------------------------------|---------------------------------------------------------|---|----------------|----------------|--------------|----------------|----------------|--------------|--------------|
| SYMBOL                            | PARAMETER                             | CONDITIONS (Note 4)                                     |   | MIN            | TYP            | MAX          | MIN            | TYP            | MAX          | UNITS        |
| V <sub>0S</sub>                   | Input Offset Voltage                  | V <sub>S</sub> = ±5V                                    | • |                | 0.6<br>0.7     | 2.1<br>2.3   |                | 0.7<br>0.8     | 2.5<br>2.7   | mV<br>mV     |
| $\Delta V_{OS} \over \Delta Temp$ | Average Input Offset<br>Voltage Drift | (Note 8)                                                | • |                | 7              | 15           |                | 8              | 20           | μV/°C        |
| I <sub>OS</sub>                   | Input Offset Current                  |                                                         | • |                | 50             | 350          |                | 55             | 450          | pA           |
| I <sub>B</sub>                    | Input Bias Current                    |                                                         | • |                | 600            | 1200         |                | 700            | 1600         | pA           |
| V <sub>CM</sub>                   | Input Voltage Range                   |                                                         | • | 12.9<br>-10.0  | 13.4<br>-10.8  |              | 12.9<br>-10.0  | 13.4<br>-10.8  |              | V            |
| CMRR                              | Common Mode Rejection Ratio           | $V_{CM} = -10V \text{ to } 12.9V$                       | • | 81             | 97             |              | 79             | 94             |              | dB           |
| PSRR                              | Power Supply Rejection Ratio          | $V_S = \pm 4.5 \text{V to } \pm 20 \text{V}$            | • | 83             | 99             |              | 81             | 97             |              | dB           |
| A <sub>VOL</sub>                  | Large-Signal Voltage Gain             | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | • | 900<br>500     | 3600<br>2600   |              | 800<br>400     | 3400<br>2400   |              | V/mV<br>V/mV |
| V <sub>OUT</sub>                  | Output Voltage Swing                  | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k             | • | ±13.2<br>±11.7 | ±13.5<br>±12.7 |              | ±12.7<br>±11.3 | ±13.5<br>±12.7 |              | V            |
| SR                                | Slew Rate                             | R <sub>L</sub> ≥ 2k (Note 9)                            | • | 2.1            | 3.7            |              | 1.7            | 3.7            |              | V/µs         |
| GBW                               | Gain Bandwidth Product                | f <sub>0</sub> = 100kHz                                 | • | 3.2            | 4.5            |              | 3.2            | 4.5            |              | MHz          |
| I <sub>S</sub>                    | Supply Current per Amplifier          | V <sub>S</sub> = ±5V                                    | • |                | 5.3<br>5.3     | 6.35<br>6.30 |                | 5.3<br>5.3     | 6.55<br>6.50 | mA<br>mA     |
| $\Delta V_{OS}$                   | Offset Voltage Match                  |                                                         | • |                | 0.9            | 3.5          |                | 0.9            | 4.5          | mV           |
| $\Delta I_B^+$                    | Noninverting Bias Current Match       |                                                         | • |                | 30             | 300          |                | 35             | 400          | pA           |
| ΔCMRR                             | Common Mode Rejection Match           | (Note 11)                                               | • | 76             | 93             |              | 74             | 93             |              | dB           |
| ΔPSRR                             | Power Supply Rejection Match          | (Note 11)                                               | • | 79             | 93             |              | 77             | 93             |              | dB           |

The ullet denotes specifications which apply over the temperature range  $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ .  $V_{S} = \pm 15\text{V}$ ,  $V_{CM} = 0\text{V}$ , unless otherwise noted. (Note 10)

|                                   |                                       |                                                         |   |                | LT1113A(       | ;          |                | LT1113C        |            |              |
|-----------------------------------|---------------------------------------|---------------------------------------------------------|---|----------------|----------------|------------|----------------|----------------|------------|--------------|
| SYMBOL                            | PARAMETER                             | CONDITIONS (Note 4)                                     |   | MIN            | TYP            | MAX        | MIN            | TYP            | MAX        | UNITS        |
| V <sub>OS</sub>                   | Input Offset Voltage                  | V <sub>S</sub> = ±5V                                    | • |                | 0.7<br>0.8     | 2.4<br>2.6 |                | 0.8<br>0.9     | 2.8<br>3.0 | mV<br>mV     |
| $\Delta V_{OS} \over \Delta Temp$ | Average Input Offset<br>Voltage Drift |                                                         | • |                | 7              | 15         |                | 8              | 20         | μV/°C        |
| I <sub>OS</sub>                   | Input Offset Current                  |                                                         | • |                | 80             | 700        |                | 90             | 1000       | pA           |
| I <sub>B</sub>                    | Input Bias Current                    |                                                         | • |                | 1750           | 3000       |                | 1800           | 5000       | pA           |
| V <sub>CM</sub>                   | Input Voltage Range                   |                                                         | • | 12.6<br>-10.0  | 13.0<br>–10.5  |            | 12.6<br>-10.0  | 13.0<br>-10.5  |            | V            |
| CMRR                              | Common Mode Rejection Ratio           | $V_{CM} = -10V \text{ to } 12.6V$                       | • | 80             | 96             |            | 78             | 93             |            | dB           |
| PSRR                              | Power Supply Rejection Ratio          | $V_S = \pm 4.5 \text{V to } \pm 20 \text{V}$            | • | 81             | 98             |            | 79             | 96             |            | dB           |
| A <sub>VOL</sub>                  | Large-Signal Voltage Gain             | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | • | 850<br>400     | 3300<br>2200   |            | 750<br>300     | 3000<br>2000   |            | V/mV<br>V/mV |
| V <sub>OUT</sub>                  | Output Voltage Swing                  | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k             | • | ±13.0<br>±11.5 | ±12.5<br>±12.0 |            | ±12.5<br>±11.0 | ±12.5<br>±12.0 |            | V            |
| SR                                | Slew Rate                             | $R_L \ge 2k$                                            | • | 2.0            | 3.5            |            | 1.6            | 3.5            |            | V/µs         |
| GBW                               | Gain Bandwidth Product                | f <sub>0</sub> = 100kHz                                 | • | 2.9            | 4.3            |            | 2.9            | 4.3            |            | MHz          |

LINEAR

## **ELECTRICAL CHARACTERISTICS** The • denotes specifications which apply over the temperature range $-40^{\circ}C \le T_A \le 85^{\circ}C$ . $V_S = \pm 15V$ , $V_{CM} = 0V$ , unless otherwise noted. (Note 10)

|                 |                                 |                     |   | LT1113AC |      | LT1113C |     |      |      |       |
|-----------------|---------------------------------|---------------------|---|----------|------|---------|-----|------|------|-------|
| SYMBOL          | PARAMETER                       | CONDITIONS (Note 4) |   | MIN      | TYP  | MAX     | MIN | TYP  | MAX  | UNITS |
| I <sub>S</sub>  | Supply Current per Amplifier    |                     | • |          | 5.30 | 6.35    |     | 5.30 | 6.55 | mA    |
|                 |                                 | $V_S = \pm 5V$      | • |          | 5.25 | 6.30    |     | 5.25 | 6.50 | mA    |
| $\Delta V_{OS}$ | Offset Voltage Match            |                     | • |          | 1.0  | 4.4     |     | 1.0  | 5.1  | mV    |
| $\Delta I_B^+$  | Noninverting Bias Current Match |                     | • |          | 50   | 600     |     | 55   | 900  | pA    |
| ΔCMRR           | Common Mode Rejection Match     | (Note 11)           | • | 76       | 93   |         | 73  | 93   |      | dB    |
| ΔPSRR           | Power Supply Rejection Match    | (Note 11)           | • | 77       | 92   |         | 75  | 92   |      | dB    |

### The ullet denotes specifications which apply over the temperature range $-55^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ . $V_{S} = \pm 15V$ , $V_{CM} = 0V$ , unless otherwise noted. (Note 12)

|                                   |                                       |                                                         |   |                | LT1113AN       | /            |                | LT1113M        |              |              |
|-----------------------------------|---------------------------------------|---------------------------------------------------------|---|----------------|----------------|--------------|----------------|----------------|--------------|--------------|
| SYMBOL                            | PARAMETER                             | CONDITIONS (Note 4)                                     |   | MIN            | TYP            | MAX          | MIN            | TYP            | MAX          | UNITS        |
| V <sub>OS</sub>                   | Input Offset Voltage                  | V <sub>S</sub> = ±5V                                    | • |                | 0.8<br>0.8     | 2.7<br>2.8   |                | 0.9<br>0.9     | 3.3<br>3.4   | mV<br>mV     |
| $\Delta V_{OS} \over \Delta Temp$ | Average Input Offset<br>Voltage Drift | (Note 8)                                                | • |                | 5              | 12           |                | 8              | 15           | μV/°C        |
| I <sub>OS</sub>                   | Input Offset Current                  |                                                         | • |                | 0.8            | 15           |                | 1.0            | 25           | nA           |
| I <sub>B</sub>                    | Input Bias Current                    |                                                         | • |                | 25             | 50           |                | 27             | 70           | nA           |
| V <sub>CM</sub>                   | Input Voltage Range                   |                                                         | • | 12.6<br>-10.0  | 13.0<br>-10.4  |              | 12.6<br>-10.0  | 13.0<br>-10.4  |              | V            |
| CMRR                              | Common Mode Rejection Ratio           | $V_{CM} = -10V \text{ to } 12.6V$                       | • | 79             | 95             |              | 77             | 92             |              | dB           |
| PSRR                              | Power Supply Rejection Ratio          | $V_S = \pm 4.5 V \text{ to } \pm 20 V$                  | • | 80             | 97             |              | 78             | 95             |              | dB           |
| A <sub>VOL</sub>                  | Large-Signal Voltage Gain             | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | • | 800<br>400     | 2700<br>1500   |              | 700<br>300     | 2500<br>1000   |              | V/mV<br>V/mV |
| V <sub>OUT</sub>                  | Output Voltage Swing                  | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k             | • | ±13.0<br>±11.5 | ±12.5<br>±12.0 |              | ±12.5<br>±11.0 | ±12.5<br>±12.0 |              | V            |
| SR                                | Slew Rate                             | $R_L \ge 2k \text{ (Note 9)}$                           | • | 1.9            | 3.3            |              | 1.6            | 3.3            |              | V/µs         |
| GBW                               | Gain Bandwidth Product                | f <sub>0</sub> = 100kHz                                 | • | 2.2            | 3.4            |              | 2.2            | 3.4            |              | MHz          |
| Is                                | Supply Current Per Amplifier          | V <sub>S</sub> = ±5V                                    | • |                | 5.30<br>5.25   | 6.35<br>6.30 |                | 5.30<br>5.25   | 6.55<br>6.50 | mA<br>mA     |
| $\Delta V_{OS}$                   | Offset Voltage Match                  |                                                         | • |                | 1.0            | 5.0          |                | 1.0            | 5.5          | mV           |
| $\Delta I_B^+$                    | Noninverting Bias Current Match       |                                                         | • |                | 1.8            | 12           |                | 2.0            | 20           | nA           |
| ΔCMRR                             | Common Mode Rejection Match           | (Note 11)                                               | • | 75             | 92             |              | 73             | 92             |              | dB           |
| ΔPSRR                             | Power Supply Rejection Match          | (Note 11)                                               | • | 76             | 91             |              | 74             | 91             |              | dB           |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LT1113C is guaranteed functional over the Operating Temperature Range of –40°C to 85°C. The LT1113M is guaranteed functional over the Operating Temperature Range of –55°C to 125°C.

**Note 3:** The LT1113C is guaranteed to meet specified performance from 0°C to 70°C. The LT1113C is designed, characterized and expected to meet specified performance from -40°C to 85°C but is not tested or QA sampled at these temperatures. For guaranteed I grade parts, consult the

factory. The LT1113M is guaranteed to meet specified performance from  $-55^{\circ}\text{C}$  to 125°C.

**Note 4:** Typical parameters are defined as the 60% yield of parameter distributions of individual amplifiers, i.e., out of 100 LT1113s (200 op amps) typically 120 op amps will be better than the indicated specification.

**Note 5:** Warmed-up  $I_B$  and  $I_{OS}$  readings are extrapolated to a chip temperature of 50°C from 25°C measurements and 50°C characterization data.

**Note 6:** Current noise is calculated from the formula:

$$i_n = (2qI_B)^{1/2}$$

where  $q = 1.6 \cdot 10^{-19}$  coulomb. The noise of source resistors up to 200M swamps the contribution of current noise.



### **ELECTRICAL CHARACTERISTICS**

**Note 7:** Input voltage range functionality is assured by testing offset voltage at the input voltage range limits to a maximum of 2.3mV (A grade) to 2.8mV (C grade).

**Note 8:** This parameter is not 100% tested.

**Note 9:** Slew rate is measured in  $A_V = -1$ ; input signal is  $\pm 7.5V$ , output measured at  $\pm 2.5V$ .

**Note 10:** The LT1113 is designed, characterized and expected to meet these extended temperature limits, but is not tested at –40°C and 85°C. Guaranteed I grade parts are available. Consult factory.

Note 11: △CMRR and △PSRR are defined as follows:

- (1) CMRR and PSRR are measured in  $\mu$ V/V on the individual amplifiers.
- (2) The difference is calculated between the matching sides in µV/V.
- (3) The result is converted to dB.

**Note 12:** The LT1113 is measured in an automated tester in less than one second after application of power. Depending on the package used, power dissipation, heat sinking, and air flow conditions, the fully warmed-up chip temperature can be 10°C to 50°C higher than the ambient temperature.

### TYPICAL PERFORMANCE CHARACTERISTICS

#### 0.1Hz to 10Hz Voltage Noise



#### 1kHz Output Voltage Noise Density vs Source Resistance



Voltage Noise vs Frequency



#### Voltage Noise vs Chip Temperature



#### Input Bias and Offset Currents vs Chip Temperature



#### Input Bias and Offset Currents Over the Common Mode Range



### TYPICAL PERFORMANCE CHARACTERISTICS

### Common Mode Limit vs Temperature



#### Common Mode Rejection Ratio vs Frequency



### Power Supply Rejection Ratio vs Frequency



### **Voltage Gain vs Frequency**



#### Voltage Gain vs Chip Temperature



### Gain and Phase Shift vs



### **Small-Signal Transient Response**



#### **Large-Signal Transient Response**



### Supply Current vs Supply Voltage



1113fc

 $V_S = \pm 15V, \pm 5V$ 

### TYPICAL PERFORMANCE CHARACTERISTICS

#### Output Voltage Swing vs Load Current



### **Capacitive Load Handling**



#### Slew Rate and Gain Bandwidth Product vs Temperature



### Distribution of Offset Voltage Drift with Temperature (J8)



### Distribution of Offset Voltage Drift with Temperature (N8, S8)



### Warm-Up Drift



### THD and Noise vs Frequency for Noninverting Gain



### THD and Noise vs Frequency for Inverting Gain



#### **Channel Separation vs Frequency**



\*See LT1115 data sheet for definition of CCIF testing.



### TYPICAL PERFORMANCE CHARACTERISTICS





THD and Noise vs Output



### APPLICATIONS INFORMATION

The LT1113 dual in the plastic and ceramic DIP packages are pin compatible with and directly replace such JFET op amps as the OPA2111 and OPA2604 with improved noise performance. Being the lowest noise dual JFET op amp available to date, the LT1113 can replace many bipolar op amps that are used in amplifying low level signals from high impedance transducers. The best bipolar op amps will eventually loose out to the LT1113 when transducer



Figure 1. Comparison of LT1113 and LT1124 Total Output 1kHz Voltage Noise Versus Source Resistance

impedance increases due to higher current noise. The low voltage noise of the LT1113 allows it to surpass every dual and most single JFET op amps available. For the best performance versus area available anywhere, the LT1113 is offered in the narrow SO-8 surface mount package with standard pinout and no degradation in performance.

The low voltage and current noise offered by the LT1113 makes it useful in a wide range of applications, especially where high impedance, capacitive transducers are used such as hydrophones, precision accelerometers and photo diodes. The total output noise in such a system is the gain times the RMS sum of the op amp input referred voltage noise, the thermal noise of the transducer, and the op amp bias current noise times the transducer impedance. Figure 1 shows total input voltage noise versus source resistance. In a low source resistance (<5k) application the op amp voltage noise will dominate the total noise. This means the LT1113 will beat out any dual JFET op amp, only the lowest noise bipolar op amps have the edge (at low source resistances). As the source resistance increases from 5k to 50k, the LT1113 will match the best bipolar op amps for noise performance, since the thermal noise of the transducer (4kTR) begins to dominate the total noise. A further increase in source resistance, above 50k, is where the op amp's current noise component

### APPLICATIONS INFORMATION



Figure 2. Noninverting and Inverting Gain Configurations

(2ql<sub>B</sub> R<sub>TRANS</sub>) will eventually dominate the total noise. At these high source resistances, the LT1113 will out perform the lowest noise bipolar op amp due to the inherently low current noise of FET input op amps. Clearly, the LT1113 will extend the range of high impedance transducers that can be used for high signal to noise ratios. This makes the LT1113 the best choice for high impedance, capacitive transducers.

The high input impedance JFET front end makes the LT1113 suitable in applications where very high charge sensitivity is required. Figure 2 illustrates the LT1113 in its inverting and noninverting modes of operation. A charge amplifier is shown in the inverting mode example; here the gain depends on the principal of charge conservation at the input of the LT1113. The charge across the transducer capacitance, C<sub>S</sub>, is transferred to the feedback capacitor C<sub>F</sub>, resulting in a change in voltage, dV, equal to dQ/C<sub>F</sub>. The gain therefore is  $1 + C_F/C_S$ . For unity gain,  $C_F$  should equal the transducer capacitance plus the input capacitance of the LT1113 and R<sub>F</sub> should equal R<sub>S</sub>. In the noninverting mode example, the transducer current is converted to a change in voltage by the transducer capacitance; this voltage is then buffered by the LT1113 with a gain of 1 + R1/R2. A DC path is provided by R<sub>S</sub>, which is either the transducer impedance or an external resistor. Since Rs is usually several orders of magnitude greater than the

parallel combination of R1 and R2,  $R_B$  is added to balance the DC offset caused by the noninverting input bias current and  $R_S$ . The input bias currents, although small at room temperature, can create significant errors over increasing temperature, especially with transducer resistances of up to 100M or more. The optimum value for  $R_B$  is determined by equating the thermal noise (4kTR<sub>S</sub>) to the current noise (2ql<sub>B</sub>) times  $R_S^2$ . Solving for  $R_S$  results in  $R_B = R_S = 2V_T/I_B$ 

$$\left(V_T = \frac{kT}{q} = 26\text{mV at } 25^{\circ}\text{C}\right)$$

A parallel capacitor,  $C_B$ , is used to cancel the phase shift caused by the op amp input capacitance and  $R_B$ .

### **Reduced Power Supply Operation**

The LT1113 can be operated from  $\pm 5V$  supplies for lower power dissipation resulting in lower  $I_B$  and noise at the expense of reduced dynamic range. To illustrate this benefit, let's look at the following example:

An LT1113CS8 operates at an ambient temperature of 25°C with  $\pm 15$ V supplies, dissipating 318mW of power (typical supply current = 10.6mA for the dual). The SO-8 package has a  $\theta_{JA}$  of 190°C/W, which results in a die temperature increase of 60.4°C or a room temperature die operating temperature of 85.4°C. At  $\pm 5$ V supplies, the die tempera-

LINEAR TECHNOLOGY

### APPLICATIONS INFORMATION





### LT1113 Output



### OPA2111 Output



Figure 3. Voltage Follower with Input Exceeding the Common Mode Range ( $V_S = \pm 5V$ )

ture increases by only one third of the previous amount or 20.1°C resulting in a typical die operating temperature of only 45.1°C. A 40 degree reduction of die temperature is achieved at the expense of a 20V reduction in dynamic range. If no DC correction resistor is used at the input, the input referred offset will be the input bias current at the operating die temperature times the transducer resistance (refer to Input Bias and Offset Currents vs Chip Temperature graph in Typical Performance Characteristics section). A 100 mV input  $V_{OS}$  is the result of a 1 nA  $I_{B}$  (at  $85^{\circ}$ C) dropped across a 100M transducer resistance; at ±5V supplies, the input offset is only 28mV (I<sub>B</sub> at 45°C is 280pA). Careful selection of a DC correction resistor (R<sub>B</sub>) will reduce the IR errors due to I<sub>B</sub> by an order of magnitude. A further reduction of IR errors can be achieved by using a DC servo circuit shown in the applications section of this data sheet. The DC servo has the advantage of reducing a wide range of IR errors to the millivolt level over a wide temperature variation. The preservation of dynamic range is especially important when reduced supplies are used, since input bias currents can exceed the nanoamp level for die temperatures over 85°C.

To take full advantage of a wide input common mode range, the LT1113 was designed to eliminate phase reversal. Referring to the photographs shown in Figure 3, the LT1113 is shown operating in the follower mode ( $A_V = +1$ ) at  $\pm 5V$  supplies with the input swinging  $\pm 5.2V$ . The output of the

LT1113 clips cleanly and recovers with no phase reversal, unlike the competition as shown by the last photograph. This has the benefit of preventing lock-up in servo systems and minimizing distortion components. The effect of input and output overdrive on one amplifier has no effect on the other, as each amplifier is biased independently.

### **Advantages of Matched Dual Op Amps**

In many applications the performance of a system depends on the matching between two operational amplifiers rather than the individual characteristics of the two op amps. Two or three op amp instrumentation amplifiers, tracking voltage references and low drift active filters are some of the circuits requiring matching between two op amps.

The well-known triple op amp configuration in Figure 4 illustrates these concepts. Output offset is a function of the difference between the two halves of the LT1113. This error cancellation principle holds for a considerable number of input referred parameters in addition to offset voltage and bias current. Input bias current will be the average of the two noninverting input currents ( $I_B+$ ). The difference between these two currents ( $\Delta I_B+$ ) is the offset current of the instrumentation amplifier. Common mode and power supply rejections will be dependent only on the match between the two amplifiers (assuming perfect resistor matching).



### APPLICATIONS INFORMATION



Figure 4. Three Op Amp Instrumentation Amplifier

The concepts of common mode and power supply rejection ratio match ( $\Delta$ CMRR and  $\Delta$ PSRR) are best demonstrated with a numerical example:

Assume CMRR<sub>A</sub> =  $+50\mu$ V/V or 86dB, and CMRR<sub>B</sub> =  $+39\mu$ V/V or 88dB, then  $\Delta$ CMRR =  $11\mu$ V/V or 99dB; if CMRR<sub>B</sub> =  $-39\mu$ V/V which is still 88dB, then  $\Delta$ CMRR =  $89\mu$ V/V or 81dB

Clearly the LT1113, by specifying and guaranteeing all of these matching parameters, can significantly improve the performance of matching-dependent circuits. Typical performance of the instrumentation amplifier:

Input offset voltage = 0.8mV

Input bias current = 320pA

Input offset current = 10pA

Input resistance =  $10^{11}\Omega$ 

Input noise =  $3.4\mu V_{P-P}$ 

### **High Speed Operation**

The low noise performance of the LT1113 was achieved by making the input JFET differential pair large to maximize the first stage gain. Increasing the JFET geometry also increases the parasitic gate capacitance, which if left unchecked, can result in increased overshoot and ringing. When the feedback around the op amp is resistive ( $R_F$ ), a pole will be created with  $R_F$ , the source resistance and capacitance ( $R_S$ , $C_S$ ), and the amplifier input capacitance ( $C_{IN}$  = 27pF). In closed loop gain configurations and with  $R_S$  and  $R_F$  in the kilohm range (Figure 5), this pole can create excess phase shift and even oscillation. A small capacitor ( $C_F$ ) in parallel with  $R_F$  eliminates this problem. With  $R_S$ ( $C_S$  +  $C_{IN}$ ) =  $R_FC_F$ , the effect of the feedback pole is completely removed.



Figure 5.



### TYPICAL APPLICATIONS

### **Accelerometer Amplifier with DC Servo**



### **Paralleling Amplifiers to Reduce Voltage Noise**



### TYPICAL APPLICATIONS

### Low Noise Light Sensor with DC Servo



### 10Hz Fourth Order Chebyshev Lowpass Filter (0.01dB Ripple)



### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.



### N Package 8-Lead PDIP (Narrow .300 Inch)

(Reference LTC DWG # 05-08-1510 Rev I)



1. DIMENSIONS ARE  $\frac{\text{INCHES}}{\text{MILLIMETERS}}$ 



<sup>\*</sup>THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)

### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

### S8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch)

(Reference LTC DWG # 05-08-1610 Rev G)



### **REVISION HISTORY** (Revision history begins at Rev C)

| REV | DATE  | DESCRIPTION                             | PAGE NUMBER |
|-----|-------|-----------------------------------------|-------------|
| С   | 09/15 | Updated Order Information table format. | 2           |
|     |       | Updated package drawings.               | 15, 16      |



### TYPICAL APPLICATION

### **Light Balance Detection Circuit**



### Unity Gain Buffer with Extended Load Capacitance Drive Capability



### **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                            | COMMENTS                                                         |
|-------------|--------------------------------------------------------|------------------------------------------------------------------|
| LT1028      | Single Low Noise Precision Op Amp                      | $V_{NOISE} = 1.1 \text{nV}/\sqrt{\text{Hz}} \text{ Max}$         |
| LT1124      | Dual Low Noise Precision Op Amp                        | $V_{NOISE} = 4.2 \text{nV} / \sqrt{\text{Hz}} \text{ Max}$       |
| LT1169      | Dual Low Noise Precision JFET Op Amp                   | 10pA I <sub>B</sub>                                              |
| LT1462      | Dual Picoamp I <sub>B</sub> C-Load <sup>™</sup> Op Amp | I <sub>B</sub> = 2pA Max, 10000pF C-Load, I <sub>S</sub> = 45μA  |
| LT1464      | Dual Picoamp I <sub>B</sub> C-Load Op Amp              | I <sub>B</sub> = 2pA Max, 10000pF C-Load, I <sub>S</sub> = 200μA |
| LT1792      | Single Low Noise Precision Op Amp                      | Single LT1113                                                    |
| LT1793      | Single Low Noise Precision Op Amp                      | Single LT1169                                                    |

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Precision Amplifiers category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below:

561681F LT6005HGN#PBF LT6238CGN#PBF LT6238HGN#PBF OP05CN8#PBF OP227GN#PBF LT6020IDD-1#PBF LT1124CS8#TR
NCV20166SN2T1G NCS20166SN2T1G NCS21802MUTBG LT1637MPS8 LT1498IS8 LT1492CS8 TLC27L7CP TLV2473CDR
LMP2234AMA/NOPB LMP7707MA/NOPB 5962-8859301M2A LMP2231AMAE/NOPB LMP2234AMTE/NOPB LMC6022IM/NOPB
LMC6024IM/NOPB LMC6081IMX/NOPB LMP2011MA/NOPB LMP2231AMFE/NOPB LMP2232BMA/NOPB LMP2234AMAE/NOPB
LMP7717MAE/NOPB LMV2011MA/NOPB LT1013DDR TL034ACDR TLC2201AMDG4 TLE2024BMDWG4 TS9222IYDT
TLV2474AQDRG4Q1 TLV2472QDRQ1 TLC4502IDR TLC27M2ACP TLC2652Q-8DG4 OPA2107APG4 TL054AIDR AD8619WARZR7 TLC272CD AD8539ARMZ LTC6084HDD#PBF LT1638CMS8#TRPBF LTC1050CN8#PBF LT1112ACN8#PBF LT11996AIDD#PBF