

### -36V, 600mA Negative Linear Regulator with Programmable Current Limit

### DESCRIPTION

The LT®3090 is a 600mA, low dropout negative linear regulator that is easily parallelable to increase output current or spread heat on surface mounted boards. Designed with a precision current reference followed by a high performance rail-to-rail voltage buffer, this regulator finds use in applications requiring precision output, high current with no heat sink, output adjustability to zero and low dropout voltage. The device can also be configured as a 3-terminal floating regulator.

The LT3090 features fast transient response, high PSRR and output noise as low as  $18\mu V_{RMS}$ . The LT3090 generates a wide output voltage range (0V to -32V) while maintaining unity gain operation. This yields virtually constant bandwidth, load regulation, PSRR and noise, regardless of the programmed output voltage.

The LT3090 supplies 600mA at a typical dropout voltage of 300mV. Operating quiescent current is nominally 1mA and drops to << 1 $\mu$ A in shutdown. A single resistor adjusts the LT3090's precision programmable current limit. The LT3090's positive or negative current monitor either sources a current (0.5mA/A) or sinks a current (1mA/A) proportional to output current. Built-in protection includes reverse output protection, internal current limit with foldback and thermal shutdown with hysteresis.

 $m{\mathcal{O}}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Patent Pending.

#### **FEATURES**

- Output Current: 600mA
- Single Resistor Sets Output Voltage
- 50µA SET Pin Current: ±1% Initial Accuracy
- Programmable Current Limit
- Positive or Negative Output Current Monitor
- Parallelable for Higher Current and Heat Spreading
- Low Dropout Voltage: 300mV
- Low Output Noise: 18µV<sub>RMS</sub> (10Hz to 100kHz)
- Configurable as 3-Terminal Floating Regulator
- Wide Input Voltage Range: -1.5V to -36V
- Rail-to-Rail Output Voltage Range: 0V to -32V
- Positive/Negative Shutdown Logic or UVLO
- Programmable Cable Drop Compensation
- Load Regulation: 1.2mV (1mA to 600mA)
- Stable with 4.7µF Minimum Output Capacitor
- Stable with Ceramic or Tantalum Capacitors
- Thermally Enhanced 12-Lead MSOP and 10-Lead 0.75mm × 3mm × 3mm DFN Packages

#### **APPLICATIONS**

- Post Regulator for Switching Supplies
- Low Noise Instrumentation and RF Supplies
- Rugged Industrial Supplies
- Precision Power Supplies

#### TYPICAL APPLICATION





#### **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                                  |
|-------------------------------------------|
| IN Pin Voltage (Note 3)                   |
| with Respect to GND Pin0.3V, -40V         |
| ILIM Pin Voltage                          |
| with Respect to IN Pin (Note 3)0.3V, 0.7V |
| IMONP Pin Voltage                         |
| with Respect to IN Pin (Note 3)0.3V, 40V  |
| with Respect to GND Pin40V, 20V           |
| with Respect to IMONN Pin40V, 20V         |
| IMONN Pin Voltage                         |
| with Respect to IN Pin (Note 3)0.3V, 40V  |
| with Respect to GND Pin40V, 20V           |
| SHDN Pin Voltage                          |
| with Respect to IN Pin (Note 3)0.3V, 55V  |
| with Respect to GND Pin40V, 20V           |
|                                           |

| SET Pin Voltage                               |
|-----------------------------------------------|
| with Respect to IN Pin (Note 3)0.3V, 36V      |
| with Respect to GND Pin±36V                   |
| SET Pin Current (Note 9)±5mA                  |
| OUT Pin Voltage                               |
| with Respect to IN Pin (Note 3)0.3V, 36V      |
| with Respect to GND Pin±36V                   |
| Output Short-Circuit Duration Indefinite      |
| Operating Junction Temperature Range (Note 2) |
| E-, I-Grade –40°C to 125°C                    |
| MP-Grade –55°C to 150°C                       |
| H-Grade –40°C to 150°C                        |
| Storage Temperature Range65°C to 150°C        |
| Lead Temperature (Soldering, 10 Sec)          |
| MSE Package300°C                              |

### PIN CONFIGURATION



### ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|------------------|-------------------|---------------|---------------------------------|-------------------|
| LT3090EDD#PBF    | LT3090EDD#TRPBF   | LGHJ          | 10-Lead (3mm x 3mm) Plastic DFN | -40°C to 125°C    |
| LT3090IDD#PBF    | LT3090IDD#TRPBF   | LGHJ          | 10-Lead (3mm x 3mm) Plastic DFN | –40°C to 125°C    |
| LT3090HDD#PBF    | LT3090HDD#TRPBF   | LGHJ          | 10-Lead (3mm x 3mm) Plastic DFN | -40°C to 150°C    |
| LT3090MPDD#PBF   | LT3090MPDD#TRPBF  | LGHJ          | 10-Lead (3mm x 3mm) Plastic DFN | –55°C to 150°C    |
| LT3090EMSE#PBF   | LT3090EMSE#TRPBF  | 3090          | 12-Lead Plastic MSOP            | -40°C to 125°C    |
| LT3090IMSE#PBF   | LT3090IMSE#TRPBF  | 3090          | 12-Lead Plastic MSOP            | -40°C to 125°C    |
| LT3090HMSE#PBF   | LT3090HMSE#TRPBF  | 3090          | 12-Lead Plastic MSOP            | -40°C to 150°C    |
| LT3090MPMSE#PBF  | LT3090MPMSE#TRPBF | 3090          | 12-Lead Plastic MSOP            | -55°C to 150°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

LINEAR TECHNOLOGY

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ .

| PARAMETER                                                                                                        | CONDITIONS                                                                                                                                                                                                                                                                                                                                                            |            | MIN              | TYP                      | MAX                                    | UNITS                      |
|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|--------------------------|----------------------------------------|----------------------------|
| Minimum IN Voltage<br>(Note 11)                                                                                  | I <sub>LOAD</sub> = 100mA<br>  I <sub>LOAD</sub> = 600mA                                                                                                                                                                                                                                                                                                              |            | -1.9             | −1.5<br>−1.5             |                                        | V                          |
| SET Pin Current (I <sub>SET</sub> )                                                                              | $V_{IN} = -1.9V$ , $I_{LOAD} = 1$ mA,<br>$-36V < V_{IN} < -1.9V$ , 1 mA $< I_{LOAD} < 600$ mA (Note 5)                                                                                                                                                                                                                                                                | 49.5<br>49 | 50<br>50         | 50.5<br>51               | μA<br>μA                               |                            |
| Output Offset Voltage V <sub>OS</sub> (V <sub>OUT</sub> – V <sub>SET</sub> )                                     | $V_{IN} = -1.9V$ , $I_{LOAD} = 1$ mA,<br>$-36V < V_{IN} < -1.9V$ , 1 mA $< I_{LOAD} < 600$ mA (Note 5)                                                                                                                                                                                                                                                                | •          | −1<br>−2         |                          | 1<br>2                                 | mV<br>mV                   |
| Line Regulation: $\Delta I_{SET}/\Delta V_{IN}$<br>Line Regulation: $\Delta V_{OS}/\Delta V_{IN}$                | $V_{IN} = -1.9V \text{ to } -36V, I_{LOAD} = 1\text{ mA}$<br>$V_{IN} = -1.9V \text{ to } -36V, I_{LOAD} = 1\text{ mA}$                                                                                                                                                                                                                                                |            |                  | 1.5<br>2.5               |                                        | nA/V<br>μV/V               |
| Load Regulation: ΔI <sub>SET</sub><br>Load Regulation: ΔV <sub>OS</sub>                                          | $I_{LOAD}$ = 1mA to 600mA<br>$I_{LOAD}$ = 1mA to 600mA, $V_{IN}$ = -1.9V (Note 6)                                                                                                                                                                                                                                                                                     | •          |                  | 0.5<br>1.2               | 2.5                                    | nA<br>mV                   |
| Output Regulation with SET Pin Voltage Change: $ \Delta I_{SET}/\Delta V_{SET} \\ \Delta V_{OS}/\Delta V_{SET} $ | $V_{SET} = 0V \text{ to } -32V, V_{IN} = -36V, I_{LOAD} = 1\text{ mA}$<br>$V_{SET} = 0V \text{ to } -32V, V_{IN} = -36V, I_{LOAD} = 1\text{ mA}$                                                                                                                                                                                                                      | •          |                  | 0.2<br>2.5               | 1<br>30                                | nΑ/V<br>μV/V               |
| Dropout Voltage<br>V <sub>IN</sub> = V <sub>OUT(NOMINAL)</sub><br>(Note 7)                                       | $\begin{split} I_{LOAD} &= 1 mA \\ I_{LOAD} &= 1 mA \\ I_{LOAD} &= 100 mA \\ I_{LOAD} &= 100 mA \\ I_{LOAD} &= 600 mA \\ I_{LOAD} &= 600 mA \\ I_{LOAD} &= 600 mA \\ \end{split}$                                                                                                                                                                                     | •          |                  | 185<br>195<br>300        | 230<br>270<br>240<br>300<br>360<br>450 | mV<br>mV<br>mV<br>mV<br>mV |
| GND Pin Current<br>V <sub>IN</sub> = V <sub>OUT(NOMINAL)</sub><br>(Note 8)                                       | $\begin{split} I_{LOAD} &= 10 \mu A \\ I_{LOAD} &= 1 m A \\ I_{LOAD} &= 100 m A \\ I_{LOAD} &= 600 m A \end{split}$                                                                                                                                                                                                                                                   | •          |                  | 1<br>1.05<br>2.6<br>11.5 | 1.4<br>1.4<br>5<br>22.5                | mA<br>mA<br>mA<br>mA       |
| Error Amplifier RMS Output<br>Noise (Note 12)                                                                    | $I_{LOAD}$ = 600mA, BW = 10Hz to 100kHz, $C_{OUT}$ = 4.7 $\mu$ F, $C_{SET}$ = 0.1 $\mu$ F                                                                                                                                                                                                                                                                             |            |                  | 18                       |                                        | μV <sub>RMS</sub>          |
| Reference Current RMS<br>Output Noise (Note 12)                                                                  | BW = 10Hz to 100kHz                                                                                                                                                                                                                                                                                                                                                   |            |                  | 10                       |                                        | nA <sub>RMS</sub>          |
| Ripple Rejection $V_{IN} - V_{OUT} = -1.5V \text{ (Avg)}$                                                        | $\begin{array}{l} V_{RIPPLE} = 500mV_{P-P},  f_{RIPPLE} = 120Hz,  I_{LOAD} = 100mA,  C_{OUT} = 4.7\mu F,  C_{SET} = 0.47\mu F \\ V_{RIPPLE} = 50mV_{P-P},  f_{RIPPLE} = 10kHz,  I_{LOAD} = 600mA,  C_{OUT} = 4.7\mu F,  C_{SET} = 0.47\mu F \\ V_{RIPPLE} = 50mV_{P-P},  f_{RIPPLE} = 1MHz,  I_{LOAD} = 600mA,  C_{OUT} = 4.7\mu F,  C_{SET} = 0.47\mu F \end{array}$ |            | 70               | 85<br>50<br>20           |                                        | dB<br>dB<br>dB             |
| SHDN Pin Turn-ON<br>Threshold                                                                                    | Positive SHDN Rising Negative SHDN Rising (in Magnitude)                                                                                                                                                                                                                                                                                                              | •          | 1.14<br>-1.36    | 1.23<br>-1.27            | 1.32<br>-1.18                          | V                          |
| SHDN Pin Hysteresis                                                                                              | Positive SHDN Hysteresis Negative SHDN Hysteresis                                                                                                                                                                                                                                                                                                                     |            |                  | 180<br>190               |                                        | mV<br>mV                   |
| SHDN Pin Current<br>(Note 10)                                                                                    | $V_{\overline{SHDN}} = 0V$ $V_{\overline{SHDN}} = 15V$ $V_{\overline{SHDN}} = -15V$                                                                                                                                                                                                                                                                                   |            | -7               | 21<br>-4.5               | ±1<br>30                               | μΑ<br>μΑ<br>μΑ             |
| Quiescent Current in<br>Shutdown                                                                                 | $V_{IN} = -6V$ , $V_{\overline{SHDN}} = 0V$<br>$V_{IN} = -6V$ , $V_{\overline{SHDN}} = 0V$                                                                                                                                                                                                                                                                            | •          |                  | 0.1                      | 1<br>10                                | μA<br>μA                   |
| Internal Current Limit<br>(Note 13)                                                                              | $V_{IN} = -1.9V, V_{OUT} = 0V$<br>$V_{IN} = -13V, V_{OUT} = 0V$<br>$V_{IN} = -36V, V_{OUT} = 0V$<br>$V_{IN} = -1.9V, \Delta V_{OUT} < 10mV$                                                                                                                                                                                                                           | •          | 650<br>20<br>630 | 750<br>350<br>35<br>730  | 850<br>60<br>830                       | mA<br>mA<br>mA<br>mA       |
| Programmable Current<br>Limit                                                                                    | Programming Scale Factor: $-36V < V_{IN} < -1.9V$ , $I_{OUT} > 50$ mA (Note 14)<br>Max $I_{OUT}$ : $V_{IN} = -1.9V$ , $R_{ILIM} = 20k$<br>Max $I_{OUT}$ : $V_{IN} = -1.9V$ , $R_{ILIM} = 100k$                                                                                                                                                                        |            | 460<br>85        | 10<br>500<br>100         | 540<br>115                             | A•kΩ<br>mA<br>mA           |



## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C.

| PARAMETER                                 | CONDITIONS                                                                                                                                                                                                                                                                                                 |   | MIN         | TYP              | MAX         | UNITS            |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|------------------|-------------|------------------|
| Positive Current Monitor (Note 15)        | Positive Current Monitoring (IMONP) Scale Factor $I_{OUT} = 600 \text{mA}, \ V_{\text{IN}} = -2.5 \text{V}, \ V_{\text{IMONN}} = 2 \text{V}, \ V_{\text{IMONP}} = 0 \text{V}$ $I_{OUT} = 100 \text{mA}, \ V_{\text{IN}} = -2.5 \text{V}, \ V_{\text{IMONN}} = 2 \text{V}, \ V_{\text{IMONP}} = 0 \text{V}$ | • | 280<br>42.5 | 0.5<br>300<br>50 | 320<br>57.5 | mA/A<br>μΑ<br>μΑ |
| Negative Current Monitor                  | Negative Current Monitoring (IMONN) Scale Factor $I_{OUT} = 600$ mA, $V_{IN} = -2.5$ V, $V_{IMONN} = 0$ V, $V_{IMONP} = -2.5$ V $I_{OUT} = 100$ mA, $V_{IN} = -2.5$ V, $V_{IMONN} = 0$ V, $V_{IMONP} = -2.5$ V                                                                                             | • | 560<br>85   | 1<br>600<br>100  | 640<br>115  | mA/A<br>μΑ<br>μΑ |
| Minimum Required Load<br>Current (Note 4) | $-36V < V_{1N} < -1.9V$                                                                                                                                                                                                                                                                                    | • | 10          |                  |             | μА               |
| Thermal Regulation ISET                   | 10ms Pulse                                                                                                                                                                                                                                                                                                 |   |             | 0.04             |             | %/W              |

- **Note 1.** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
- **Note 2.** The LT3090 is tested and specified under pulsed load conditions such that  $T_J \cong T_A$ . The LT3090E is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the –40°C to 125°C operating temperature range are assured by design, characterization, and correlation with statistical process controls. The LT3090I is guaranteed over the full –40°C to 125°C operating junction temperature range. The LT3090MP is 100% tested and guaranteed over the full –55°C to 150°C operating junction temperature range. The LT3090H is 100% tested at the 150°C operating junction temperature. High junction temperatures degrade operating lifetimes. Operating lifetime is derated at junction temperatures greater than 125°C.
- Note 3. Parasitic diodes exist internally between the OUT, SET, ILIM, SHDN, IMONP, IMONN, and GND pins and the IN pin. Do not drive OUT, SET, ILIM, SHDN, IMONP, IMONN, and GND pins more than 0.3V below the IN pin during fault conditions. These pins must remain at a voltage more positive than IN during normal operation.
- **Note 4.** The LT3090 may go out of regulation if the minimum output current requirement is not satisfied.
- **Note 5.** Maximum junction temperature limits operating conditions. The regulated output voltage specification does not apply for all possible combinations of input voltage and output current, primarily due to the internal current limit foldback which decreases current limit at  $V_{OUT} V_{IN} \ge 7V$ . If operating at maximum output current, limit the input voltage range. If operating at maximum input voltage, limit the output current range.

- Note 6. Load regulation is Kelvin sensed at the package.
- **Note 7.** Dropout voltage is the minimum output-to-input voltage differential needed to maintain regulation at a specified output current. In dropout, the output voltage is:  $V_{IN} + V_{DROPOUT}$ .
- **Note 8.** GND pin current is tested with  $V_{IN} = V_{OUT(NOMINAL)}$  and a current source load. Therefore, the device is tested while operating in dropout. This is the worst-case GND pin current. GND pin current decreases at higher input voltages.
- **Note 9.** The SET pin is clamped to OUT with diodes through 12k resistors. These resistors and diodes only carry current under transient overloads or fault conditions.
- **Note 10.** Positive SHDN pin current flows into the SHDN pin.
- **Note 11.** The SHDN threshold must be met to ensure device operation.
- **Note 12.** Output noise decreases by adding a capacitor across the voltage setting resistor. Adding this capacitor bypasses the voltage setting resistor's thermal noise as well as the reference current's noise. Output noise then equals the error amplifier noise (see Applications Information section).
- **Note 13.** The internal back-up current limit circuitry incorporates foldback protection that decreases current limit for  $V_{OUT} V_{IN} \ge 7V$ . Some level of output current is provided at all  $V_{OUT} V_{IN}$  differential voltages. Please consult the Typical Performance Characteristic graph for current limit vs  $V_{OUT} V_{IN}$ .
- **Note 14.** The current limit programming scale factor is specified while the internal backup current limit is not active. Please note that the internal current limit has foldback protection for  $V_{OUT}$ -to- $V_{IN}$  differentials greater than 7V.
- Note 15. For positive current monitoring, bias IMONN to  $\geq$  2V above IMONP.



### TYPICAL PERFORMANCE CHARACTERISTICS $T_J = 25^{\circ}C$ , unless otherwise noted.



















## TYPICAL PERFORMANCE CHARACTERISTICS $T_J = 25^{\circ}C$ , unless otherwise noted.



















### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_J = 25$ °C, unless otherwise noted.



















3090fa

LINEAD

### TYPICAL PERFORMANCE CHARACTERISTICS $T_J = 25$ °C, unless otherwise noted.



















### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_J = 25$ °C, unless otherwise noted.

#### Output Noise: 10Hz to 100kHz



V<sub>IN</sub>: -3.5V C<sub>OUT</sub>: 4.7μF, **C<sub>SET</sub>: 20pF** V<sub>OUT</sub>: –2V I<sub>L</sub>: 600mA

#### Output Noise: 10Hz to 100kHz



V<sub>IN</sub>: -3.5V C<sub>OUT</sub>: 4.7μF, **C<sub>SET</sub>: 0.1μF** V<sub>OUT</sub>: –2V

I<sub>L</sub>: 600mA

#### Load Transient Response, -3V<sub>OUT</sub>



I<sub>LOAD</sub>: 20mA TO 600mA C<sub>OUT</sub>: 4.7μF, C<sub>SET</sub>: 0.1μF V<sub>OUT</sub>: –3V V<sub>IN</sub> = –4V, SHDN = IN

#### **Line Transient Response**



V<sub>IN</sub>: -5V TO -4V C<sub>OUT</sub>: 4.7μF, C<sub>SET</sub>: 0.1μF V<sub>OUT</sub>: –3V I<sub>L</sub>: 600mA, SHDN = IN

#### Slow Input Supply Ramp-Up and Ramp-Down



V<sub>IN</sub>: -5V TO 0V C<sub>OUT</sub>: 4.7μF, C<sub>SET</sub>: 0.1μF V<sub>OUT</sub>: -3V <u>TO 0V</u> I<sub>L</sub>: 600mA,  $\overline{\text{SHDN}} = \text{IN}$ 

#### **Fast Input Supply Start-Up**



V<sub>IN</sub>: 0V TO -5V C<sub>OUT</sub>: 4.7μF, C<sub>SET</sub>: 100pF V<sub>OUT</sub>: 0V TO -3V I<sub>L</sub>: 600mA, SHDN = IN

#### **Fast Input Supply Start-Up**



 $V_{IN}$ : 0V TO -5V  $C_{OUT}$ : 4.7 $\mu$ F,  $C_{SET}$ : 0.1 $\mu$ F  $V_{OUT}$ : 0V TO -3V  $I_L$ : 600mA,  $\overline{SHDN}$  = IN

### PIN FUNCTIONS (DFN/MSOP)

IN (Pins 1, 2, Exposed Pad 11/1, 2, 3, Exposed Pad 13): Input. These pins supply power to the regulator. The exposed backside pad of the DFN and MSOP packages is an electrical connection to IN and the device's substrate. For proper electrical and thermal performance, tie all IN pins together and tie IN to the exposed backside of the package on the PCB. See the Applications Information section for thermal considerations and calculating junction temperature. The LT3090 requires a bypass capacitor at IN. In general, a battery's output impedance rises with frequency, so include a bypass capacitor in battery powered applications. An input bypass capacitor in the range of 2.2µF to 4.7µF generally suffices, but applications with large load transients or longer input lines may require higher input capacitance to prevent input supply droop or input ringing.

**ILIM (Pin 3/4):** Current Limit Programming Pin. Connecting an external resistor between the ILIM and IN pins programs the current limit set point. For best accuracy, Kelvin connect this resistor to the IN pins. The programming scale factor is nominally  $10A \cdot k\Omega$ . Current limit is accurate to  $\pm 8\%$  over temperature. If unused, tie ILIM to IN and the internal current limit protects the part. A parasitic substrate diode exists between the LT3090's ILIM and IN pins. Therefore, do not drive ILIM more than 0.3V below IN during normal operation or during a fault condition.

**IMONP (Pin 4/5):** Positive Current Monitoring Pin. For positive current monitoring, connect a resistor between IMONP and GND. IMONP sources current equal to 1/2000 of output current. For negative current monitoring, tie this pin to IN. For proper operation, IN and IMONP must be at least 2V below IMONN. If unused, tie IMONP to IN. A parasitic substrate diode exists between the LT3090's IMONP and IN pins. Therefore, do not drive IMONP more than 0.3V below IN during normal operation or during a fault condition.

**IMONN (Pin 5/6):** Negative Current Monitoring Pin. For negative current monitoring, connect a resistor between IMONN and GND. IMONN sinks current equal to 1/1000 of output current. For positive current monitoring, bias IMONN

to a positive supply voltage (at least 2V above IMONP). If unused, tie IMONN to the GND pin. A parasitic substrate diode exists between the LT3090's IMONN and IN pins. Therefore, do not drive IMONN more than 0.3V below IN during normal operation or during a fault condition.

SHDN (Pin 6/7): Shutdown. Use the SHDN pin to put the LT3090 into a micropower shutdown state and to turn off the output voltage. The SHDN function is bidirectional, allowing either positive or negative logic to turn the regulator ON/OFF. The SHDN pin threshold voltages are referenced to GND. The output of the LT3090 is OFF if the SHDN pin is pulled within ±0.45V of GND. Driving the SHDN pin more than ±1.4V turns the LT3090 ON. Drive the SHDN pin with either a logic gate or with open collector/drain logic using a pull-up resistor. The resistor supplies the pull-up current of the open collector/drain gate. The maximum SHDN pin current is 7µA out of the pin (for negative logic) or 30µA into the pin (for positive logic). If the  $\overline{SHDN}$  function is unused, connect the SHDN pin to V<sub>IN</sub> or a positive bias voltage to turn the device ON. Do not float the SHDN pin. As detailed in the Applications Information section, the SHDN pin can also be used to set a programmable undervoltage lockout (UVLO) threshold. A parasitic diode exists between the LT3090's SHDN and IN pins. Therefore, do not drive SHDN more than 0.3V below IN during normal operation or during a fault condition.

**SET (Pin 7/8):** SET. This pin is the inverting input to the error amplifier and the regulation setpoint for the device. A precision fixed current of 50μA flows into this pin. Connecting a resistor from SET to GND programs the LT3090's output voltage. Output voltage range is from zero to the –36V absolute maximum rating. Adding a bypass capacitor from SET to GND improves transient response, PSRR, noise performance and soft starts the output. Kelvin connect the GND side of the SET pin resistor to the load for optimum load regulation performance. A parasitic substrate diode exists between the LT3090's SET and IN pins. Therefore, do not drive SET more than 0.3V below IN during normal operation or during a fault condition.



### PIN FUNCTIONS (DFN/MSOP)

**GND** (Pin 8/9): Ground. This pin supplies the LT3090's quiescent current and the drive current to the NPN pass transistor. The LT3090's GND pin is highly versatile. Depending on application's requirements, it can be tied to the system ground, a positive voltage, or the OUT pin. A parasitic substrate diode exists between the LT3090's GND and IN pins. Therefore, do not drive GND more than 0.3V below IN during normal operation or during a fault condition.

**OUT (Pins 9, 10/10, 11, 12):** Output. These pins supply power to the load. Tie all OUT pins together for best performance. Use a minimum output capacitor of  $4.7\mu F$  with an

ESR less than  $0.5\Omega$  to prevent oscillations. As mentioned in the Electrical Characteristics table, a minimum load current of  $10\mu A$  is required to prevent instability. Large load transient applications require larger output capacitors to limit peak voltage transients. See the Applications Information section for more information on output capacitance. A parasitic substrate diode exists between OUT and IN pins of the LT3090. Therefore, do not drive OUT more than 0.3V below IN during normal operation or during a fault condition.

#### **BLOCK DIAGRAM**





The LT3090 is a 600mA, rail-to-rail output, negative low dropout linear regulator featuring very low output noise, high bandwidth, precision programmable current limit, precision positive or negative current monitor, and bidirectional shutdown. The LT3090 supplies 600mA at a typical dropout voltage of 300mV. Unlike other devices, the LT3090 does not require a separate supply to achieve low dropout performance. The 1mA quiescent current drops to well below 1µA in shutdown.

The LT3090 is easy to use and incorporates all of the protection features expected in high performance regulators. Included are short circuit protection, safe operating area protection, as well as thermal shutdown with hysteresis. In bipolar supply applications where the regulator's load is returned to a positive supply, OUT can be pulled above GND up to 36V and still allow the LT3090 to safely startup.

#### **Output Voltage**

The LT3090 incorporates a zero TC 50µA reference current source that flows into the SET pin. The SET pin is the inverting input of the error amp. Connecting a resistor from SET to ground generates a voltage that becomes the reference point for the error amplifier (see Figure 1). The reference voltage is a straight multiplication of the SET pin current and the resistor value (Ohm's Law, V = I • R). The rail-to-rail error amp's unity gain configuration produces a low impedance voltage on its noninverting input, i.e. the OUT pin. Output voltage is programmable from OV (using zero  $\Omega$  resistor) to  $V_{\text{IN}}$  plus dropout. Table 1 lists many common output voltages and its corresponding 1% RSET resistance.

Table 1. 1% Resistor for Common Output Voltages

| R <sub>SET</sub> (kΩ) |
|-----------------------|
| 49.9                  |
| 60.4                  |
| 66.5                  |
| 100                   |
| 243                   |
| 301                   |
|                       |

The benefits of using a current reference, as opposed to a voltage reference as in conventional regulators such as the LT1185, LT1175, LT1964 and LT3015, is that the device always operates in unity gain configuration – regardless of the programmed output voltage. This allows the LT3090 to have loop gain, frequency response, and bandwidth independent of the output voltage. Moreover, none of the error amp gain is needed to amplify the set pin voltage to a higher output voltage (in magnitude). As a result, output load regulation is specified in terms of millivolts and not a fixed percentage of the output voltage.

Since the zero TC current source is very accurate, the SET pin resistor is the limiting factor in achieving high accuracy; hence, it must be a precision resistor. Moreover, any leakage paths to and from the SET pin create errors in the output voltage. If necessary, use high quality insulation (e.g. Teflon, Kel-F); moreover, cleaning of all insulating surfaces to remove fluxes and other residues may be required. High humidity environments may require a surface coating at the SET pin to provide a moisture barrier.

Minimize board leakage by encircling the SET pin with a guard ring operated at a potential close to itself – ideally the guard ring should be tied to the OUT pin. Guarding both sides of the circuit board is required. Bulk leakage



Figure 1. Basic Adjustable Regulator

LINEAR TECHNOLOGY

reduction depends on the guard ring width. Leakages as small as 50nA into or out of the SET pin creates a 0.1% error in the reference voltage. Leakages of this magnitude, coupled with other sources of leakage, can cause significant errors in the output voltage, especially over wide operating temperature range. Figure 2 illustrates a typical guard ring layout technique.

If guard ring techniques are used, then SET pin stray capacitance is practically eliminated. Since the SET pin is a high impedance node, unwanted signals may couple into the SET pin and cause erratic behavior. This is most noticeable when operating with a minimum output capacitor at light load currents. The simplest remedy is to bypass the SET pin with a small capacitance to ground – 100pF is generally sufficient.



Figure 2. Guard Ring Layout for DFN

#### Stability and Input Capacitance

The LT3090 is stable with a minimum of  $4.7\mu F$  capacitor placed at the IN pin. Low ESR ceramic capacitors can be used. However, in cases where long wires connect the power supply to the LT3090's input and ground, the use of low value input capacitors combined with a large output load current may result in instability. The resonant LC tank circuit formed by the wire inductance and the input capacitor is the cause and not because of LT3090 instability.

The self inductance, or isolated inductance, of a wire is directly proportional to its length. However, the wire diameter has less influence on its self inductance. For example, the self inductance of a 2-AWG isolated wire with a diameter of 0.26" is about half the inductance of a

30-AWG wire with a diameter of 0.01". One foot of 30-AWG wire has 465nH of self inductance.

Several methods exist to reduce a wire's self inductance. One method divides the current flowing towards the LT3090 between two parallel conductors. In this case, placing the wires further apart reduces the inductance; up to a 50% reduction when placed only a few inches apart. Splitting the wires connects two equal inductors in parallel. However, when placed in close proximity to each other, mutual inductance adds to the overall self inductance of the wires. The second and most effective technique to reduce overall inductance is to place the forward and return current conductors (the input wire and the ground wire) in close proximity. Two 30-AWG wires separated by 0.02" reduce the overall self inductance to about one-fifth of a single wire.

If a battery, mounted in close proximity, powers the LT3090, a 4.7µF input capacitor suffices for stability. However, if a distantly located supply powers the LT3090, use a larger value input capacitor. Use a rough guideline of 1µF (in addition to the 4.7µF minimum) per 8" of wire length. The minimum input capacitance needed to stabilize the application also varies with power supply output impedance variations. Placing additional capacitance on the LT3090's output also helps. However, this requires an order of magnitude more capacitance in comparison with additional LT3090 input bypassing. Series resistance between the supply and the LT3090 input also helps stabilize the application; as little as  $0.1\Omega$  to  $0.5\Omega$  suffices. This impedance dampens the LC tank circuit at the expense of dropout voltage. A better alternative is to use higher ESR tantalum or electrolytic capacitors at the LT3090 input in place of ceramic capacitors.

#### **Stability and Output Capacitance**

The LT3090 requires an output capacitor for stability. It is stable with low ESR capacitors (such as ceramic, tantalum or low ESR electrolytic). A minimum output capacitor of  $4.7\mu F$  with an ESR of  $0.5\Omega$  or less is recommended to prevent oscillations. Larger values of output capacitance



decrease peak output deviations during a load transient. The LT3090 requires a minimum  $10\mu A$  load current to maintain stability under all operating conditions.

Give extra consideration to the use of ceramic capacitors. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior across temperature and applied voltage. The most common dielectrics used are specified with EIA temperature characteristic codes of Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics are good for providing high capacitance in small packages, but they have strong voltage and temperature coefficients as shown in Figures 3 and 4. When used with a 5V regulator, a 16V  $10\mu F$  Y5V capacitor can exhibit an effective value as low as  $1\mu F$  to  $2\mu F$  for the DC bias voltage applied over the operating temperature range.



Figure 3. Ceramic Capacitor DC Bias Characteristics



Figure 4. Ceramic Capacitor Temperature Characteristics

The X5R and X7R dielectrics result in more stable characteristics, and are thus more suitable for use as the regulator's output capacitor. The X7R dielectric has better stability across temperature, while X5R is less expensive and is available in higher values. Nonetheless, care must still be exercised when using X5R and X7R capacitors. The X5R and X7R codes only specify operating temperature range and the maximum capacitance change over temperature. While capacitance change due to DC bias for X5R and X7R is better than Y5V and Z5U dielectrics, it can still be significant enough to drop capacitance below sufficient levels. Capacitor DC bias characteristics tend to improve as component case size increases, but verification of expected capacitance at the operating voltage is highly recommended.

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates a voltage across its terminals due to mechanical stress upon it, similar to how a piezoelectric microphone works. For a ceramic capacitor the stress can be induced by mechanical vibrations within the system or due to thermal transients.

#### **Output Noise Analysis**

The LT3090 offers many advantages with respect to noise performance. Traditional linear regulators have several sources of noise. The most critical noise sources for an LDO are its voltage reference, the error amplifier, the noise of the resistors in the divider network setting output voltage and the noise gain created by this resistor divider.

Many low noise regulators pin out the voltage reference to allow for bypassing and noise reduction of the reference. Unlike other linear regulators, the LT3090 does not use a traditional voltage reference, but instead it uses a 50µA current source reference. That current operates with typical noise current levels of 31.6pA/ $\sqrt{\text{Hz}}$  (10nA<sub>RMS</sub> over a 10Hz to 100kHz bandwidth). The voltage noise equals the noise current multiplied by the resistor value. The resistor itself generates spot noise equal to  $\sqrt{4\text{KTR}}$  (whereby K = Boltzmann's constant, 1.38 • 10<sup>-23</sup> J/K and T is the absolute temperature) which is RMS summed with the reference current noise.

LINEAR TECHNOLOGY

One problem that conventional linear regulators face is that the resistor divider setting  $V_{OUT}$  gains up the reference noise. In contrast, the LT3090's unity gain follower architecture presents no gain from the SET pin to the output. Therefore, output noise is virtually independent of the output voltage setting if a capacitor bypasses the SET pin. Resultant output noise is then set by the error amplifier's noise, typically  $57\text{nV}/\sqrt{\text{Hz}}$  ( $18\mu\text{V}_{RMS}$  in a 10Hz to 100kHz bandwidth).

Curves in the Typical Performance Characteristics section show noise spectral density and peak-to-peak noise characteristics for both the reference current and the error amplifier over a 10Hz to 100kHz bandwidth.

## Set Pin (Bypass) Capacitance: Output Noise, PSRR, Transient Response and Soft-Start

Bypassing the SET pin's voltage setting resistor with a capacitor lowers output noise. The Typical Performance Characteristics section illustrates that connecting a  $0.1\mu F$  from SET to GND yields output noise as low as  $18\mu V_{RMS}$ . Paralleling multiple LT3090s further reduces noise by  $\sqrt{N}$ , for N parallel regulators. Curves in the Typical Performance Characteristics section show noise spectral density and peak-to-peak noise characteristics for the error amplifier for different values of bypass capacitance.

Use of a SET pin bypass capacitor also improves PSRR and transient response performance. It is important to note that any bypass capacitor leakage deteriorates the LT3090's DC regulation. Capacitor leakage of even 50nA is a 0.1% DC error. Therefore, LTC recommends the use of a good quality low leakage capacitor.

The final benefit of using a SET pin bypass capacitor is that it soft starts the output and limits inrush current. The R-C time constant, formed by the SET pin resistor and capacitor, controls soft-start time. Ramp-up rate from 0 to 90% of nominal  $V_{OUT}$  is:

$$t_{SS} \approx 2.3 \bullet R_{SET} \bullet C_{SET}$$

For applications requiring higher accuracy or an adjustable output voltage, the SET pin may be actively driven by an external voltage source capable of sourcing  $50\mu A$  – the application limitations are the creativity and ingenuity of the circuit designer. For instance, connecting a precision

voltage reference to the SET pin removes any errors in output voltage due to the reference current and resistor tolerances.

#### Shutdown/UVLO

The SHDN pin is used to put the LT3090 into a micropower shutdown state. The LT3090 has an accurate –1.27V turn-ON threshold on the SHDN pin. This threshold can be used in conjunction with a resistor divider from the input supply to define an accurate undervoltage lockout (UVLO) threshold for the regulator. The SHDN pin current (at the threshold) needs to be considered when determining the resistor divider network. See the Typical Performance curves for SHDN pin current vs SHDN pin voltage.

Moreover, since the  $\overline{SHDN}$  pin is bidirectional, it can be taken beyond  $\pm 1.4V$  to turn-ON the LT3090. In bipolar supply applications, the positive  $\overline{SHDN}$  threshold can be used to sequence the turn-ON of LT3090 after the positive regulator has turned on.

#### **Current Monitoring (IMONN and IMONP)**

The LT3090 incorporates precision positive or negative current monitor. As illustrated in the Block Diagram, the negative current monitor pin (IMONN) sinks current proportional (1:1000) to the output current while the positive current monitor pin (IMONP) sources current proportional (1:2000) to the output current. For proper operation, ensure IMONN is at least 2V above IN and IMONP.

As highlighted in Figure 5, for a negative current monitor application, tie IMONP to IN and tie IMONN through a



**Figure 5: Negative Output Current Monitor** 



resistor to GND – this generates a negative voltage (proportional to output current) on IMONN. Furthermore, as illustrated in Figure 6, the negative current monitor pin can also be used for cable drop compensation. Cable drop compensation corrects for load dependent voltage drop caused by a resistive connection between the LT3090's OUT pin and its load.



Figure 6. Simple Cable Drop Compensation

For a positive current monitor application, as illustrated in Figure 7, tie IMONP through a resistor to GND—this generates a positive voltage (proportional to output current) on IMONP. And tie IMONN to a supply at least 2V above the maximum operating IMONP voltage.



Figure 7. Positive Output Current Monitor

When unused, IMONN and IMONP pins can be left floating; however, this slightly reduces ( $\sim$ 5%) the device's internal current limit. Hence, if the current monitor functionality is not used, as shown in Figure 1, it is recommended to tie IMONN to GND and IMONP to IN.

The LT3090's positive or negative current monitor circuitry is designed to remain accurate even under short circuit or dropout conditions.

#### **Externally Programmable Current Limit**

The ILIM pin internally regulates to 225mV above IN. Connecting a resistor from ILIM to IN sets the current flowing out of the ILIM pin, which in turn programs the LT3090's current limit. The programming scale factor is  $10k\Omega \bullet A$ . For example, a 20k resistor between ILIM and IN programs current limit to 500mA. For good accuracy, Kelvin connect this resistor to the LT3090's IN pin.

In cases where the OUT-to-IN differential is greater than 7V, the LT3090's foldback circuitry decreases the internal current limit. Therefore, internal current limit may override the externally programmed current limit level to keep the LT3090 within its Safe-Operating-Area (SOA). See the Internal Current Limit vs Input-to-Output differential graph in the Typical Performance Characteristics section.

ILIM can be tied to IN if external programmable current limit is not needed. However, because the ILIM pin is internally regulated to 225mV above IN, if ILIM pin is shorted to IN, then this loop will current limit, thereby causing the LT3090's quiescent current to increase by about 300 $\mu$ A. Hence, when unused, it is recommended to tie ILIM to IN through a 10k resistor.

#### **Load Regulation**

The LT3090 does not have a separate Kelvin connection for sensing output voltage. Therefore, it is not possible to provide true remote load sensing. The connectivity resistance between the regulator and the load limits load regulation. The data sheet specification for load regulation is Kelvin sensed at the OUT pin of the package. GND side Kelvin sensing is a true Kelvin connection, with the top of the voltage setting resistor returned to the positive side of the load (see Figure 8). Connected as shown, system load regulation is the sum of the LT3090 load regulation and the parasitic line resistance multiplied by the output current. It is therefore important to keep the negative connection between the regulator and the load as short as possible and to use wide wires or PC board traces.

LINEAD TECHNOLOGY



Figure 8. Connections for Best Load Regulation

#### Floating 3-Terminal Regulator

The LT3090's rail-to-rail error amp allows the LDO to be configured as a floating three-terminal regulator. With proper protection, the LT3090 can be used in arbitrarily high voltage applications. Figure 9 illustrates this configuration. In this mode, the GND pin current is supplied by the load; hence, a minimum 1mA load current is required to maintain regulation. If true zero output voltage operation is required, return the 1mA load current to a positive supply. Note that in three terminal operation, the minimum input voltage is now the device's dropout voltage. Furthermore, the ILIM pin is internally regulated to 225mV above IN. This servo loop will current limit if ILIM is shorted to IN, thereby causing LT3090's quiescent current to increase by about 300µA. Hence, when unused, it is recommended to tie ILIM to IN through a 10k resistor.



Figure 9. Floating 3-Terminal Adjustable Regulator

It is important to note that in a floating configuration and with slow  $V_{IN}$  ramp-up and ramp-down (as shown in Figures 10 and 11), the LT3090 may exhibit oscillations during start-up if  $\overline{SHDN}$  is tied to  $V_{IN}$ . This occurs because the  $\overline{SHDN}$  comparator's turn-ON and turn-OFF thresholds are referenced to the GND pin of LT3090. Since in floating configuration the GND pin of LT3090 is tied to the OUT pin, which is slowly increasing as  $V_{IN}$  is ramping up, the reference point for the  $\overline{SHDN}$  comparator is changing; hence, it causes start-up oscillations. This oscillation can be minimized by placing at least  $0.1\mu F$  and  $15\mu F$  capacitor at the SET and OUT pins, respectively—although it won't be eliminated, as per Figures 10 and 11 below. For fast  $V_{IN}$  ramp-up and ramp-down the LT3090 does not oscillate.

If however, the  $\overline{SHDN}$  pin is tied to a positive supply, 1.3V and above (as shown in Figure 12), then there are no start-up oscillations and a 4.7µF minimum output capacitor can be used—but having some SET pin capacitance is still recommended. In addition to tying the GND pin to the OUT pin (for floating configuration), the GND pin of LT3090 can also be tied to a positive voltage as shown in the next section.



Figure 10. Floating Mode: Input Supply Ramp-Up



Figure 11. Floating Mode: Input Supply Ramp-Down





Figure 12. Floating Mode: Input Supply Ramp-Up and Down Using Positive SHDN

#### GND Pin Versatility of LT3090

For applications requiring very low output voltages such as below -1V, the minimum input voltage of -1.9V limits how low  $V_{IN}$  can drop before the device stops regulating. As shown in Figure 13, this results in a much higher dropout voltage set by the minimum  $V_{IN}$  specification rather than the actual dropout of the NPN pass device.



Figure 13. Generating Very Low Output Voltages

A solution to this problem is available from the LT3090 architecture and the flexibility in how its GND pin can be connected. The GND pin does not need to be connected to system ground! It can be connected to a positive voltage as well. If the GND pin of LT3090 is tied to a positive voltage that is at least 1.9V above  $V_{\text{IN}}$ , then  $V_{\text{IN}}$  can be

set below the LT3090's –1.9V minimum input voltage. As long as there is 1.9V between IN and GND pins of LT3090, the minimum operating voltage is satisfied. Now it can operate with much lower dropout voltage, with the device dropout set by the pass device as illustrated in Figure 14.



Figure 14. Low Dropout Operation for Very Low Output Voltages

Note that if the LT3090's  $\overline{SHDN}$  capability is not desired, then tie the  $\overline{SHDN}$  pin to  $V_{IN}$ . However, if it is desired to turn the device ON and OFF, then the  $\overline{SHDN}$  logic signal needs to be referenced to the LT3090's GND pin. A simple way to achieve this is shown Figure 15, but the GND pin needs to be at least +1.4V.



Figure 15. GND Pin Referenced SHDN Signal

In summary, the GND pin of LT3090 is highly versatile and can be tied to different places depending on the application's requirements: a) It can be tied to the system GND for low dropout operation for output voltages greater than -1.6V, b) it can be tied to a positive voltage for low dropout operation for very low output voltages, and c) as illustrated in the Floating 3-Terminal Regulator section, the GND pin can be tied to the OUT pin for very high common mode voltage applications.

#### **Direct Paralleling**

Higher output current is obtained by paralleling multiple LT3090s. Tie all SET pins together and all IN pins together. Connect the OUT pins together using small pieces of PC trace (used as a ballast resistor) to equalize the currents in each LT3090. PC trace resistance in  $m\Omega$ /inch is shown in Table 2. Ballasting requires only a tiny area.

Table 2. PC Board Trace Resistance

| WEIGHT (oz) | 10mil WIDTH* | 20mil WIDTH* |
|-------------|--------------|--------------|
| 1           | 54.3         | 27.1         |
| 2           | 27.1         | 13.6         |

<sup>\*</sup>Trace resistance is measured in  $m\Omega$ /in

The small worst-case offset of  $\pm 2$ mV for each paralleled LT3090 minimizes the value of required ballast resistance. Figure 16 illustrates that two LT3090s, each using a  $20m\Omega$  PCB trace ballast resistor, provide better than 80% output current sharing at full load. The  $20m\Omega$  external resistances ( $10m\Omega$  for the two devices in parallel) only adds 12mV of output regulation drop with a 1.2A maximum load. With an output voltage as low as -1.2V, this only adds 1% to the regulation accuracy. If this additional load regulation error is intolerable, circuits shown in the Typical Applications section highlight how to correct this error using the output current monitor function or the master-slave configuration.

Finally, note that more than two LT3090s can be paralleled for higher output current. Paralleling multiple LT3090s is a useful technique for distributing heat on the PCB. For applications with high input-to-output voltage differential, either input series resistors or resistors in parallel with the LT3090s further spread heat.



Figure 16. Parallel Devices

#### **Thermal Considerations**

The LT3090 has internal power and thermal limiting circuitry designed to protect it under overload conditions. The typical thermal shutdown temperature is 165°C with about 8°C of hysteresis. For continuous normal load conditions, do not exceed the maximum junction temperature. It is important to consider all sources of thermal resistance from junction to ambient. This includes junction-to-case, case-to-heat sink interface, heat sink resistance or circuit board-to-ambient as the application dictates. Additionally, consider all heat sources in close proximity to the LT3090.

The undersides of the DFN and MSOP packages have exposed metal from the lead frame to the die attachment. Both packages allow heat to directly transfer from the die junction to the PCB metal to limit the maximum operating

junction temperature. The dual-in-line pin arrangement allows metal to extend beyond the ends of the package on the topside (component side) of the PCB. Connect this metal to IN on the PCB. The multiple IN and OUT pins of the LT3090 further assist in spreading heat to the PCB.

For surface mount devices, heat sinking is accomplished by using the heat spreading capabilities of the PCB and its copper traces. Copper board stiffeners and plated throughholes can also be used to spread the heat generated by power devices.

Table 3. Measured Thermal Resistance for DFN Package

| СОРРЕ               | R AREA              | BOARD AREA          | THERMAL    |
|---------------------|---------------------|---------------------|------------|
| Top Side*           | Bottom Side         |                     | RESISTANCE |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 34°C/W     |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 34°C/W     |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 35°C/W     |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 36°C/W     |

<sup>\*</sup>Device is mounted on topside

Table 4. Measured Thermal Resistance for MSOP Package

| COPPE               | R AREA              | BOARD AREA          | THERMAL    |
|---------------------|---------------------|---------------------|------------|
| Top Side*           | Bottom Side         |                     | RESISTANCE |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 33°C/W     |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 33°C/W     |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 34°C/W     |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 35°C/W     |

<sup>\*</sup>Device is mounted on topside

Tables 3 and 4 list thermal resistance as a function of copper area in a fixed board size. All measurements were taken in still air on a 4 layer FR-4 board with 1oz solid internal planes and 2oz top/bottom external trace planes with a total board thickness of 1.6mm. The four layers were electrically isolated with no thermal vias present. PCB layers, copper weight, board layout and thermal vias affect the resultant thermal resistance. For more information on thermal resistance and high thermal conductivity test boards, refer to JEDEC standard JESD51, notably JESD51-7 and JESD51-12. Achieving low thermal resistance necessitates attentions to detail and careful PCB layout.

#### **Calculating Junction Temperature**

Example: Given an output voltage of -2.5V and input voltage of  $-3.3V \pm 5\%$ , output current range from 1mA to 500mA, and a maximum ambient temperature of 85°C, what is the maximum junction temperature?

The LT3090's power dissipation is:

$$I_{OUT(MAX)} \bullet (V_{IN(MAX)} - V_{OUT}) + I_{GND} \bullet V_{IN(MAX)}$$
 where:

$$I_{OUT(MAX)} = -500 \text{mA}$$

$$V_{IN(MAX)} = -3.465V$$

$$I_{GND}$$
 (at  $I_{OUT} = -500$ mA and  $V_{IN} = -3.465$ V) =  $-6.5$ mA

Thus:

$$P = (-0.5A) \cdot (-3.465V + 2.5V) + (-6.5mA) \cdot (-3.465V)$$
  
= 0.505W

Using a DFN package, the thermal resistance is in the range of 34°C/W to 36°C/W depending on the copper area. Therefore, the junction temperature rise above ambient approximately equals:

$$0.505W \cdot 35^{\circ}C/W = 18^{\circ}C$$

The maximum junction temperature equals the maximum ambient temperature plus the maximum junction temperature rise above ambient:

$$T_{JMAX} = 85^{\circ}C + 18^{\circ}C = 103^{\circ}C$$

#### **Overload Recovery**

Like many monolithic power regulators, the LT3090 incorporates safe-operating-area (SOA) protection. The SOA protection activates at output-to-input differential voltage greater than 7V. The SOA protection decreases current limit as output-to-input differential increases and keeps the power transistor inside a safe operating region for all values of output-to-input voltage up to the LT3090's Absolute Maximum Ratings. The LT3090 provides some level of output current for all values of output-to-input differential. Refer to the Current Limit curve in the Typical Performance Characteristics section. When power is first

LINEAR TECHNOLOGY

applied and input voltage rises, the output follows the input and keeps the output-to-input differential low to allow the regulator to supply large output current and startup into high current loads.

Due to current limit fold back, however, at high input voltages, a problem can occur if the output voltage is low and the load current is high. Such situations occur after the removal of a short-circuit or if the shutdown pin is pulled high after the input voltage has already turn ON. The load line for such a load intersects the output current curve at two points. If this happens, the regulator has two stable output operating points. With this double intersection, the input power supply may need to be cycled down to zero and brought back up again to make the output recover. Other LTC negative linear regulators such as the LT3015, LT1964, and LT1175 also exhibit this phenomenon, so it is not unique to the LT3090.

#### **Protection Features**

The LT3090 incorporates several protection features that make it ideal for use in battery-powered applications. In addition to the normal protection features associated

with monolithic regulators, such as current limiting and thermal limiting, the device also protects itself against reverse output voltages.

Precision current limit and thermal overload protection protect the LT3090 against overload and fault conditions at the device's output. For normal operation, do not allow the junction temperature to exceed 125°C for E- and I-grades and 150°C for H- and MP-grades.

Pulling the LT3090's output above ground induces no damage to the part. If IN is left open circuited or grounded, OUT can be pulled 36V above GND. In this condition, a maximum current of 7mA flows into the OUT pin and out of the GND pin. If IN is powered by a voltage source, OUT sinks the LT3090's (fold back) short-circuit current and protects itself by thermal limiting. In this case, however, grounding the SHDN pin turns off the device and stops OUT from sinking the short-circuit current.



#### **Parallel Devices**



#### Paralleling Devices Using IMONN to Cancel Ballast Resistor Drop



#### Load Sharing without Ballasting (Using IMONP)



#### Paralleling Devices without Ballasting (50mA Minimum Load)



#### **Using Lower Value RSET for Higher Output Voltages**



LINEAR

#### **Constant-Current Constant-Voltage Lab Power Supply**



#### **Low Dropout Operation for Very Low Output Voltages**



#### **Input Supply Tracking**



Floating 3-Terminal Regulator (for Arbitrarily High Voltage Applications)



500mA

#### TYPICAL APPLICATIONS

#### 500mA LED Driver with Grounded LED Tab (Heatsink)

#### 500mA LED Driver with Positive Supply



#### Low Noise Single Inductor Positive-to-Negative Converter



High Efficiency Low Noise Single Inductor Positive-to-Negative Converter with LDO Input-to-Output Control



L: COILCRAFT XAL5050 D: DIODES INC. DFLS230L

M: VN2222

QP: 2N3906 Z: 1N5339B (5.6V)

5V to ±2.5V Low Noise Power Supply



#### **Reference Buffer**



#### **Coincident Tracking Supplies**



#### **Simple Cable Drop Compensation**



#### **Low Noise 4-Quadrant Power Supply**





#### **Two-Terminal Current Source**



#### **Positive Output Current Monitor**



#### **Negative Output Current Monitor**



#### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### **DD Package** 10-Lead Plastic DFN (3mm × 3mm)

(Reference LTC DWG # 05-08-1699 Rev C)







- 1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2).

- 1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2).

  CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
  2. DRAWING NOT TO SCALE
  3. ALL DIMENSIONS ARE IN MILLIMETERS
  4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

  MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
  5. EXPOSED PAD SHALL BE SOLDED BLATED.
- 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



#### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### MSE Package 12-Lead Plastic MSOP, Exposed Die Pad

(Reference LTC DWG # 05-08-1666 Rev G)



3090fa

5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX 6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL

NOT EXCEED 0.254mm (.010") PER SIDE.

### **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                                                     | PAGE NUMBER |
|-----|-------|-----------------------------------------------------------------|-------------|
| Α   | 01/14 | Modified Ripple Rejection test condition 3                      |             |
|     |       | Added units to internal Current Limit spec                      | 3           |
|     |       | Modified ISET Thermal Regulation test condition 4               |             |
|     |       | Modified Load Sharing without Ballasting application circuit 23 |             |
|     |       | Modified Coincident Tracking Supplies application circuit 30    |             |
|     |       | Modified Parallel Devices application circuit                   | 36          |





### **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                                     | COMMENTS                                                                                                                                                              |
|-------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LT1185      | 3A, Negative Linear Regulator                                   | 750mV Dropout Voltage, V <sub>IN</sub> = -6V to -16V, DD-PAK and TO-220 Packages                                                                                      |
| LT1175      | 500mA, Negative Low Dropout<br>Micropower Regulator             | 500mV Dropout Voltage, V <sub>IN</sub> = -4.5V to -20V, N8, S8, DD-PAK, T0-220 and S0T-223                                                                            |
| LT1964      | 200mA, Negative Low Noise Low Dropout<br>Regulator              | 340mV Dropout Voltage, Low Noise: 30μV <sub>RMS</sub> , V <sub>IN</sub> = -1.9V to -20V, DFN and SOT-23 Packages                                                      |
| LT3015      | 1.5A, Fast Transient Response, Negative LDO Regulator           | 310mV Dropout Voltage, Low Noise: $60\mu V_{RMS}$ , $V_{IN}$ = $-2.3V$ to $-30V$ , DFN, MSOP, T0-220 and SOT-223 Packages                                             |
| LT3080      | 1.1A, Parallelable, Low Noise, Low<br>Dropout Linear Regulator  | 300mV Dropout Voltage (2-Supply Operation), Low Noise: 40µV <sub>RMS</sub> , V <sub>IN</sub> : 1.2V to 36V, Single Resistor Output, DFN, MSOP, TO-220 and DD Packages |
| LT3085      | 500mA, Parallelable, Low Noise, Low<br>Dropout Linear Regulator | 275mV Dropout Voltage (2-Supply Operation), Low Noise: 40μV <sub>RMS</sub> , V <sub>IN</sub> : 1.2V to 36V, Single Resistor Output, DFN, MSOP, TO-220 and DD Packages |
| LT3082      | 200mA, Parallelable, Low Noise, Low<br>Dropout Linear Regulator | Low Noise: $33\mu V_{RMS}$ , $V_{IN}$ : 1.2V to 36V, Single Resistor Output, DFN, SOT-223 and SOT-23 Packages                                                         |
| LT3081      | 1.5A, Parallelable, Low Noise, Low<br>Dropout Linear Regulator  | Low Noise: 33µV <sub>RMS</sub> , V <sub>IN</sub> : 1.2V to 36V, Single Resistor Output, DFN, FE, DD-PAK and TO-220 Packages                                           |
| LT3083      | 3A, Parallelable, Low Noise, Low Dropout<br>Linear Regulator    | 310mV Dropout Voltage (2-Supply Operation), Low Noise: 40µV <sub>RMS</sub> , V <sub>IN</sub> : 1.2V to 36V, Single Resistor Output, DFN, MSOP, TO-220 and DD Packages |

LT 0114 REV A PRINTED IN USA

LINEAR
TECHNOLOGY
© LINEAR TECHNOLOGY CORPORATION 2013

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below:

L79M05TL-E PT7M8202B12TA5EX TCR3DF185,LM(CT TCR3DF24,LM(CT TCR3DF285,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF31,LM(CT TCR3DF19,LM(CT TCR3DF125,LM(CT TCR2EN18,LF(S AP2112R5A-3.3TRG1 AP7315-25W5-7 IFX30081LDVGRNXUMA1 NCV47411PAAJR2G AP2113KTR-G1 AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117IH-1.8TRG1 AZ1117ID-ADJTRG1 TCR3DG12,LF MIC5514-3.3YMT-T5 MIC5512-1.2YMT-T5 MIC5317-2.8YM5-T5 SCD7912BTG NCP154MX180270TAG SCD33269T-5.0G NCV8170BMX330TCG NCV8170AMX120TCG NCP706ABMX300TAG NCP153MX330180TCG NCP114BMX075TCG MC33269T-3.5G CAT6243-ADJCMT5T TCR3DG33,LF AP2127N-1.0TRG1 TCR4DG35,LF LT1117CST-3.3 TAR5S15U(TE85L,F) TAR5S18U(TE85L,F) TCR3UG19A,LF TCR4DG105,LF NCV8170AMX360TCG MIC94310-NYMT-T5