# Dual 14-Bit Rail-to-Rail DAC in 16-Lead SSOP Package 

## feATURES

- 14-Bit Monotonic Over Temperature
- Individually Programmable Speed/Power:
$3 \mu$ s Settling Time at $930 \mu \mathrm{~A}$
$8.5 \mu \mathrm{~s}$ Settling Time at $540 \mu \mathrm{~A}$
- 3V to 5V Single Supply Operation
- Maximum Update Rate: 0.9MHz
- Buffered True Rail-to-Rail Voltage Outputs
- User Selectable Gain
- Power-On Reset and Clear Function
- Schmitt Trigger On Clock Input Allows Direct Optocoupler Interface
- Smallest Dual 14-Bit DAC: 16-Lead Narrow SSOP Package


## APPLICATIONS

- Digital Calibration
- Industrial Process Control
- Automatic Test Equipment
- Offset/Gain Adjustment
- Multiplying DAC


## DESCRIPTIOn

The LTC ${ }^{\text {® }} 1654$ is a dual, rail-to-rail voltage output, 14-bit digital-to-analog converter (DAC). It is available in a 16-lead narrow SSOP package, making it the smallest dual 14-bit DAC available. It includes output buffer amplifiers and a flexible serial interface.
The LTC1654 has REFHI pins for each DAC that can be driven up to $\mathrm{V}_{\text {CC }}$. The output will swing from OV to $\mathrm{V}_{\text {CC }}$ in a gain of 1 configuration or $\mathrm{V}_{\mathrm{CC}} / 2$ in a gain of $1 / 2$ configuration. It operates from a single 2.7 V to 5.5 V supply.
The LTC1654 has two programmable speeds: a FAST and SLOW mode with $\pm 1$ LSB settling times of $3 \mu \mathrm{~s}$ or $8.5 \mu \mathrm{~s}$ respectively and supply currents of $930 \mu A$ and $540 \mu \mathrm{~A}$ in the two modes. The LTC1654 also has shutdown capability, power-on reset and a clear function to OV .
$\overline{\mathbf{1 T}}$, LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.
Protected by U.S. Patents, including 5396245.

## BLOCK DIAGRAM



## AßSOLUTE MAXIMUM RATINGS

(Note 1)
$V_{\text {CC }}$ to GND .................................................... -0.5 V to 7.5 V
TTL Input Voltage, REFHI,
REFLO, $X_{1} / X_{1 / 2}$ $\qquad$
Vout SDO
Operating Temperature Range

| LTC1654C | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| LTC1654I | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Maximum Junction Temperature .......................... $125^{\circ} \mathrm{C}$
Storage Temperature Range ................ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) $\qquad$

PACKAGE/ORDER InFORMATION


Consult LTC Marketing for parts specified with wider operating temperature ranges.

ELECTRICAL CHARACTERISTICS The • denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}, \mathrm{V}_{\text {OUT }}$ B unloaded, REFHI A, REFHI B $=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right)$, REFHI A, REFHI $\mathrm{B}=2.048 \mathrm{~V}\left(\mathrm{~V}_{C C}=2.7 \mathrm{~V}\right)$, REFLO $=0 \mathrm{~V}, \mathrm{X}_{1} / \mathrm{X}_{1 / 2}=0 \mathrm{~V}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAC |  |  |  |  |  |  |  |
| n | Resolution |  | $\bullet$ | 14 |  |  | Bits |
|  | Monotonicity |  | $\bullet$ | 14 |  |  | Bits |
| DNL | Differential Nonlinearity | Guaranteed Monotonic (Note 2) | $\bullet$ |  | $\pm 0.3$ | $\pm 1$ | LSB |
| INL | Integral Nonlinearity | Integral Nonlinearity (Note 2) | $\bullet$ |  | $\pm 1.2$ | $\pm 4$ | LSB |
| ZSE | Zero Scale Error | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \end{aligned}$ | $\bullet$ | 0 |  | $\begin{aligned} & 6.5 \\ & 9.0 \end{aligned}$ | mV |
| $\mathrm{V}_{\text {OS }}$ | Offset Error | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \text { (Note 3) } \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \text { (Note 3) } \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & \pm 6.5 \\ & \pm 9.0 \end{aligned}$ | mV mV |
| V ${ }_{\text {OS }}$ TC | Offset Error Tempco |  |  |  | $\pm 15$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Gain Error |  | $\bullet$ |  |  | $\pm 24$ | LSB |
|  | Gain Error Drift |  |  |  | 5 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |

## Power Supply

| $\mathrm{V}_{c c}$ | Positive Supply Voltage | For Specified Performance | $\bullet$ | 2.7 | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {cc }}$ | Supply Current (SLOW/FAST) | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ (Note 5) SLOW <br> $2.7 \mathrm{~V} \leq \mathrm{V}_{c c} \leq 5.5 \mathrm{~V}$ (Note 5) FAST <br> $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 3.3 \mathrm{~V}$ (Note 5) SLOW <br> $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 3.3 \mathrm{~V}$ (Note 5) FAST <br> In Shutdown (Note 5) |  | $\begin{gathered} 540 \\ 930 \\ 350 \\ 680 \\ 3 \end{gathered}$ | $\begin{gathered} 850 \\ 1400 \\ 500 \\ 1000 \\ 10 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

## Op Amp DC Performance

|  | Short-Circuit Current Low | $V_{\text {Out }}$ Shorted to GND | $\bullet$ | 70 | 120 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Short-Circuit Current High | $\mathrm{V}_{\text {Out }}$ Shorted to $\mathrm{V}_{\text {cc }}$ | $\bullet$ | 80 | 120 | mA |
|  | Output Impedance to GND | Input Code $=0$ | $\bullet$ | 40 | 200 | $\Omega$ |
| PSR | Power Supply Rejection | $\begin{aligned} & \text { REFHIA, REFHIB }=4.096 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right) \\ & \text { REFHIA, REFHIB }=2.048 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=3 \mathrm{~V} \pm 10 \%\right) \end{aligned}$ $\text { Input Code = } 16383$ | $\bullet$ |  | 2.5 | mVN |

ELETRICRL CHARACTERISTICS The o denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}, \mathrm{V}_{\text {OUT }}$ b unloaded, REFHI A , REFHI $B=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right)$, REFHI A , REFHI $\mathrm{B}=2.048 \mathrm{~V}\left(\mathrm{~V}_{C C}=2.7 \mathrm{~V}\right)$, REFLO $=0 \mathrm{~V}, \mathrm{X}_{1} / \mathrm{X}_{1 / 2}=0 \mathrm{~V}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC Performance |  |  |  |  |  |  |  |
|  | Voltage Output Slew Rate | (Note 8) SLOW <br> (Note 8) FAST | $\bullet$ | $\begin{aligned} & 0.20 \\ & 1.25 \end{aligned}$ | $\begin{aligned} & \hline 0.9 \\ & 3.8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} / \mu \mathrm{S} \\ & \mathrm{~V} / \mu \mathrm{S} \end{aligned}$ |
|  | Voltage Output Settling Time | (Note 4) to $\pm 1$ LSB, SLOW <br> (Note 4) to $\pm 1$ LSB, FAST |  |  | $\begin{aligned} & 8.5 \\ & 3.0 \end{aligned}$ |  | $\mu \mathrm{S}$ |
|  | Digital Feedthrough | (Note 7) |  |  | 1 |  | $n \mathrm{~V}$-s |
|  | Midscale Glitch Impulse | DAC Switch Between 8000 and 7FFF |  |  | 20 |  | n •的 |
|  | Output Noise Voltage Density | at 10kHz, SLOW <br> at 10 kHz , FAST |  |  | $\begin{aligned} & 170 \\ & 150 \end{aligned}$ |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |

Digital I/O

| $\mathrm{V}_{\mathrm{IH}}$ | Digital Input High Voltage | $V_{C C}=5 \mathrm{~V}$ | $\bullet$ | 2.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Digital Input Low Voltage | $V_{C C}=5 \mathrm{~V}$ | $\bullet$ | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Digital Output High Voltage | $V_{\text {CC }}=5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-1 \mathrm{~mA}, \mathrm{D}_{\text {OUT }}$ Only | $\bullet$ | $\mathrm{V}_{\text {CC }}-0.4$ | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Digital Output Low Voltage | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}, \mathrm{D}_{\text {OUT }}$ Only | $\bullet$ | 0.4 | V |
| $\mathrm{V}_{\text {IH }}$ | Digital Input High Voltage | $V_{C C}=3 \mathrm{~V}$ | $\bullet$ | 2.4 | V |
| $\mathrm{V}_{\text {IL }}$ | Digital Input Low Voltage | $V_{C C}=3 \mathrm{~V}$ | $\bullet$ | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Digital Output High Voltage | $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-1 \mathrm{~mA}, \mathrm{D}_{\text {OUT }}$ Only | $\bullet$ | $\mathrm{V}_{\text {CC }}-0.4$ | V |
| $\mathrm{V}_{\text {OL }}$ | Digital Output Low Voltage | $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}, \mathrm{D}_{\text {OUT }}$ Only | $\bullet$ | 0.4 | V |
| LLEAK | Digital Input Leakage | $\mathrm{V}_{\text {IN }}=$ GND to $\mathrm{V}_{\text {CC }}$ | $\bullet$ | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance | (Note 6) |  | 10 | pF |

## Reference Input

|  | Reference Input Resistance | REFHI to REFLO | $\bullet$ | 30 | 60 | $\mathrm{k} \Omega$ |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
|  | Reference Input Range | (Note 6) | $\bullet$ | 0 | $\mathrm{~V}_{\text {CC }}$ | V |
|  | Reference Input Current | In Shutdown | $\bullet$ |  | 1 | $\mu \mathrm{~A}$ |

Switching Characteristics ( $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V )

| $\mathrm{t}_{1}$ | SDI Valid to SCK Setup |  | $\bullet$ | 30 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{2}$ | SDI Valid to SCK Hold | (Note 6) | $\bullet$ | 0 |  | ns |
| $\mathrm{t}_{3}$ | SCK High Time | (Note 6) | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{4}$ | SCK Low Time | (Note 6) | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{5}$ | $\overline{\text { CS/LD Pulse Width }}$ | (Note 6) | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{6}$ | LSB SCK to $\overline{C S} / \mathrm{LD}$ | (Note 6) | $\bullet$ | 10 |  | ns |
| $\mathrm{t}_{7}$ | $\overline{\text { CS/LD Low to SCK }}$ | (Note 6) | $\bullet$ | 10 |  | ns |
| $\mathrm{t}_{8}$ | SDO Output Delay | $C_{\text {LOAD }}=100 \mathrm{pF}$ | $\bullet$ | 5 | 100 | ns |
| $\mathrm{t}_{9}$ | SCK Low to $\overline{C S} / L D$ Low | (Note 6) | $\bullet$ | 10 |  | ns |
| $\mathrm{t}_{10}$ | $\overline{\mathrm{CLR}}$ Pulse Width | (Note 6) | $\bullet$ | 30 |  | ns |

Switching Characteristics ( $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V )

| $t_{1}$ | SDI Valid to SCK Setup |  | $\bullet$ | 45 | ns |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{t}_{2}$ | SDI Valid to SCK Hold | (Note 6) | $\bullet$ | 0 | ns |
| $\mathrm{t}_{3}$ | SCK High Time | (Note 6) | $\bullet$ | 20 | ns |
| $\mathrm{t}_{4}$ | SCK Low Time | (Note 6) | $\bullet$ | 20 | ns |
| $\mathrm{t}_{5}$ | $\overline{\text { CS} / L D ~ P u l s e ~ W i d t h ~}$ | (Note 6) | $\bullet$ | 20 | ns |
| $\mathrm{t}_{6}$ | LSB SCK to $\overline{\text { CS/LD }}$ | (Note 6) | $\bullet$ | 15 | ns |
| $\mathrm{t}_{7}$ | $\overline{\text { CS/LD Low to SCK }}$ | (Note 6) | $\bullet$ | 15 | ns |

## ELECTRICAL CAPRACTERISTCS The o denotes specifications which apply over the full operating

temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}$, $\mathrm{V}_{\text {OUt }}$ b unloaded, REFHI A, REFHI B $=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right)$, REFHI A, REFHI $\mathrm{B}=2.048 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}\right)$, REFLO $=0 \mathrm{~V}, \mathrm{X}_{1} / \mathrm{X}_{1 / 2}=0 \mathrm{~V}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Switching Characteristics ( $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to 5.5 V ) |  |  |  |  |  |  |  |
| $\mathrm{t}_{8}$ | SDO Output Delay | $C_{\text {LOAD }}=100 \mathrm{pF}$ | $\bullet$ | 5 |  | 150 | ns |
| t9 | SCK Low to $\overline{\mathrm{CS}} / \mathrm{LD}$ Low | (Note 6) | $\bullet$ | 15 |  |  | ns |
| $\mathrm{t}_{10}$ | $\overline{\text { CLR Pulse Width }}$ | (Note 6) | $\bullet$ | 45 |  |  | ns |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: Nonlinearity is defined from low code kL to code 16383. See Applications Information (page 11).
Note 3: Offset error is measured at low code kL. See Applications Information (page 11).

Note 4: DAC switched between code 2 kL and code 16383. See Applications Information (page 11) for definition of low code kL.
Note 5: Digital inputs at OV or $\mathrm{V}_{\mathrm{CC}}$.
Note 6: Guaranteed by design.
Note 7: $\overline{C S} / \mathrm{LD}=0, \mathrm{~V}_{\text {OUT }}=4.096 \mathrm{~V}$ and data is being clocked in.
Note 8: 100pF load capacitor.

## TYPICAL PGRFORMANCG CHARACTGRISTICS



## TYPICAL PERFORmANCE CHARACTERISTICS





Large-Signal Settling-Slow Mode


TIME ( $2 \mu \mathrm{~S} / \mathrm{DIV}$ )


## PIn functions

$X_{1} / X_{1 / 2} B, X_{1} / X_{1 / 2} A$ (Pins 1, 8): The Gain of 1 or Gain of $1 / 2$ Pin. When this pin is tied to $\mathrm{V}_{\text {OUT }}$, the output range will be REFLO to (REFLO + REFHI)/2 (OV to REFHI/2 when REFLO $=0 \mathrm{~V}$ ). When this pin is tied to REFLO, the output range will be REFLO to REFHI (OV to REFHI when REFLO $=0 \mathrm{~V}$ ). These pins should not be left floating.
$\overline{\text { CLR }}$ (Pin 2): The Asynchronous Clear Input.
SCK (Pin 3): The TTL Level Input for the Serial Interface Clock.

SDI (Pin 4): The TTL Level Input for the Serial Interface Data. Data on the SDI pin is latched into the shift register on the rising edge of the serial clock. The LTC1654 allows either a 24-bit or 32-bit word. When a 24-bit word is used, the first 8 bits are control and address followed by 16 data bits. The last two of the 16 data bits are don't cares. When a 32-bit word (required for daisy-chain operation) is used, the first 8-bits are don't cares and the following 24-bits are as above.
$\overline{\mathbf{C S}} / \mathrm{LD}$ (Pin 5): The TTL Level Input for the Serial Interface Enable and Load Control. When CS/LD is low, the SCK signal is enabled, so the data can be clocked in. When $\overline{\mathrm{CS}} / \mathrm{LD}$ is pulled high, the control/address bits are decoded.

DGND/AGND (Pins 6, 12): Digital and Analog Grounds.
SDO (Pin 7): The output of the shift register that becomes valid on the rising edge of the serial clock.
$\mathbf{V}_{\text {OUT A/B }}$ (Pins 9, 15): The Buffered DAC Outputs.
REFHI A/B (Pins 10, 14): The Reference High Inputs of the LTC1654. There is a gain of 1 from this pin to the output in a gain of 1 configuration. In a gain of $1 / 2$ configuration, there is a gain of $1 / 2$ from this pin to $V_{\text {OUT }}$.
REFLO A/B (Pins 11, 13): The Reference Low Inputs of the LTC1654. These inputs can swing up to $\mathrm{V}_{C C}-1.5 \mathrm{~V}$.
$V_{C C}$ (Pin 16): The Positive Supply Input. $2.7 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}$. Requires a $0.1 \mu \mathrm{~F}$ bypass capacitor to ground.

## timing piagrams


timing diagrams


## OPERATION

## Serial Interface

The data on the SDI input is loaded into the shift register on the rising edge of SCK. The MSB is loaded first. The Clock is disabled internally when $\overline{C S} / L D$ is high. Note: SCK must be low before CS/LD is pulled low to avoid an extra internal clock pulse.
If no daisy-chaining is required, the input word can be 24 -bit wide, as shown in the timing diagrams. The 8 MSBs, which are loaded first, are the control and address bits followed by a 16-bit data word. The last two LSBs in the data word are don't cares. The input word can be a stream of three 8 -bit wide segments as shown in the " 24 -Bit Update" timing diagram.
If daisy-chaining is required or if the input needs to be written in two 16-bit wide segments, then the input word can be 32 bits wide and the top 8 bits (MSBs) are don't cares. The remaining 24 bits are control/address and data. This is also shown in the timing diagrams. The buffered output of the internal 32-bit shift register is available on the SDO pin, which swings from GND to $V_{C C}$.
Multiple LTC1654s may be daisy-chained together by connecting the SDO pin to the SDI pin of the next IC. The SCK and $\overline{\mathrm{CS}} / \mathrm{LD}$ signals remain common to all ICs in the daisy-chain. The serial data is clocked to all of the chips, then the CS/LD signal is pulled high to update all DACs simultaneously.

Table 1 shows the truth table for the control/address bits. When the supplies are first applied, the LTC1654 uses SLOW mode, the outputs are set at 0 V , and zeros are loaded into the 32-bit input shift register. About 300ns after power-up, the outputs are released from OV (AGND) and will go to the voltage on the REFLO pin.
When $\overline{C L R}$ goes active, zeros are loaded into the input and DAC latch and the outputs are forced to AGND. After CLR is forced high, the ouputs will go to the voltage on the REFLO pin.

Three examples are given to illustrate the DAC's operation:

1. Load and update DAC A in FAST mode. Leave DAC B unchanged. Perform the following sequence for the control, address and DATA bits:
Step 1: Set DAC A in FAST mode
CS/LD clock in 01010000 XXXXXXXX XXXXXXXX; $\overline{C S} / L D$ A

Step 2: Load and update DAC A with DATA
$\overline{\mathrm{CS}} / \mathrm{LD}$ ₹ clock in 00110000 + DATA; $\overline{\mathrm{CS}} / \mathrm{LD} \Psi$
2. Load and update DAC A in SLOW mode. Power down DAC B. Perform the following sequence for the control, address and DATA bits:

Step 1: Set DAC A in SLOW mode
CS/LD を clock in 01100000 XXXXXXXX
XXXXXXXX;
$\overline{\mathrm{CS}} / \mathrm{LD}$.
Step 2: Load and update DAC A with DATA
$\overline{C S} / L D$ clock in 00110000 + DATA; $\overline{C S} / L D \_$
Step 3: Power down DAC B
$\overline{C S} / L D$ clock in 01000001 XXXXXXXX XXXXXXXX;
$\overline{\mathrm{CS}} / \mathrm{LD} \underset{ }{ }$
3. Power down both DACs at the same time. Perform the following sequence for the control, address and DATA bits:

Step 1: Power down both DACs simultaneously
$\overline{C S} / L D$ を clock in 01001111 XXXXXXXX XXXXXXXX;
$\overline{\mathrm{CS}} / \mathrm{LD} \underset{ }{ }$

## OPERATION

## Voltage Output

The LTC1654 comes complete with rail-to-rail voltage output buffer amplifiers. These amplifiers will swing to within a few millivolts of either supply rail when unloaded and to within a 450 mV of either supply rail when sinking or sourcing 5 mA .
There are two GAIN configuration modes for the LTC1654:
a) GAIN of 1: $\left(X_{1} / X_{1 / 2}\right.$ tied to REFLO)

$$
V_{\text {OUT }}=\left(V_{\text {REFHI }}-V_{\text {REFLO }}\right)(C O D E / 16384)+V_{\text {REFLO }}
$$

b) GAIN of $1 / 2$ : $\left(X_{1} / X_{1 / 2}\right.$ tied to $\left.V_{\text {OUT }}\right)$

$$
V_{\text {OUT }}=(1 / 2)\left(V_{\text {REFHI }}-V_{\text {REFLO }}\right)(C O D E / 16384)+V_{\text {REFLO }}
$$

The LTC 1654 has two SPEED modes: A FAST mode and a SLOW mode. When operating in the FAST mode, the output amplifiers will settle in $3 \mu \mathrm{~S}$ (typ) to 14 bits on a 4 V output swing. In the SLOW mode, they will settle in $8.5 \mu \mathrm{~s}$.

The total supply current is $930 \mu \mathrm{~A}$ in the FAST mode and $540 \mu \mathrm{~A}$ in the SLOW mode. The output noise voltage density at 10 kHz is $170 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ in SLOW mode and $150 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ in FAST mode.

## Power Down

Each DAC can also be independently powered down to less than $5 \mu \mathrm{~A} / \mathrm{DAC}$ of supply current. The reference pin also goes into a high impedance state when the DAC is powered down and the reference current will drop to below $0.1 \mu \mathrm{~A}$. The amplifiers' output stage is also three-stated but the $V_{\text {OUT }}$ pins still have the internal gain-setting resistors connected to them resulting in an effective resistance from $V_{\text {Out }}$ to REFLO. This resistance is typically 90k when the $\mathrm{X}_{1} / \mathrm{X}_{1 / 2}$ pin is tied to $\mathrm{V}_{\text {OUT }}$ and 36 k when $\mathrm{X}_{1} / \mathrm{X}_{1 / 2}$ is tied to REFLO. Because of this resistance, $\mathrm{V}_{\text {OUT }}$ will go to $\mathrm{V}_{\text {REFLO }}$ when the DAC is powered down and $\mathrm{V}_{\text {OUT }}$ is unloaded.

## LTC1654

## operation

Table 1.

| CONTROL |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| C3 | C2 | C1 | C0 |  |
| 0 | 0 | 0 | 0 | Load Input Register n |
| 0 | 0 | 0 | 1 | Update (Power-Up) DAC Register n |
| 0 | 0 | 1 | 0 | Load Input Register n, Update (Power-Up) All |
| 0 | 0 | 1 | 1 | Load and Update n |
| 0 | 1 | 0 | 0 | Power Down n |
| 0 | 1 | 0 | 1 | Fast n (Speed States are Maintained Even If DAC is <br> Put in Power-Down Mode) |
| 0 | 1 | 1 | 0 | Slow n (Default State is Slow When Supplies are <br> Powered Up) |
| 0 | 1 | 1 | 1 | Reserved (Do Not Use) |
| 1 | 0 | 0 | 0 | Reserved (Do Not Use) |
| 1 | 0 | 0 | 1 | Reserved (Do Not Use) |
| 1 | 0 | 1 | 0 | Reserved (Do Not Use) |
| 1 | 0 | 1 | 1 | Reserved (Do Not Use) |
| 1 | 1 | 0 | 0 | Reserved (Do Not Use) |
| 1 | 1 | 0 | 1 | Reserved (Do Not Use) |
| 1 | 1 | 1 | 0 | Reserved (Do Not Use) |
| 1 | 1 | 1 | 1 | No Operation |


| ADDRESS (n) |  |  |  |  |
| :---: | :---: | :---: | :--- | :--- |
| A3 | A2 | A1 | A0 |  |
| 0 | 0 | 0 | 0 | DAC A |
| 0 | 0 | 0 | 1 | DAC B |
| 0 | 0 | 1 | 0 | Reserved (Do Not Use) |
| 0 | 0 | 1 | 1 | Reserved (Do Not Use) |
| 0 | 1 | 0 | 0 | Reserved (Do Not Use) |
| 0 | 1 | 0 | 1 | Reserved (Do Not Use) |
| 0 | 1 | 1 | 0 | Reserved (Do Not Use) |
| 0 | 1 | 1 | 1 | Reserved (Do Not Use) |
| 1 | 0 | 0 | 0 | Reserved (Do Not Use) |
| 1 | 0 | 0 | 1 | Reserved (Do Not Use) |
| 1 | 0 | 1 | 0 | Reserved (Do Not Use) |
| 1 | 0 | 1 | 1 | Reserved (Do Not Use) |
| 1 | 1 | 0 | 0 | Reserved (Do Not Use) |
| 1 | 1 | 0 | 1 | Reserved (Do Not Use) |
| 1 | 1 | 1 | 0 | Reserved (Do Not Use) |
| 1 | 1 | 1 | 1 | Both DACs |

INPUT WORD


APPLICATIONS INFORMATION

## Rail-to-Rail Output Considerations

Rail-to-rail DACs take full advantage of the supply range available to them, but cannot produce output voltages above $\mathrm{V}_{C C}$ or below ground. See Figure 2a.
If REFLO is tied to GND, the output for the lowest codes may limit at OV, as shown in Figure 2b. Similarly, limiting can occur near full scale if the REFHI pin is tied to $\mathrm{V}_{\mathrm{CC}}$, as shown in Figure 2c.


Figure 2. Effects of Rail-to-Rail Operation On a DAC Transfer Curve: (a) Overall Transfer Function, (b) Effect of Negative Offset for Codes Near Zero Scale, (c) Effect of Positive Full-Scale Error for Input Codes Near Full Scale When VREF = VCC

Table 2. Low Code $\mathrm{k}_{\mathrm{L}}$
$V_{\text {REFHI }}$, V

|  |  | 4.096 | 2.048 |
| :--- | :--- | :---: | :---: |
|  | 1 | 128 | 256 |
| }{} | $1 / 2$ | 256 | 512 |

Note: $V_{\text {REFLO }}=0$

## DGFInITIONS

Resolution ( $\mathbf{n}$ ): Resolution is defined as the number of digital input bits ( n ). It is also the number of DAC output states $\left(2^{n}\right)$ that divide the full-scale range. Resolution does not imply linearity.

Full-Scale Voltage ( $\mathrm{V}_{\mathrm{FS}}$ ): This is the output of the DAC when all bits are set to 1 .
Voltage Offset Error (VOS): Normally, DAC offset is the voltage at the output when the DAC is loaded with all zeros. The DAC can have a true negative offset, but because the part is operated from a single supply, the output cannot go below OV . If the offset is negative, the output will remain near OV resulting in the transfer curve shown in Figure 3.


Figure 3. Effect of Negative Offset

Therefore, the offset of the part is measured at low code $k_{L}$ :

$$
V_{O S}=\frac{V_{\text {OUT }}\left(k_{L}\right)-\frac{\left(k_{L}\right)\left(V_{F S}\right)}{2^{n}-1}}{\left(1-\frac{k_{L}}{2^{n}-1}\right)}
$$

Least Significant Bit (LSB): One LSB is the ideal voltage difference between two successive codes.

$$
L S B=\left(V_{F S}-V_{O S}\right) /\left(2^{n}-1\right)=\left(V_{F S}-V_{O S}\right) / 16383
$$

Nominal LSBs:

$$
\text { LTC1654 LSB }=4.09575 \mathrm{~V} / 16383=250 \mu \mathrm{~V}
$$

Zero-Scale Error (ZSE): The output voltage when the DAC is loaded with all zeros. Since this is a single supply part, this value cannot be less than OV .

Integral Nonlinearity (INL): End-point INL is the maximum deviation from a straight line passing through the end points of the DAC transfer curve. Because the part operates from a single supply and the output cannot go below zero, the linearity is measured between low code $k_{L}$ and full scale. The INL error at a given input code is calculated as follows:

$$
\begin{aligned}
\text { INL }= & {\left[V_{\text {OUT }}-\mathrm{V}_{\text {OS }}-\left(\mathrm{V}_{\text {FS }}-\mathrm{V}_{\text {OS }}\right)(\text { code } / 16383)\right] / \text { LSB } } \\
V_{\text {OUT }}= & \text { The output voltage of the } D A C \text { measured at the } \\
& \text { given input code }
\end{aligned}
$$

Differential Nonlinearity (DNL): DNL is the difference between the measured change and the ideal one LSB change between any two adjacent codes. The DNL error between any two codes is calculated as follows:

$$
\begin{aligned}
\mathrm{DNL} & =\left(\Delta \mathrm{V}_{\text {OUT }}-\mathrm{LSB}\right) / L S B \\
\Delta \mathrm{~V}_{\text {OUT }}= & \text { The measured voltage difference between } \\
& \text { two adjacent codes }
\end{aligned}
$$

Digital Feedthrough: The glitch that appears at the analog output caused by AC coupling from the digital inputs when they change state. The area of the glitch is specified in $\mathrm{nV} \cdot \mathrm{s}$.

## TYPICAL APPLICATIONS

This circuit shows how to use an LTC1654 and an LT ${ }^{\circledR} 1077$ to make a wide bipolar output swing 14-bit DAC with an offset that can be digitally programmed. VOUTA, which can be set by loading the appropriate code for DAC A, sets the
offset. As this value changes, the transfer curve for the output moves up and down as illustrated in the graph below.

A Wide Swing, Bipolar Output 14-Bit DAC with Digitally Controlled Offset



TYPICAL APPLICATIONS
Dual 14-Bit Voltage Output DAC


## PACKAGG DESCRIPTION

## GN Package

16-Lead Plastic SSOP (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1641)


NOTE:

1. CONTROLLING DIMENSION: INCHES
2. DIMENSIONS ARE IN $\frac{\text { INCHES }}{\text { (MILLIMETER }}$
3. DRAWING NOT TO SCALE
*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH
SHALL NOT EXCEED 0.006 " ( 0.152 mm ) PER SIDE
**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" ( 0.254 mm ) PER SIDE

## TYPICAL APPLICATION

## A Wide Swing, Bipolar Output 14-Bit DAC with Digitally Controlled Offset



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC1257 | Single 12-Bit $\mathrm{V}_{\text {OUT }}$ DAC, Full Scale: 2.048V, $\mathrm{V}_{\text {CC }}$ : 4.75 V to 15.75V, Reference Can Be Overdriven Up to 12V, i.e., FS ${ }_{\text {max }}=12 \mathrm{~V}$ | 5 V to 15 V Single Supply, Complete $\mathrm{V}_{\text {OUT }}$ DAC in S0-8 Package |
| LTC1446/LTC1446L | Dual 12-Bit V ${ }_{\text {Out }}$ DACs in S0-8 Package | LTC1446: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 4.095 V <br> LTC1446L: $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |
| LTC1448 | Dual 12-Bit $\mathrm{V}_{\text {OUT }}$ DAC, $\mathrm{V}_{\text {Cc }}$ : 2.7 V to 5.5 V | Output Swings from GND to REF. REF Input Can Be Tied to $V_{C C}$ |
| LTC1450/LTC1450L | Single 12-Bit $\mathrm{V}_{\text {OUT }}$ DACs with Parallel Interface | LTC1450: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to 4.095 V <br> LTC1450L: $V_{\text {CC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |
| LTC1451 | Single Rail-to-Rail 12-Bit DAC, Full Scale: 4.095V, $\mathrm{V}_{\mathrm{CC}}$ : 4.5 V to 5.5 V , Internal 2.048V Reference Brought Out to Pin | 5V, Low Power Complete V $\mathrm{V}_{\text {Ot }}$ DAC in SO-8 Package |
| LTC1452 | Single Rail-to-Rail 12-Bit $\mathrm{V}_{\text {OUT }}$ Multiplying DAC, $\mathrm{V}_{\text {CC: }}: 2.7 \mathrm{~V}$ to 5.5 V | Low Power, Multiplying V OUT DAC with Rail-to-Rail Buffer Amplifier in S0-8 Package |
| LTC1453 | Single Rail-to-Rail 12-Bit $\mathrm{V}_{\text {OUT }}$ DAC, Full Scale: $2.5 \mathrm{~V}, \mathrm{~V}_{\text {cc }}$ : 2.7 V to 5.5 V | 3V, Low Power, Complete $\mathrm{V}_{\text {OUT }}$ DAC in S0-8 Package |
| LTC1454/LTC1454L | Dual 12-Bit V ${ }_{\text {Out }}$ DACs in S0-16 Package with Added Functionality | LTC1454: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to 4.095 V <br> LTC1454L: $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |
| LTC1456 | Single Rail-to-Rail Output 12-Bit DAC with Clear Pin, Full Scale: 4.095V, Vcc: 4.5V to 5.5V | Low Power, Complete $\mathrm{V}_{\text {OUT }}$ DAC in $\mathrm{SO}-8$ Package with Clear Pin |
| LTC1458/LTC1458L | Quad 12 Bit Rail-to-Rail Output DACs with Added Functionality | LTC1458: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to 4.095 V <br> LTC1458L: $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |
| LTC1658 | 14-Bit Rail-to-Rail Micropower DAC in MSOP, $\mathrm{V}_{\text {cc }}: 2.7 \mathrm{~V}$ to 5.5 V | Output Swings from GND to REF. REF Input Can Be Tied to $\mathrm{V}_{\text {CC }}$ |
| LTC1659 | Single Rail-to-Rail 12-Bit $\mathrm{V}_{\text {OUT }}$ DAC in 8 -Pin MSOP, $\mathrm{V}_{\text {CC }}$ : 2.7 V to 5.5V | Low Power, Multiplying V $\mathrm{V}_{\text {Ot }}$ DAC in MS8 Package. Output Swings from GND to REF. REF Input Can Be Tied to VCC |

## References

| LT1460 | Micropower Precision Reference | Low Cost, 10ppm Drift |
| :--- | :--- | :--- |
| LT1461 | Precision Voltage Reference | Ultralow Drift 3ppm/ $/{ }^{\circ} \mathrm{C}$, Initial Accuracy: $0.04 \%$ |
| LT1634 | Micropower Precision Reference | Low Drift 10ppm $/{ }^{\circ} \mathrm{C}$, Initial Accuracy: $0.05 \%$ |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital to Analog Converters - DAC category:
Click to view products by Analog Devices manufacturer:

Other Similar products are found below :
5962-8871903MYA 5962-8876601LA AD5311BRMZ-REEL7 AD664AJ AD7534JPZ TCC-103A-RT 057536E 5962-89657023A
702423BB TCC-202A-RT AD664BE TCC-303A-RT TCC-206A-RT AD5770RBCBZ-RL7 DAC8229FSZ-REEL AD5673RBCPZ-2 MCP48FVB24-20E/ST MCP48FEB18-20E/ST MCP48FEB18-E/MQ MCP47FVB04-20E/ST MCP48FEB28T-20E/ST MCP47FVB04TE/MQ MCP48FVB28T-20E/ST MCP47FVB28T-20E/ST MCP48FVB24T-E/MQ MCP47FEB14T-E/MQ MCP48FVB14T-20E/ST MCP48FEB08T-E/MQ MCP47FEB08T-E/MQ MCP48FVB08T-20E/ST MCP48FEB04T-20E/ST MCP47FEB04T-E/MQ MCP48FVB04T20E/ST MCP48CVB18-E/ML MCP48CVB08-E/ML MCP47CMB28-E/ML MCP48CMB18-E/ML MCP48CVB14-E/ML MCP48CMB04E/ML MCP48CMB08-E/ML MCP47CVB04-E/ML MCP47CMB14-E/ML MCP48CMB14-E/ML MCP48CVB28-20E/ST MCP47CMB1420E/ST MCP47CMB04-20E/ST MCP48CVB18-20E/ST MCP47CMB04-E/ML MCP47CMB24-20E/ST MCP48CMB04-20E/ST

