## Low Power, Fully Differential Input/Output Amplifier/Driver Family

## feATURES

- Available with Adjustable Gain or Fixed Gain of 1, 2,5 or 10
- $\pm 0.3 \%$ (Max) Gain Error from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
- $3.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Gain Temperature Coefficient
- 5ppm Gain Long Term Stability
- Fully Differential Input and Output
- Cload $_{\text {Stable up to } 10,000 p F}$
- Adjustable Output Common Mode Voltage
- Rail-to-Rail Output Swing
- Low Supply Current: 1mA (Max)
- High Output Current: 10mA (Min)
- Specified on a Single 2.7 V to $\pm 5 \mathrm{~V}$ Supply
- DC Offset Voltage <2.5mV (Max)
- Available in 8-Lead MSOP Package


## APPLICATIONS

- Differential Driver/Receiver
- Differential Amplification
- Single-Ended to Differential Conversion
- Level Shifting
- Trimmed Phase Response for Multichannel Systems
$\boldsymbol{\triangle}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.


## DESCRIPTIOn

The LTC ${ }^{\circledR 1} 1992$ product family consists of five fully differential, low power amplifiers. The LTC1992 is an unconstrained fully differential amplifier. The LTC1992-1, LTC1992-2, LTC1992-5 and LTC1992-10 are fixed gain blocks (with gains of 1, 2, 5 and 10 respectively) featuring precision on-chip resistors for accurate and ultrastable gain. All of the LTC1992 parts have a separate internal common mode feedback path for outstanding output phase balancing and reduced second order harmonics. The $\mathrm{V}_{\text {0см }}$ pin sets the output common mode level independent of the input common mode level. This feature makes level shifting of signals easy.

The amplifiers' differential inputs operate with signals ranging from rail-to-rail with a common mode level from the negative supply up to 1.3 V from the positive supply. The differential input DC offset is typically $250 \mu \mathrm{~V}$. The rail-to-rail outputs sink and source 10 mA . The LTC1992 is stable for all capacitive loads up to $10,000 \mathrm{pF}$.
The LTC1992 can be used in single supply applications with supply voltages as low as 2.7 V . It can also be used with dual supplies up to $\pm 5 \mathrm{~V}$. The LTC1992 is available in an 8-pin MSOP package.

TYPICAL APPLICATION
Single-Supply, Single-Ended to Differential Conversion


## LTC 1992 Family

## ABSOLUTE MAXIMUM RATIOGS

(Note 1)
Total Supply Voltage $\left(+V_{S}\right.$ to $\left.-V_{S}\right)$............................. 12 V
Maximum Voltage
on any Pin $\qquad$ $\left(-V_{S}-0.3 \mathrm{~V}\right) \leq \mathrm{V}_{\text {PIN }} \leq\left(+\mathrm{V}_{S}+0.3 \mathrm{~V}\right)$ Output Short-Circuit Duration (Note 3) ............ Indefinite Operating Temperature Range (Note 5) LTC1992CMS8/LTC1992-XCMS8/ LTC1992IMS8/LTC1992-XIMS8 ........... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC1992HMS8/LTC1992-XHMS8 ...... $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Specified Temperature Range (Note 6) LTC1992CMS8/LTC1992-XCMS8 $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC1992IMS8/LTC1992-XIMS8 ........... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC1992HMS8/LTC1992-XHMS8 ...... $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec )................... $300^{\circ} \mathrm{C}$

## PIn CONFIGURATION

| LTC1992 |  | LTC1992-X |  |
| :---: | :---: | :---: | :---: |

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | SPECIFIED TEMPERATURE RANGE |
| :---: | :---: | :---: | :---: | :---: |
| LTC1992CMS8\#PBF | LTC1992CMS8\#TRPBF | LTYU | 8-Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC1992IMS8\#PBF | LTC1992IMS8\#TRPBF | LTYU | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC1992HMS8\#PBF | LTC1992HMS8\#TRPBF | LTYU | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC1992-1CMS8\#PBF | LTC1992-1CMS8\#TRPBF | LTACJ | 8-Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC1992-1IMS8\#PBF | LTC1992-1IMS8\#TRPBF | LTACJ | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC1992-1HMS8\#PBF | LTC1992-1HMS8\#TRPBF | LTACJ | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC1992-2CMS8\#PBF | LTC1992-2CMS8\#TRPBF | LTYV | 8-Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC1992-2IMS8\#PBF | LTC1992-2IMS8\#TRPBF | LTYV | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC1992-2HMS8\#PBF | LTC1992-2HMS8\#TRPBF | LTYV | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC1992-5CMS8\#PBF | LTC1992-5CMS8\#TRPBF | LTACK | 8-Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC1992-5IMS8\#PBF | LTC1992-5IMS8\#TRPBF | LTACK | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC1992-5HMS8\#PBF | LTC1992-5HMS8\#TRPBF | LTACK | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC1992-10CMS8\#PBF | LTC1992-10CMS8\#TRPBF | LTACL | 8-Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC1992-10IMS8\#PBF | LTC1992-10IMS8\#TRPBF | LTACL | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC1992-10HMS8\#PBF | LTC1992-10HMS8\#TRPBF | LTACL | 8-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

## LTC 1992 Family

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} .+\mathrm{V}_{S}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=\mathrm{OV}, \mathrm{V}_{\text {INCM }}=\mathrm{V}_{\text {OUTCM }}=\mathrm{V}_{0 \mathrm{CM}}=2.5 \mathrm{~V}$, unless otherwise noted. $V_{\text {OCM }}$ is the voltage on the $V_{\text {OCM }}$ pin. $V_{\text {OUTCM }}$ is defined as $\left(+V_{\text {OUT }}+-V_{\text {OUT }}\right) / 2 . V_{\text {INCM }}$ is defined as $\left(+V_{\text {IN }}+-V_{\text {IN }}\right) / 2 . V_{\text {INDIFF }}$ is defined as ( $+V_{I N}--V_{I N}$ ). $V_{\text {OUTDIFF }}$ is defined as ( $+V_{\text {OUT }}--V_{\text {OUT }}$ ). Specifications applicable to all parts in the LTC1992 family.

| SYMBOL | PARAMETER | CONDITIONS |  | ALL C AND I GRADE |  |  | ALL H GRADE |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{V}_{\text {S }}$ | Supply Voltage Range |  | $\bullet$ | 2.7 |  | 11 | 2.7 |  | 11 | V |
| $I_{S}$ | Supply Current | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \text { to } 5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{gathered} 0.65 \\ 0.75 \\ 0.7 \\ 0.8 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 1.2 \\ & 1.2 \\ & 1.5 \end{aligned}$ |  | $\begin{gathered} 0.65 \\ 0.8 \\ 0.7 \\ 0.9 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 1.5 \\ & 1.2 \\ & 1.8 \end{aligned}$ | mA mA mA mA |
| $\mathrm{V}_{\text {OSDIFF }}$ | Differential Offset Voltage (Input Referred) (Note 7) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & \pm 0.25 \\ & \pm 0.25 \\ & \pm 0.25 \end{aligned}$ | $\begin{aligned} & \pm 2.5 \\ & \pm 2.5 \\ & \pm 2.5 \end{aligned}$ |  | $\begin{aligned} & \pm 0.25 \\ & \pm 0.25 \\ & \pm 0.25 \end{aligned}$ | $\begin{aligned} & \pm 4 \\ & \pm 4 \\ & \pm 4 \\ & \hline \end{aligned}$ | mV mV mV |
| $\Delta V_{\text {OSDIFF/ }} / \mathrm{T}$ | Differential Offset Voltage Drift (Input Referred) (Note 7) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \hline 10 \\ & 10 \\ & 10 \end{aligned}$ |  |  | $\begin{aligned} & \hline 10 \\ & 10 \\ & 10 \end{aligned}$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| PSRR | Power Supply Rejection Ratio (Input Referred) (Note 7) | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $\bullet$ | 75 | 80 |  | 72 | 80 |  | dB |
| GCM | Common Mode Gain (Voutcm $/ V_{\text {Ocm }}$ ) Common Mode Gain Error Output Balance ( $\Delta V_{\text {OUTCM }} /\left(\Delta V_{\text {OUTDIFF }}\right)$ | $\mathrm{V}_{\text {OUtdiff }}=-2 \mathrm{~V}$ to +2 V | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 1 \\ \pm 0.1 \\ -85 \end{gathered}$ | $\begin{aligned} & \pm 0.3 \\ & -60 \end{aligned}$ |  | $\begin{gathered} 1 \\ \pm 0.1 \\ -85 \end{gathered}$ | $\begin{gathered} \pm 0.35 \\ -60 \end{gathered}$ | \% dB |
| Voscm | Common Mode Offset Voltage (VOUTCM - $V_{\text {Ocm }}$ ) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \end{aligned}$ | $\bullet \bullet$ |  | $\begin{gathered} \pm 0.5 \\ \pm 1 \\ \pm 2 \end{gathered}$ | $\begin{aligned} & \pm 12 \\ & \pm 15 \\ & \pm 18 \end{aligned}$ |  | $\begin{gathered} \pm 0.5 \\ \pm 1 \\ \pm 2 \end{gathered}$ | $\begin{aligned} & \pm 15 \\ & \pm 17 \\ & \pm 20 \end{aligned}$ | mV mV mV |
| $\triangle \mathrm{V}_{\text {OSCM }} / \Delta \mathrm{T}$ | Common Mode Offset Voltage Drift | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 10 \\ & 10 \\ & 10 \end{aligned}$ |  |  | $\begin{aligned} & 10 \\ & 10 \\ & 10 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{O} \mathrm{C} \end{aligned}$ |
| $V_{\text {OUTCMR }}$ | Output Signal Common Mode Range (Voltage Range for the $\mathrm{V}_{\text {OCM }}$ Pin) |  | $\bullet$ | $\left(-V_{S}\right)+0.5$ |  | $\left(+V_{S}\right)-1.3 \mathrm{~V}$ | $\left(-V_{S}\right)+0.5 \mathrm{~V}$ |  | / ${ }_{\text {S }}-1.3 \mathrm{~V}$ | V |
| R ${ }_{\text {InVocm }}$ | Input Resistance, V ${ }_{\text {Ocm }}$ Pin |  | $\bullet$ |  | 500 |  |  | 500 |  | $\mathrm{M} \Omega$ |
| $\underline{\text { I BVocm }}$ | Input Bias Current, V ${ }_{\text {OCM }}$ Pin | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $\bullet$ |  | $\pm 2$ |  |  | $\pm 2$ |  | pA |
| $\mathrm{V}_{\text {MID }}$ | Voltage at the $\mathrm{V}_{\text {MID }}$ Pin |  | $\bullet$ | 2.44 | 2.50 | 2.56 | 2.43 | 2.50 | 2.57 | V |
| VOUT | Output Voltage, High (Note 2) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V}, \text { Load }=10 \mathrm{k} \\ & V_{S}=2.7 \mathrm{~V}, \text { Load }=5 \mathrm{~mA} \\ & V_{S}=2.7 \mathrm{~V}, \text { Load }=10 \mathrm{~mA} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 2.60 \\ & 2.50 \\ & 2.29 \end{aligned}$ | $\begin{aligned} & 2.69 \\ & 2.61 \\ & 2.52 \end{aligned}$ |  | $\begin{aligned} & 2.60 \\ & 2.50 \\ & 2.29 \end{aligned}$ | $\begin{aligned} & \hline 2.69 \\ & 2.61 \\ & 2.52 \end{aligned}$ |  | V V V |
|  | Output Voltage, Low (Note 2) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V}, \text { Load }=10 \mathrm{k} \\ & V_{S}=2.7 \mathrm{~V}, \text { Load }=5 \mathrm{~mA} \\ & V_{S}=2.7 \mathrm{~V}, \text { Load }=10 \mathrm{~mA} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 0.02 \\ & 0.10 \\ & 0.20 \end{aligned}$ | $\begin{aligned} & 0.10 \\ & 0.25 \\ & 0.35 \end{aligned}$ |  | $\begin{aligned} & 0.02 \\ & 0.10 \\ & 0.20 \end{aligned}$ | $\begin{aligned} & 0.10 \\ & 0.25 \\ & 0.41 \end{aligned}$ | V V V |
|  | Output Voltage, High (Note 2) | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \text { Load }=10 \mathrm{k} \\ & V_{S}=5 \mathrm{~V}, \text { Load }=5 \mathrm{~mA} \\ & V_{S}=5 \mathrm{~V}, \text { Load }=10 \mathrm{~mA} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 4.90 \\ & 4.85 \\ & 4.75 \end{aligned}$ | $\begin{aligned} & 4.99 \\ & 4.90 \\ & 4.81 \end{aligned}$ |  | $\begin{aligned} & 4.90 \\ & 4.80 \\ & 4.70 \end{aligned}$ | $\begin{aligned} & 4.99 \\ & 4.90 \\ & 4.81 \end{aligned}$ |  | V V V |
|  | Output Voltage, Low (Note 2) | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \text { Load }=10 \mathrm{k} \\ & V_{S}=5 \mathrm{~V}, \text { Load }=5 \mathrm{~mA} \\ & V_{S}=5 \mathrm{~V}, \text { Load }=10 \mathrm{~mA} \end{aligned}$ | $\bullet \bullet$ |  | $\begin{aligned} & 0.02 \\ & 0.10 \\ & 0.20 \end{aligned}$ | $\begin{aligned} & 0.10 \\ & 0.25 \\ & 0.35 \end{aligned}$ |  | $\begin{aligned} & 0.02 \\ & 0.10 \\ & 0.20 \end{aligned}$ | $\begin{aligned} & 0.10 \\ & 0.30 \\ & 0.42 \end{aligned}$ | V |
|  | Output Voltage, High (Note 2) | $\begin{aligned} & V_{S}= \pm 5 \mathrm{~V}, \text { Load }=10 \mathrm{k} \\ & V_{S}= \pm 5 \mathrm{~V}, \text { Load }=5 \mathrm{~mA} \\ & V_{S}= \pm 5 \mathrm{~V}, \text { Load }=10 \mathrm{~mA} \end{aligned}$ | $\bullet \bullet$ | $\begin{aligned} & 4.90 \\ & 4.85 \\ & 4.65 \end{aligned}$ | $\begin{aligned} & \hline 4.99 \\ & 4.89 \\ & 4.80 \end{aligned}$ |  | $\begin{aligned} & 4.85 \\ & 4.80 \\ & 4.60 \end{aligned}$ | $\begin{aligned} & \hline 4.99 \\ & 4.89 \\ & 4.80 \end{aligned}$ |  | V V V |
|  | Output Voltage, Low (Note 2) | $\begin{aligned} & V_{S}= \pm 5 \mathrm{~V}, \text { Load }=10 \mathrm{k} \\ & V_{S}= \pm 5 \mathrm{~V}, \text { Load }=5 \mathrm{~mA} \\ & V_{S}= \pm 5 \mathrm{~V}, \text { Load }=10 \mathrm{~mA} \end{aligned}$ | $\bullet \stackrel{\rightharpoonup}{\bullet}$ |  | $\begin{aligned} & -4.99 \\ & -4.90 \\ & -4.80 \end{aligned}$ | $\begin{aligned} & -4.90 \\ & -4.75 \\ & -4.65 \end{aligned}$ |  | $\begin{aligned} & -4.98 \\ & -4.90 \\ & -4.80 \end{aligned}$ | $\begin{aligned} & -4.85 \\ & -4.75 \\ & -4.55 \end{aligned}$ | V |

## LTC 1992 Family

ELECTRICAL CHARACTERISTICS The edenotes the speciifications which apply ver the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} .+\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=\mathrm{OV}, \mathrm{V}_{\text {INCM }}=\mathrm{V}_{\text {OUTCM }}=\mathrm{V}_{\text {OCM }}=2.5 \mathrm{~V}$, unless otherwise noted. $V_{\text {OCM }}$ is the voltage on the $V_{\text {OCM }}$ pin. $V_{\text {OUTCM }}$ is defined as $\left(+V_{\text {OUT }}+-V_{\text {OUT }}\right) / 2 . V_{\text {INCM }}$ is defined as $\left(+V_{\text {IN }}+-V_{\text {IN }}\right) / 2$. $V_{\text {INDIFF }}$ is defined as $\left(+V_{I N}--V_{I N}\right)$. $V_{\text {OUTDIFF }}$ is defined as ( $+V_{\text {OUT }}--V_{\text {OUT }}$ ). Specifications applicable to all parts in the LTC1992 family.

| SYMBOL | PARAMETER | CONDITIONS |  | ALL C AND I GRADE |  |  | ALL H GRADE |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ISC | Output Short-Circuit Current Sourcing (Notes 2,3) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V}, V_{\text {OUT }}=1.35 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V}, V_{\text {OUT }}=2.5 \mathrm{~V} \\ & V_{S}= \pm 5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l\|} \hline \bullet \\ \bullet \\ \bullet \end{array}$ | $\begin{aligned} & 20 \\ & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 30 \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 30 \end{aligned}$ |  | mA mA mA |
|  | Output Short-Circuit Current Sinking (Notes 2,3) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V}, V_{\text {OUT }}=1.35 \mathrm{~V} \\ & V_{S}=5 V, V_{\text {OUT }}=2.5 \mathrm{~V} \\ & V_{S}= \pm 5 V, V_{\text {OUT }}=0 V \end{aligned}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ | $\begin{aligned} & 13 \\ & 13 \\ & 13 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 30 \end{aligned}$ |  | $\begin{aligned} & 13 \\ & 13 \\ & 13 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 30 \end{aligned}$ |  | mA mA mA |
| AvoL | Large-Signal Voltage Gain |  | $\bullet$ |  | 80 |  |  | 80 |  | dB |

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. $+V_{S}=5 \mathrm{~V},-V_{S}=O V, V_{\text {INCM }}=V_{\text {OUTCM }}=V_{\text {OCM }}=2.5 \mathrm{~V}$, unless otherwise noted. $\mathrm{V}_{\text {OCM }}$ is the voltage on the $\mathrm{V}_{\text {OCM }}$ pin. $\mathrm{V}_{\text {OUTCM }}$ is defined as $\left(+V_{\text {OUT }}+-V_{\text {OUT }}\right) / 2 . V_{\text {INCM }}$ is defined as $\left(+V_{\text {IN }}+-V_{\text {IN }}\right) / 2 . V_{\text {INDIFF }}$ is defined as $\left(+V_{\text {IN }}--V_{\text {IN }}\right) . V_{\text {OUTDIFF }}$ is defined as $\left(+V_{\text {OUT }}--V_{\text {OUT }}\right)$. Specifications applicable to the LTC1992 only.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC1992CMS8 LTC1992ISM8 |  |  | LTC1992HMS8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $\bullet$ |  | 2 | 250 |  | 2 | 400 | pA |
| Ios | Input Offset Current | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $\bullet$ |  | 0.1 | 100 |  | 0.1 | 150 | pA |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  | $\bullet$ |  | 500 |  |  | 500 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | $\bullet$ |  | 3 |  |  | 3 |  | pF |
| $\mathrm{e}_{\mathrm{n}}$ | Input Referred Noise Voltage Density | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 35 |  |  | 35 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{i}_{n}$ | Input Noise Current Density | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 1 |  |  | 1 |  | $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{V}_{\text {INCMR }}$ | Input Signal Common Mode Range |  | $\bullet$ | $\left(-V_{S}\right)-0.1 \mathrm{~V}$ |  | $\left(+V_{S}\right)-1.3 \mathrm{~V}$ | $\left(-V_{S}\right)-0.1 \mathrm{~V}$ |  | $\left(+V_{S}\right)-1.3 \mathrm{~V}$ | V |
| CMRR | Common Mode Rejection Ratio (Input Referred) | $\mathrm{V}_{\text {INCM }}=-0.1 \mathrm{~V}$ to 3.7 V | $\bullet$ | 69 | 90 |  | 69 | 90 |  | dB |
| SR | Slew Rate (Note 4) |  | $\bullet$ | 0.5 | 1.5 |  | 0.5 | 1.5 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| GBW | Gain-Bandwidth Product (ftest $=100 \mathrm{kHz}$ ) | $T_{A}=25^{\circ} \mathrm{C}$ <br> LTC1992CMS8 <br> LTC1992IMS8/ <br> LTC1992HMS8 | $\bullet$ | $\begin{aligned} & 3.0 \\ & 2.5 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & 3.2 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 1.9 \end{aligned}$ | 3.2 | $\begin{aligned} & 3.5 \\ & 4.0 \end{aligned}$ | MHz <br> MHz <br> MHz |

## LTC 1992 Family

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} .+\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=\mathrm{OV}, \mathrm{V}_{\text {INCM }}=\mathrm{V}_{\text {OUTCM }}=\mathrm{V}_{\text {OCM }}=2.5 \mathrm{~V}$, unless otherwise noted. $V_{\text {OCM }}$ is the voltage on the $V_{\text {OCM }}$ pin. $V_{\text {OUTCM }}$ is defined as $\left(+V_{\text {OUT }}+-V_{\text {OUT }}\right) / 2$. $V_{\text {INCM }}$ is defined as $\left(+V_{\text {IN }}+-V_{\text {IN }}\right) / 2 . V_{\text {INDIFF }}$ is defined as ( $+V_{I N}--V_{I N}$ ). $V_{\text {OUTDIFF }}$ is defined as ( $+V_{\text {OUT }}--V_{\text {OUT }}$ ). Typical values are at $T_{A}=25^{\circ} \mathrm{C}$. Specifications apply to the LTC1992-1 only.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC1992-1CMS8 LTC1992-1ISM8 |  |  | LTC1992-1HMS8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| GDIFF | Differential Gain <br> Differential Gain Error <br> Differential Gain Nonlinearity Differential Gain Temperature Coefficient |  | $\bullet$ |  | $\begin{gathered} 1 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.3$ |  | $\begin{gathered} 1 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.35$ | $\begin{array}{r} \mathrm{V} / \mathrm{V} \\ \% \\ \mathrm{ppm} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{array}$ |
| $\mathrm{e}_{\mathrm{n}}$ | Input Referred Noise Voltage Density (Note 7) | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 45 |  |  | 45 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| R ${ }_{\text {IN }}$ | Input Resistance, Single-Ended +IN, -IN Pins |  | $\bullet$ | 22.5 | 30 | 37.5 | 22 | 30 | 38 | k $\Omega$ |
| $\mathrm{V}_{\text {INCMR }}$ | Input Signal Common Mode Range | $V_{S}=5 \mathrm{~V}$ |  | -0.1V to 4.9V |  |  | -0.1 V to 4.9V |  |  | V |
| CMRR | Common Mode Rejection Ratio (Amplifier Input Referred) (Note 7) | $\mathrm{V}_{\text {INCM }}=-0.1 \mathrm{~V}$ to 3.7 V | $\bullet$ | 55 | 60 |  | 55 | 60 |  | dB |
| SR | Slew Rate (Note 4) |  | $\bullet$ | 0.5 | 1.5 |  | 0.5 | 1.5 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| GBW | Gain-Bandwidth Product | $\mathrm{f}_{\text {TEST }}=180 \mathrm{kHz}$ |  |  | 3 |  |  | 3 |  | MHz |

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. $+V_{S}=5 \mathrm{~V},-V_{S}=0 \mathrm{~V}, \mathrm{~V}_{\text {INCM }}=\mathrm{V}_{\text {OUTCM }}=\mathrm{V}_{\text {OCM }}=2.5 \mathrm{~V}$, unless otherwise noted. $\mathrm{V}_{\text {OCM }}$ is the voltage on the $\mathrm{V}_{\text {OCM }}$ pin. $\mathrm{V}_{\text {OUTCM }}$ is defined as ( $\left.+V_{\text {OUT }}+-V_{\text {OUT }}\right) / 2 . V_{\text {INCM }}$ is defined as $\left(+V_{\text {IN }}+-V_{\text {II }} / 2 . V_{\text {INDIFF }}\right.$ is defined as $\left(+V_{\text {IN }}--V_{\text {IN }}\right) \cdot V_{\text {OUTDIF }}$ is defined as $\left(+V_{\text {OUT }}--V_{\text {OUT }}\right)$. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Specifications apply to the LTC1992-2 only.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC1992-2CMS8 LTC1992-2ISM8 |  |  | LTC1992-2HMS8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{G}_{\text {IIFF }}$ | Differential Gain <br> Differential Gain Error <br> Differential Gain Nonlinearity Differential Gain Temperature Coefficient |  |  |  | $\begin{gathered} 2 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.3$ |  | $\begin{gathered} \hline 2 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.35$ | $\mathrm{V} / \mathrm{V}$ $\%$ ppm $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $e_{n}$ | Input Referred Noise Voltage Density (Note 7) | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 45 |  |  | 45 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\underline{\mathrm{R}_{\text {IN }}}$ | Input Resistance, Single-Ended +IN, -IN Pins |  | $\bullet$ | 22.5 | 30 | 37.5 | 22 | 30 | 38 | $\mathrm{k} \Omega$ |
| VInCmR | Input Signal Common Mode Range | $V_{S}=5 \mathrm{~V}$ |  |  | V to 4 |  |  | V to 4 |  | V |
| CMRR | Common Mode Rejection Ratio (Amplifier Input Referred) (Note 7) | $\mathrm{V}_{\text {INCM }}=-0.1 \mathrm{~V}$ to 3.7 V | $\bullet$ | 55 | 60 |  | 55 | 60 |  | dB |
| SR | Slew Rate (Note 4) |  | $\bullet$ | 0.7 | 2 |  | 0.7 | 2 |  | V/ $/ \mathrm{s}$ |
| GBW | Gain-Bandwidth Product | $\mathrm{f}_{\text {TEST }}=180 \mathrm{kHz}$ |  |  | 4 |  |  | 4 |  | MHz |

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C} .+V_{S}=5 \mathrm{~V},-V_{S}=0 \mathrm{~V}, \mathrm{~V}_{\text {INCM }}=V_{O U T C M}=V_{O C M}=2.5 \mathrm{~V}$, unless otherwise noted. $V_{\text {OCM }}$ is the voltage on the $V_{\text {OCM }}$ pin. $V_{\text {OUTCM }}$ is defined as $\left(+V_{\text {OUT }}+-V_{\text {OUT }}\right) / 2$. $V_{\text {INCM }}$ is defined as $\left(+V_{\text {IN }}+-V_{\text {IN }}\right) / 2 . V_{\text {INDIFF }}$ is defined as $\left(+V_{I N}--V_{I N}\right)$. $V_{\text {OUTDIFF }}$ is defined as $\left(+V_{\text {OUT }}--V_{O U T}\right)$. Typical values are at $T_{A}=25^{\circ} C$. Specifications apply to the LTC1992-5 only.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC1992-5CMS8 LTC1992-5ISM8 |  |  | LTC1992-5HMS8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| GDIFF | Differential Gain <br> Differential Gain Error <br> Differential Gain Nonlinearity <br> Differential Gain Temperature Coefficient |  | $\bullet$ |  | $\begin{gathered} 5 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.3$ |  | $\begin{gathered} 5 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.35$ | $\begin{array}{r} \mathrm{V} / \mathrm{V} \\ \% \\ \mathrm{ppm} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{array}$ |
| $\mathrm{e}_{\mathrm{n}}$ | Input Referred Noise Voltage Density (Note 7) | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 45 |  |  | 45 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance, Single-Ended +IN, -IN Pins |  | $\bullet$ | 22.5 | 30 | 37.5 | 22 | 30 | 38 | k $\Omega$ |
| $\mathrm{V}_{\text {INCMR }}$ | Input Signal Common Mode Range | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  |  | V to |  |  | V to 3 |  | V |
| CMRR | Common Mode Rejection Ratio (Amplifier Input Referred) (Note 7) | $\mathrm{V}_{\text {INCM }}=-0.1 \mathrm{~V}$ to 3.7 V | $\bullet$ | 55 | 60 |  | 55 | 60 |  | dB |
| SR | Slew Rate (Note 4) |  | $\bullet$ | 0.7 | 2 |  | 0.7 | 2 |  | V/ $/ \mathrm{s}$ |
| GBW | Gain-Bandwidth Product | $\mathrm{f}_{\text {TEST }}=180 \mathrm{kHz}$ |  |  | 4 |  |  | 4 |  | MHz |

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. $+V_{S}=5 \mathrm{~V},-V_{S}=0 \mathrm{~V}, \mathrm{~V}_{\text {INCM }}=\mathrm{V}_{\text {OUTCM }}=\mathrm{V}_{\text {OCM }}=2.5 \mathrm{~V}$, unless otherwise noted. $\mathrm{V}_{\text {OCM }}$ is the voltage on the $\mathrm{V}_{\text {OCM }}$ pin. $\mathrm{V}_{\text {OUTCM }}$ is defined as $\left(+V_{\text {OUT }}+-V_{\text {OUT }}\right) / 2 . V_{\text {INCM }}$ is defined as $\left(+V_{\text {IN }}+-V_{\text {II }} / 2 . V_{\text {INDIFF }}\right.$ is defined as $\left(+V_{\text {IN }}--V_{\text {IN }}\right) . V_{\text {OUTDIF }}$ is defined as $\left(+V_{\text {OUT }}--V_{\text {OUT }}\right)$. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Specifications apply to the LTC1992-10 only.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC1992-10CMS8 LTC1992-10ISM8 |  |  | LTC1992-10HMS8 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| GDIFF | Differential Gain <br> Differential Gain Error <br> Differential Gain Nonlinearity <br> Differential Gain Temperature Coefficient |  | $\bullet$ |  | $\begin{gathered} 10 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.3$ |  | $\begin{gathered} 10 \\ \pm 0.1 \\ 50 \\ 3.5 \end{gathered}$ | $\pm 0.35$ | $\begin{array}{r} \mathrm{V} / \mathrm{V} \\ \% \\ \mathrm{ppm} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{array}$ |
| $\mathrm{e}_{\mathrm{n}}$ | Input Referred Noise Voltage Density (Note 7) | $f=1 \mathrm{kHz}$ |  |  | 45 |  |  | 45 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance, Single-Ended +IN, -IN Pins |  | $\bullet$ | 11.3 | 15 | 18.8 | 11 | 15 | 19 | k $\Omega$ |
| $\mathrm{V}_{\text {INCMR }}$ | Input Signal Common Mode Range | $V_{S}=5 \mathrm{~V}$ |  | -0.1V to 3.8 V |  |  | -0.1V to 3.8 V |  |  | V |
| CMRR | Common Mode Rejection Ratio (Amplifier Input Referred) (Note 7) | $\mathrm{V}_{\text {INCM }}=-0.1 \mathrm{~V}$ to 3.7V | $\bullet$ | 55 | 60 |  | 55 | 60 |  | dB |
| SR | Slew Rate (Note 4) |  | $\bullet$ | 0.7 | 2 |  | 0.7 | 2 |  | V/ $/$ s |
| GBW | Gain-Bandwidth Product | $\mathrm{f}_{\text {TEST }}=180 \mathrm{kHz}$ |  |  | 4 |  |  | 4 |  | MHz |

Note 1: Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: Output load is connected to the midpoint of the $+V_{S}$ and $-V_{S}$ potentials. Measurement is taken single-ended, one output loaded at a time.
Note 3: A heat sink may be required to keep the junction temperature below the absolute maximum when the output is shorted indefinitely.
Note 4: Differential output slew rate. Slew rate is measured single ended and doubled to get the listed numbers.
Note 5: The LTC1992C/LTC1992-XC/LTC19921/LTC1992-XI are guaranteed functional over an operating temperature of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The

LTC1992H/LTC1992-XH are guaranteed functional over the extended operating temperature of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 6: The LTC1992C/LTC1992-XC are guaranteed to meet the specified performance limits over the $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ temperature range and are designed, characterized and expected to meet the specified performance limits over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range but are not tested or QA sampled at these temperatures. The LTC1992//LTC1992-XI are guaranteed to meet the specified performance limits over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range. The LTC1992H/LTC1992-XH are guaranteed to meet the specified performance limits over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ temperature range.
Note 7: Differential offset voltage, differential offset voltage drift, CMRR, noise voltage density and PSRR are referred to the internal amplifier's input to allow for direct comparison of gain blocks with discrete amplifiers.


Output Voltage Swing vs Output Load, $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$


## LTC 1992 Family

TYPICAL PERFORMANCE CHARACTERISTICS
Applicable to all parts in the LTC1992 family.


1992 G09


Input Common Mode Overdrive Recovery (Expanded View)


Differential Input Offset Voltage vs Time (Normalized to $\boldsymbol{t}=\mathbf{0}$ )


Input Common Mode Overdrive Recovery (Detailed View)


Output Overdrive Recovery
(Expanded View)


Output Overdrive Recovery
(Detailed View)


## TYPICAL PERFORMAOCE CHARACTERISTICS <br> Applicable to the LTC1992 only.



## LTC1992 Family

TYPICAL PERFORMANCE CHARACTGRISTICS Applicable to the LIC 1992 only.


Single-Ended Input Large-Signal Step Response


Differential Input Small-Signal
Step Response


Differential Input Large-Signal
Step Response


Single-Ended Input Large-Signal Step Response


Differential Input Small-Signal
Step Response


## TYPICAL PERFORMANCE CHARACTGRISTICS Applicable to the LTC 1992 only.



## LTC 1992 Family

TYPICAL PERFORMARCE CHARACTERISTICS Applianle to the ICci92q- only.


> Differential Input Offset Voltage vs Input Common Mode Voltage


Differential Input Offset Voltage vs Input Common Mode Voltage


Differential Input Offset Voltage vs Input Common Mode Voltage


TYPICAL PGRFORMAOCE CHARACTGRISTICS Appicable to the LTc1992-1 only.



Differential Input Small-Signal Step Response


Differential Input Large-Signal
Step Response

Single-Ended Input Large-Signal
Step Response


Differential Input Small-Signal
Step Response


## Common Mode Rejection Ratio vs Frequency



Power Supply Rejection Ratio vs Frequency


1992 G51

## Output Balance vs Frequency



13

## LTC1992 Family

TYPICAL PGRFORMAOCE CHARACT $\in$ RISTICS Applicable to the LTC $1992-1$ only.


Single-Ended Input Small-Signal Step Response


Differential Noise Voltage Density vs Frequency




## TYPICAL PGRFORMAOCG CHARACTGRISTICS Appicable to the LTc199-2 only.



## LTC 1992 Family

TYPICRL PERFORMANCE CHARACTERISTICS Applialale e the IC ICI992-2 only.


TYPICAL PGRFORMAOCE CHARACTGRISTICS Applicable to the LTC1992-2 only.


Single-Ended Input Small-Signal Step Response

Single-Ended Input Small-Signal Step Response


Differential Noise Voltage Density vs Frequency



## LTC 1992 Family

TYPICAL PERFORMARCE CHARACTERISTICS Appliable to the ICcig2-5 only.


Differential Input Offset Voltage vs Input Common Mode Voltage


Differential Input Offset Voltage vs Input Common Mode Voltage


Differential Input Offset Voltage vs Input Common Mode Voltage


## TYPICAL PGRFORMAOCE CHARACTGRISTICS Appicable to the LTc1992-5 only.





Differential Input Large-Signal Step Response


Single-Ended Input Large-Signal
Step Response


Differential Input Small-Signal Step Response



Power Supply Rejection Ratio vs Frequency (Note 7)


1992 G95

## Output Balance vs Frequency



19

## LTC1992 Family

TYPICAL PERFORMARCE CHARACTERISTICS Applialale to the ICcig92-5 only.


Single-Ended Input Small-Signal Step Response


Differential Noise Voltage Density vs Frequency



## TYPICAL PGRFORMANCE CHARACTERISTICS Applicable to the ICc1992-10 only.



Differential Input Offset Voltage vs Input Common Mode Voltage


1922 G109

Differential Input Offset Voltage vs Input Common Mode Voltage


Differential Input Offset Voltage vs Input Common Mode Voltage


## LTC 1992 Family

TYPICAL PERFORMANC CHARACTERISTICS Applicale it ot ite Icci992-10 only:




Differential Input Large-Signal Step Response


Single-Ended Input Large-Signal
Step Response


Differential Input Small-Signal
Step Response


Common Mode Rejection Ratio vs Frequency (Note 7)


Power Supply Rejection Ratio vs Frequency (Note 7)


1992 G117


TYPICAL PGRFORMANCE CHARACTERISTICS Applicable to the ICC1992-10 only.


Single-Ended Input Small-Signal Step Response


Differential Noise Voltage Density vs Frequency




## LTC 1992 Family

## PIN fUNCTIONS

-IN, +IN (Pins 1, 8): Inverting and Noninverting Inputs of the Amplifier. For the LTC1992 part, these pins are connected directly to the amplifier's P-channel MOSFET input devices. The fixed gain LTC1992-X parts have precision, on-chip gain setting resistors. The input resistors are nominally 30k for the LTC1992-1, LTC1992-2 and LTC1992-5 parts. The input resistors are nominally 15 k for the LTC1992-10 part.

Vocm (Pin 2): Output Common Mode Voltage Set Pin. The voltage on this pin sets the output signal's common mode voltage level. The output common mode level is set independent of the input common mode level. This is a high impedance input and must be connected to a known and controlled voltage. It must never be left floating.
$+V_{S},-V_{S}$ (Pins 3, 6): The $+V_{S}$ and $-V_{S}$ power supply pins should be bypassed with $0.1 \mu$ Fcapacitors to an adequate analog ground or ground plane. The bypass capacitors should be located as closely as possible to the supply pins.
+OUT, -OUT (Pins 4, 5): The Positive and Negative Outputs of the Amplifier. These rail-to-rail outputs are designed to drive capacitive loads as high as $10,000 \mathrm{pF}$.
$\mathbf{V}_{\text {MID }}$ (Pin 7): Mid-Supply Reference. This pin is connected to an on-chip resistive voltage divider to provide a midsupply reference. This provides a convenient way to set the output common mode level at half-supply. If used for this purpose, Pin 2 will be shorted to Pin 7, Pin 7 should be bypassed with a $0.1 \mu \mathrm{~F}$ capacitor to ground. If this reference voltage is not used, leave the pin floating.

## BLOCK DIAGRAMS



## BLOCK DIAGRAMS

(1992-X)

| PART | R IN | R $_{\text {FB }}$ |
| :---: | :---: | :---: |
| LTC1992-1 | 30 k | 30 k |
| LTC1992-2 | 30 k | 60 k |
| LTC1992-5 | 30 k | 150 k |
| LTC1992-10 | 15 k | 150 k |



## APPLICATIONS INFORMATION

## Theory of Operation

The LTC1992 family consists of five fully differential, low power amplifiers. The LTC1992 is an unconstrained fully differential amplifier. The LTC1992-1, LTC1992-2, LTC19925 and LTC1992-10 are fixed gain blocks (with gains of $1,2,5$ and 10 respectively) featuring precision on-chip resistors for accurate and ultra stable gain.
In many ways, a fully differential amplifier functions much like the familiar, ubiquitous op amp. However, there are several key areas where the two differ. Referring to Figure 1, an op amp has a differential input, a high open-loop gain and utilizes negative feedback (through resistors) to set the closed-loop gain and thus control the amplifier's gain with great precision. A fully differential amplifier has all of these features plus an additional input and a complementary output. The complementary output reacts to the input signal in the same manner as the other output, but in the opposite direction. Two outputs changing in an equal but opposite manner require a common reference point (i.e., opposite relative to what?). The additional input, the $\mathrm{V}_{\text {OCM }}$ pin, sets this reference point. The voltage onthe $\mathrm{V}_{0<m}$ input directly sets the output signal's common mode voltage and
allows the output signal's common mode voltage to be set completely independent of the input signal's common mode voltage. Uncoupling the input and output common mode voltages makes signal level shifting easy.

For a better understanding of the operation of a fully differential amplifier, refer to Figure 2. Here, the LTC1992 functional block diagram adds external resistors to realize a basic gain block. Note that the LTC1992 functional block diagram is not an exact replica of the LTC1992 circuitry. However, the Block Diagram is correct and is a very good tool for understanding the operation of fully differential amplifier circuits. Basic op amp fundamentals together with this block diagram provide all of the tools needed for understanding fully differential amplifier circuit applications.
The LTC1992 Block Diagram has two op amps, two summing blocks (pay close attention the signs) and four resistors. Two resistors, $\mathrm{R}_{\text {MID1 }}$ and $\mathrm{R}_{\mathrm{MID2}}$, connect directly to the $\mathrm{V}_{\text {MID }}$ pin and simply provide a convenient mid-supply reference. Its use is optional and it is not involved in the operation ofthe LTC1992's amplifier. The LTC1992 functions through the use of two servo networks each employing

## LTC1992 Family

## APPLICATIONS INFORMATION



Figure 1. Comparison of an Op Amp and a Fully Differential Amplifier


Figure 2. LTC1992 Functional Block Diagram with External Gain Setting Resistors

## APPLICATIONS INFORMATION

negative feedback and using an op amp's differential input to create the servo's summing junction.

One servo controls the signal gain path. The differential input of op amp A1 creates the summing junction of this servo. Any voltage present at the input of A1 is amplified (by the op amp's large open-loop gain), sent to the summing blocks and then onto the outputs. Taking note of the signs on the summing blocks, op amp A1's output moves +OUT and -OUT in opposite directions. Applying a voltage step at the INM node increases the +OUT voltage while the -OUT voltage decreases. The RFB resistors connect the outputs to the appropriate inputs establishing negative feedbackand closing the servo's loop. Any servo loop always attempts to drive its error voltage to zero. In this servo, the error voltage is the voltage between the INM and INP nodes, thus A1 will force the voltages on the INP and INM nodes to be equal (within the part's DC offset, open Ioop gain and bandwidth limits). The "virtual short" between the two inputs is conceptually the same as that for op amps and is critical to understanding fully differential amplifier applications.

The other servo controls the output common mode level. The differential input of op amp A2 creates the summing junction of this servo. Similar to the signal gain servo above, any voltage present at the input of A2 is amplified, sent to the summing blocks and then onto the outputs. However, in this case, both outputs move in the same direction. The resistors $\mathrm{R}_{\mathrm{CMP}}$ and $\mathrm{R}_{\mathrm{CMM}}$ connect the +OUT and -OUT outputs to A2's inverting input establishing negative feedback and closing the servo's loop. The midpoint of resistors $R_{\text {CMP }}$ and $R_{C M M}$ derives the output's common mode level (i.e., its average). This measure of the output's common mode level connects to A2's inverting input while A2's noninverting input connects directly to the $\mathrm{V}_{\text {0см }}$ pin. A2 forces the voltages on its inverting and noninverting inputs to be equal. In other words, it forces the output common mode voltage to be equal to the voltage on the $V_{0 c m}$ input pin.

For any fully differential amplifier application to function properly both the signal gain servo and the common mode level servo must be satisfied. When analyzing an applications circuit, the INP node voltage must equal the INM node voltage and the output common mode voltage must equal
the $V_{\text {Ocm }}$ voltage. If either of these servos is taken out of the specified areas of operation (e.g., inputs taken beyond the common mode range specifications, outputs hitting the supply rails or input signals varying faster than the part can track), the circuit will not function properly.

## Fully Differential Amplifier Signal Conventions

Fully differential amplifiers have a multitude of signals and signal ranges to consider. To maintain proper operation with conventional op amps, the op amp's inputs and its output must not hit the supply rails and the input signal's common mode level must also be within the part's specified limits. These considerations also apply to fully differential amplifiers, but here there is an additional output to consider and common mode level shifting complicates matters. Figure 3 provides a list of the many signals and specifications as well as the naming convention. The phrase "common mode" appears in many places and often leads to confusion. The fully differential amplifier's ability to uncouple input and output common mode levels yields great design flexibility, butalso complicates matters some. For simplicity, the equations in Figure 3 also assume an ideal amplifier and perfect resistor matching. For a detailed analysis, consult the fully differential amplifier applications circuit analysis section.

## Basic Applications Circuits

Mostfully differential amplifier applications circuits employ symmetrical feedback networks and are familiar territory for op amp users. Symmetrical feedback networks require that the $-\mathrm{V}_{\text {IN }} /+\mathrm{V}_{\text {OUT }}$ network is a mirror image duplicate of the $+\mathrm{V}_{\text {IN }} /-\mathrm{V}_{\text {OUT }}$ network. Each of these half circuits is basically just a standard inverting gain op amp circuit. Figure 4 shows three basic inverting gain op amp circuits and their corresponding fully differential amplifier cousins. The vast majority of fully differential amplifier circuits derive from old tried and true inverting op amp circuits. To create a fully differential amplifier circuit from an inverting op amp circuit, first simply transfer the op amp's $\mathrm{V}_{\text {IN }} / V_{\text {OUT }}$ network to the fully differential amplifier's $-\mathrm{V}_{\text {IN }} /+\mathrm{V}_{\text {OUT }}$ nodes. Then, take a mirror image duplicate of the network and apply it to the fully differential amplifier's $+\mathrm{V}_{\text {IN }} /-\mathrm{V}_{\text {OUT }}$ nodes. Op amp users can comfortably transfer any inverting op amp circuit to a fully differential amplifier in this manner.

## LTC 1992 Family

## APPLICATIONS INFORMATION



Figure 3. Fully Differential Amplifier Signal Conventions (Ideal Amplifier and Perfect Resistor Matching is Assumed)

## Single-Ended to Differential Conversion

One of the most important applications of fully differential amplifiers is single-ended signaling to differential signaling conversion. Many systems have a single-ended signal that must connect to an ADC with a differential input. The ADC could be run in a single-ended manner, but performance usually degrades. Fortunately, all of basic applications circuits shown in Figure 4, as well as all of the fixed gain LTC1992-X parts, are equally suitable for both differential and single-ended input signals. For single-ended input signals, connect one of the inputs to a reference voltage (e.g., ground or mid-supply) and connect the other to the signal path. There are no tradeoffs here as the part's performance is the same with single-ended or differential
input signals. Which input is used for the signal path only affects the polarity of the differential output signal.

## Signal Level Shifting

Another important application of fully differential amplifier is signal level shifting. Single-ended to differential conversion accompanied by a signal level shift is very commonplace when driving ADCs. As noted in the theory of operation section, fully differential amplifiers have a common mode level servo that determines the output common mode level independent of the input common mode level. To set the output common mode level, simply apply the desired voltage to the $\mathrm{V}_{\text {OCm }}$ input pin. The voltage range on the $\mathrm{V}_{\text {OCM }}$ pin is from $\left(-\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}\right)$ to $\left(+\mathrm{V}_{S}-1.3 \mathrm{~V}\right)$.

## APPLICATIONS INFORMATION


Block


$$
H_{0}=\frac{R_{F B}}{R_{I N}} ; \omega P=\frac{1}{R_{I N} \bullet C_{I N}}
$$






Figure 4. Basic Fully Differential Amplifier Application Circuits (Note: Single-Ended to Differential Conversion is Easily Accomplished by Connecting One of the Input Nodes, $+\mathrm{V}_{\mathrm{IN}}$ or $-\mathrm{V}_{\mathrm{IN}}$, to a DC Reference Level (e.g., Ground))

## APPLICATIONS InFORMATION

The $V_{\text {OCM }}$ input pin has a very high input impedance and is easily driven by even the weakest of sources. Many ADCs provide a voltage reference output that defines either its common mode level or its full-scale level. Apply the ADC's reference potential either directly to the $V_{0 C M}$ pin or through a resistive voltage divider depending on the reference voltage's definition. When controlling the $V_{\text {Ocm }}$ pin by a high impedance source, connect a bypass capacitor ( 1000 pF to $0.1 \mu \mathrm{~F}$ ) from the $\mathrm{V}_{0 \mathrm{Cm}}$ pin to ground to lower the high frequency impedance and limit external noise coupling. Other applications will want the output biased at a midpoint of the power supplies for maximum output voltage swing. For these applications, the LTC1992 provides a mid-supply potential at the $\mathrm{V}_{\text {MID }}$ pin. The $\mathrm{V}_{\text {MID }}$ pin connects to a simple resistive voltage divider with two 200k resistors connected between the supply pins. To use this feature, connect the $\mathrm{V}_{\text {MID }}$ pin to the $\mathrm{V}_{\text {OCM }}$ pin and bypass this node with a capacitor.
One undesired effect of utilizing the level shifting function is an increase in the differential output offset voltage due to gain setting resistor mismatch. The offset is approximately the amount of level shift ( $\mathrm{V}_{\text {OUTCM }}-\mathrm{V}_{\text {INCM }}$ ) multiplied by the amount of resistor mismatch. For example, a 2 V level shift with $0.1 \%$ resistors will give around 2 mV of output offset $(2 \cdot 0.1 \%=2 \mathrm{mV})$. The exact amount of offset is dependent on the application's gain and the resistor mismatch. For a detail description, consult the Fully Differential Amplifier Applications Circuit Analysis section.

## CMRR and Output Balance

One common misconception of fully differential amplifiers is that the common mode level servo guarantees an infinite common mode rejection ratio (CMRR). This is not true. The common mode level servo does, however, force the two outputs to be truly complementary (i.e., exactly opposite or 180 degrees out of phase). Output balance is a measure of how complementary the two outputs are.
At low frequencies, CMRR is primarily determined by the matching of the gain setting resistors. Like any op amp, the LTC1992 does not have infinite CMRR, however resistor mismatching of only $0.018 \%$, halves the circuit's CMRR. Standard $1 \%$ tolerance resistors yield a CMRR of about 40dB. For most applications, resistor matching dominates

Iow frequency CMRR performance. The specifications for the fixed gain LTC1992-X parts include the on-chip resistor matching effects. Also, note that an input common mode signal appears as a differential outputsignal reduced by the CMRR. As with op amps, at higher frequencies the CMRR degrades. Refer to the Typical Performance plots for the details of the CMRR performance over frequency.

At low frequencies, the output balance specification is determined by the matching of the on-chip $\mathrm{R}_{\mathrm{CMM}}$ and $\mathrm{R}_{\text {CMP }}$ resistors. At higher frequencies, the output balance degrades. Refer to the typical performance plots for the details of the output balance performance over frequency.

## Input Impedance

The input impedance for a fully differential amplifier application circuit is similar to that of a standard op amp inverting amplifier. One major difference is that the input impedance is different for differential input signals and single-ended signals. Referring to Figure 3, for differential input signals the input impedance is expressed by the following expression:

$$
R_{\text {INDIFF }}=2 \cdot R_{\text {IN }}
$$

For single-ended signals, the input impedance is expressed by the following expression:

$$
R_{I N S-E}=\frac{R_{I N}}{1-\frac{R_{F B}}{2 \cdot\left(R_{I N}+R_{F B}\right)}}
$$

The input impedance for single-ended signals is slightly higher than the $R_{I N}$ value since some of the input signal is fed back and appears as the amplifier's input common mode level. This small amount of positive feedback increases the input impedance.

## Driving Capacitive Loads

The LTC1992 family of parts is stable for all capacitive loads up to at least $10,000 \mathrm{pF}$. While stability is guaranteed, the part's performance is not unaffected by capacitive loading. Large capacitive loads increase output step response ringing and settling time, decrease the bandwidth and increase the frequency response peaking. Refer to the

## APPLICATIONS INFORMATION

Typical Performance plots for small-signal step response, large-signal step response and gain over frequency to appraise the effects of capacitive loading. While the consequences are minor in most instances, consider these effects when designing application circuits with large capacitive loads.

## Input Signal Amplitude Considerations

For application circuits to operate correctly, the amplifier must be in its linear operating range. To be in the linear operating range, the input signal's common mode voltage must be within the part's specified limits and the rail-to-rail outputs must stay within the supply voltage rails. Additionally, the fixed gain LTC1992-X parts have input protection diodes that limit the input signal to be within the supply voltage rails. The unconstrained LTC1992 uses external resistors allowing the source signals to go beyond the supply voltage rails.

When taken outside of the linear operating range, the circuit does not perform as expected, however nothing extreme occurs. Outputs driven into the supply voltage rails are simply clipped. There is no phase reversal or oscillation. Once the outputs return to the linear operating range, there is a small recovery time, then normal operation proceeds. When the input common mode voltage is below the specified lower limit, on-chip protection diodes conduct and clamp the signal. Once the signal returns to the specified operating range, normal operation proceeds. If the input common mode voltage goes slightly above the specified upper limit (by no more than about 500 mV ), the amplifier's open-loop gain reduces and DC offset and closed-loop gain errors increase. Return the input back to the specified range and normal performance commences. If taken well above the upper limit, the amplifier's input stage is cut off. The gain servo is now open loop; however, the common mode servo is still functional. Output balance is maintained and the outputs go to opposite supply rails. However, which output goes to which supply rail is
random. Once the input returns to the specified input common mode range, there is a small recovery time then normal operation proceeds.

The LTC1992's input signal common mode range (VINCMR) is from $\left(-V_{S}-0.1 \mathrm{~V}\right)$ to $\left(+V_{S}-1.3 \mathrm{~V}\right)$. This specification applies to the voltage at the amplifier's input, the INP and INM nodes of Figure 2. The specifications for the fixed gain LTC1992-X parts reflect a higher maximum limit as this specification is for the entire gain block and references the signal at the input resistors. Differential input signals and single-ended signals require a slightly different set of formulae. Differential signals separate very nicely into common mode and differential components while single ended signals do not. Refer to Figure 5 for the formulae for calculating the available signal range. Additionally, Table 1 lists some common configurations and their appropriate signal levels.

The LTC1992's outputs allow rail-to-rail signal swings. The output voltage on either output is a function of the input signal's amplitude, the gain configured and the output signal's common mode level set by the $\mathrm{V}_{0 \mathrm{~cm}}$ pin. For maximum signal swing, the $\mathrm{V}_{\text {OCM }}$ pin is set at the midpoint of the supply voltages. For other applications, such as an ADC driver, the required level must fall within the $V_{0 C M}$ range of $\left(-V_{S}+0.5 \mathrm{~V}\right)$ to $\left(+\mathrm{V}_{S}-1.3 \mathrm{~V}\right)$. For single-ended input signals, it is not always obvious which output will clip first thus both outputs are calculated and the minimum value determines the signal limit. Refer to Figure 5 for the formula and Table 1 for examples.

To ensure proper linear operation both the input common mode level and the output signal level must be within the specified limits. These same criteria are also present with standard op amps. However, with a fully differential amplifier, it is a bit more complex and old familiar op amp intuition often leads to the wrong result. This is especially true for single-ended to differential conversion with level shifting. The required calculations are a bit tedious, but are necessary to guarantee proper linear operation.

## LTC1992 Family

## APPLICATIONS INFORMATION

## Differential Input Signals



INPUT COMMON MODE LIMITS
A. CALCULATE VINCM MINIMUM AND MAXIMUM GIVEN $R_{I N}$, R FB AND $V_{0 C M}$
$V_{\text {INCM }(\operatorname{MAX})}=\left(+V_{S}-1.3 \mathrm{~V}\right)+\frac{1}{G}\left(+V_{S}-1.3 \mathrm{~V}-V_{\text {OCM }}\right)$
$V_{\text {INCM }(\text { MIN })}=\left(-V_{S}-0.1 \mathrm{~V}\right)+\frac{1}{G}\left(-V_{S}-0.1 \mathrm{~V}-V_{O C M}\right)$

OR B. WITH A KNOWN VINCM, RIN, R $\mathrm{R}_{\text {FB }}$ AND $\mathrm{V}_{\text {OCM }}$, CALCULATE COMMON MODE
VOLTAGE AT INP AND INM NODES (VINCM(AMP)) AND CHECK THAT IT IS
WITHIN THE SPECIFIED LIMITS.
$V_{\text {INCM }}$ (AMP) $)=\frac{V_{\text {INP }}+V_{\text {INM }}}{2}=\frac{G}{G+1} V_{\text {INCM }}+\frac{1}{G+1} V_{\text {OCM }}$
OUTPUT SIGNAL CLIPPING LIMIT
$V_{\text {INDIFF(MAX) }}\left(V_{P-P D I F F}\right)=$ THE LESSER VALUE OF $\frac{4}{G}\left(+V_{S}-V_{\text {OCM }}\right) O R \frac{4}{G}\left(V_{\text {OCM }}--V_{S}\right)$

## Single-Ended Input Signals



INPUT COMMON MODE LIMITS (NOTE: FOR THE FIXED GAIN LTC1992-X PARTS, $\mathrm{V}_{\text {INREF }}$ AND $\mathrm{V}_{\text {INSIG }}$ CANNOT EXCEED THE SUPPLIES)

$$
\begin{aligned}
& V_{\text {INSIG(MAX) }}=2\left[\left(+V_{S}-1.3 V-\frac{V_{\text {INREF }}}{2}\right)+\frac{1}{G}\left(+V_{S}-1.3 V-V_{\text {OCM }}\right)\right] \\
& V_{\text {INSIG(MIN) }}=2\left[\left(-V_{S}-0.1 V-\frac{V_{\text {INREF }}}{2}\right)+\frac{1}{G}\left(-V_{S}-0.1 V-V_{\text {OCM }}\right)\right] \\
& \text { OR } \\
& V_{\text {INSIGP-P }}=2\left[\left(\left(+V_{S}--V_{S}\right)-1.2 V\right)+\frac{1}{G}\left(\left(+V_{S}--V_{S}\right)-1.2 V\right)\right]
\end{aligned}
$$

OUTPUT SIGNAL CLIPPING LIMIT

$$
\begin{aligned}
& V_{\text {INSIG(MAX) }}=\text { THE LESSER VALUE OF } V_{\text {INREF }}+\frac{2}{G}\left(+V_{S}-V_{\text {OCM }}\right) \text { OR } V_{\text {INREF }}+\frac{2}{G}\left(V_{\text {OCM }}--V_{S}\right) \\
& V_{\text {INSIG(MIN })}=\text { THE GREATER VALUE OF } V_{\text {INREF }}+\frac{2}{G}\left(-V_{S}-V_{\text {OCM }}\right) \text { OR } V_{\text {INREF }}+\frac{2}{G}\left(V_{\text {OCM }}-+V_{S}\right) \quad 1992 \text { Fo5 }
\end{aligned}
$$

Figure 5. Input Signal Limitations

## APPLICATIONS INFORMATION

Table 1. Input Signal Limitations for Some Common Applications
Differential Input Signal, $V_{0 C m}$ at Mid-Supply. (VIncm must be within the Min and Max table values and
$V_{\text {Indiff }}$ must be less than the table value)

| $\begin{aligned} & +V_{S} \\ & (V) \\ & (V) \end{aligned}$ | $\begin{gathered} -V_{s} \\ (\mathrm{~V}) \end{gathered}$ | $\begin{aligned} & \text { GAIN } \\ & \text { (V/V) } \end{aligned}$ | $V_{0 C m}$ (V) | $\underset{(V)}{\substack{\text { IINCM(MAX) }}}$ | $V_{\text {Incm(MIN) }}$ (V) | $V_{\text {INDIFF(MAX) }}$ <br> (VP-PDIFF) | $\mathrm{V}_{\text {OUTDIFF(MAX) }}$ $\left(\right.$ VP-PDIFF $^{\text {P }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.7 | 0 | 1 | 1.35 | 1.450 | -1.550 | 5.40 | 5.40 |
| 2.7 | 0 | 2 | 1.35 | 1.425 | -0.825 | 2.70 | 5.40 |
| 2.7 | 0 | 5 | 1.35 | 1.410 | -0.390 | 1.08 | 5.40 |
| 2.7 | 0 | 10 | 1.35 | 1.405 | -0.245 | 0.54 | 5.40 |
| 5 | 0 | 1 | 2.5 | 4.900 | -2.700 | 10.00 | 10.00 |
| 5 | 0 | 2 | 2.5 | 4.300 | -1.400 | 5.00 | 10.00 |
| 5 | 0 | 5 | 2.5 | 3.940 | -0.620 | 2.00 | 10.00 |
| 5 | 0 | 10 | 2.5 | 3.820 | -0.360 | 1.00 | 10.00 |
| 5 | -5 | 1 | 0 | 7.400 | -10.200 | 20.00 | 20.00 |
| 5 | -5 | 2 | 0 | 5.550 | -7.650 | 10.00 | 20.00 |
| 5 | -5 | 5 | 0 | 4.440 | -6.120 | 4.00 | 20.00 |
| 5 | -5 | 10 | 0 | 4.070 | -5.610 | 2.00 | 20.00 |

Differential Input Signal, $\mathrm{V}_{\text {ocm }}$ at Typical ADC Levels. (VIncm must be within the Min and Max table values and $V_{\text {Indiff }}$ must be less than the table value)

| $\begin{aligned} & +V_{S} \\ & \text { (V) } \end{aligned}$ | $\begin{gathered} -V_{s} \\ (V) \end{gathered}$ | $\begin{aligned} & \text { GAIN } \\ & (V / N) \end{aligned}$ | $V_{\text {ocm }}$ (V) | $V_{\text {INCM(MAX) }}$ <br> (V) | $V_{\text {Incm(MIN) }}$ (V) | $V_{\text {INDIFF(MAX) }}$ (VP-PDIFF) | $\begin{aligned} & V_{\text {OUTDIFF(MAX) }} \\ & \left(V_{\text {P-PDIFFF }}\right) \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.7 | 0 | 1 | 1 | 1.800 | -1.200 | 4.00 | 4.00 |
| 2.7 | 0 | 2 | 1 | 1.600 | -0.650 | 2.00 | 4.00 |
| 2.7 | 0 | 5 | 1 | 1.480 | -0.320 | 0.80 | 4.00 |
| 2.7 | 0 | 10 | 1 | 1.440 | -0.210 | 0.40 | 4.00 |
| 5 | 0 | 1 | 2 | 5.400 | -2.200 | 8.00 | 8.00 |
| 5 | 0 | 2 | 2 | 4.550 | -1.150 | 4.00 | 8.00 |
| 5 | 0 | 5 | 2 | 4.040 | -0.520 | 1.60 | 8.00 |
| 5 | 0 | 10 | 2 | 3.870 | -0.310 | 0.80 | 8.00 |
| 5 | -5 | 1 | 2 | 5.400 | -12.200 | 12.00 | 12.00 |
| 5 | -5 | 2 | 2 | 4.550 | -8.650 | 6.00 | 12.00 |
| 5 | -5 | 5 | 2 | 4.040 | -6.520 | 2.40 | 12.00 |
| 5 | -5 | 10 | 2 | 3.870 | -5.810 | 1.20 | 12.00 |

## LTC 1992 Family

## APPLICATIONS INFORMATION

Table 1. Input Signal Limitations for Some Common Applications
Mid-Supply Referenced Single-Ended Input Signal, $\mathrm{V}_{\text {Ocm }}$ at Mid-Supply. (The $\mathrm{V}_{\text {INSIG }}$ Min and Max values listed account for both the input common mode limits and the output clipping)

| $\begin{aligned} & +V_{S} \\ & \text { (V) } \end{aligned}$ | $\begin{gathered} -V_{S} \\ (V) \end{gathered}$ | $\begin{aligned} & \text { GAIN } \\ & \text { (V/N) } \end{aligned}$ | $V_{0 C M}$ <br> (V) | $\begin{gathered} V_{\text {INREF }} \\ (V) \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {INSIG(MAX) }}(\mathrm{V}) \end{gathered}$ | $\begin{gathered} \text { VINSIG(MIN) }_{(V)} \end{gathered}$ | $\begin{gathered} V_{\text {INSIGP-P(MAX) }} \\ \left(\text { VP-P }^{\text {AROUND }} \mathrm{V}_{\text {INREF }}\right) \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {OUTDIFF(MAX) }} \\ \left(\mathrm{V}_{\text {P-PDIFFF }}\right) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.7 | 0 | 1 | 1.35 | 1.35 | 1.550 | -1.350 | 0.40 | 0.40 |
| 2.7 | 0 | 2 | 1.35 | 1.35 | 1.500 | 0.000 | 0.30 | 0.60 |
| 2.7 | 0 | 5 | 1.35 | 1.35 | 1.470 | 0.810 | 0.24 | 1.20 |
| 2.7 | 0 | 10 | 1.35 | 1.35 | 1.460 | 1.080 | 0.22 | 2.20 |
| 5 | 0 | 1 | 2.5 | 2.5 | 7.300 | -2.500 | 9.60 | 9.60 |
| 5 | 0 | 2 | 2.5 | 2.5 | 5.000 | 0.000 | 5.00 | 10.00 |
| 5 | 0 | 5 | 2.5 | 2.5 | 3.500 | 1.500 | 2.00 | 10.00 |
| 5 | 0 | 10 | 2.5 | 2.5 | 3.000 | 2.000 | 1.00 | 10.00 |
| 5 | -5 | 1 | 0 | 0 | 10.000 | -10.000 | 20.00 | 20.00 |
| 5 | -5 | 2 | 0 | 0 | 5.000 | -5.000 | 10.00 | 20.00 |
| 5 | -5 | 5 | 0 | 0 | 2.000 | -2.000 | 4.00 | 20.00 |
| 5 | -5 | 10 | 0 | 0 | 1.000 | -1.000 | 2.00 | 20.00 |

Mid-Supply Referenced Single-Ended Input Signal, $\mathrm{V}_{\text {ocm }}$ at Typical ADC Levels. (The $\mathrm{V}_{\text {INSIG }}$ Min and Max values listed account for both the input common mode limits and the output clipping)

| $\begin{aligned} & +V_{S} \\ & \text { (V) } \end{aligned}$ | $\begin{aligned} & -V_{S} \\ & \text { (V) } \end{aligned}$ | $\begin{aligned} & \text { GAIN } \\ & (V / V) \end{aligned}$ | $V_{O C M}$ (V) | $\begin{gathered} V_{\text {INREF }} \\ (\mathrm{V}) \end{gathered}$ | $\underset{(V)}{V_{\text {INSIG (MAX) }}}$ | $\underset{(V)}{V_{\text {INSIG(MIN) }}}$ | $\begin{gathered} \text { VINSIGP-P }^{\text {(MAX) }} \\ \left(\text { VP-P AROUND }^{\text {INREF }}\right) \end{gathered}$ | $V_{\text {OUTDIFF(MAX) }}$ (VP-PDIFF) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.7 | 0 | 1 | 1 | 1.35 | 2.250 | -0.650 | 1.80 | 1.80 |
| 2.7 | 0 | 2 | 1 | 1.35 | 1.850 | 0.350 | 1.00 | 2.00 |
| 2.7 | 0 | 5 | 1 | 1.35 | 1.610 | 0.950 | 0.52 | 2.60 |
| 2.7 | 0 | 10 | 1 | 1.35 | 1.530 | 1.150 | 0.36 | 3.60 |
| 5 | 0 | 1 | 2 | 2.5 | 6.500 | -1.500 | 8.00 | 8.00 |
| 5 | 0 | 2 | 2 | 2.5 | 4.500 | 0.500 | 4.00 | 8.00 |
| 5 | 0 | 5 | 2 | 2.5 | 3.300 | 1.700 | 1.60 | 8.00 |
| 5 | 0 | 10 | 2 | 2.5 | 2.900 | 2.100 | 0.80 | 8.00 |
| 5 | -5 | 1 | 2 | 0 | 6.000 | -6.000 | 12.00 | 12.00 |
| 5 | -5 | 2 | 2 | 0 | 3.000 | -3.000 | 6.00 | 12.00 |
| 5 | -5 | 5 | 2 | 0 | 1.200 | -1.200 | 2.40 | 12.00 |
| 5 | -5 | 10 | 2 | 0 | 0.600 | -0.600 | 1.20 | 12.00 |

## APPLICATIONS INFORMATION

Table 1. Input Signal Limitations for Some Common Applications
Single Supply Ground Referenced Single-Ended Input Signal, Vocm at Mid-Supply. (The VINSIG Min and Max values listed account for both the input common mode limits and the output clipping)

| $\begin{aligned} & +V_{S} \\ & \text { (V) } \end{aligned}$ | $\begin{aligned} & -V_{S} \\ & (V) \end{aligned}$ | $\begin{aligned} & \text { GAIN } \\ & \text { (V/V) } \end{aligned}$ | $V_{\text {OCM }}$ (V) | $V_{\text {InReF }}$ <br> (V) | $\begin{gathered} V_{\text {INSIGG(MAX) }}(V) \end{gathered}$ | $\mathrm{V}_{\text {INSIG(MIN) }}$ (V) | $\begin{gathered} V_{\text {INSIGP-P(MAX) }} \\ \left(V_{\text {P-P }} \text { AROUND } V_{\text {INREF }}\right) \end{gathered}$ | $V_{\text {OUTDIFF(MAX) }}$ (VP-PDIFF) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.7 | 0 | 1 | 1.35 | 0 | 2.700 | -2.700 | 5.40 | 5.40 |
| 2.7 | 0 | 2 | 1.35 | 0 | 1.350 | -1.350 | 2.70 | 5.40 |
| 2.7 | 0 | 5 | 1.35 | 0 | 0.540 | -0.540 | 1.08 | 5.40 |
| 2.7 | 0 | 10 | 1.35 | 0 | 0.270 | -0.270 | 0.54 | 5.40 |
| 5 | 0 | 1 | 2.5 | 0 | 5.000 | -5.000 | 10.00 | 10.00 |
| 5 | 0 | 2 | 2.5 | 0 | 2.500 | -2.500 | 5.00 | 10.00 |
| 5 | 0 | 5 | 2.5 | 0 | 1.000 | -1.000 | 2.00 | 10.00 |
| 5 | 0 | 10 | 2.5 | 0 | 0.500 | -0.500 | 1.00 | 10.00 |

Single Supply Ground Referenced Single-Ended Input Signal, V OCM at Typical ADC Reference Levels. (The VINSIG Min and Max values listed account for both the input common mode limits and the output clipping)

| $\begin{aligned} & +V_{S} \\ & \text { (V) } \end{aligned}$ | $\begin{gathered} -V_{S} \\ \text { (V) } \end{gathered}$ | $\begin{aligned} & \text { GAIN } \\ & \text { (V/V) } \end{aligned}$ | $V_{\text {OCM }}$ (V) | $\begin{gathered} V_{\text {INREF }} \\ (\mathrm{V}) \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{INSIG}(\mathrm{MAX})} \\ \hline \end{gathered}$ | $\begin{gathered} \left.V_{\text {INSIG(MIN) }}^{(V)}\right) \end{gathered}$ | $\begin{gathered} V_{\text {INSIGP-P(MAX) }} \\ \left(V_{\text {P-P }} \text { AROUND } V_{\text {INREF }}\right) \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\text {OUTDIFF(MAX) }} \\ \left(\mathrm{V}_{\text {P-PDIFF }}\right) \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.7 | 0 | 1 | 1 | 0 | 2.000 | -2.000 | 4.00 | 4.00 |
| 2.7 | 0 | 2 | 1 | 0 | 1.000 | -1.000 | 2.00 | 4.00 |
| 2.7 | 0 | 5 | 1 | 0 | 0.400 | -0.400 | 0.80 | 4.00 |
| 2.7 | 0 | 10 | 1 | 0 | 0.200 | -0.200 | 0.40 | 4.00 |
| 5 | 0 | 1 | 2 | 0 | 4.000 | -4.000 | 8.00 | 8.00 |
| 5 | 0 | 2 | 2 | 0 | 2.000 | -2.000 | 4.00 | 8.00 |
| 5 | 0 | 5 | 2 | 0 | 0.800 | -0.800 | 1.60 | 8.00 |
| 5 | 0 | 10 | 2 | 0 | 0.400 | -0.400 | 0.80 | 8.00 |

## Fully Differential Amplifier Applications Circuit Analysis

All of the previous applications circuit discussions have assumed perfectly matched symmetrical feedbacknetworks. To consider the effects of mismatched or asymmetrical feedback networks, the equations get a bit messier.
Figure 6 lists the basic gain equation for the differential output voltage in terms of $+\mathrm{V}_{\text {IN }},-\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OSDIFF }}, \mathrm{V}_{\text {OUTCM }}$ and the feedback factors $\beta 1$ and $\beta 2$. The feedback factors are simply the portion of the output that is fed back to the input summing junction by the $R_{F B}-R_{I N}$ resistive voltage divider. $\beta 1$ and $\beta 2$ have the range of zero to one. The $V_{\text {OUTCM }}$ term also includes its offset voltage, $\mathrm{V}_{\text {OSCM }}$, and its gain mismatch term, $\mathrm{K}_{\mathrm{Cm}}$. The $\mathrm{K}_{\mathrm{CM}}$ term is determined by the matching of the on-chip $R_{\text {CMP }}$ and $R_{\text {CMM }}$ resistors in the common mode level servo (see Figure 2).

While mathematically correct, the basic signal equation does not immediately yield any intuitive feel for fully differential amplifier application operation. However, by nulling out specific terms, some basic observations and sensitivities come forth. Setting $\beta 1$ equal to $\beta 2$, $V_{\text {OSDIFF }}$ to zero and $V_{\text {OUTCM }}$ to $\mathrm{V}_{\text {OCM }}$ gives the old gain equation from Figure 3. The ground referenced, single-ended input signal equation yields the interesting result that the driven side feedback factor ( $\beta 1$ ) has a very different sensitivity than the grounded side ( $\beta 2$ ). The CMRR is twice the feedback factor difference divided by the feedback factor sum. The differential output offset voltage has two terms. The first term is determined by the input offset term, $\mathrm{V}_{\text {OSDIFF, }}$ and the application's gain. Note that this term equates to the formula in Figure 3 when $\beta 1$ equals $\beta 2$. The amount of signal level shifting and the feedback factor mismatch determines the second term. This term

## LTC 1992 Family

## APPLICATIONS INFORMATION


$V_{\text {OUTDIFF }}=\frac{2\left[+V_{\text {IN }} \cdot(1-\beta 1)-\left(-V_{\text {IN }}\right) \cdot(1-\beta 2)\right]+2 V_{\text {OSDIFF }}+2 V_{\text {OUTCM }}(\beta 1-\beta 2)}{\beta 1+\beta 2}$
WHERE:
$\beta 1=\frac{R_{\text {IN1 }}}{R_{\text {IN1 }}+R_{\text {FB1 }}} ; \beta 2=\frac{R_{\text {IN2 }}}{R_{\text {IN2 }}+R_{\text {FB2 }}} ; \quad \begin{aligned} & \quad V_{\text {OSDIFF }}=\text { AMPLIFIER INPUT REFERRED OFFSET VOLTAGE } \\ & V_{\text {OUTCM }}=K_{C M} \bullet V_{\text {OCM }}+V_{\text {OSCM }} \\ & 0.999<K_{\text {CM }}<1.001\end{aligned}$

- FOR GROUND REFERENCED, SINGLE-ENDED INPUT SIGNAL, LET $+\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INSIG }}$ AND $-\mathrm{V}_{\text {IN }}=0 \mathrm{OV}$
$V_{\text {OUTDIFF }}=\frac{2 \cdot V_{\text {INSIG }} \cdot(1-\beta 1)+2 V_{\text {OSDIFF }}+2 V_{\text {OUTCM }}(\beta 1-\beta 2)}{\beta 1+\beta 2}$
- COMMON MODE REJECTION: SET $+\mathrm{V}_{\text {IN }}=-\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INCM }}, \mathrm{V}_{\text {OSDIFF }}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUTCM }}=0 \mathrm{~V}$

$$
\text { CMRR }=\frac{\Delta V_{\text {INCM }}}{\Delta V_{\text {OUTDIFF }}}=2 \frac{\beta 1+\beta 2}{\beta 2-\beta 1} ; \text { OUTPUT REFERRED }
$$

- OUTPUT DC OFFSET VOLTAGE: SET $+\mathrm{V}_{\text {IN }}=-\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INCM }}$
$V_{\text {OSDIFFOUT }}=V_{\text {OSDIFF }} \frac{2}{\beta 1+\beta 2}+\left(V_{\text {OUTCM }}-V_{\text {INCM }}\right) 2 \begin{aligned} & \beta 2-\beta 1 \\ & \beta 1+\beta 2\end{aligned}$

Figure 6. Basic Equations for Mismatched or Asymmetrical Feedback Applications Circuits
quantifies the undesired effect of signal level shifting discussed earlier in the Signal Level Shifting section.

## Asymmetrical Feedback Application Circuits

The basic signal equation in Figure 6 also gives insight to another piece of intuition. The feedback factors may be deliberately set to different values. One interesting class of these application circuits sets one or both of the feedback factors to the extreme values of either zero or one. Figure 7 shows three such circuits.

At first these application circuits may look to be unstable or open loop. It is the common mode feedback loop that enables these circuits to function. While they are useful circuits, they have some shortcomings that must be considered. First, due to the severe feedback factor asymmetry, the $V_{\text {ocm }}$ level influences the differential output voltage with about the same strength as the input signal. With this much gain in the $\mathrm{V}_{\text {Ocm }}$ path, differential output offset and noise increase. The large $\mathrm{V}_{\text {OCM }}$ to $\mathrm{V}_{\text {OUTDIFF }}$ gain also necessitates that these circuits are largely limited to dual,
split supply voltage applications with a ground referenced input signal and a grounded $\mathrm{V}_{0 \mathrm{CM}}$ pin.
The top application circuit in Figure 7 yields a high input impedance, precision gain of 2 block without any external resistors. The on-chip common mode feedback servo resistors determine the gain precision (better than 0.1 percent). By using the $-\mathrm{V}_{\text {OUT }}$ output alone, this circuit is also useful to get a precision, single-ended output, high input impedance inverter. To intuitively understand this circuit, consider it as a standard op amp voltage follower (delivered through the signal gain servo) with a complementary output (delivered through the common mode level servo). As usual, the amplifier's inputcommon mode range must not be exceeded. As with a standard op amp voltage follower, the common mode signal seen at the amplifier's input is the input signal itself. This condition limits the input signal swing, as well as the output signal swing, to be the input signal common mode range specification.

The middle circuit is largely the same as the first except that the noninverting amplifier path has gain. Note that

## APPLICATIONS INFORMATION


$V_{\text {OUTDIFF }}=2\left(+V_{\text {IN }}-V_{\text {OCM }}\right)$

SETTING $\mathrm{V}_{\text {OCM }}=\mathrm{OV}$
$\mathrm{V}_{\text {OUTDIFF }}=2 \mathrm{~V}_{\text {IN }}$
$V_{\text {OUTDIFF }}=2\left(+V_{\text {IN }} \frac{1}{\beta}-V_{\text {OCM }}\right) ; \beta=\frac{R_{\text {IN }}}{R_{\text {IN }}+R_{F B}}$

SETTING $V_{\text {OCM }}=0 V$
$V_{\text {OUTDIFF }}=2 V_{\text {IN }}\left(\frac{1}{\beta}\right)=2 V_{\text {IN }}\left(1+\frac{R_{F B}}{R_{\text {IN }}}\right)$

$V_{\text {OUTDIFF }}=2\left(+V_{I N} \frac{1-\beta}{\beta}+V_{\text {OCM }}\right) ; \beta=\frac{R_{I N}}{R_{I N}+R_{F B}}$

SETING $V_{\text {OCM }}=0 V$
$V_{\text {OUTDIFF }}=2 V_{\text {IN }}\left(\frac{1-\beta}{\beta}\right)=2 V_{\text {IN }}\left(\frac{R_{\text {FB }}}{R_{\text {IN }}}\right)$

Figure 7. Asymmetrical Feedback Application Circuits (Most Suitable in Applications with Dual, Split Supplies (e.g., $\pm 5 \mathrm{~V}$ ), Ground Referenced Single-Ended Input Signals and $\mathrm{V}_{\text {OCM }}$ Connected to Ground)
once the $\mathrm{V}_{\text {OCM }}$ voltage is set to zero, the gain formula is the same as a standard noninverting op amp circuit multiplied by two to account for the complementary output. Taking $\mathrm{R}_{\text {FB }}$ to zero (i.e., taking $\beta$ to one) gives the same formula as the top circuit. As in the top circuit, this circuit is also useful as a single-ended output, high input impedance inverting gain block (this time with gain). The input common mode considerations are similar to the top circuit's, but are not nearly as constrained since there is now gain in the noninverting amplifier path. This circuit, with V OCM at ground, also permits a rail-to-rail output swing in most applications.

The bottom circuit is another circuit that utilizes a standard op amp configuration with a complementary output. Inthis case, the standard op amp circuit has an inverting configuration. With $\mathrm{V}_{\text {Ocm }}$ at zero volts, the gain formula is the same as a standard inverting op amp circuit multiplied by two to account for the complementary output. This circuit does not have any common mode level constraints as the inverting input voltage sets the input common mode level. This circuit also delivers rail-to-rail output voltage swing without any concerns.

## LTC1992 Family

TYPICAL APPLICATIONS

Interfacing a Bipolar, Ground Referenced, Single-Ended Signal to a Unipolar Single Supply, Differential Input ADC (VIN = OV Gives a Digital Mid-Scale Code)


Compact, Unipolar Serial Data Conversion


Zero Components, Single-Ended Adder/Subtracter


## TYPICAL APPLICATIONS

## Single-Ended to Differential Conversion Driving an ADC



FFT of the Output Data


## LTC1992 Family

PACKAGE DESCRIPTION

## MS8 Package

 8-Lead Plastic MSOP(Reference LTC DWG \# 05-08-1660 Rev F)


RECOMMENDED SOLDER PAD LAYOUT
NOTE:

1. DIMENSIONS IN MILLIMETER/(INCH)
2. DRAWING NOT TO SCALE
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152 mm (.006") PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152 mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $7 / 10$ | Updated Part Markings | 2 |
| B | $6 / 11$ | Revised Features | 1 |
|  |  | Updated to Specified Temperature Range in Absolute Maximum Ratings and Order Information <br>  | Revised Block Diagram <br> Revised subtitle in Figure 5 of Applications Information section |

## LTC 1992 Family

## TYPICAL APPLICATION

Balanced Frequency Converter (Suitable for Frequencies up to 50 kHz )


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LT1167 | Precision Instrumentation Amplifier | Single Resistor Sets the Gain |
| LT1990 | High Voltage, Gain Selectable Difference Amplifier | $\pm 250$ V Common Mode, Micropower, Selectable Gain $=1,10$ |
| LT1991 | Precision Gain Selectable Difference Amplifier | Micropower, Pin Selectable Gain $=-13$ to 14 |
| LT1995 | High Speed Gain Selectable Difference Amplifier | 30MHz, 1000V/ /us, Pin Selectable Gain $=-7$ to 8 |
| LT6600-X | Differential In/Out Amplifier Lowpass Filter | Very Low Noise, Standard Differential Amplifier Pinout |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Differential Amplifiers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EL5170IS EL5173IS EL5175IS EL5176IY EL5177IY EL5370IU EL5371IU EL5371IUZ EL5372IU EL5372IUZ-T7 EL5373IU EL9110IU AD8275ARMZ-RL LTC6363HMS8\#PBF AD8276BRZ-R7 LTC1992CMS8\#TRPBF AD8475BRMZ-R7

LTC1992HMS8\#TRPBF AD8129ARZ-REEL LT6350IMS8\#TRPBF LMH6401IRMZR LT6600CS8-15\#PBF AD8476BRMZ-R7
INA2132U/2K5 THS4551IDGKR THS4551IRGTT AD8138ARMZ-REEL THS4551IRGTR AD600JN AD628ARMZ-R7 AD629ANZ AD8130ARMZ-REEL7 AD8131ARMZ-REEL7 AD8132ARMZ-REEL7 AD8137WYCPZ-R7 AD8137YCPZ-REEL7 AD8138ARMZ AD8139ACPZ-REEL7 AD8139ARDZ-REEL7 AD8271ARMZ AD8271ARMZ-R7 AD8275ARMZ-R7 AD8276ARMZ AD8276ARMZ-R7 AD8276BRMZ AD8276BRMZ-R7 AD8350ARMZ20 AD8475BRMZ AD8476ARMZ-R7 AD8476BRMZ

