LTC2862/LTC2863/ LTC2864/LTC2865

## $\pm 60 \mathrm{~V}$ Fault Protected 3V to 5.5 V RS485/RS422 Transceivers

## feATURES

- Protected from Overvoltage Line Faults to $\pm 60 \mathrm{~V}$
- 3 V to 5.5 V Supply Voltage
- 20Mbps or Low EMI 250kbps Data Rate
- $\pm 15 \mathrm{kV}$ ESD Interface Pins, $\pm 8 \mathrm{kV}$ All Other Pins
- Extended Common Mode Range: $\pm 25 \mathrm{~V}$
- Guaranteed Failsafe Receiver Operation
- High Input Impedance Supports 256 Nodes
- 1.65 V to 5.5 V Logic Supply Pin $\left(\mathrm{V}_{\mathrm{L}}\right)$ for Flexible Digital Interface (LTC2865)
- MP-Grade Option Available ( $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ )
- Fully Balanced Differential Receiver Thresholds for Low Duty Cycle Distortion
- Current Limited Drivers and Thermal Shutdown
- Pin Compatible with LT1785 and LT1791
- Available in DFN and Leaded Packages


## APPLICATIONS

- Supervisory Control and Data Acquisition (SCADA)
- Industrial Control and Instrumentation Networks
- Automotive and Transportation Electronics
- Building Automation, Security Systems and HVAC
- Medical Equipment
- Lighting and Sound System Control
$\boldsymbol{\Omega}$, LT, LTC, LTM, Linear Technology the Linear logo and $\mu$ Module are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.


## DESCRIPTIOn

The LTC®2862/LTC2863/LTC2864/LTC2865 are low power, 20Mbps or 250kbps RS485/RS422 transceivers operating on 3 V to 5.5 V supplies that feature $\pm 60 \mathrm{~V}$ overvoltage fault protection on the data transmission lines during all modes of operation, including power-down. Low EMI slew rate limited data transmission is available in a logic-selectable 250 kbps mode in the LTC2865 and in 250 kbps versions of the LTC2862-LTC2864. Enhanced ESD protection allows these parts to withstand $\pm 15 \mathrm{kV}$ HBM on the transceiver interface pins without latchup or damage.
Extended $\pm 25 \mathrm{~V}$ input common mode range and full failsafe operation improve data communication reliability in electrically noisy environments and in the presence of large ground loop voltages.

PRODUCT SELECTION GUIDE

| PART <br> NUMBER | DUPLEX | ENABLES | MAX DATA <br> RATE (bps) | V $_{\text {L }}$ PIN |
| :---: | :---: | :---: | :---: | :---: |
| LTC2862-1 | HALF | YES | 20 M | NO |
| LTC2862-2 | HALF | YES | 250 k | NO |
| LTC2863-1 | FULL | NO | 20 M | NO |
| LTC2863-2 | FULL | NO | 250 k | NO |
| LTC2864-1 | FULL | YES | 20 M | NO |
| LTC2864-2 | FULL | YES | 250 k | NO |
| LTC2865 | FULL | YES | $20 M / 250 \mathrm{k}$ | YES |

## TYPICAL APPLICATION

## RS485 Link With Large Ground Loop Voltage



LTC2865 Receiving 10Mbps $\pm 200 \mathrm{mV}$ Differential Signal with $1 \mathrm{MHz} \pm 25 \mathrm{~V}$ Common Mode Sweep


## absolute maximum ratings

(Note 1)


| LTC2862-1, LTC2862-2 | LTC2862-1, LTC2862-2 <br> TOP VIEW <br> DD PACKAGE <br> 8-LEAD ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) PLASTIC DFN <br> EXPOSED PAD (PIN 9) CONNECT TO PCB GND <br> $\mathrm{T}_{\mathrm{JMAX}}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=43^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}$ |
| :---: | :---: |
| LTC2863-1, LTC2863-2 $T_{J M A X}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=150^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=39^{\circ} \mathrm{C} / \mathrm{W}$ | LTC2863-1, LTC2863-2 |
| LTC2864-1, LTC2864-2 | LTC2864-1, LTC2864-2 <br> 10-LEAD ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) PLASTIC DFN EXPOSED PAD (PIN 11) CONNECT TO PCB GND <br> $T_{J M A X}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=43^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}$ |

## PIn CONFIGURATIOn

| LTC2865 <br> 12-LEAD PLASTIC MSOP <br> EXPOSED PAD (PIN 13) CONNECT TO PCB GND $\mathrm{T}_{\mathrm{JMAX}}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=40^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=10^{\circ} \mathrm{C} / \mathrm{W}$ | LTC2865 |
| :---: | :---: |

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :---: | :---: | :---: | :---: | :---: |
| LTC2862CS8-1\#PBF | LTC2862CS8-1\#TRPBF | 28621 | 8-Lead (150mil) Plastic SO | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2862IS8-1\#PBF | LTC2862IS8-1\#TRPBF | 28621 | 8-Lead (150mil) Plastic SO | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2862HS8-1\#PBF | LTC2862HS8-1\#TRPBF | 28621 | 8-Lead (150mil) Plastic SO | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2862CS8-2\#PBF | LTC2862CS8-2\#TRPBF | 28622 | 8-Lead (150mil) Plastic S0 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2862IS8-2\#PBF | LTC2862IS8-2\#TRPBF | 28622 | 8-Lead (150mil) Plastic SO | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2862HS8-2\#PBF | LTC2862HS8-2\#TRPBF | 28622 | 8-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2862CDD-1\#PBF | LTC2862CDD-1\#TRPBF | LFXK | 8-Lead (3mm $\times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2862IDD-1\#PBF | LTC2862IDD-1\#TRPBF | LFXK | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2862HDD-1\#PBF | LTC2862HDD-1\#TRPBF | LFXK | 8-Lead (3mm $\times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2862CDD-2\#PBF | LTC2862CDD-2\#TRPBF | LFXM | 8 -Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2862IDD-2\#PBF | LTC2862IDD-2\#TRPBF | LFXM | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2862HDD-2\#PBF | LTC2862HDD-2\#TRPBF | LFXM | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2863CS8-1\#PBF | LTC2863CS8-1\#TRPBF | 28631 | 8-Lead (150mil) Plastic S0 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2863IS8-1\#PBF | LTC2863IS8-1\#TRPBF | 28631 | 8-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2863HS8-1\#PBF | LTC2863HS8-1\#TRPBF | 28631 | 8-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2863CS8-2\#PBF | LTC2863CS8-2\#TRPBF | 28632 | 8-Lead (150mil) Plastic SO | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2863IS8-2\#PBF | LTC2863IS8-2\#TRPBF | 28632 | 8-Lead (150mil) Plastic SO | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2863HS8-2\#PBF | LTC2863HS8-2\#TRPBF | 28632 | 8-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2863CDD-1\#PBF | LTC2863CDD-1\#TRPBF | LFXN | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2863IDD-1\#PBF | LTC2863IDD-1\#TRPBF | LFXN | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2863HDD-1\#PBF | LTC2863HDD-1\#TRPBF | LFXN | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2863CDD-2\#PBF | LTC2863CDD-2\#TRPBF | LFXP | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2863IDD-2\#PBF | LTC2863IDD-2\#TRPBF | LFXP | 8-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2863HDD-2\#PBF | LTC2863HDD-2\#TRPBF | LFXP | 8 -Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

## ORDER InFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :---: | :---: | :---: | :---: | :---: |
| LTC2864CS-1\#PBF | LTC2864CS-1\#TRPBF | LTC2864S-1 | 14-Lead (150mil) Plastic S0 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2864IS-1\#PBF | LTC2864IS-1\#TRPBF | LTC2864S-1 | 14-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2864HS-1\#PBF | LTC2864HS-1\#TRPBF | LTC2864S-1 | 14-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2864CS-2\#PBF | LTC2864CS-2\#TRPBF | LTC2864S-2 | 14-Lead (150mil) Plastic S0 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2864IS-2\#PBF | LTC2864IS-2\#TRPBF | LTC2864S-2 | 14-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2864HS-2\#PBF | LTC2864HS-2\#TRPBF | LTC2864S-2 | 14-Lead (150mil) Plastic S0 | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2864CDD-1\#PBF | LTC2864CDD-1\#TRPBF | LFXQ | 10-Lead (3mm $\times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2864IDD-1\#PBF | LTC2864IDD-1\#TRPBF | LFXQ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2864HDD-1\#PBF | LTC2864HDD-1\#TRPBF | LFXQ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2864CDD-2\#PBF | LTC2864CDD-2\#TRPBF | LFXR | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2864IDD-2\#PBF | LTC2864IDD-2\#TRPBF | LFXR | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2864HDD-2\#PBF | LTC2864HDD-2\#TRPBF | LFXR | 10-Lead (3mm $\times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2865CMSE\#PBF | LTC2865CMSE\#TRPBF | 2865 | 12-Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2865IMSE\#PBF | LTC2865IMSE\#TRPBF | 2865 | 12-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2865HMSE\#PBF | LTC2865HMSE\#TRPBF | 2865 | 12-Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2865CDE\#PBF | LTC2865CDE\#TRPBF | 2865 | 12-Lead (4mm $\times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2865IDE\#PBF | LTC2865IDE\#TRPBF | 2865 | 12-Lead ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2865HDE\#PBF | LTC2865HDE\#TRPBF | 2865 | 12-Lead ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2862MPS8-1\#PBF | LTC2862MPS8-1\#TRPBF | 28621 | 8-Lead (150mm) Plastic S0 | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2862MPS8-2\#PBF | LTC2862MPS8-2\#TRPBF | 28622 | 8-Lead (150mm) Plastic S0 | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2863MPS8-1\#PBF | LTC2863MPS8-1\#TRPBF | 28631 | 8-Lead (150mm) Plastic S0 | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2863MPS8-2\#PBF | LTC2863MPS8-2\#TRPBF | 28632 | 8-Lead (150mm) Plastic S0 | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2864MPS-1\#PBF | LTC2864MPS-1\#TRPBF | LTC2864S-1 | 14-Lead (150mm) Plastic SO | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2864MPS-2\#PBF | LTC2864MPS-2\#TRPBF | LTC2864S-2 | 14-Lead (150mm) Plastic S0 | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

ELCARICALCHARACTERISTAS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{L}}=3.3 \mathrm{~V}$ unless otherwise noted. (Note 2)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supplies |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CC }}$ | Primary Power Supply |  | $\bullet$ | 3 |  | 5.5 | V |
| $\mathrm{V}_{\mathrm{L}}$ | Logic Interface Power Supply | LTC2865 Only | $\bullet$ | 1.65 |  | $V_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {CCS }}$ | Supply Current in Shutdown Mode (C-, I-Grade) (N/A LTC2863) | $\mathrm{DE}=0 \mathrm{~V}, \overline{\mathrm{RE}}=\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{L}}$ | $\bullet$ |  | 0 | 5 | $\mu \mathrm{A}$ |
|  | Supply Current in Shutdown Mode (H-, MP-Grade) (N/A LTC2863) | $\mathrm{DE}=0 \mathrm{~V}, \overline{\mathrm{RE}}=\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{L}}$ | $\bullet$ |  | 0 | 40 | $\mu \mathrm{A}$ |
| $I_{\text {CCTR }}$ | Supply Current with Both Driver and Receiver Enabled (LTC2862-1, LTC2863-1, LTC2864-1, LTC2865 with SLO High) | No Load, $\mathrm{DE}=\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{L}}, \overline{\mathrm{RE}}=0 \mathrm{~V}$ | $\bullet$ |  | 900 | 1300 | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

 temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{L}}=3.3 \mathrm{~V}$ unless otherwise noted. (Note 2)| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :--- | :---: | ---: |
| ICCTRS | Supply Current with Both Driver and <br> Receiver Enabled (LTC2862-2, LTC2863-2, <br> LTC2864-2, LTC2865 with SLO Low) | No Load, $\overline{D E}=V_{C C}=V_{L}, \overline{\mathrm{RE}}=0 \mathrm{~V}$ | $\bullet$ |  | 3.3 | 8 |
| mA |  |  |  |  |  |  |

## Driver

| \|VOD | Differential Driver Output Voltage | $\mathrm{R}=\infty$ (Figure 1) | $\bullet$ | 1.5 |  | $\mathrm{V}_{\mathrm{cc}}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{R}=27 \Omega$ (Figure 1) | $\bullet$ | 1.5 |  | 5 | V |
|  |  | $\mathrm{R}=50 \Omega$ (Figure 1) | $\bullet$ | 2 |  | $\mathrm{V}_{\mathrm{cc}}$ | V |
| $\overline{\Delta V_{00} \mid}$ | Change in Magnitude of Driver Differential Output Voltage | $\mathrm{R}=27 \Omega$ or $50 \Omega$ (Figure 1) | $\bullet$ |  |  | 0.2 | v |
| $\mathrm{V}_{0}$ | Driver Common-Mode Output Voltage | $\mathrm{R}=27 \Omega$ or $50 \Omega$ (Figure 1) | $\bullet$ |  |  | 3 | V |
| $\Delta\left\|\mathrm{V}_{0}\right\|$ | Change in Magnitude of Driver Common-Mode Output Voltage | $\mathrm{R}=27 \Omega$ or $50 \Omega$ (Figure 1) | $\bullet$ |  |  | 0.2 | V |
| IosD | Maximum Driver Short-Circuit Current | $-60 \mathrm{~V} \leq$ (Y or Z) $\leq 60 \mathrm{~V}$ (Figure 2) | $\bullet$ |  | $\pm 150$ | $\pm 250$ | mA |
| $10 z 0$ | Driver Three-State (High Impedance) Output Current on $Y$ and $Z$ | $\begin{aligned} & \begin{array}{l} \mathrm{DE}=\mathrm{OV}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{OV} \text { or } 3.3 \mathrm{~V}, \mathrm{~V}_{0}=-25 \mathrm{~V}, \\ 25 \mathrm{~V} \end{array} \end{aligned}$ | $\bullet$ |  |  | $\pm 30$ | $\mu \mathrm{A}$ |
| Receiver |  |  |  |  |  |  |  |
| In | Receiver Input Current (A,B) <br> (C-, I-Grade LTC2863, LTC2864, LTC2865) | $\mathrm{V}_{\text {CC }}=0 \mathrm{~V}$ or 3.3V, $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ (Figure 3) | $\bullet$ |  |  | 125 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {CC }}=0 \mathrm{~V}$ or $3.3 \mathrm{~V}, \mathrm{~V}_{1 N}=-7 \mathrm{~V}$ (Figure 3) | $\bullet$ | -100 |  |  | $\mu \mathrm{A}$ |
|  | Receiver Input Current (A,B) (H-, MP-Grade LTC2863, LTC2864, LTC2865; C-, I-, H-, MP-Grade LTC2862) | $\mathrm{V}_{\text {CC }}=0 \mathrm{~V}$ or 3.3V, $\mathrm{V}_{10}=12 \mathrm{~V}$ (Figure 3) | $\bullet$ |  |  | 143 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {CC }}=0 \mathrm{~V}$ or 3.3V, $\mathrm{V}_{\text {IN }}=-7 \mathrm{~V}$ (Figure 3) | $\bullet$ | -100 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {IN }}$ | Receiver Input Resistance | $\begin{aligned} & 0 \leq V_{c c} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{I N}=-25 \mathrm{~V} \text { or } 25 \mathrm{~V} \\ & \text { (Figure 3) } \end{aligned}$ |  |  | 112 |  | k $\Omega$ |
| $\mathrm{V}_{\mathrm{CM}}$ | $\begin{aligned} & \text { Receiver Common Mode Input Voltage } \\ & (A+B) / 2 \end{aligned}$ |  | $\bullet$ | -25 |  | 25 | V |
| $\mathrm{V}_{\text {TH }}$ | Differential Input Signal Threshold Voltage (A - B) | $-25 \mathrm{~V} \leq \mathrm{V}_{\text {cm }} \leq 25 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 200$ | mV |
| $\overline{\Delta V_{\text {TH }}}$ | Differential Input Signal Hysteresis | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ |  |  | 150 |  | mV |
|  | Differential Input Failsafe Threshold Voltage | $-25 \mathrm{~V} \leq \mathrm{V}_{\text {cM }} \leq 25 \mathrm{~V}$ | $\bullet$ | -200 | -50 | 0 | mV |
|  | Differential Input Failsafe Hysteresis | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ |  |  | 25 |  | mV |
| $\mathrm{V}_{\text {OH }}$ | Receiver Output High Voltage | $\begin{aligned} & 1(\mathrm{RO})=-3 \mathrm{~mA}(\text { Sourcing }) \\ & \left.V_{L} \geq 2.25 \mathrm{~V}, \mathrm{I} \mathrm{RO}\right)=-3 \mathrm{~mA}(\mathrm{LTC2865)} \\ & \mathrm{V}_{\mathrm{L}}<2.25 \mathrm{~V}, \mathrm{I}(\mathrm{RO})=-2 \mathrm{~mA}(\text { LTCR2865 }) \end{aligned}$ | $\stackrel{-}{\bullet}$ | $\begin{aligned} & V_{C C}-0.4 \mathrm{~V} \\ & V_{\mathrm{L}}-0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}-0.4 \mathrm{~V} \end{aligned}$ |  |  | V |
| $\mathrm{V}_{0}$ | Receiver Output Low Voltage | I (RO) $=3 \mathrm{~mA}$ (Sinking) | $\bullet$ |  |  | 0.4 | V |
| lozr | Receiver Three-State (High Impedance) Output Current on RO | $\begin{aligned} & \overline{\mathrm{RE}}=\text { High, } \mathrm{RO}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{RO}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}}(\mathrm{LTC2} 265) \end{aligned}$ | $\bullet$ |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
| IosR | Receiver Short-Circuit Current | $\begin{aligned} & \overline{\mathrm{RE}}=\mathrm{Low}, \mathrm{RO}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{RO}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}}(\mathrm{LTC2865}) \end{aligned}$ | $\bullet$ |  |  | $\pm 20$ | mA |
| Logic (LTC2862, LTC2863, LTC2864) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | Input Threshold Voltage (DE, DI, $\overline{\text { RE) }}$ | $3.0 \leq \mathrm{V}_{\text {cc }} \leq 5.5 \mathrm{~V}$ | $\bullet$ | $0.33 \cdot V_{\text {cc }}$ |  | $0.67 \cdot V_{\text {cc }}$ | V |
| IINL | Logic Input Current ( $\mathrm{DE}, \mathrm{DI}, \overline{\mathrm{RE}}$ ) | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | $\bullet$ |  | 0 | $\pm 5$ | $\mu \mathrm{A}$ |
| Logic (LTC2865) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | Input Threshold Voltage (DE, DI, $\overline{\text { RE, }}$, SLO) | $1.65 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V}$ | $\bullet$ | $0.33 \cdot \mathrm{~V}_{\mathrm{L}}$ |  | $0.67 \cdot \mathrm{~V}_{\mathrm{L}}$ | V |
| 1 INL | Logic Input Current (DE, DI, $\overline{\mathrm{RE}}$, SLO) | $0 \leq V_{\text {IN }} \leq V_{L}$ | $\bullet$ |  | 0 | $\pm 5$ | $\mu \mathrm{A}$ |

## LTC2862/LTC2863/ <br> LTC2864/LTC2865


temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{L}}=3.3 \mathrm{~V}$ unless otherwise noted. (Note 2)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Driver - High Speed (LTC2862-1, LTC2863-1, LTC2864-1, LTC2865 with SLO High)

| $\mathrm{f}_{\text {MAX }}$ | Maximum Data Rate | (Note 3) | $\bullet$ | 20 |  | Mbps |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PLHD }}, \mathrm{t}_{\text {PHLD }}$ | Driver Input to Output | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ | 25 | 50 | ns |
| $\Delta t_{\text {PD }}$ | Driver Input to Output Difference \|tpLhD - tphLD | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ | 2 | 9 | ns |
| $\mathrm{t}_{\text {SKEW }}$ | Driver Output Y to Output Z | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ |  | $\pm 10$ | ns |
| $t_{\text {RD }}, \mathrm{t}_{\text {FD }}$ | Driver Rise or Fall Time | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ | 4 | 15 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{ZLD},}, \mathrm{t}_{\mathrm{ZHD}}, \\ & \mathrm{t}_{\mathrm{LZDD}}, \mathrm{t}_{\mathrm{HZD}} \\ & \hline \end{aligned}$ | Driver Enable or Disable Time | $\begin{aligned} & \begin{array}{l} \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \overline{\mathrm{RE}}=0 \mathrm{~V} \\ \text { (Figure 5) } \end{array} \\ & \hline \end{aligned}$ | - |  | 180 | ns |
| tzHSD, ${ }_{\text {tzLSD }}$ | Driver Enable from Shutdown | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \overline{\mathrm{RE}}=\text { High } \\ & \text { (Figure 5) } \end{aligned}$ | $\bullet$ |  | 9 | $\mu \mathrm{s}$ |
| ${ }_{\text {tshdin }}$ | Time to Shutdown | $\mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \overline{\mathrm{RE}}=\mathrm{High}$ (Figure 5) | $\bullet$ |  | 180 | ns |

Driver - Slew Rate Limited ( LTC2862-2, LTC2863-2, LTC2864-2, LTC2865 with SLO Low)

| $\mathrm{f}_{\text {MAX }}$ | Maximum Data Rate | (Note 3) | - | 250 |  |  | $\frac{\mathrm{kbps}}{\mathrm{~ns}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPLHD $^{\text {, }}$ PHLD | Driver Input to Output | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ |  | 850 | 1500 |  |
| $\Delta t_{\text {PD }}$ | Driver Input to Output Difference $\mid \mathrm{t}_{\text {PLHD }}$ - $\mathrm{t}_{\text {PHLD }} \mid$ | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ |  | 50 | 500 | ns |
| tskewd | Driver Output Y to Output Z | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ |  |  | $\pm 500$ | ns |
| $\mathrm{t}_{\mathrm{RD}}, \mathrm{t}_{\text {FD }}$ | Driver Rise or Fall Time | $\mathrm{R}_{\text {DIFF }}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figure 4) | $\bullet$ | 500 | 800 | 1200 | ns |
| $\mathrm{t}_{\text {ZLD }}, \mathrm{t}_{\text {ZHD }}$ | Driver Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \overline{\mathrm{RE}}=0 \mathrm{~V} \\ & \text { (Figure 5) } \end{aligned}$ | $\bullet$ |  |  | 1200 | ns |
| $t_{\text {LZD }}$, tHZD | Driver Disable Time | $\begin{aligned} & \begin{array}{l} \mathrm{R}_{\mathrm{L}}=500 \Omega, C_{L}=50 \mathrm{pF}, \overline{\mathrm{RE}}=0 \mathrm{~V} \\ \text { (Figure 5) } \end{array} \end{aligned}$ | $\bullet$ |  |  | 180 | ns |
| $\mathrm{t}_{\text {ZHSD }}, \mathrm{t}_{\text {ZLSD }}$ | Driver Enable from Shutdown | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \overline{\mathrm{RE}}=\text { High } \\ & \text { (Figure 5) } \end{aligned}$ | $\bullet$ |  |  | 10 | $\mu \mathrm{S}$ |
| tSHDND | Time to Shutdown | $\mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \overline{\mathrm{RE}}=\mathrm{High}$ (Figure 5) | $\bullet$ |  |  | 180 | ns |

## Receiver

| tPLHR, $^{\text {tPHLR }}$ | Receiver Input to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V},\left\|\mathrm{~V}_{\mathrm{AB}}\right\|=1.5 \mathrm{~V}, \\ & \mathrm{t}_{\mathrm{R}} \text { and } \mathrm{t}_{\mathrm{F}}<4 \mathrm{~ns} \text { (Figure 6) } \end{aligned}$ | $\bullet$ | 50 | 65 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tSKEWR | Differential Receiver Skew $\left\|t_{\text {PLHR }}-t_{\text {PHLR }}\right\|$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figure 6) |  | 2 | 9 | ns |
| $\mathrm{t}_{\mathrm{RR}}, \mathrm{t}_{\text {fr }}$ | Receiver Output Rise or Fall Time | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figure 6) | $\bullet$ | 3 | 12.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{ZLR}}, \mathrm{t}_{\mathrm{Z} H \mathrm{R}}, \\ & \mathrm{t}_{\mathrm{LZRR}}, \mathrm{t}_{\mathrm{HZ}} \end{aligned}$ | Receiver Enable/Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{DE}=\operatorname{High}($ Figure 7) | $\bullet$ |  | 40 | ns |
| $\mathrm{t}_{\text {zHSR }}, \mathrm{t}_{\text {ZLSR }}$ | Receiver Enable from Shutdown | $R_{L}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{DE}=0 \mathrm{~V}$, (Figure 7) | $\bullet$ |  | 9 | $\mu \mathrm{S}$ |
| $\dagger_{\text {SHDNR }}$ | Time to Shutdown | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{DE}=0 \mathrm{~V}$, (Figure 7) | $\bullet$ |  | 100 | ns |

Note 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.

Note 3. Maximum data rate is guaranteed by other measured parameters and is not tested directly.
Note 4. This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $150^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating temperature may result in device degradation or failure.

TYPICAL PERFORMANCE CHARACTERISTICS $T_{A}=25^{5} C, V_{C C} V_{L}=.3$, , unless stherwise noted.


2862345601


Driver Propagation Delay vs
Temperature


2862345 G05


Driver Output Short-Circuit Current vs Voltage


2862345 G06


2862345 GO7

Driver Differential Output Voltage vs Temperature



TYPICAL PERFORMANCE CHARACTERISTICS $T_{A}=25^{5}, V_{C C}=V_{L}=3.3 v$, unless onthewise noted.


## PIn functions

| PIN NAME | PIN NUMBER |  |  |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | LTC2862 | LTC2863 | $\begin{array}{c\|} \hline \text { LTC2864 } \\ \text { (DFN) } \end{array}$ | $\begin{gathered} \hline \text { LTC2864 } \\ \text { (S0) } \end{gathered}$ | LTC2865 |  |
| RO | 1 | 2 | 1 | 2 | 1 | Receiver Output. If the receiver output is enabled ( $\overline{\mathrm{RE}}$ low) and $A-B>200 \mathrm{mV}$, then $R O$ will be high. If $A-B<-200 \mathrm{mV}$, then $R O$ will be low. If the receiver inputs are open, shorted, or terminated without a signal, RO will be high. |
| $\overline{\mathrm{RE}}$ | 2 | - | 2 | 3 | 2 | Receiver Enable. A low input enables the receiver. A high input forces the receiver output into a high impedance state. If $\overline{\mathrm{RE}}$ is high with DE low, the part will enter a low power shutdown state. |
| $\overline{\text { DE }}$ | 3 | - | 3 | 4 | 3 | Driver Enable. A high input on DE enables the driver. A low input will force the driver outputs into a high impedance state. If DE is low with $\overline{\mathrm{RE}}$ high, the part will enter a low power shutdown state. |
| DI | 4 | 3 | 4 | 5 | 4 | Driver Input. If the driver outputs are enabled (DE high), then a low on DI forces the driver noninverting output Y low and inverting output Z high. A high on DI , with the driver outputs enabled, forces the driver noninverting output Y high and inverting output $Z$ low. |
| VL | - | - | - | - | 5 | Logic Supply: $1.65 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq \mathrm{V}_{\mathrm{CC}}$. Bypass with $0.1 \mu \mathrm{~F}$ ceramic capacitor. Powers <br>  |
| GND | 5 | 4 | 5 | 6,7 | 6 | Ground. |
| Exposed Pad | 9 | 9 | 11 | - | 13 | Connect the exposed pads on the DFN and MSOP packages to GND |
| $\overline{\text { SLO }}$ | - | - | - | - | 7 | Slow Mode Enable. A low input switches the transmitter to the slew rate limited 250kbps max data rate mode. A high input supports 20Mbps. |
| Y | - | 5 | 6 | 9 | 8 | Noninverting Driver Output for LTC2863, LTC2864, LTC2865. High-impedance when driver disabled or unpowered. |
| Z | - | 6 | 7 | 10 | 9 | Inverting Driver Output for LTC2863, LTC2864, LTC2865. High-impedance when driver disabled or unpowered. |
| B | 7 | 7 | 8 | 11 | 10 | Inverting Receiver Input (and Inverting Driver Output for LTC2862). Impedance is $>96 \mathrm{k} \Omega$ in receive mode or unpowered. |
| A | 6 | 8 | 9 | 12 | 11 | Noninverting Receiver Input (and Noninverting Driver Output for LTC2862). Impedance is $>96 \mathrm{k} \Omega$ in receive mode or unpowered. |
| $\mathrm{V}_{\text {c }}$ | 8 | 1 | 10 | 14 | 12 | Power Supply. 3 V < $\mathrm{V}_{\text {CC }}<5.5 \mathrm{~V}$. Bypass with $0.1 \mu \mathrm{~F}$ ceramic capacitor to GND. |
| NC |  |  |  | 1, 8, 13 |  | Unconnected Pins. Float or connect to GND. |
|  |  |  |  |  |  | 2862345 fc |

## function taßles

| LTC2862 |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| LOGIC INPUTS | MODE | A, B | RO |  |
| $\mathbf{D E}$ | $\overline{\mathbf{R E}}$ |  |  |  |
| 0 | 0 | Receive | $\mathrm{R}_{\mathrm{IN}}$ | Active |
| 0 | 1 | Shutdown | $\mathrm{R}_{\mathrm{IN}}$ | High-Z |
| 1 | 0 | Transceive | Active | Active |
| 1 | 1 | Transmit | Active | High-Z |


| LTC2864, LTC2865: |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC INPUTS MODE A, B Y, Z RO  <br> $\mathbf{D E}$ $\overline{\mathbf{R E}}$     <br> 0 0 Receive $\mathrm{R}_{\mathrm{IN}}$ High-Z Active <br> 0 1 Shutdown $\mathrm{R}_{\mathrm{IN}}$ High-Z High-Z <br> 1 0 Transceive $\mathrm{R}_{\mathrm{IN}}$ Active Active <br> 1 1 Transmit $\mathrm{R}_{\mathrm{IN}}$ Active High-Z |  |  |  |  |  |  |

## BLOCK DIAGRAMS



LTC2863


*LTC2865 ONLY: SUBSTITUTE VL FOR VCC
**LTC2862 ONLY: SUBSTITUTE A, B FOR Y, Z

Figure 1. Driver DC Characteristics

*LTC2865 ONLY: SUBSTITUTE VL FOR VCC
**LTC2862 ONLY: SUBSTITUTE A, B FOR Y, Z

Figure 2. Driver Output Short-Circuit Current


Figure 3. Receiver Input Current and Input Resistance

**LTC2862 ONLY: SUBSTITUTE A, B FOR Y, Z

*LTC2865 ONLY: SUBSTITUTE VL FOR VCC

Figure 4. Driver Timing Measurement

## TEST CIRCUITS


**LTC2862 ONLY: SUBSTITUTE A, B FOR Y, Z
2862345 F05

*LTC2865 ONLY: SUBSTITUTE VL FOR VCC

Figure 5. Driver Enable and Disable Timing Measurements


Figure 6. Receiver Propagation Delay Measurements


*LTC2865 ONLY: SUBSTITUTE V ${ }_{L}$ FOR $V_{C C}$

Figure 7. Receiver Enable/Disable Time Measurements

## APPLICATIONS InFORMATION

$\pm 60 \mathrm{~V}$ Fault Protection

The LTC2862-LTC2865 devices answer application needs for overvoltage fault-tolerant RS485/RS422 transceivers operating from 3 V to 5.5 V power supplies. Industrial installations may encounter common mode voltages between nodes far greater than the -7 V to 12 V range specified by the RS485 standards. Standard RS485 transceivers can be damaged by voltages above theirtypical absolute maximum ratings of -8 V to 12.5 V . The limited overvoltage tolerance of standard RS485 transceivers makes implementation of effective external protection networks difficult without interfering with proper data network performance within the -7 V to 12 V region of RS485 operation. Replacing standard RS485 transceivers with the rugged LTC2862-LTC2865 devices may eliminate field failures due to overvoltage faults without using costly external protection devices.
The $\pm 60 \mathrm{~V}$ fault protection of the LTC2862 series is achieved by using a high-voltage BiCMOS integrated circuit technology. The naturally high breakdown voltage of this technology provides protection in powered-off and highimpedance conditions. The driver outputs use a progressive foldback currentlimit design to protect against overvoltage faults while still allowing high current output drive.

The LTC2862 series is protected from $\pm 60 \mathrm{~V}$ faults even with GND open, or $V_{\text {CC }}$ openorgrounded. Additional precautions must be taken in the case of $V_{C C}$ present and GND open. The LTC2862 series chip will protect itself from damage, but the chip ground current may flow out through the ESD diodes on the logic I/O pins and into associated circuitry. The system designer should examine the susceptibility of the associated circuitry to damage if the condition of a GND open fault with $V_{C C}$ present is anticipated.

The high voltage rating of the LTC2862 series makes it simple to extend the overvoltage protection to higher levels using external protection components. Compared to lower voltage RS485 transceivers, external protection devices with higher breakdown voltages can be used, so as not to interfere with data transmission in the presence of large common mode voltages. The Typical Applications section shows a protection network against faults up to $\pm 360 \mathrm{~V}$ peak, while still maintaining the extended $\pm 25 \mathrm{~V}$ common mode range on the signal lines.

## $\pm 25 \mathrm{~V}$ Extended Common Mode Range

To further increase the reliability of operation and extend functionality in environments with high common mode voltages due to electrical noise or local ground potential differences due to ground loops, the LTC2862-LTC2865 devices feature an extended common mode operating range of -25 V to 25 V . This extended common mode range allows the LTC2862-LTC2865 devices to transmit and receive under conditions that would cause data errors and possible device damage in competing products.

## $\pm 15 k V$ ESD Protection

The LTC2862 series devices feature exceptionally robust ESD protection. The transceiver interface pins (A,B,Y,Z) feature protection to $\pm 15 \mathrm{kV}$ HBM with respect to GND without latchup or damage, during all modes of operation or while unpowered. All the other pins are protected to $\pm 8 \mathrm{kV}$ HBM to make this a component capable of reliable operation under severe environmental conditions.

## Driver

The driver provides full RS485/RS422 compatibility. When enabled, if DI is high, $\mathrm{Y}-\mathrm{Z}$ is positive for the full-duplex devices (LTC2863-LTC2865) and A-B is positive for the half-duplex device (LTC2862).
When the driver is disabled, both outputs are highimpedance. For the full-duplex devices, the leakage on the driver output pins is guaranteed to be less than $30 \mu \mathrm{~A}$ over the entire common mode range of -25 V to 25 V . On the half-duplex LTC2862, the impedance is dominated by the receiver input resistance, $\mathrm{R}_{\mathrm{IN}}$.

## Driver Overvoltage and Overcurrent Protection

The driver outputs are protected from short circuits to any voltage within the Absolute Maximum range of -60 V to 60 V . The maximum current in a fault condition is $\pm 250 \mathrm{~mA}$. The driver includes a progressive foldback current limiting circuit that continuously reduces the driver current limit with increasing output fault voltage. The fault current is less than $\pm 15 \mathrm{~mA}$ for fault voltages over $\pm 40 \mathrm{~V}$.
All devices also feature thermal shutdown protection that disables the driver and receiver in case of excessive power dissipation (see Note 4).

## APPLICATIONS INFORMATION

Full Failsafe Operation

When the absolute value of the differential voltage between the $A$ and $B$ pins is greater than 200 mV with the receiver enabled, the state of $R 0$ will reflect the polarity of $(A-B)$.

These parts have a failsafe feature that guarantees the receiver output will be in a logic 1 state (the idle state) when the inputs are shorted, left open, or terminated but not driven, for more than about $3 \mu \mathrm{~s}$. The delay allows normal data signals to transition through the threshold region without being interpreted as a failsafe condition. This failsafe feature is guaranteed to work for inputs spanning the entire common mode range of -25 V to 25 V .

Most competing devices achieve the failsafe function by a simple negative offset of the input threshold voltage. This causes the receiver to interpret a zero differential voltage as a logic 1 state. The disadvantage of this approach is the input offset can introduce duty cycle asymmetry at the receiver output that becomes increasingly worse with low input signal levels and slow input edge rates.
Other competing devices use internal biasing resistors to create a positive bias at the receiver inputs in the absence of an external signal. This type of failsafe biasing is ineffective if the network lines are shorted, or if the network is terminated but not driven by an active transmitter.


Figure 8. Duty Cycle of Balanced Receiver with $\pm 200 \mathrm{mV}$ 10Mbps Input Signal

The LTC2862 series uses fully symmetric positive and negative receiver thresholds (typically $\pm 75 \mathrm{mV}$ ) to maintain good duty cycle symmetry at low signal levels. The failsafe operation is performed with a window comparator to determine when the differential input voltage falls between
the positive and negative thresholds. If this condition persists for more than about $3 \mu \mathrm{~s}$ the failsafe condition is asserted and the RO pin is forced to the logic 1 state. This circuit provides full failsafe operation with no negative impact to receiver duty cycle symmetry, as shown in Figure 8. The input signal in Figure 8 was obtained by driving a 10Mbps RS485 signal through 1000 feet of cable, thereby attenuating it to a $\pm 200 \mathrm{mV}$ signal with slow rise and fall times. Good duty cycle symmetry is observed at RO despite the degraded input signal.

## Enhanced Receiver Noise Immunity

An additional benefit of the fully symmetric receiver thresholds is enhanced receiver noise immunity. The differential input signal must go above the positive threshold to register as a logic 1 and go below the negative threshold to register as a logic 0 . This provides a hysteresis of 150 mV (typical) at the receiver inputs for any valid data signal. (An invalid data condition such as a DC sweep of the receiver inputs will produce a different observed hysteresis due to the activation of the failsafe circuit.) Competing devices that employ a negative offset of the input threshold voltage generally have a much smaller hysteresis and subsequently have lower receiver noise immunity.

## RS485 Network Biasing

RS485 networks are usually biased with a resistive divider to generate a differential voltage of $\geq 200 \mathrm{mV}$ on the data lines, which establishes a logic 1 state (the idle state) when all the transmitters on the network are disabled. The values of the biasing resistors are not fixed, but depend on the number and type of transceivers on the line and the number and value of terminating resistors. Therefore, the values of the biasing resistors must be customized to each specific network installation, and may change if nodes are added to or removed from the network.

The internal failsafe feature of the LTC2862-LTC2865 eliminates the need for external network biasing resistors provided they are used in a network of transceivers with similar internal failsafe features. The LTC2862-LTC2865 transceivers will operate correctly on biased, unbiased, or under-biased networks.

## APPLICATIONS InFORMATION

## Hi-Z State

The receiver output is internally driven high (to $\mathrm{V}_{C C}$ or $\mathrm{V}_{\mathrm{L}}$ ) or low (to GND) with no external pull-up needed. When the receiver is disabled the RO pin becomes Hi -Z with leakage of less than $\pm 5 \mu \mathrm{~A}$ for voltages within the supply range.

## High Receiver Input Resistance

The receiver inputload from A or B to GND for the LTC2863, LTC2864, and LTC2865 is less than one-eighth unit load, permitting a total of 256 receivers per system without exceeding the RS485 receiver loading specification. All grades of the LTC2862 and the H - and MP-grade devices of the LTC2863, LTC2864, and LTC2865 have an input load less than one-seventh unit load over the complete temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The increased input load specification for these devices is due to increased junction leakage at high temperature and the transmitter circuitry sharing the A and B pins on the LTC2862. The input load of the receiver is unaffected by enabling/disabling the receiver or by powering/unpowering the part.

## Supply Current

The unloaded static supply currents in these devices are low -typically $900 \mu \mathrm{~A}$ for non slew limited devices and 3.3 mA for slew limited devices. In applications with resistively terminated cables, the supply current is dominated by the driver load. For example, when using two $120 \Omega$ terminators with a differential driver output voltage of 2 V , the DC load current is 33 mA , which is sourced by the positive voltage supply. Power supply current increases with toggling data due to capacitive loading and this term can increase significantly at high data rates. A plot of the supply current vs data rate is shown in the Typical Performance Characteristics of this data sheet.

During fault conditions with a positive voltage larger than the supply voltage applied to the transmitter pins, or during transmitter operation with a high positive common mode voltage, positive current of up to 80 mA may flow from the transmitter pins back to $\mathrm{V}_{\text {CC }}$. If the system power supply or loading cannot sink this excess current, a 5.6 V 1 W 1N4734 Zener diode may be placed between $V_{C C}$ and GND to prevent an overvoltage condition on $V_{\text {CC }}$.

There are no power-up sequence restrictions on the LTC2865. However, correct operation is not guaranteed for $V_{L}>V_{C C}$.

## Shutdown Mode Delay

The LTC2862, LTC2864, and LTC2865 feature a low power shutdown mode that is entered when both the driver and the receiver are simultaneously disabled (pin DE low and $\overline{\mathrm{RE}}$ high). A shutdown mode delay of approximately 250 ns (not tested in production) is imposed after this state is received before the chip enters shutdown. If either DE goes high or $\overline{\mathrm{RE}}$ goes low during this delay, the delay timer is reset and the chip does not enter shutdown. This reduces the chance of accidentally entering shutdown if $D E$ and $\overline{\mathrm{RE}}$ are driven in parallel by a slowly changing signal or if $D E$ and $\overline{\mathrm{RE}}$ are driven by two independent signals with a timing skew between them.

This shutdown mode delay does not affect the outputs of the transmitter and receiver, which start to switch to the high impedance state upon the reception of their respective disable signals as defined by the parameters tSHDND and $\mathrm{t}_{\text {SHDNR }}$. The shutdown mode delay affects only the time when all the internal circuits that draw DC power from $V_{C C}$ are turned off.

## High Speed Considerations

Aground plane layout with a $0.1 \mu$ Fbypass capacitor placed less than 7 mm away from the $\mathrm{V}_{\mathrm{CC}}$ pin is recommended. The PC board traces connected to signals $A / B$ and $Z / Y$ should be symmetrical and as short as possible to maintain good differential signal integrity. To minimize capacitive effects, the differential signals should be separated by more than the width of a trace and should not be routed on top of each other if they are on different signal planes.
Care should be taken to route outputs away from any sensitive inputs to reduce feedback effects that might cause noise, jitter, or even oscillations. For example, in the full-duplex devices, DI and $\mathrm{A} / \mathrm{B}$ should not be routed near the driver or receiver outputs.
The logic inputs have a typical hysteresis of 100 mV to provide noise immunity. Fast edges on the outputs can cause glitches in the ground and power supplies which are

## APPLICATIONS INFORMATION

exacerbated by capacitive loading. If a logic input is held near its threshold (typically $\mathrm{V}_{\mathrm{CC}} / 2$ or $\mathrm{V}_{\mathrm{L}} / 2$ ), a noise glitch from a driver transition may exceed the hysteresis levels on the logic and data input pins, causing an unintended state change. This can be avoided by maintaining normal logic levels on the pins and by slewing inputs faster than $1 \mathrm{~V} /$ $\mu \mathrm{s}$. Good supply decoupling and proper driver termination also reduce glitches caused by driver transitions.

## RS485 Cable Length vs Data Rate

Many factors contribute to the maximum cable length that can be used for RS485 or RS422 communication, including driver transition times, receiver threshold, duty cycle distortion, cable properties and data rate. A typical curve of cable length versus maximum data rate is shown in Figure 9. Various regions of this curve reflect different performance limiting factors in data transmission.

Atfrequencies below 100 kbps , the maximum cable length is determined by DC resistance in the cable. In this example, a cable longer than 4000 ft will attenuate the signal at the far end to less than what can be reliably detected by the receiver.

For data rates above 100 kbps the capacitive and inductive properties of the cable begin to dominate this relationship. The attenuation of the cable is frequency and length dependent, resulting in increased rise and fall times at the far end of the cable. At high data rates or long cable


Figure 9. Cable Length vs Data Rate (RS485/RS422 Standard Shown in Vertical Solid Line)
lengths, these transition times become a significant part of the signal bit time. Jitter and intersymbol interference aggravate this so that the time window for capturing valid data at the receiver becomes impossibly small.

The boundary at 20Mbps in Figure 9 represents the guaranteed maximum operating rate of the LTC2862 series. The dashed vertical line at 10Mbps represents the specified maximum data rate in the RS485 standard. This boundary is not a limit, but reflects the maximum data rate that the specification was written for.

It should be emphasized that the plot in Figure 9 shows a typical relation between maximum data rate and cable length. Results with the LTC2862 series will vary, depending on cable properties such as conductor gauge, characteristic impedance, insulation material, and solid versus stranded conductors.

## Low EMI 250kbps Data Rate

The LTC2862-2, LTC2863-2, and the LTC2864-2 feature slew rate limited transmitters for low electromagnetic interference (EMI) in sensitive applications. In addition, the LTC2865 has a logic-selectable 250kbps transmit rate. The slew rate limit circuit maintains consistent control of transmitter slew rates across voltage and temperature to ensure low EMI under all operating conditions. Figure 10 demonstrates the reduction in high frequency content achieved by the 250 kbps mode compared to the 20Mbps mode.


2862345 F10
Figure 10. High Frequency EMI Reduction of Slew Limited 250kbps Mode Compared to Non Slew Limited 20Mbps Mode

## LTC2862/LTC2863/ LTC2864/LTC2865

## APPLICATIONS InFORMATION

The 250 kbps mode has the added advantage of reducing signal reflections in an unterminated network, and thereby increasing the length of a network that can be used without termination. Using the rule of thumb that the rise time of the transmitter should be greater than four times the one-way delay of the signal, networks of up to 140 feet can be driven without termination.

## PROFIBUS Compatible Interface

PROFIBUS is an RS485-based field bus. In addition to the specifications of TIA/EIA-485-A, the PROFIBUS specification contains additional requirements for cables, interconnects, line termination, and signal levels. The following discussion applies to the PROFIBUSType A cables with associated connectors and termination. The Type A cable is a twisted pair shielded cable with a characteristic impedance of $135 \Omega$ to $165 \Omega$ and a loop resistance of <110 $/$ /km.

The LTC2865 family of RS485 transceivers may be used in PROFIBUS compatible equipment if the following considerations are implemented. (Please refer to the schematic of the PROFIBUS Compatible Interface in the Typical Applications Section.)

1. The polarity of the PROFIBUS signal is opposite to the polarity convention used in this data sheet. The PROFIBUS B wire is driven by a non-inverted signal, while the A wire is driven by an inverted signal. Therefore, it is necessary to swap the output connections from the transceiver. Pin A is connected to the PROFIBUS B wire, and Pin B is connected to the PROFIBUS A wire.
2. Each end of the PROFIBUS line is terminated with a $220 \Omega$ resistor between B and A, a $390 \Omega$ pull-up resistor between B and $\mathrm{V}_{\mathrm{CC}}$, and a $390 \Omega$ pull-down resistor be-tween A and GND. This provides suitable termination for the $150 \Omega$ twisted pair transmission cable.
3. The peak to peak differential voltage $\mathrm{V}_{O D}$ received at the end of a 100 m cable with the cable and terminations described above must be greater than 4 V and less than 7V. The LTC2865 family produces signal levels in excess of 7 V when driving this network directly. $8.2 \Omega$ resistors may be inserted between the A and B pins of the transceiver and the $B$ and $A$ pins of the PROFIBUS
cable to attenuate the transmitted signal to meet the PROFIBUS upper limit of 7 V while still providing enough drive strength to meet the lower limit of 4 V .
4. The LTC2865 family transceiver should be powered by a $5 \%$ tolerance 5 V supply ( 4.75 V to 5.25 V ) to ensure that the PROFIBUS $V_{O D}$ tolerances are met.

## Auxiliary Protection For IEC Surge, EFT and ESD

An interface transceiver used in an industrial setting may be exposed to extremely high levels of electrical overstress due to phenomena such as lightning surge, electrical fast transient (EFT) from switching high current inductive loads, and electrostatic discharge (ESD) from the discharge of electrically charged personnel or equipment. Test methods to evaluate immunity of electronic equipment to these phenomenon are defined in the IEC standards 61000-4-2, 61000-4-4, and 61000-4-5, which address ESD, EFT, and surge, respectively. The transients produced by the EFT and particularly the surge tests contain much more energy than the ESD transients. The LTC2865 family is designed for high robustness against ESD, but the on-chip protection is not able to absorb the energy associated with the 61000-4-5 surge transients. Therefore, a properly designed external protection network is necessary to achieve a high level of surge protection, and can also extend the ESD and EFT performance of the LTC2865 family to extremely high levels.

In addition to providing surge, EFT and ESD protection, an external network should preserve or extend the ability of the LTC2865 family to withstand overvoltage faults, operate over a wide common mode, and communicate at high frequencies. In order to meet the first two requirements, protection components with suitably high conduction voltages must be chosen. A means to limit current must be provided to prevent damage in case a secondary protection device or the ESD cell on the LTC2865 family fires and conducts. The capacitance of these components must be kept low in order to permit high frequency communication over a network with multiple nodes. Meeting the requirements for conducting very high energy electrical transients while maintaining high hold-off voltages and low capacitance is a considerable challenge.

## APPLICATIONS INFORMATION

A protection network shown in the Typical Applications section (network for IEC level 4 protection against surge, EFT and ESD) meets this challenge. The network provides the following protection:

- IEC 61000-4-2 ESD Level 4 : $\pm 30 \mathrm{KV}$ contact, $\pm 30 \mathrm{kV}$ air (line to GND, direct dischargeto bus pins with transceiver and protection circuit mounted on a ground referenced test card per Figure 4 of the standard)
- IEC 61000-4-4 EFT Level 4: $\pm 5 \mathrm{KV}$ (line to GND, 5 kHz repetition rate, 15 ms burst duration, 60 second test duration, discharge coupled to bus pins through 100pF capacitor per paragraph 7.3.2 of the standard)
- IEC 61000-4-5 Surge Level 4: $\pm 5 \mathrm{KV}$ (line to GND, line to line, $8 / 20 \mu \mathrm{~s}$ waveform, each line coupled to generator through $80 \Omega$ resistor per Figure 14 of the standard)

This protection circuit adds only $\sim 8 p F$ of capacitance per line (line to GND), thereby providing an extremely high level of protection without significant impact to the performance of the LTC2865 family transceivers at high data rates.

The gas discharge tubes (GDTs) provide the primary protection against electrical surges. These devices provide a very low impedance and high current carrying capability when they fire, safely discharging the surge current to GND. The transient blocking units (TBUs) are solid state devices that switch from a low impedance pass through state to a high impedance current limiting state when a specified current level is reached. These devices limit the current and power that can pass through to the secondary protection. The secondary protection consists of a bidirectional thyristor, which triggers above 35V to protect the bus pins of the LTC2865 family transceiver. The high trigger voltage of the secondary protection maintains the full $\pm 25 \mathrm{~V}$ common mode range of the receivers. The final component of the network is the metal oxide varistors (MOVs) which are used to clamp the voltage across the TBUs to protect them against fast ESD and EFT transients which exceed the turn-on time of the GDT.

The high performance of this network is attributable to the low capacitance of the GDT and thyristor primary and secondary protection devices. The high capacitance MOV floats on the line and is shunted by the TBU, so it contributes no appreciable capacitive load on the signal.

## TYPICAL APPLICATIONS

PROFIBUS Compatible Line Interface


* THE POLARITY OF A AND B IN THIS DATA SHEET IS OPPOSITE THE POLARITY DEFINED BY PROFIBUS.

Bidirectional $\pm 60 \mathrm{~V}$ 20Mbps Level Shifter//solator


R1 $=100 \mathrm{k} 1 \%$. PLACE R1 RESISTORS NEAR A AND B PINS.
$\mathrm{R} 2=10 \mathrm{k}$
$C=47 \mathrm{pF}, 5 \%, 50$ WVDC. MAY BE OMITTED FOR DATA RATES $\leq 100 \mathrm{kbps}$.

Failsafe 0 Application (Idle State $=$ Logic 0 )


## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

S8 Package
8-Lead Plastic Small Outline (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1610 Rev G)


## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## DD Package

8-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1698 Rev C)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-1)
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON TOP AND BOTTOM OF PACKAGE

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## S Package

14-Lead Plastic Small Outline (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1610 Rev G)


NOTE:


1. DIMENSIONS IN (MILLIMETERS
2. DRAWING NOT TO SCALE
3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" ( 0.15 mm )
4. PIN 1 CAN BE BEVEL EDGE OR A DIMPLE

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## DD Package

10-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1699 Rev C)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS


## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

## DE/UE Package

12-Lead Plastic DFN ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1695 Rev D)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


BOTTOM VIEW—EXPOSED PAD

NOTE:

1. DRAWING PROPOSED TO BE A VARIATION OF VERSION (WGED) IN JEDEC PACKAGE OUTLINE MO-229
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON THE TOP AND BOTTOM OF PACKAGE

## PACKAGG DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

MSE Package
12-Lead Plastic MSOP, Exposed Die Pad
(Reference LTC DWG \# 05-08-1666 Rev G)


## REVISIOC HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $03 / 13$ | Added MP-Grade to Data Sheet <br> Updated S8 and S Package | 2,4 |
| B | $01 / 14$ | Changed ICCS for H-/MP-Grade.  <br> Added VL Supply Current vs Data Rate graph. 17,19 <br>   <br>   <br>  Added Shutdown Mode Delay section. <br> Added PROFIBUS Compatible Interface section, Auxiliary protection For IEC Surge, EFT and ESD section, and <br> PROFIBUS Compatible Line Interface schematic. <br> Replaced RS485 Network with 120V AC Line Fault Protection schematic with Network for IEC Level 4 Protection <br> Against Surge, EFT and ESD Plus 360V Overvoltage Protection schematic. | 7 |
| C | $03 / 14$ | Changed part marking for DE package | 14 |

TYPICAL APPLICATION

## Network for IEC Level 4 Protection Against Surge, EFT and ESD Plus 360V Overvoltage Protection



GDT: BOURNS 2031-42T-SM; 420V GAS DISCHARGE TUBE
TBU: BOURNS TBU-CA085-300-WH; 850V TRANSIENT BLOCKING UNIT
MOV: BOURNS MOV-7D391K; 390V 25J METAL OXIDE VARISTOR
SCR: BOURNS TISP4P035L1NR-S; 35V BIDIRECTIONAL THYRISTOR

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LT1785, LT1791 | $\pm 60 \mathrm{~V}$ Fault Protected RS485/RS422 Transceivers | $\pm 60 \mathrm{~V}$ Tolerant, $\pm 15 \mathrm{kV}$ ESD, 250kbps |
| LTC2850-53 | 3.3 V 20Mbps $\pm 15 \mathrm{kV}$ RS485 Transceivers | Up to 256 Transceivers Per Bus |
| LTC2854, LTC2855 | 3.3 V 20Mbps RS485 Transceivers with Integrated Switchable Termination | $\pm 25 \mathrm{kV}$ ESD (LTC2854), $\pm 15 \mathrm{kV}$ ESD (LTC2855) |
| LTC2856-1 Family | 5 V 20Mbps and Slew Rate Limited RS485 Transceivers | $\pm 15 \mathrm{kV}$ ESD |
| LTC2859, LTC2861 | 5 FV 20Mbps RS485 Transceivers with Integrated Switchable Termination | $\pm 15 \mathrm{kV}$ ESD |
| LTC1535 | Isolated RS485 Transceiver | $2500 V_{\text {RMS }}$ Isolation, Requires External Transceiver |
| LTM2881 | Complete 3.3V Isolated RS485/RS422 $\mu$ Module ${ }^{\circledR}$ Transceiver + Power | $2500 V_{\text {RMS }}$ Isolation with Integrated Isolated DC/DC <br> Converter, 1W Power, Low EMI, $\pm 15 \mathrm{kV} \mathrm{ESD}, \mathrm{30kV/} \mu \mathrm{~S}$ <br> Common Mode Transient Immunity |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for RS-422/RS-485 Interface IC category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
NSI83085 WS3088EESA-GEC ADM2687EBRIZ-RL7 SN75LBC175ADR MAX489CPD+ MAX491EPD+ MAX488EEPA+ MAX3080CPD + MXL1535EEWI+ SN65LBC173DR DS16F95J/883 MAX490ESA+T LT1791CN\#PBF LTM2881CY-3\#PBF

LTC2857IMS8-2\#PBF LT1791ACN\#PBF MAX1487CUA+T XR3074XID-F XR3082XID-F SP1481EEN-L SN75ALS173NSR
ADM3491ARZ-REEL ADM485JN ADM1485ANZ ADM1485ARMZ ADM1485JNZ ADM1490EBRMZ ADM489ABRZ ADM3070EYRZ ADM4850ACPZ-REEL7 ADM4850ARMZ-REEL7 ADM485ANZ ADM485ARMZ ADM485ARMZ-REEL7 ADM485JNZ ADM488ANZ ADM489ANZ ADM489ARUZ ADM3485ARZ-REEL7 ADM3488EARZ ADM3488EARZ-REEL7 ADM3490ARZ ADM4856ARZ-REEL7 ADM487EARZ-REEL7 ADM488ABRZ ADM1486ARZ ADM1490EBRZ-REEL7 ADM3485ARZ ADM3490ARZ-REEL7 ADM3490EARZ-REEL7

