# LTC3816



# Single-Phase Wide V<sub>IN</sub> Range DC/DC Controller for Intel IMVP-6/IMVP-6.5 CPUs **DESCRIPTION**

The LTC<sup>®</sup>3816 is a single-phase synchronous step-down

DC/DC switching regulator controller that drives N-channel

power MOSFETs in a constant-frequency voltage mode

architecture. The controller's leading edge modulation to-

pology allows extremely low output voltages and supports

a phase-lockable switching frequency up to 550kHz. The

The LTC3816 features all of the IMVP-6/IMVP-6.5 require-

ments, including start-up to a preset boot voltage, differ-

ential remote output voltage sensing with programmable

active voltage positioning, I<sub>MON</sub> output current reporting,

power optimization during sleep state, and fast or slow

Fault protection features include input undervoltage

lockout, cycle-by-cycle current limit, output overvoltage

LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and R<sub>SENSE</sub> is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5408150, 5055767, 5481178, 6580258.

protection, and PWRGD and overtemperature flags.

EFFICIENCY (%)

slew rate sleep state exit.

output voltage is programmed using a 7-bit VID code.

# FEATURES

- Supports 7-Bit IMVP-6/IMVP-6.5 VID Code and Features
- Wide V<sub>IN</sub> Range: 4.5V to 36V Operation with Optional Line Feedforward Compensation
- t<sub>ON(MIN)</sub> < 35ns, Capable of Very Low Duty Cycle</p>
- Temperature Compensated Inductor DCR or Sense Resistor Output Current Monitoring
- Differential Remote Output Voltage Sensing with Programmable Active Voltage Positioning
- Phase-Lockable Fixed Frequency: 150kHz to 550kHz
- Programmable UVLO, Preset V<sub>OUT</sub> at Boot-Up
- Programmable Slow Slew Rate Sleep State Exit
- Internal LDO for Single Supply Operation
- Overvoltage and Overcurrent Protection
- PWRGD and VRTT# Thermal Throttling Flags
- Power Optimization During Sleep and Light Load
- 38-Pin Thermally Enhanced eTSSOP and 5mm × 7mm QFN Packages

# **APPLICATIONS**

- Embedded Computing
- Mobile Computers, Internet Devices
- Navigation Displays

# TYPICAL APPLICATION

High Efficiency, Synchronous IMVP-6/ IMVP-6.5 Step-Down Controller







LINEAR TECHNOLOGY

# ABSOLUTE MAXIMUM RATINGS (Notes 1, 8)

| Input Supply Voltage (V <sub>IN</sub> )                                                                                                                           | –0.3V to 40V                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Topside Driver Voltage (BOOST)                                                                                                                                    | 0.3V to 46V                                |
| Switch Voltage (SW)                                                                                                                                               | 5V to 40V                                  |
| INTV <sub>CC</sub> , EXTV <sub>CC</sub> , (BOOST-SW)                                                                                                              | –0.3V to 6V                                |
| I <sub>SENN</sub> , I <sub>TCFB</sub> , PREI <sub>MON</sub> , I <sub>MON</sub> , RPTC, VR <sub>01</sub><br>V <sub>FB</sub> , SS, VID <i>n</i> , RFREQ, MODE/SYNC, | <sub>N</sub> , V <sub>CC(SEN)</sub> ,      |
| LFF, I <sub>SENP</sub> , I <sub>MAX</sub> –0.3V to<br>PWRGD, CLKEN#                                                                                               | ) INTV <sub>CC</sub> + 0.3V<br>–0.3V to 6V |

| NPRSLPVR VRTT#                        | _0.3\/ to 3.3\/ |
|---------------------------------------|-----------------|
|                                       | 0.00 10 0.00    |
| V <sub>SS(SEN)</sub> , BSOURCE        | –0.3V to 0.3V   |
| INTV <sub>CC</sub> RMS Output Current | 50mA            |
| Operating Junction Temperature Range  | ;               |
| (Note 3)                              | –40°C to 125°C  |
| Storage Temperature Range             | –65°C to 125°C  |
| Lead Temperature (Soldering, 10sec)   |                 |
| eTSSOP                                | 300°C           |
|                                       |                 |

# PIN CONFIGURATION



![](_page_1_Picture_6.jpeg)

# **ORDER INFORMATION**

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION                   | TEMPERATURE RANGE |
|------------------|-------------------|---------------|---------------------------------------|-------------------|
| LTC3816EFE#PBF   | LTC3816EFE#TRPBF  | LTC3816FE     | 38-Lead Plastic eTSSOP                | -40°C to 125°C    |
| LTC3816IFE#PBF   | LTC3816IFE#TRPBF  | LTC3816FE     | 38-Lead Plastic eTSSOP                | -40°C to 125°C    |
| LTC3816EUHF#PBF  | LTC3816EUHF#TRPBF | 3816          | 38-Lead (5mm × 7mm) Plastic QFN       | -40°C to 125°C    |
| LTC3816IUHF#PBF  | LTC3816IUHF#TRPBF | 3816          | 38-Lead (5mm $	imes$ 7mm) Plastic QFN | -40°C to 125°C    |

Consult LTC Marketing for parts specified with wider operating junction temperature ranges.

\*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 12V, BSOURCE = EXTV<sub>CC</sub> = 0V, VR<sub>ON</sub> = 5V, unless otherwise noted. (Notes 2, 3)

| SYMBOL                    | PARAMETER                                                                    | CONDITIONS                                                                                                                                                       |   | MIN  | ТҮР      | MAX                | UNITS         |
|---------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|----------|--------------------|---------------|
| Supply Input a            | nd INTV <sub>CC</sub> Linear Regulator                                       |                                                                                                                                                                  |   |      |          |                    |               |
| V <sub>IN</sub>           | V <sub>IN</sub> Supply Voltage Range                                         | V <sub>INTVCC</sub> > V <sub>UVLO</sub>                                                                                                                          |   | 4.5  |          | 36                 | V             |
| I <sub>VIN</sub>          | V <sub>IN</sub> Supply Current<br>Normal Mode<br>Shutdown                    | $V_{BOOST} = V_{INTVCC}$ , $f_{OSC} = 400$ kHz (Note 4)<br>VR <sub>ON</sub> = 0V                                                                                 |   |      | 11<br>27 | 100                | mA<br>μA      |
| INTV <sub>CC</sub>        | Internal V <sub>CC</sub> Voltage                                             |                                                                                                                                                                  |   | 4.9  | 5.2      | 5.5                | V             |
| VINTVCC(LINE)             | Line Regulation                                                              | 7.5V < V <sub>IN</sub> < 36V                                                                                                                                     |   |      |          | ±1.0               | %             |
| V <sub>INTVCC(LOAD)</sub> | Load Regulation                                                              | Load = 0mA to 20mA                                                                                                                                               |   |      | -0.25    | -1.0               | %             |
| V <sub>EXTVCC</sub>       | EXTV <sub>CC</sub> Switchover Voltage                                        | EXTV <sub>CC</sub> Ramping Positive                                                                                                                              |   | 4.25 | 4.50     | 4.75               | V             |
| V <sub>EXTVCC(HYS)</sub>  | EXTV <sub>CC</sub> Hysteresis                                                |                                                                                                                                                                  |   |      | 0.4      |                    | V             |
| V <sub>EXTVCC(DROP)</sub> | EXTV <sub>CC</sub> Voltage Drop                                              | Load = 20mA, V <sub>EXTVCC</sub> = 5V                                                                                                                            |   |      | 40       | 100                | mV            |
| V <sub>UVLO</sub>         | INTV <sub>CC</sub> Undervoltage Reset                                        | INTV <sub>CC</sub> Ramping Positive                                                                                                                              |   | 3.7  | 3.9      | 4.1                | V             |
|                           | Undervoltage Hystersis                                                       |                                                                                                                                                                  |   |      | 0.4      |                    | V             |
| Switcher Cont             | rol Loop                                                                     |                                                                                                                                                                  |   |      |          |                    |               |
| V <sub>CC(CORE)</sub>     | $V_{CC(CORE)} = (V_{CC(SEN)} - V_{SS(SEN)})$                                 | $\begin{array}{l} V_{CC(CORE)} > 0.75V \ (Note \ 5) \\ 0.5V \leq V_{CC(CORE)} \leq 0.75V \ (Note \ 5) \\ 0.3V \leq V_{CC(CORE)} < 0.5V \ (Note \ 5) \end{array}$ | • |      |          | ±0.75<br>±6<br>±10 | %<br>mV<br>mV |
| $\Delta V_{CC(CORE)}$     | V <sub>CC(CORE)</sub> Voltage Line Regulation                                | V <sub>IN</sub> = 7.5V to 36V (Note 5)                                                                                                                           |   |      | ±0.002   |                    | %/V           |
| A <sub>EA</sub>           | Error Amplifier DC Gain                                                      | No load                                                                                                                                                          |   |      | 80       |                    | dB            |
| f <sub>BW</sub>           | Error Amplifier Unity-Gain Bandwidth                                         | (Note 6)                                                                                                                                                         |   |      | 20       |                    | MHz           |
| I <sub>COMP</sub>         | Error Amplifier Output Source Current<br>Error Amplifier Output Sink Current | $V_{COMP} = 0V$<br>$V_{COMP} = 5V$                                                                                                                               |   | 5    | -1.5     |                    | mA<br>mA      |
| I <sub>VCC(SEN)</sub>     | V <sub>CC(SEN)</sub> Input Current                                           | $V_{ISENN} = V_{CC(SEN)}, 0V \le V_{CC(SEN)} \le 1.5V$                                                                                                           |   |      |          | ±30                | μA            |
| I <sub>VSS(SEN)</sub>     | V <sub>SS(SEN)</sub> Input Current                                           | $V_{SS(SEN)} = 0V$                                                                                                                                               |   |      |          | -60                | μA            |
| I <sub>VFB</sub>          | V <sub>FB</sub> Input Current                                                | $0V \le V_{FB} \le 2V$                                                                                                                                           |   |      |          | ±0.1               | μA            |
| IITCFB                    | I <sub>TCFB</sub> Input Current                                              | $0V \le V_{ITCFB} \le 1.5V$                                                                                                                                      |   |      |          | ±0.1               | μA            |

![](_page_2_Picture_11.jpeg)

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 12V, BSOURCE = EXTV<sub>CC</sub> = 0V, VR<sub>ON</sub> = 5V, unless otherwise noted. (Notes 2, 3)

| SYMBOL               | PARAMETER                                                                          | CONDITIONS                                                                                                                 |   | MIN               | ТҮР               | MAX               | UNITS             |
|----------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---|-------------------|-------------------|-------------------|-------------------|
| V <sub>BOOT</sub>    | Core Supply Start-Up Voltage                                                       | V <sub>IMON</sub> = INTV <sub>CC</sub> (IMVP-6 Configuration)<br>V <sub>IMON</sub> < 1.1V (IMVP-6.5 Configuration)         |   |                   | 1.2<br>1.1        |                   | V<br>V            |
| V <sub>OVF</sub>     | Overvoltage Fault Threshold                                                        | V <sub>IMON</sub> = INTV <sub>CC</sub> (IMVP-6 Configuration)<br>V <sub>IMON</sub> < 1.1V (IMVP-6.5 Configuration)         | • |                   | 1.65<br>1.53      | 1.7<br>1.55       | V<br>V            |
| I <sub>SS</sub>      | SS Pull-Up Current                                                                 | V <sub>SS</sub> = 0V                                                                                                       |   |                   | -1                |                   | μA                |
| I <sub>CSLEW</sub>   | CSLEW Pull-Up Current                                                              | V <sub>CSLEW</sub> = 0V<br>IMVP-6 and V <sub>DPRSLPVR</sub> = INTV <sub>CC</sub><br>IMVP-6.5 or V <sub>DPRSLPVR</sub> = 0V |   |                   | -10<br>-40        |                   | μA<br>μA          |
| I <sub>RPTC</sub>    | RPTC Source Current                                                                | RPTC = 0V                                                                                                                  |   | -90               | -100              | -110              | μA                |
| V <sub>RPTC</sub>    | RPTC Thermal Shutdown Threshold                                                    |                                                                                                                            |   |                   | 0.47              |                   | V                 |
| I <sub>MAX</sub>     | I <sub>MAX</sub> Source Current                                                    | V <sub>IMAX</sub> = 0V, 1× Current Limit Duration<br>V <sub>IMAX</sub> = 0V, 2× Current Limit Duration                     | • | -9                | -10<br>-20        | -11               | μA<br>μA          |
| t <sub>IMAX2×</sub>  | 2× Current Limit Duration<br>2× Current Limit Period                               |                                                                                                                            |   | 35                | 45<br>630         |                   | μs<br>μs          |
| V <sub>ILIM</sub>    | Current Comparator Offset                                                          | $V_{IMAX} = 1.0V$ , $V_{ILIM} = V_{ISENP} - V_{IMAX}$                                                                      |   |                   |                   | ±3                | mV                |
| V <sub>IREV</sub>    | Reverse-Current Comparator Offset                                                  | $V_{ISENN} = 1.0V$ , $V_{IREV} = V_{ISENP} - V_{ISENN}$                                                                    |   |                   |                   | ±2                | mV                |
| IISENP               | I <sub>SENP</sub> Input Current                                                    | $0V \le V_{ISENP} \le 1.5V$                                                                                                |   |                   |                   | ±1                | μA                |
| IISENN               | I <sub>SENN</sub> Input Current                                                    | $0V \leq V_{ISENN} \leq 1.5V$                                                                                              |   |                   |                   | ±20               | μA                |
| VIMON                | IMVP-6/IMVP-6.5 Selection Threshold                                                |                                                                                                                            |   |                   | 2.4               |                   | V                 |
| I <sub>VRON</sub>    | Regulator On Source Current                                                        | $VR_{ON} = 0V$                                                                                                             |   |                   | -1                |                   | μA                |
| VR <sub>ON</sub>     | Regulator On Threshold<br>Regulator Power-Down Threshold                           | Rising Edge<br>Falling Edge                                                                                                |   | 1.18              | 1.2<br>0.65       | 1.22              | V<br>V            |
| Oscillator an        | d Drivers                                                                          |                                                                                                                            |   |                   |                   |                   |                   |
| f <sub>OSC</sub>     | Oscillator Frequency                                                               | $ \begin{array}{l} RFREQ \ Floats \\ V_{RFREQ} = 0V \\ V_{RFREQ} = 2.5 V \end{array} $                                     |   | 375<br>180<br>530 | 400<br>210<br>580 | 425<br>240<br>640 | kHz<br>kHz<br>kHz |
| f <sub>SYNC</sub>    | Minimum Synchronization Input Frequency<br>Maximum Synchronization Input Frequency |                                                                                                                            |   | 550               |                   | 150               | kHz<br>kHz        |
| V <sub>SYNC</sub>    | MODE/SYNC Synchronization Threshold                                                |                                                                                                                            |   |                   | 1.6               |                   | V                 |
| I <sub>RFREQ</sub>   | RFREQ Source Current                                                               | V <sub>RFREQ</sub> = 0V                                                                                                    |   | -9                | -10               | -11               | μA                |
| V <sub>MODE</sub>    | MODE/SYNC Force Continuous Threshold                                               | V <sub>IMON</sub> = INTV <sub>CC</sub> (IMVP-6 Configuration)<br>V <sub>IMON</sub> < 1.1V (IMVP-6.5 Configuration)         |   |                   | 1.6<br>0.5        |                   | V<br>V            |
| DC <sub>MAX</sub>    | Maximum TG Duty Cycle                                                              | MODE/SYNC = 0, RFREQ Floats                                                                                                |   |                   | 90                |                   | %                 |
| t <sub>ON(MIN)</sub> | TG Minimum Pulse Width                                                             | (Note 6)                                                                                                                   |   |                   | 35                |                   | ns                |
| t <sub>DEAD</sub>    | Driver Dead-Time                                                                   |                                                                                                                            |   |                   | 30                |                   | ns                |
| TG R <sub>UP</sub>   | TG Driver Pull-Up On-Resistance                                                    | TG High, I <sub>OUT</sub> = -100mA (Note 7)                                                                                |   |                   | 2.6               |                   | Ω                 |
| TG R <sub>DOWN</sub> | TG Driver Pull-Down On-Resistance                                                  | TG Low, I <sub>OUT</sub> = 100mA (Note 7)                                                                                  |   |                   | 1.2               |                   | Ω                 |
| BG R <sub>UP</sub>   | BG Driver Pull-Up On-Resistance                                                    | BG High, $I_{OUT} = -100$ mA (Note 7)                                                                                      |   |                   | 2.6               |                   | Ω                 |
| BG R <sub>DOWN</sub> | BG Driver Pull-Down On-Resistance                                                  | BG Low, I <sub>OUT</sub> = 100mA (Note 7)                                                                                  |   |                   | 0.9               |                   | Ω                 |

![](_page_3_Picture_4.jpeg)

# ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

junction temperature range, otherwise specifications are at  $T_A = 25$ °C.  $V_{IN} = 12V$ , BSOURCE = EXTV<sub>CC</sub> = 0V,  $VR_{ON} = 5V$ , unless otherwise noted. (Notes 2, 3)

| SYMBOL                        | PARAMETER                                                      | CONDITIONS                                                    |   | MIN        | ТҮР          | MAX         | UNITS    |
|-------------------------------|----------------------------------------------------------------|---------------------------------------------------------------|---|------------|--------------|-------------|----------|
| VID, DPRSLPVR, LFF Parameters |                                                                |                                                               |   |            |              |             |          |
| V <sub>IL(VID)</sub>          | VID Input Low Threshold                                        |                                                               |   |            |              | 0.3         | V        |
| V <sub>IH(VID)</sub>          | VID Input High Threshold                                       |                                                               |   | 0.7        |              |             | V        |
| I <sub>VID</sub>              | VID Input Leakage Current                                      | $0V \le V_{VID} \le 5V$                                       |   |            |              | ±1          | μA       |
| V <sub>DPRSLPVR</sub>         | DPRSLPVR Input Threshold                                       | V <sub>IMON</sub> = INTV <sub>CC</sub> (IMVP-6 Configuration) |   |            | 1.6          |             | V        |
| I <sub>LFF</sub>              | LFF Pull-Up Current                                            | $V_{LFF} = 0V$                                                |   |            | -1           |             | μA       |
| V <sub>LFF</sub>              | LFF Input Threshold                                            |                                                               |   |            | 1            |             | V        |
| PWRGD, CLK                    | EN#, VRTT#                                                     |                                                               |   |            |              |             |          |
| V <sub>PWRGD</sub>            | Positive Power Good Threshold<br>Negative Power Good Threshold | With Respect to VID $V_{CC(CORE)}$                            |   | 150<br>240 | 175<br>270   | 200<br>300  | mV<br>mV |
| I <sub>LEAK</sub>             | PWRGD, CLKEN# Leakage Current<br>VRTT# Leakage Current         | $V_{PWRGD} = V_{CLKEN\#} = 5V$<br>$V_{VRTT\#} = 3.3V$         |   |            |              | 10<br>100   | μA<br>μA |
| V <sub>OL</sub>               | PWRGD, CLKEN# Output Low Voltage<br>VRTT# Output Low Voltage   | I <sub>OUT</sub> = 2mA<br>I <sub>OUT</sub> = 20mA             |   |            | 0.1<br>0.075 | 0.3<br>0.18 | V<br>V   |
| t <sub>PWRGD</sub>            | PWRGD Glitch Filter                                            | Power Good to Power Bad                                       |   |            | 750          |             | μs       |
| t <sub>CLKEN#</sub>           | CLKEN# Falling Edge Delay                                      | Rising V <sub>BOOT</sub> Edge to CLKEN#<br>Falling Edge       | • | 50         | 75           | 100         | μs       |
| t <sub>CLK(PWRGD)</sub>       | CLKEN# to PWRGD Rising Edge Delay                              |                                                               | • | 5          | 10           | 20          | ms       |
| t <sub>VR(PWRGD)</sub>        | VR <sub>ON</sub> to PWRGD Falling Edge Delay                   | VR <sub>ON</sub> Falling Edge                                 |   |            | 100          |             | ns       |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.

**Note 3:** The LTC3816 is tested under pulse load conditions such that  $T_J\approx T_A$ . The LTC3816E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. LTC3816I specifications are guaranteed over the full -40°C to 125°C operating junction temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.  $T_J$  is calculated from the ambient temperature,  $T_A$ , and power dissipation,  $P_D$ , according to the following formula,

LTC3816EFE:  $T_J = T_A + (P_D \bullet 29^{\circ}C/W)$ LTC3816EUHF:  $T_J = T_A + (P_D \bullet 34^{\circ}C/W)$  **Note 4:** The dynamic input supply current is a function of the power MOSFET gate charging ( $Q_G \bullet f_{OSC}$ ). See Applications Information for more information.

**Note 5:** The LTC3816 is measured in a feedback loop that adjusts  $V_{CC(SEN)} - V_{SS(SEN)}$  to achieve a specified COMP pin voltage. The AITC amplifier is configured as an inverter with gain = -1.

Note 6: Guaranteed by design, not subject to test.

**Note 7:** On-resistance limit is guaranteed by design and correlation with statistical process controls.

**Note 8:** The LTC3816 includes overtemperature protection that is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

![](_page_4_Picture_13.jpeg)

![](_page_5_Figure_2.jpeg)

![](_page_5_Picture_3.jpeg)

![](_page_6_Figure_2.jpeg)

Narrow TG Pulse Width with Low V<sub>CC(CORE)</sub> Ripple

![](_page_6_Figure_4.jpeg)

![](_page_6_Figure_5.jpeg)

Pulse-Skipping Mode at 0.2A Load

![](_page_6_Figure_7.jpeg)

# Start-Up to V<sub>BOOT</sub>

![](_page_7_Figure_3.jpeg)

# VR<sub>ON</sub> Shutdown

![](_page_7_Figure_5.jpeg)

Momentary Overcurrent, 45µs I<sub>MAX</sub> Pulse

![](_page_7_Figure_7.jpeg)

# Current Comparator Offset vs Common Mode Range

![](_page_7_Figure_9.jpeg)

![](_page_7_Figure_10.jpeg)

![](_page_7_Figure_11.jpeg)

# Current Comparator Offset vs Temperature

![](_page_7_Figure_13.jpeg)

#### 2x Overcurrent

![](_page_7_Figure_15.jpeg)

# Duty Cycle vs V<sub>COMP</sub> with Line Feedforward

![](_page_7_Figure_17.jpeg)

![](_page_7_Picture_18.jpeg)

![](_page_8_Figure_2.jpeg)

![](_page_8_Picture_4.jpeg)

![](_page_9_Figure_2.jpeg)

![](_page_9_Picture_3.jpeg)

#### PIN FUNCTIONS (eTSSOP/QFN)

**I**<sub>SENN</sub> (Pin 1/Pin 36): Current Sense Negative Input. Connect this pin to the negative terminal of the current sense resistor or the negative terminal of the inductor DCR lowpass filter.

**I<sub>TCFB</sub> (Pin 2/Pin 37):** Inductor DCR Temperature Compensation Amplifer Feedback Input. To derive the temperature compensated voltage dropped across the inductor DCR, connect a resistor from the SW node to this pin. An NTC network, in parallel with a capacitor, forms the feedback path of this amplifier. For applications that use a discrete resistor for current sensing, replace the NTC network with a resistor.

**I<sub>TC</sub> (Pin 3/Pin 38):** Inductor DCR Temperature Compensation Amplifer Output. The I<sub>MON</sub> circuitry and the error amplifier obtain the temperature compensated DCR voltage through this amplifier.

**PREI**<sub>MON</sub> (Pin 4/Pin 1):  $I_{MON}$  Current Output Setting. PREI<sub>MON</sub> is servoed to the  $I_{SENN}$  potential. A resistor from PRE<sub>IMON</sub> to  $I_{TC}$  sets the  $I_{MON}$  output current. For the IMVP-6 configuration, connect this pin to INTV<sub>CC</sub>.

**I**<sub>MON</sub> (Pin 5/Pin 2): IMVP-6/IMVP-6.5 Configuration Selection and Output Current Monitor. Connect this pin to INTV<sub>CC</sub> to select the IMVP-6 configuration. At start-up, the switcher V<sub>OUT</sub> is ramped to 1.2V (V<sub>BOOT</sub>). In deeper sleep mode, the controller enables the slow V<sub>OUT</sub> slew rate. Connect a resistor to V<sub>SS(SEN)</sub> to select the IMVP-6.5 configuration. In this case, V<sub>BOOT</sub> equals 1.1V, slow slew rate is disabled and the I<sub>MON</sub> current source is proportional to the load. In the IMVP-6.5 configuration, this pin is internally clamped to 1.1V with respect to the V<sub>SS(SEN)</sub> pin.

**RPTC (Pin 6/Pin 3):** Nonlinear PTC Thermistor Input. Connect to a nonlinear PTC thermistor for MOSFET or inductor temperature sensing. This pin is pulled up by a 100µA current source. If the potential at RPTC is higher than 0.47V, thermal flag VRTT# is pulled low. RPTC is sensitive to noise pickup. Avoid coupling high frequency switching signals to this pin. If required, bypass this pin with a capacitor to GND. **VR<sub>ON</sub> (Pin 7/Pin 4):** Voltage Regulator Enable Input. The VR<sub>ON</sub> pin power-up threshold is 1.2V. When forced below 0.65V, a power-down sequence is initiated where the V<sub>CC(CORE)</sub> output is ramped down near OV before the IC is put into a low current shutdown mode. The VR<sub>ON</sub> pin has an internal 1µA pull-up current.

**V**<sub>SS(SEN)</sub> (Pin 8/Pin 5): Processor V<sub>CC(CORE)</sub> Negative Terminal Voltage Sense. Negative input of the differential sense amplifier. Connect to the processor V<sub>SS(SEN)</sub> pin.

 $V_{CC(SEN)}$  (Pin 9/Pin 6): Processor  $V_{CC(CORE)}$  Positive Terminal Voltage Sense. Positive input of the differential sense amplifier. Connect to the processor  $V_{CC(SEN)}$  pin.

**SERVO (Pin 10/Pin 7):** Error Amplifier AC Input. The controller servos the switcher output voltage to the VID DAC voltage through the error amplifier.

**V<sub>FB</sub> (Pin 11/Pin 8):** Error Amplifier Negative Input Pin. V<sub>FB</sub> is servoed to 1.3V.

**COMP (Pin 12/Pin 9):** Error Amplifier Output. The COMP pin is connected directly to the error amplifier output and the input of the line feedforward circuit. Use an RC network between the COMP pin and the  $V_{FB}$  pin to compensate the feedback loop for stability and optimum transient response.

**SS (Pin 13/Pin 10):** Soft-Start Input. The SS pin has an internal 1 $\mu$ A current source pull-up. A capacitor connected to this pin controls the output voltage start-up. SS is forced low if VR<sub>ON</sub> or PWRGD is low, or if an overvoltage or overcurrent fault occurs. If the potential at SS is less than 0.3V, the I<sub>MAX</sub> sourcing current is reduced to 2.5 $\mu$ A and the current limit threshold is reduced to 25% of its nominal value.

**DPRSLPVR (Pin 14/Pin 11):** Deeper Sleep Mode. For the IMVP-6 configuration,  $25\mu s$  after DPRSLPVR is asserted high, the controller enables the V<sub>OUT</sub> slow slew rate transition. To disable slow slew rate mode, force DPRSLPVR low. Upon power-up, the DPRSLPVR input is ignored until PWRGD is asserted.

![](_page_10_Picture_16.jpeg)

## PIN FUNCTIONS (eTSSOP/QFN)

**CSLEW (Pin 15/Pin 12):** VID DAC Slew Rate Control. CSLEW is internally pulled up by a current source. Add a capacitor to program the VID DAC transition slew rate. If slow slew rate is selected, a 100pF capacitor connected to CSLEW results in a VID DAC slew rate of 1.25mV/µs. When slow slew rate is disabled, a 100pF capacitor results in a VID DAC slew rate of 5mV/µs. Avoid coupling high frequency switching signals to this pin. For the IMVP-6.5 configuration, the slow slew rate function is disabled.

VID0-VID6 (Pins 16-22/Pins 13-19): VID DAC Voltage Control Logic Inputs. See Table 1.

**RFREQ (Pin 23/Pin 20):** Frequency Setting. The voltage on the RFREQ pin determines the free-running operating frequency. The RFREQ pin has an internal 10 $\mu$ A current source pull-up allowing the switching frequency to be programmed by a single external resistor to GND. Alternatively, this pin can be driven with a DC voltage source to control the frequency of the internal oscillator. Floating this pin or shorting this pin to INTV<sub>CC</sub> allows the controller to run at a fixed 400kHz frequency.

**MODE/SYNC (Pin 24/Pin 21):** Mode Select/Synchronization Input. This pin is pulled up by an internal 1 $\mu$ A current source. Floating this pin or shorting it to INTV<sub>CC</sub> enables pulse-skipping mode. Shorting this pin to ground configures forced continuous mode. During frequency synchronization, the phase-locked loop forces the controller to operate in continuous mode with the falling top gate signal synchronized to the falling edge of the MODE/SYNC input pulse. During start-up, the controller is forced to run in pulse-skipping mode.

**BSOURCE (Pin 25/Pin 22):** Bottom MOSFET Source. Connect this pin to the source of the bottom power MOSFET. Do not short BSOURCE to the LTC3816 exposed pad directly.

**BG (Pin 26/Pin 23):** Bottom Gate Drive. The BG pin drives the gate of the bottom N-channel synchronous switch MOSFET.

**INTV<sub>CC</sub> (Pin 27/Pin 24):** Output of the Internal Linear Low Dropout Regulator. The driver and control circuits are powered from this voltage source. The INTV<sub>CC</sub> pin must be decoupled to GND with a minimum  $4.7\mu$ F low ESR ceramic capacitor (X5R or better).

**EXTV<sub>CC</sub> (Pin 28/Pin 25):** External Power Input to an Internal Switch Connected to  $INTV_{CC}$ . This switch closes and supplies the IC power, bypassing the internal low dropout regulator, whenever  $EXTV_{CC}$  is higher than 4.5V. Do not exceed 6V on this pin.

 $V_{IN}$  (Pin 29/Pin 26): Main Supply Pin. A bypass capacitor should be connected from this pin to the GND pin.

**BOOST (Pin 30/Pin 27):** Top Gate Driver Supply. The BOOST pin should be decoupled to the SW node with a  $0.1\mu$ F low ESR (X5R or better) ceramic capacitor. An external Schottky diode from INTV<sub>CC</sub> to BOOST creates a complete floating charge-pumped supply from BOOST to SW.

**TG (Pin 31/Pin 28):** Top Gate Drive. The TG pin drives the top N-channel MOSFET with a voltage swing equal to INTV<sub>CC</sub> superimposed on the switch node voltage.

![](_page_11_Picture_13.jpeg)

#### PIN FUNCTIONS (eTSSOP/QFN)

**SW (Pin 32/Pin 29):** Switching Node. Connect SW to the source of the upper power MOSFET and to the negative terminal of the BOOST pin decoupling capacitor.

**PWRGD (Pin 33/Pin 30):** Open-Drain Power Good Output/Power Bad Latchoff Input. PWRGD is an open-drain output pin and can be connected to other open-drain outputs to implement wire-ORing. PWRGD is externally pulled high 10ms after the output regulates. After start-up, if a fault condition causes PWRGD to go low, or PWRGD is externally pulled low, the regulator output voltage is actively ramped to 0V and PWRGD remains latched low until either the power is cycled or  $VR_{ON}$  toggles. PWRGD has a 750µs de-glitch delay and is masked for 100µs after the VID code changes. In deeper sleep mode, the PWRGD comparators are disabled and not allowed to de-assert the PWRGD pin.

**CLKEN# (Pin 34/Pin 31):** Open-Drain Clock Enable Indicator. 75 $\mu$ s after V<sub>CC(CORE)</sub> reaches the V<sub>BOOT</sub> voltage, CLKEN# pulls low to enable the processor phase-locked loop.

**VRTT# (Pin 35/Pin 32):** Open-Drain Output for Voltage Regulator Thermal Throttling. The VRTT# pin pulls low if the RPTC voltage exceeds 0.47V or if the control IC junction temperature exceeds 150°C.

**LFF (Pin 36/Pin 33):** Line Feedforward. This pin has a 1 $\mu$ A pull-up current source to INTV<sub>CC</sub>. Floating this pin or connecting it to INTV<sub>CC</sub> enables the line feedforward compensation. Connect this pin to GND to disable the line feedforward compensation.

**I**<sub>SENP</sub> (Pin 37/Pin 34): Current Sense Positive Input. Connect this pin to the positive terminal of the current sense resistor or to the output of the inductor DCR lowpass filter.

 $I_{MAX}$  (Pin 38/Pin 35): Current Comparator Threshold Setting. The  $I_{MAX}$  pin has an internal 10µA pull-up current source, allowing the current limit comparator threshold to be programmed by a single external resistor. The controller allows a momentary 45µs overcurrent event to occur within a period of 630µs. See Current Sense and Current Limit in Applications Information.

**GND (Exposed Pad Pin 39/Exposed Pad Pin 39):** Ground. The soft-start and slew rate control capacitors as well as the frequency setting and thermal shutdown resistors should return to this exposed pad ground pin. This GND pin should also be connected to the negative terminals of the local voltage regulator output capacitors through vias to the PCB ground plane.

![](_page_12_Picture_10.jpeg)

# FUNCTIONAL DIAGRAM

![](_page_13_Figure_2.jpeg)

Figure 1. Functional Diagram

![](_page_13_Picture_4.jpeg)

# **OPERATION** (Refer to Funtional Diagram)

| VID6     | VID5 | VID4   | VID3    | VID2   | VID1     | VIDO     |         |
|----------|------|--------|---------|--------|----------|----------|---------|
| 0        | 0    | 0      | 0       | 0      | 0        | 0        | 1 5000  |
| 0        | Ő    | 0      | 0       | Ő      | 0        | 1        | 1.4875  |
| 0        | 0    | 0      | 0       | 0      | 1        | 0        | 1.4750  |
| 0        | 0    | 0      | 0       | 0      | 1        | 1        | 1.4625  |
| 0        | 0    | 0      | 0       | 1      | 0        | 0        | 1.4500  |
| 0        | 0    | 0      | 0       | 1      | 0        | 1        | 1.4375  |
| 0        | 0    | 0      | 0       | 1      | 1        | 0        | 1.4250  |
| 0        | 0    | 0      | 0       | 1      | 1        | 1        | 1.4125  |
| 0        | 0    | 0      | 1       | 0      | 0        | 0        | 1.4000  |
| 0        | 0    | 0      | 1       | 0      | 0        | 1        | 1.3875  |
| 0        | 0    | 0      | 1       | 0      | 1        | 0        | 1.3750  |
| 0        | 0    | 0      | 1       | 0      | 1        | 1        | 1.3625  |
|          | 0    | 0      | 1       | 1      | 0        | 0        | 1.3500  |
|          | 0    | 0      | 1       |        | 0        | <u> </u> | 1.3375  |
|          | 0    | 0      | 1       |        | 1        | 1        | 1.3250  |
|          | 0    | U<br>1 |         |        |          | 1        | 1.3125  |
|          | 0    | 1      | 0       | 0      | 0        | 1        | 1.3000  |
|          | 0    | 1      | 0       | 0      | 1        | 0        | 1.2075  |
|          | 0    | 1      | 0       | 0      | 1        | 1        | 1.27.50 |
|          | 0    | 1      | 0       | 1      | 0        | 0        | 1.2023  |
|          | 0    | 1      | 0       | 1      | 0        | 1        | 1 2375  |
|          | 0    | 1      | 0       | 1      | 1        | 0        | 1 2250  |
| 0        | 0    | 1      | 0       | 1      | 1        | 1        | 1 2125  |
| 0        | Ő    | 1      | 1       | 0      | 0        | 0        | 1,2000  |
| 0        | 0    | 1      | 1       | 0      | 0        | 1        | 1.1875  |
| 0        | 0    | 1      | 1       | 0      | 1        | Ó        | 1.1750  |
| 0        | 0    | 1      | 1       | 0      | 1        | 1        | 1.1625  |
| 0        | 0    | 1      | 1       | 1      | 0        | 0        | 1.1500  |
| 0        | 0    | 1      | 1       | 1      | 0        | 1        | 1.1375  |
| 0        | 0    | 1      | 1       | 1      | 1        | 0        | 1.1250  |
| 0        | 0    | 1      | 1       | 1      | 1        | 1        | 1.1125  |
| 0        | 1    | 0      | 0       | 0      | 0        | 0        | 1.1000  |
|          | 1    | 0      | 0       | 0      | 0        | 1        | 1.0875  |
|          | 1    | 0      | 0       | 0      | 1        | 0        | 1.0750  |
|          | 1    | 0      | 0       | 0      | 1        | 1        | 1.0625  |
|          |      | 0      | 0       |        | 0        | <u> </u> | 1.0500  |
|          | 1    |        | 0       | 1      | <u> </u> | 0        | 1.0373  |
|          | 1    | 0      | 0       | 1      | 1        | 1        | 1.0200  |
|          | 1    | 0      | 1       | 0      | 0        | 0        | 1.0125  |
|          | 1    | 0      | 1       | 0      | 0        | 1        | 0.9875  |
|          | 1    | 0      | 1       | 0      | 1        | 0        | 0.9750  |
| 0        | 1    | 0      | 1       | 0      | 1        | 1        | 0.9625  |
| <u>0</u> | 1    | Ő      | 1       | 1      | 0        | 0        | 0.9500  |
| 0        | 1    | 0      | 1       | 1      | 0        | 1        | 0.9375  |
| 0        | 1    | 0      | 1       | 1      | 1        | 0        | 0.9250  |
| 0        | 1    | 0      | 1       | 1      | 1        | 1        | 0.9125  |
| 0        | 1    | 1      | 0       | 0      | 0        | 0        | 0.9000  |
| 0        | 1    | 1      | 0       | 0      | 0        | 1        | 0.8875  |
| 0        | 1    | 1      | 0       | 0      | 1        | 0        | 0.8750  |
| 0        | 1    | 1      | 0       | 0      | 1        | 1        | 0.8625  |
| 0        | 1    | 1      | 0       | 1      | 0        | 0        | 0.8500  |
|          | 1    |        | 0       |        |          | 1        | 0.8375  |
|          |      |        | 0       |        |          | 0        | 0.8250  |
|          |      |        | U -     |        |          | 1        | 0.8125  |
|          |      |        |         |        |          | <u>U</u> | 0.8000  |
| <u> </u> |      |        | <br>  4 |        |          |          |         |
| 0        |      |        | 1       |        |          | U<br>1   | 0.7605  |
|          | 1    | 1      | 1       | U<br>1 |          | 0        | 0.7600  |
| 0        | 1    | 1      | 1       | 1      |          | 1        | 0.7300  |
| 0        | 1    | 1      | 1       | 1      | 1        | 0        | 0.7373  |
| 0        | 1    | 1      | 1       | 1      |          | 1        | 0.7125  |
|          |      |        |         |        |          |          | 0.1120  |

| Tahle 1  | IMVP-6/IMVP-6 5 | VID | Outnut | Voltane | Programming    |
|----------|-----------------|-----|--------|---------|----------------|
| 10010 1. |                 | VID | սուրու | vonayo  | rivyraillillig |

| VIDE     | VIDE | VIDA    | VIDO | VIDO   | VID4    | VIDO   | V         |
|----------|------|---------|------|--------|---------|--------|-----------|
|          | VIDO |         | VID3 | VIDZ   |         |        | VCC(CORE) |
|          | 0    | 0       | 0    | 0      |         | U<br>1 | 0.7000    |
| - 1      | 0    |         |      | 0      | 1       |        | 0.0075    |
| 1        | 0    | 0       | 0    | 0      | 1       | 1      | 0.6730    |
| 1        | 0    | 0       | 0    | 1      |         | 0      | 0.6500    |
| <u> </u> | 0    | 0       | 0    | 1      | 0       | 1      | 0.6375    |
| 1        | 0    | Ő       | 0    | 1      | 1       | 0      | 0.6250    |
| 1        | 0    | 0       | 0    | 1      | 1       | 1      | 0.6125    |
| 1        | Ö    | 0       | 1    | 0      | 0       | 0      | 0.6000    |
| 1        | 0    | 0       | 1    | 0      | 0       | 1      | 0.5875    |
| 1        | 0    | 0       | 1    | 0      | 1       | 0      | 0.5750    |
| 1        | 0    | 0       | 1    | 0      | 1       | 1      | 0.5625    |
| 1        | 0    | 0       | 1    | 1      | 0       | 0      | 0.5500    |
| 1        | 0    | 0       | 1    | 1      | 0       | 1      | 0.5375    |
|          | 0    | 0       | 1    | 1      | 1       | 0      | 0.5250    |
|          | 0    | 0       | 1    | 1      | 1       | 1      | 0.5125    |
|          | 0    | 1       | 0    | 0      | 0       | 0      | 0.5000    |
| <u> </u> | U    |         |      |        |         |        | 0.48/5    |
| <u> </u> |      | <br>  4 |      |        | <br>  4 | U<br>1 | 0.4700    |
| <u> </u> |      |         |      | U<br>1 |         |        | 0.4020    |
| 1        | 0    | 1       |      | 1      |         | 1      | 0.4300    |
| 1        | 0    | 1       | 0    | 1      | 1       | 0      | 0.4373    |
| <u>1</u> | 0    | 1       | 0    | 1      | 1       | 1      | 0.4230    |
| 1        | 0    | 1       | 1    | 0      | 0       | 0      | 0 4000    |
| <u> </u> | 0    | 1       | 1    | 0      | Ő       | 1      | 0.3875    |
| 1        | 0    | 1       | 1    | Ö      | 1       | 0      | 0.3750    |
| 1        | 0    | 1       | 1    | 0      | 1       | 1      | 0.3625    |
| 1        | 0    | 1       | 1    | 1      | 0       | 0      | 0.3500    |
| 1        | 0    | 1       | 1    | 1      | 0       | 1      | 0.3375    |
| 1        | 0    | 1       | 1    | 1      | 1       | 0      | 0.3250    |
|          | 0    | 1       | 1    | 1      | 1       | 1      | 0.3125    |
|          | 1    | 0       | 0    | 0      | 0       | 0      | 0.3000    |
| _1       | 1    | 0       | 0    | 0      | 0       | 1      | 0.2875    |
|          |      | 0       | 0    | 0      |         | 0      | 0.2750    |
| <u> </u> |      | 0       | 0    | U<br>1 |         |        | 0.2625    |
|          | 1    | 0       | 0    | 1      |         | 1      | 0.2300    |
|          | 1    |         |      | 1      | 1       |        | 0.2375    |
| 1        | 1    | 0       | 0    | 1      | 1       | 1      | 0.2230    |
| <u> </u> | 1    | 0       | 1    | 0      | 0       | 0      | 0.2000    |
| 1        | 1    | 0       | 1    | 0      | 0       | 1      | 0.1875    |
| 1        | 1    | Ő       | 1    | 0      | 1       | 0      | 0.1750    |
| 1        | 1    | 0       | 1    | Ō      | 1       | 1      | 0.1625    |
| 1        | 1    | 0       | 1    | 1      | 0       | 0      | 0.1500    |
| 1        | 1    | 0       | 1    | 1      | 0       | 1      | 0.1375    |
| 1        | 1    | 0       | 1    | 1      | 1       | 0      | 0.1250    |
| 1        | 1    | 0       | 1    | 1      | 1       | 1      | 0.1125    |
|          | 1    | 1       | 0    | 0      | 0       | 0      | 0.1000    |
|          | 1    | 1       | 0    | 0      | 0       | 1      | 0.0875    |
|          | 1    |         |      | 0      | 1       | 0      | 0.0750    |
|          |      |         |      |        |         |        | 0.0625    |
| 1        |      |         |      |        |         | U 1    | 0.0500    |
| <u> </u> |      |         |      |        |         |        | 0.03/5    |
| <u> </u> |      |         |      |        |         | U<br>1 | 0.0200    |
| <u> </u> | 1    | 1       | 1    |        |         |        |           |
| 1        | 1    | 1       | 1    | 0      |         | 1      |           |
| 1        | 1    | 1       | 1    | 0      | 1       | 0      | 0.0000    |
| 1        | 1    | 1       | 1    | 0      | 1       | 1      | 0.0000    |
| 1        | 1    | 1       | 1    | 1      | 0       | 0      | 0.0000    |
| 1        | 1    | 1       | 1    | 1      | Ő       | Ĭ      | 0.0000    |
| 1        | 1    | 1       | 1    | 1      | 1       | 0      | 0.0000    |
| 1        | 1    | 1       | 1    | 1      | 1       | 1      | 0.0000    |
|          |      |         |      |        |         |        | 3816      |

![](_page_14_Picture_5.jpeg)

#### **OPERATION** (Refer to Funtional Diagram)

The LTC3816 is a constant frequency, voltage mode DC/DC step-down controller that complies with the Intel IMVP-6/IMVP-6.5 specifications. The 7-bit VID code programs the switcher output voltage as specified in Table 1. Figure 2 shows the timing diagram. Upon start-up, the switcher output soft-start ramps to the V<sub>BOOT</sub> voltage. 75µs after reaching the V<sub>BOOT</sub> power good threshold, which is about 45mV below V<sub>BOOT</sub>, the controller forces the CLKEN# pin low and the VID code is loaded. Next, the output is servoed to its VID DAC potential. 10ms after regulation, PWRGD pulls high to indicate that the switcher is regulating and has completed its start-up phase.

The LTC3816 uses two external synchronous N-channel MOSFETs. A floating topside driver and a simple external charge pump provide full gate drive to the upper MOSFET. The controller uses a leading edge modulation architecture to allow extremely low duty cycles and fast load step response. In a typical LTC3816 switching cycle, the PWM comparator turns on the top MOSFET to charge the output capacitor. An internal clock resets the top MOSFET and turns on the bottom MOSFET to reduce the output charging current. This switching cycle repeats itself at an internally fixed frequency, or in synchronization with an external oscillator.

The top gate duty cycle is controlled by the voltage feedback loop which includes an internal differential amplifier that senses the differential output voltage between the  $V_{CC(SEN)}$  and  $V_{SS(SEN)}$  pins. The AITC amplifier monitors the inductor current and computes the load dependent output droop required to implement the active voltage positioning features in IMVP-6/IMVP-6.5. The IC servos the differential output voltage to the VID DAC voltage minus the small load dependent AVP droop.

The LTC3816 feedback loop is capable of dynamically changing the regulator output to different VID DAC voltages. Upon receiving a new VID code, the LTC3816 regulates to its new potential with a programmable slew rate which is selected to prevent the converter from generating audible noise. The switcher output load current can be monitored by measuring the I<sub>MON</sub> pin potential. The LTC3816 forces the I<sub>MON</sub> pin voltage to be proportional to the average load current with a gain configured by the R<sub>PREIMON</sub> and R<sub>IMON</sub> resistors.

The LTC3816 includes an onboard current limit circuit that senses the inductor current through an external sense resistor or the inductor DCR. The peak inductor current can be controlled by selecting the current limit  $R_{IMAX}$  resistance. The LTC3816 current limit architecture allows momentary overcurrent events for a predefined duration (see the Current Sense and Current Limit sections). Upon current limit, the top gate is shut off, the SS external capacitor is discharged to limit the top gate duty cycle, and the switcher output voltage is reduced until the load fault is removed.

![](_page_15_Figure_8.jpeg)

![](_page_15_Figure_9.jpeg)

![](_page_15_Picture_10.jpeg)

#### LDO, INTV<sub>CC</sub>/EXTV<sub>CC</sub> POWER SUPPLY

The LTC3816 is designed to operate with a wide range of V<sub>IN</sub> input voltages. The IC includes a 5.2V LDO to power the driver and control circuits. The LDO output, INTV<sub>CC</sub> should be bypassed with a minimum 4.7µF low ESR ceramic capacitor. The INTV<sub>CC</sub> regulator can supply up to 50mA of total LTC3816 quiescent current, I<sub>Q(TOT)</sub>, which consists of the static supply current, I<sub>Q</sub>, and the current required to charge the gate capacitance, Q<sub>G(TOT)</sub>, of the top and bottom power MOSFETs.

$$\begin{split} I_{Q(TOT)} &= I_Q + Q_{G(TOT)} \bullet f_{OSC} \\ P_{DISS} &= V_{IN} \bullet (I_Q + Q_{G(TOT)} \bullet f_{OSC}) \\ T_J &= T_A + P_{DISS} \bullet \theta_{JA} \end{split}$$

The value of  $Q_{G(TOT)}$  can be obtained from the MOSFET data sheets. For high  $V_{IN}$  and high frequency operation, care must be taken to ensure that the maximum junction temperature  $T_{JMAX}$  of the IC is never exceeded.

When the EXTV<sub>CC</sub> pin is left open or tied to a voltage less than 4.5V, the 5.2V LDO powers INTV<sub>CC</sub>. If EXTV<sub>CC</sub> is taken above 4.5V, the LDO is turned off and an internal switch connects INTV<sub>CC</sub> to EXTV<sub>CC</sub>. Do not apply greater than 6V to the EXTV<sub>CC</sub> pin, and ensure that EXTV<sub>CC</sub> < V<sub>IN</sub> + 0.3V unless EXTV<sub>CC</sub> is shorted to the V<sub>IN</sub> supply. Using the EXTV<sub>CC</sub> pin allows INTV<sub>CC</sub> to be powered from an external source reducing LDO losses and improving the regulator efficiency, especially at high V<sub>IN</sub>. When the EXTV<sub>CC</sub> pin is used, the chip power dissipation reduces to:

 $P_{DISS} = V_{EXTVCC} \bullet (I_Q + Q_{G(TOT)} \bullet f_{OSC})$ 

If the  $V_{\rm IN}$  supply is low enough for the  $\rm INTV_{CC}$  LDO to enter dropout, the output voltage of the LDO becomes:

 $V_{INTVCC(DROPOUT)} = V_{IN} - V_{DROPOUT}$ 

The LDO dropout voltage is a function of the total quiescent current  $I_{Q(TOT)}$ ,  $V_{IN}$  voltage and junction temperature. The temperature coefficient of the LDO dropout voltage is approximately 6400ppm/°C. To enable proper operation, make sure that the LDO output voltage meets the INTV<sub>CC</sub> undervoltage and minimum MOSFET gate driver requirements. If V<sub>IN</sub> is connected to a fixed 5V supply, it is

advisable to short  $\text{EXTV}_{\text{CC}}$  to  $\text{V}_{\text{IN}}.$  In this case, the  $\text{INTV}_{\text{CC}}$  output voltage becomes:

 $V_{INTVCC(EXTVCC)} = V_{EXTVCC} - I_{Q(TOT)} \bullet R_{EXTVCC}$ 

where  $R_{EXTVCC}$  is the internal EXTV<sub>CC</sub> switch on-resistance. It has a typical value of  $2\Omega$  at 25°C and has a temperature coefficient of approximately 4000ppm/°C.

#### UNDERVOLTAGE LOCKOUT AND SHUTDOWN

A precision undervoltage lockout (UVLO) comparator monitors the INTV<sub>CC</sub> voltage and enables soft-start operation once INTV<sub>CC</sub> is above 3.9V. For power supplies that start-up slowly, the gate drivers could begin switching when V<sub>IN</sub> is well below its steady-state value. The high inrush current through the input power cable could cause the V<sub>IN</sub> supply to dip below the UVLO threshold and result in hiccup operation at start-up. This problem can be easily overcome by adding a V<sub>IN</sub> UVLO function as shown in Figure 3. Connect an external resistive divider from V<sub>IN</sub> to VR<sub>ON</sub>. Set the resistive divider according to the following equation:

$$V_{UVLO} = 1.2V = V_{IN(UVLO)} \frac{R_{ON1}}{R_{ON1} + R_{ON2}}$$

where  $V_{IN(UVLO)}$  is the desired  $V_{IN}$  UVLO threshold. The resistances are normally chosen so that the error caused by the internal 1µA pull-up current has a negligible effect on the UVLO threshold. Be careful not to allow the resistive divider output voltage to exceed the 6V maximum rating of the VR<sub>ON</sub> pin.

If the external resistive divider is not used, upon powerup, the VR\_{ON} pin is pulled up by an internal 1 $\mu$ A pull-up current. The LTC3816 can be put into a low power shut-

![](_page_16_Figure_19.jpeg)

Figure 3. V<sub>IN</sub> UVLO Circuit

down mode by pulling the VR<sub>ON</sub> pin below 0.65V. In the shutdown mode, the internal circuitry and the INTV<sub>CC</sub> regulator are off and the supply current drops well below 100 $\mu$ A. When the VR<sub>ON</sub> pin voltage is between 0.65V and 1.2V, the INTV<sub>CC</sub> regulator and internal circuitry power up but the driver outputs remain low.

#### **TOPSIDE MOSFET DRIVER SUPPLY**

An external bootstrap capacitor,  $C_B$ , connected from the BOOST pin to the SW pin supplies the topside gate driver as shown in Figure 1. Capacitor  $C_B$  is charged though the external diode,  $D_B$ , from INTV<sub>CC</sub> when the SW pin is low. When the topside MOSFET is turned on, the top driver places the  $C_B$  voltage across the gate source of the top MOSFET. This enhances the MOSFET and turns on the top switch. The switch node voltage, SW, rises to V<sub>IN</sub> and the BOOST pin follows. With the topside MOSFET on, the boost voltage is above the input supply:

 $V_{BOOST} = V_{IN} + V_{INTVCC}$ 

The value of the boost capacitor,  $C_B$ , needs to be at least 100 times that of the total input capacitance of the topside MOSFET. The reverse breakdown of the external Schottky diode,  $D_B$ , must be greater than  $V_{IN(MAX)}$ .

#### IMVP-6/IMVP-6.5 SELECTION AND VBOOT VOLTAGE

The LTC3816 can be configured to meet either IMVP-6 or IMVP-6.5 requirements. To select IMVP-6 operation, short both I<sub>MON</sub> and PREI<sub>MON</sub> to INTV<sub>CC</sub>. At start-up, when VR<sub>ON</sub> is asserted, the switcher output ramps to V<sub>BOOT</sub> = 1.2V regardless of the VID code. To configure IMVP-6.5 operation, connect a resistor from I<sub>MON</sub> to V<sub>SS(SEN)</sub> and another resistor from PREI<sub>MON</sub> to I<sub>TC</sub>. The I<sub>MON</sub> and PREI<sub>MON</sub> resistance set the I<sub>MON</sub> gain (see the I<sub>MON</sub> section). The V<sub>BOOT</sub> voltage for IMVP-6.5 is 1.1V.

#### SOFT-START OPERATION

The start-up of V<sub>OUT</sub> is controlled by the LTC3816's SS pin. When the voltage at the SS pin is less than 1.3V, the LTC3816 regulates the V<sub>FB</sub> voltage to the SS pin voltage instead of 1.3V. This allows the user to program the softstart of the regulator output with a capacitor from the SS

pin to GND. An internal 1µA current source charges this capacitor, creating a voltage ramp on the SS pin. As the SS pin voltage rises from 0V to 1.3V, the output voltage,  $V_{OUT}$ , rises smoothly from 0V to its  $V_{BOOT}$  value. Once the soft-start interval is over, the internal current source continues charging the SS capacitor until the SS potential is internally clamped at about 2.7V. For the IMVP-6 configuration, a 1000pF SS capacitor generates roughly a 1.6ms start-up time. With the IMVP-6.5 configuration, the start-up time is about 1.5ms.

During severe overload conditions, the LTC3816 discharges the SS capacitor to lower the switcher output voltage. If the potential at SS is forced below 0.3V, the controller reduces its  $I_{MAX}$  sourcing current from 10µA to 2.5µA and cuts the short-circuit current to about 25% of its nominal value.

#### **CURRENT SENSE AND CURRENT LIMIT**

The LTC3816 features an onboard cycle-by-cycle userprogrammable current limit circuit that controls the peak inductor current. The I<sub>MAX</sub> pin has an internal 10µA pullup current source, allowing the maximum load current I<sub>LOAD(MAX)</sub> to be programmed by a single external resistor R<sub>IMAX</sub> connected between the I<sub>MAX</sub> and I<sub>SENN</sub> pins.

$$I_{L(PEAK)} = \frac{I_{IMAX} \bullet R_{IMAX}}{R_{SENSE}}$$
$$I_{LOAD(MAX)} < I_{LIMIT} = I_{L(PEAK)} - \frac{\Delta I_{L}}{2} = \frac{I_{IMAX} \bullet R_{IMAX}}{R_{SENSE}} - \frac{\Delta I_{L}}{2}$$

where  $I_{L(PEAK)}$  is the peak inductor current,  $I_{IMAX}$  is the  $I_{MAX}$  pin pull-up current,  $R_{SENSE}$  is the current sense resistor value and  $\Delta I_L$  is the inductor ripple current.

$$\Delta I_{L} = \frac{1}{f_{OSC} \bullet L} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

Note that the output ripple current varies with the switching frequency, inductor value and duty cycle. Hence, the current limit value should be checked on the application board to ensure that  $I_{LOAD(MAX)} < I_{LIMIT}$  under all operating conditions and temperature variations.

For current sensing using a low value sense resistor, the sense resistor parasitic inductance must be considered to

![](_page_17_Picture_20.jpeg)

achieve accurate current sensing. Figure 4 shows a real current sensing resistor,  $R_{SENSE}$ , which can be modeled with an ideal resistance,  $R_{SEN}$ , in series with its parasitic ESL. As shown in Figure 4, the voltage across the sense resistor includes the voltage across the parasitic inductor which is a strong function of inductor ripple current and the switching frequency. This effectively reduces the current limit threshold, typically by more than 30%. The voltage across the sense resistor can be extracted from a lowpass filter placed close to the controller input sense pins as shown in Figure 4. The voltage across the sensing capacitor,  $C_{ISR}$ , is:

$$V_{CISR} = I_{L} \bullet R_{SEN} \left[ \frac{1 + \frac{sESL}{R_{SEN}}}{1 + sR_{ISR} \bullet C_{ISR}} \right]$$

In the frequency domain, the second term in the above equation must be equal to 1 to ensure that the voltage across the filter capacitor is independent of operating frequency. To meet this requirement, the value of the RC filter should fulfill the following condition:

$$R_{ISR} \bullet C_{ISR} = \frac{ESL}{R_{SEN}}$$

The ESL value can be obtained from the manufacturer's data sheet or estimated with an oscilloscope, as shown in the Figure 4 waveform, using the following equation:

$$\mathsf{ESL} = \frac{\mathsf{V}_{\mathsf{ESL}(\mathsf{ON})} + \left| \mathsf{V}_{\mathsf{ESL}(\mathsf{OFF})} \right|}{\Delta \mathsf{I}_{\mathsf{L}} \left( \frac{1}{\mathsf{t}_{\mathsf{ON}}} + \frac{1}{\mathsf{t}_{\mathsf{OFF}}} \right)}$$

where  $t_{ON}$  is the TG on time and  $t_{OFF}$  is the TG off time.

For high efficiency applications, the inductor DCR provides a method of sensing the inductor current without incurring additional power loss from a sense resistor. The DCR of the inductor represents the small amount of resistance in the copper winding, which can be less than  $1m\Omega$  for today's low value, high current inductors. Figure 5 shows a simplified inductor model, which can be modeled with an ideal inductor, L, in series with its parasitic DCR. The DCR value can be obtained from the inductor manufacturer's

![](_page_18_Picture_10.jpeg)

Figure 4. Current Limit Sensing Using a Low Value Sense Resistor

![](_page_18_Figure_12.jpeg)

Figure 5. Current Limit Sensing Using Inductor DCR

data sheet. Similar to the sense resistor application circuit, the voltage across the inductor DCR can be extracted from a lowpass filter and the current limit threshold is given by the following equation:

$$I_{L(PEAK)} = \frac{I_{IMAX} \bullet R_{IMAX}}{R_{DCR}}$$

$$I_{LOAD(MAX)} < I_{LIMIT} = I_{L(PEAK)} - \frac{\Delta I_{L}}{2} = \frac{I_{IMAX} \bullet R_{IMAX}}{R_{DCR}} - \frac{\Delta I_{L}}{2}$$
if  $R_{IDCR} \bullet C_{IDCR} = \frac{L}{R_{DCR}}$ 
3816f

![](_page_18_Picture_16.jpeg)

Note that the value of  $R_{DCR}$  must account for its temperature coefficient, which is approximately 0.39%/°C.

The current limit architecture of the LTC3816 allows short durations of instantaneous overload. Upon power-up, the current limit threshold is set to  $1\times$ , equal to  $I_{\text{LIMIT}}$ . The load is limited to ILIMIT until the switcher output reaches its V<sub>BOOT</sub> potential. Beyond this point, during the VID DAC slewing interval, the I<sub>MAX</sub> sourcing current automatically switches from 10µA to 20µA and the current limit threshold increases to  $2 \times$  to enable the output capacitor voltage to track the DAC transition. If the controller detects that there is an overload condition when the DAC is not slewing, the current limit threshold increases to  $2\times$  for a duration of 45µs. If the overload interval is shorter than 45µs, the IC allows another overcurrent event within the next 630µs, as shown in Figure 6a. However, if an overload occurs within the 630µs following the second event, the controller current limits, as shown in Figure 6b.

If the overload condition persists for more than 45 $\mu$ s, the LTC3816 allows the 2× current limit to continue for

![](_page_19_Figure_5.jpeg)

Figure 6a. Permissible Overload

![](_page_19_Figure_7.jpeg)

Figure 6b. Repeated Overload Triggers Current Limit

another cycle. After 90 $\mu$ s, the I<sub>MAX</sub> current returns to 10 $\mu$ A, and the output load is limited to 1 $\times$  for the next 630 $\mu$ s as shown in Figure 6c. Figure 6d shows the condition when a repetitive overload event triggers current limit.

Figure 6e shows that at any instant, if the load current is above  $1 \times$  for more than 90µs, or higher than  $2 \times$ , the controller enters current limit. Under this condition, the TG duty cycle is reduced and the SS capacitor is discharged

![](_page_19_Figure_11.jpeg)

Figure 6c. Allowable Longer Overload Condition

![](_page_19_Figure_13.jpeg)

Figure 6d. Allowable Longer Overload Condition, Followed by Repeated Overload Triggers Current Limit

![](_page_19_Figure_15.jpeg)

Figure 6e. Long Overload or Excessive Loading Triggers Current Limit Condition

![](_page_19_Picture_17.jpeg)

to lower the regulator output voltage. This current limit condition persists until the fault condition disappears or the controller detects a low output voltage fault and forces the switcher output to latch off. Once the output voltage is lower than the power good threshold, the controller limits the maximum load to  $1 \times$  to reduce the short-circuit current.

#### ACTIVE VOLTAGE POSITIONING (AVP)

In a conventional buck converter, the feedback control regulates the output voltage to the same level for the entire load range as shown in Figure 7a. The peak-to-peak output voltage spikes resulting from the load step must be smaller than the voltage tolerance window.

To reduce the regulator output voltage peak-to-peak perturbation resulting from a load transient, the LTC3816 modulates the output voltage based on the output loading current. The built-in AVP circuit lowers the output voltage proportional to the load current as shown in Figure 7b. Figure 7c shows the transient response with the AVP function. The AVP voltage droop reduces the peak-to-peak output voltage perturbation. As a result, the AVP topology requires fewer capacitors at the regulator output to achieve the same voltage tolerance window.

The AVP circuit obtains the load current information from the sense resistor or the inductor DCR as shown in Figure 8. The voltage drop across the sense resistor is extracted

![](_page_20_Figure_7.jpeg)

Figure 7a. Transient Waveform Without AVP. The Transient Peak-to-Peak Spike  $\approx$  130mV. The AITC Amplifier is Configured as a Unity-Gain Amplifier

![](_page_20_Figure_9.jpeg)

Figure 7b. AVP DC Transfer Curve

![](_page_20_Figure_11.jpeg)

Figure 7c. Transient Waveform with AVP Slope = -3mV/A, Using The Same Inductor and Output Capacitor as Figure 7a. The Transient Peak-to-Peak Perturbation is Reduced to About 85mV

by the AITC amplifier and summed with the differential amplifier output voltage. The resulting output is servoed to the VID DAC voltage. At higher load current, the voltage drop across the sense resistor increases, resulting in a lower switcher output voltage. Typically, the system requirement defines the amount of AVP gain ensuring that the output voltage remains within the regulator supply tolerance band over the full range of load conditions. Figure 8 includes the components required to compensate for the sense resistor parasitic inductance. The AVP DC transfer function is:

$$V_{OUT} = V_{DAC} - A_{AVP(SR)} \bullet I_L = V_{DAC} - A_{G(SR)} \bullet I_L \bullet R_{SEN}$$

![](_page_20_Picture_16.jpeg)

where  $A_{AVP(SR)}$  is the AVP gain with sense resistor configuration and  $A_{G(SR)}$  is the sense resistor gain:

$$A_{AVP(SR)} = A_{G(SR)} \bullet R_{SEN}$$
 and  $A_{G(SR)} = \frac{R_{VSR}}{R_{AVPSR}}$ .  
 $R_{VSR} \bullet C_{VSR} = \frac{ESL}{R_{SEN}}$ 

Figure 9 shows the AVP configuration with current sense implemented using the inductor DCR. The AVP DC transfer function is:

 $V_{OUT} = V_{DAC} - A_{AVP(DCR)} \bullet I_L = V_{DAC} - A_{G(DCR)} \bullet I_L \bullet R_{DCR}$ where:

$$A_{AVP(DCR)} = A_{G(DCR)} \bullet R_{DCR}$$
 and  $A_{G(DCR)} = \frac{R_{VDCR}}{R_{AVPDCR}}$   
 $R_{VDCR} \bullet C_{VDCR} = \frac{L}{R_{DCR}}$ 

# TEMPERATURE COMPENSATED ACTIVE VOLTAGE POSITIONING (AVP) WITH INDUCTOR DCR

The inductor DCR AVP configuration improves the regulator efficiency by eliminating the power losses associated with a sense resistor. However, without proper temperature compensation, the positive temperature coefficient of the inductor DCR, 0.39%/°C, may compromise the output voltage accuracy. As the temperature of the inductor rises, its DCR value increases, resulting in a greater  $V_{OUT}$  droop rate (higher AVP gain). To compensate for the DCR temperature shift, replace the resistor R<sub>VDCR</sub> in Figure 9 with an NTC resistor placed as close as possible to the inductor. Ideally, the NTC resistor should have the same temperature as the inductor. As temperature increases, the NTC resistance drops, resulting in a reduction in the AITC amplifier voltage gain. This compensates for the increase in DCR resistance and maintains the AVP gain. The NTC resistor, however, is highly nonlinear and must be linearized. Figure 10 shows

![](_page_21_Figure_9.jpeg)

Figure 8. AVP Configuration with a Sense Resistor

![](_page_21_Figure_11.jpeg)

Figure 9. AVP Configuration with Inductor DCR Current Sense

![](_page_21_Figure_13.jpeg)

Figure 10. AVP with Inductor DCR Current Sense and NTC Temperature Compensation

![](_page_21_Picture_15.jpeg)

the NTC compensation network. To determine the component values, first, select the NTC with room temperature resistance approximately equal to  $R_{VDCR}$  that has the smallest temperature coefficient ( $\beta$  constant in the NTC data sheet. Using an NTC with a higher  $\beta$  constant generates a less optimal temperature compensation). Next, calculate the resistances  $R_{PAR}$  and  $R_{SER}$  from the following equations where the NTC resistances at different temperatures is obtained from the manufacturer's data sheet.

$$\begin{split} \mathsf{R}_{\mathsf{PAR}} &= \mathsf{R}_{\mathsf{NTC}} \text{ at } 25^\circ \mathsf{C} \\ \mathsf{R}_{\mathsf{SER}} &\approx \frac{10}{3} \Big[ \big( \mathsf{R}_{\mathsf{PAR}} \, || \big( \mathsf{R}_{\mathsf{NTC}} \text{ at } 0^\circ \mathsf{C} \big) \big) - \big( \mathsf{R}_{\mathsf{PAR}} \, || \big( \mathsf{R}_{\mathsf{NTC}} \text{ at } 75^\circ \mathsf{C} \big) \big) \Big] \\ &- \big( \mathsf{R}_{\mathsf{PAR}} \, || \big( \mathsf{R}_{\mathsf{NTC}} \text{ at } 25^\circ \mathsf{C} \big) \big) \end{split}$$

Note that the above equations optimize temperature compensation at hot. At extreme cold temperature, the temperature compensation is less effective.

With the NTC resistor network, the temperature compensated AVP transfer function becomes:

$$V_{OUT} = V_{DAC} - A_{AVP(DCRN)} \bullet I_L = V_{DAC} - A_{G(DCRN)} \bullet I_L \bullet R_{DCR}$$

where  $A_{AVP(DCRN)}$  and  $A_{G(DCRN)}$  are the AVP and DCR gain using the inductor DCR current sense with NTC temperature compensation configuration.

$$\begin{split} A_{AVP(DCRN)} = & A_{G(DCRN)} \bullet R_{DCR} \text{ and } A_{G(DCRN)} = \frac{R_{NTCNET}}{R_{AVPDCRN}} \\ C_{VDCRN} = & \frac{L}{R_{NTCNET} \bullet R_{DCR}} \\ R_{NTCNET} = & \left[ R_{SER} + \left( R_{PAR} || R_{NTC} \right) \right] \end{split}$$

Figure 11a shows the room temperature AVP DC transfer curves obtained using inductor DCR current sense with and without NTC temperature compensation. There is only a slight difference in the transfer curve at heavy load. Figure 11b shows the AVP transfer curve obtained at 125°C, it shows the improvement in AVP accuracy with the NTC resistor network.

Figure 12 shows another easy way to compensate for the inductor DCR temperature coefficient. In this configuration, a linear PTC resistor is connected from the SW node to the  $I_{TCFB}$  pin. The PTC thermistor's temperature coefficient of 0.411%/°C compensates for the change in DCR

![](_page_22_Figure_11.jpeg)

Figure 11a. AVP Transfer Curve Using Vishay IHLP-5050CE-01 0.33 $\mu$ H (DCR = 1.3m $\Omega$ ) Inductor DCR Current Sense with A<sub>G(DCRN)</sub> = 1 at T<sub>A</sub> = 25°C

![](_page_22_Figure_13.jpeg)

Figure 11b. Same Setup as Figure 11a. Improvement in AVP Accuracy with NTC Temperature Compensation Network at  $T_{A}$  = 125°C

![](_page_22_Figure_15.jpeg)

Figure 12. AVP Using Inductor DCR Current Sense with Linear PTC Temperature Compensation

resistance (0.39%/°C) and produces a near perfect AVP slope across temperature.

 $V_{OUT} = V_{DAC} - A_{AVP(DCRP)} \bullet I_L = V_{DAC} - A_{G(DCRP)} \bullet I_L \bullet R_{DCR}$ where:

 $A_{AVP(DCRP)} = A_{G(DCRP)} \bullet R_{DCR}$  and  $A_{G(DCRP)} = \frac{R_{VDCRP}}{R_{LPTC}}$ 

$$C_{VDCRP} = \frac{L}{R_{VDCRP} \bullet R_{DCR}}$$

#### I<sub>MON</sub>

To facilitate CPU monitoring of load current in an IMVP-6.5 application, the LTC3816 forces the  $I_{MON}$  pin voltage to be proportional to the average load current. As shown in Figure 13, the AITC and the unity-gain amplifiers force the voltage across the resistor  $R_{PREIMON}$  to be equal to the voltage drop across the sense resistor. A current is supplied to  $R_{IMON}$  that is three times greater than the current in  $R_{PREIMON}$ . The voltage across the  $R_{IMON}$  resistor is equal to:

$$V_{IMON} = 3 \bullet (I_L \bullet R_{SEN}) \frac{R_{VSR}}{R_{AVPSR}} \bullet \frac{R_{IMON}}{R_{PREIMON}}$$

To prevent the ground difference between the CPU and the regulator from affecting the  $I_{MON}$  voltage accuracy,

![](_page_23_Figure_10.jpeg)

Figure 13. I<sub>MON</sub> Configuration

the negative terminal of the resistor  $R_{IMON}$  should be connected directly to the CPU  $V_{SS(SEN)}$  pin. Depending on the output load requirements, the  $I_{MON}$  voltage gain can be programmed by changing the ratio of the  $R_{IMON}$ and  $R_{PREIMON}$  resistances. A capacitor should be added in parallel with the resistor  $R_{IMON}$  to remove the switching ripple. The value of the capacitor  $C_{IMON}$  is determined by the following equation:

$$C_{IMON} = \frac{t_{IMON}}{R_{IMON}}$$

where  $t_{IMON}$  is the  $I_{MON}$  time constant and must be larger than 300  $\mu s.$ 

In the IMVP-6.5 configuration, the  $I_{MON}$  pin potential is internally clamped to 1.1V with respect to the  $V_{SS(SEN)}$  pin voltage. Forcing the  $\mbox{PREI}_{MON}$  pin to  $\mbox{INTV}_{CC}$  configures the LTC3816 as an IMVP-6 regulator.

#### FEEDBACK CONTROL

The LTC3816 feedback loop consists of the line feedforward circuit, the modulator, the external inductor, the output capacitor, the AITC and differential amplifier, and the feedback amplifier with its compensation network. All of these components affect loop behavior and need to be accounted for in the loop compensation.

#### Line Feedforward and Modulator

The modulator consists of the PWM generator, the output MOSFET drivers and the external MOSFETs themselves. The modulator gain varies linearly with the input voltage. The line feedforward circuit compensates for this change in gain and provides a constant gain from the error amplifier output to the SW node regardless of input voltage. From a feedback loop point of view, the combination of the line feedforward circuit and the modulator looks like a linear voltage transfer function from COMP to the SW node and has a gain roughly equal to:

 $A_{MOD}\approx 25V/V\approx 28dB$ 

It has a fairly benign AC behavior at typical loop compensation frequencies with significant phase shift appearing at half the switching frequency.

![](_page_23_Picture_22.jpeg)

#### LC Filter

The external inductor and output capacitor combination causes a second order LC roll-off at the output with 180° of phase shift. At higher frequencies, the reactance of the output capacitor approaches its ESR, and the roll-off due to the capacitor stops, leaving –20dB/decade and 90° of phase shift. Beyond the ESR zero, the ceramic capacitor creates a high frequency pole. The LC filter transfer function, poles and zero locations are given by the following equations:

$$A_{LC} = \frac{V_{OUT}}{V_{SW}} \approx \frac{1 + sR_{ESR} \cdot C_{BULK}}{\left(s^2 L_L C_{OUT} + SR_L C_{OUT} + 1\right)}$$
$$\cdot \frac{1}{1 + sR_{ESR}} \frac{1}{C_{BULK} \cdot C_{CER}}}{C_{OUT}}$$
$$f_{LC(DOUBLE\_POLE)} = \frac{1}{2\pi \sqrt{L_L C_{OUT}}}$$
$$f_{ESR(ZERO)} = \frac{1}{2\pi \cdot R_{ESR} \cdot C_{BULK}}$$
$$f_{CER(POLE)} = \frac{1}{2\pi \cdot R_{ESR}} \frac{C_{BULK} \cdot C_{CER}}{C_{OUT}}$$

where:

 $R_L$  includes DCR, sense resistance, PCB trace resistance and the turn-on resistance of the power MOSFET.

 $L_{\text{L}}$  includes the inductor inductance, PCB trace inductance and sense resistor ESL.

 $C_{OUT} = C_{BULK} + C_{CER}$ 

#### AITC and Differential Amplifiers

With the sense resistor configuration, the AITC and the differential amplifiers add a double zero and a pole in the vicinity of the feedback loop crossover frequency,  $f_c$ , and multiple poles at higher frequencies. The simplified low frequency transfer function from the regulator output node to the SERVO pin, as shown in Figure 14a, is given by the following equation:

$$\frac{V_{SERVO}}{V_{OUT}} \approx \frac{1 + sA_{(SR)} + s^2B_{(SR)}}{1 + sR_{ESR} \bullet C_{BULK}}$$

where:

 $A_{(SR)} = R_{ESR} \bullet C_{BULK} + A_{G(SR)} \bullet R_{SEN} \bullet C_{OUT}$ 

 $B_{(SR)} = A_{G(SR)} \bullet R_{SEN} \bullet R_{ESR} \bullet C_{BULK} \bullet C_{CER}$ 

Similarly, for the DCR configuration with NTC compensation, the simplified low frequency transfer function is given by:

$$\frac{V_{SERVO}}{V_{OUT}} \approx \frac{1 + sA_{(DCR)} + s^2B_{(DCR)}}{1 + sR_{ESR} \bullet C_{BULK}}$$

where:

$$A_{(DCR)} = R_{ESR} \bullet C_{BULK} + A_{G(DCR)} \bullet R_{DCR} \bullet C_{OUT}$$
$$B_{(DCR)} = A_{G(DCRN)} \bullet R_{DCR} \bullet R_{ESR} \bullet C_{BULK} \bullet C_{CER}$$

Note that with either the sense resistor or the DCR current sense configuration, the AVP circuitry introduces a pole at the same location as the LC lowpass filter ESR zero. This cancels the increase in gain and phase caused by the ESR zero. Fortunately, the zero in the AVP transfer function is typically within the closed-loop bandwidth and provides a beneficial phase boost at the crossover frequency.

#### **Error Amplifier**

The error amplifier provides most of the low frequency loop gain and servos the switcher output voltage to the VID DAC potential minus the AVP droop. After selecting the inductor, the output capacitor and the AVP component values, the control loop is compensated by tailoring the frequency response of the error amplifier. A typical LTC3816 application uses Type 3 compensation to frequency compensate the feedback loop. Figure 14a and Figure 14b show the LTC3816 error amplifier Type 3 configuration. The transfer function of this amplifier is given by the following equation:

$$\frac{V_{\text{COMP}}}{V_{\text{SERVO}}} = -\frac{(1+sR_{\text{C}} \bullet C_{\text{C}})(1+sR1 \bullet C_{\text{FF}})}{sR1(C_{\text{C}}+C_{\text{C1}})\left(1+sR_{\text{C}}\frac{C_{\text{C}} \bullet C_{\text{C1}}}{C_{\text{C}}+C_{\text{C1}}}\right)}$$

The error amplifier component values can be obtained using the following guidelines.

![](_page_24_Picture_24.jpeg)

![](_page_25_Figure_2.jpeg)

Figure 14a. LTC3816 Frequency Compensation with Sense Resistor Configuration

![](_page_25_Figure_4.jpeg)

![](_page_25_Figure_5.jpeg)

![](_page_25_Picture_6.jpeg)

- 1. Select  $f_c$  = feedback crossover frequency =  $\frac{f_{OSC}}{N}$  where N is between 5 and 10.
- 2. At the feedback loop crossover frequency, f<sub>C</sub>, the loop gain is unity, therefore the error amplifier gain is:

$$\frac{V_{COMP}}{V_{SERVO}} = \frac{1}{A_{MOD} \bullet A_{LC} \bullet \frac{V_{SERVO}}{V_{OUT}}}$$

3. Place the error amplifier zero near the LC filter doublepole frequency:

$$f_{EA(ZERO)} = \frac{1}{2\pi \bullet R_{C} \bullet C_{C}} \approx \frac{1}{2\pi \sqrt{L_{L}C_{OUT}}}$$

4. The feedforward zero is positioned to give the required phase boost at the crossover frequency:

$$f_{FF(ZERO)} = \frac{1}{2\pi \bullet R1 \bullet C_{FF}}$$

5. Place the error amplifier pole at  $5f_{\rm C}$  to suppress the switching noise.

$$f_{EA(POLE)} = \frac{1}{2\pi \bullet R_C \left(\frac{C_C \bullet C_{C1}}{C_C + C_{C1}}\right)} = 5f_C$$

Compensating the switching power supply voltage feedback loop is a complex task. The frequency compensation equations shown in this data sheet were obtained using some approximations to simplify the calculations. The compensation values shown in this data sheet are typical values, optimized for the power components shown in the circuit. Though similar power components should suffice, substantially changing even one major power component or circuit layout may degrade performance significantly. To verify the calculated component values, all new circuit designs should be prototyped and tested for stability.

#### LINE FEEDFORWARD (LFF)

The LTC3816 incorporates a line feedforward function to compensate for changes in the line voltage and to simplify the frequency compensation. On the other hand, with the line feedforward enabled, the feedback loop has high modulator gain and is more sensitive to noise pickup. If the input supply voltage is low (e.g., around 5V) and well regulated, it is better to disable the LFF function by shorting the LFF pin to GND. Without LFF, the modulator gain  $A_{MOD(WOLFF)}$  is reduced and the control loop is less sensitive to noise injection.

 $A_{MOD(WOLFF)} \approx 0.85 \bullet V_{IN}$ 

If line feedforward is disabled, the control loop needs to be recompensated in order to account for the reduction in modulator gain.

#### DPRSLPVR AND VID DAC SLEW RATE CONTROL

The LTC3816 allows the user to program the VID DAC voltage transition slew rate by adding a capacitor at the CSLEW pin. In the IMVP-6.5 mode, CSLEW is internally pulled up by a 40 $\mu$ A current source. Upon a code transition command, CSLEW is ramped up by the internal current source. When the capacitor, C<sub>SLEW</sub>, potential reaches 1V, the VID DAC output voltage jumps by 1 LSB (12.5mV) and the controller resets the C<sub>SLEW</sub> capacitor. This operation repeats until the DAC reaches its target value. The DAC voltage slew rate is given by the following equation:

$$\frac{dV_{DAC}}{dt} = 12.5 \text{mV} \cdot \frac{I_{CSLEW}}{C_{SLEW}}$$

where  $I_{CSLEW} = 40 \mu A$ .

When the IMVP-6 configuration is selected, the LTC3816 allows two different slew rates as shown in Figure 15. To configure the normal slew rate, short the pin DPRSLPVR to ground. To configure for a slower slew rate, force the DPRSLPVR pin potential above 1.6V. 25µs after the controller detects a low-to-high transition at the DPRSLPVR pin,

![](_page_26_Picture_21.jpeg)

![](_page_27_Figure_2.jpeg)

Figure 15. Programmable VID Slew Rate

the controller reduces the I<sub>CSLEW</sub> pull-up current from  $40\mu A$  to  $10\mu A$  (deeper sleep mode). This effectively reduces the VID DAC slew rate to 1/4 of its original value. If IMVP-6.5 is selected, the slow slew rate function is disabled.

# PULSE-SKIPPING AND FORCED CONTINUOUS MODE OPERATION

The LTC3816 can operate in one of two modes selectable with the MODE/SYNC pin: pulse-skipping mode or forced continuous mode. Shorting the MODE/SYNC pin to INTV<sub>CC</sub> selects pulse-skipping mode. Pulse-skipping mode is selected when high efficiency at very light loads is desired. In this mode, when the inductor current reverses, the bottom MOSFET turns off to minimize the efficiency loss due to reverse current flow. This reduces the conduction loss and slightly improves the efficiency. As the load reduces, the top gate duty cycle shrinks to maintain regulation. The LTC3816 is capable of operating at extremely low duty cycles; hence, TG will continue to run at a constant switching frequency until the top gate on-time is less than 40ns to 50ns. When the load decreases beyond this point, the LTC3816 TG begins to skip cycles to maintain regulation. The driver switching frequency drops, which further improves efficiency by minimizing gate charge losses.

Forcing the MODE/SYNC pin low enables forced continuous mode operation. In forced continuous mode, the bottom MOSFET is always on when the top MOSFET is off, allowing the inductor current to reverse at low currents. This mode is less efficient due to conduction and switching losses, but has the advantage of better transient response at low currents, constant frequency operation, and the ability to maintain regulation when sinking current.

During soft-start, the LTC3816 forces the controller to operate in pulse-skipping mode until the switcher output voltage reaches its  $V_{BOOT}$  power good threshold. During VID code transitions, however, the controller always operates in forced continuous mode to allow the switcher to sink current.

#### OPERATING FREQUENCY/FREQUENCY SYNCHRONIZATION

The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires a larger inductance and/or capacitance to maintain low output voltage ripple. For converters with high step-down  $V_{IN}$ -to- $V_{OUT}$  ratios, another consideration is the minimum on-time of the converter.

$$t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)} \bullet f_{OSC}}$$

If the MODE/SYNC pin is not driven by an external clock, the RFREQ pin voltage configures the LTC3816 free-running switching frequency. Floating or shorting the RFREQ pin to INTV<sub>CC</sub> allows the controller to run at the nominal 400kHz frequency. Connecting the RFREQ pin to GND selects 210kHz. Tying RFREQ to a potential between 2.5V and 3.5V selects 580kHz. The RFREQ pin has an internal

![](_page_27_Picture_14.jpeg)

10µA current source pull-up. Placing a resistor between RFREQ and GND creates a potential given by the follow-ing equation:

 $V_{RFREQ} = I_{RFREQ} \bullet R_{RFREQ}$ 

where  $I_{RFREQ} = 10\mu A$  and allows the oscillator free-running frequency to be programmed between 210kHz to 580kHz as shown in Figure 16.

An internal phase-locked loop (PLL) allows the LTC3816 to synchronize the internal oscillator to an external clock. When there is a clocking signal at the MODE/SYNC pin, the LTC3816 phase detector adjusts the internal PLL VCO input, synchronizing the switching frequency to the external clock frequency, and aligning the TG falling edge to the external clock's falling edge. During synchronization, the oscillator frequency range widens to 120kHz to 650kHz.

For rapid frequency lock-in, the VCO input voltage can be pre-biased to the desired operating frequency before the external clock is applied. A resistor connected between the RFREQ pin and GND can pre-bias the VCO's input voltage to the desired potential. Once pre-biased, the PLL loop only needs to make slight changes to the VCO input voltage in order to synchronize. The ability to pre-bias the loop filter allows the PLL to lock-in rapidly.

#### CLKEN#, OVF AND PWRGD

CLKEN# is an open-drain output used to enable the CPU's PLL. Upon power-up, this open-drain pull-down is disabled, and CLKEN# is pulled high by an external resistor. During the soft-start ramp, when the switcher output is 45mV from the V<sub>BOOT</sub> voltage, the controller completes its soft-start cycle and 75µs later, CLKEN# pulls low to enable the processor PLL as shown in Figure 2.

At any instant, if the switcher output voltage rises above the OVF threshold, the PWRGD pulls low, the regulator output voltage is actively ramped to OV and PWRGD remains latched low until either the power is cycled or  $VR_{ON}$  toggles. In the IMVP-6 configuration, the maximum OVF threshold is 1.7V. In the IMVP-6.5 configuration, the maximum threshold reduces to 1.55V.

The PWRGD pin is an open-drain output that indicates the regulator output voltage has stabilized. At start-up, once the switcher output has settled to its VID potential for more than 10ms, this open-drain releases and is pulled high by the external pull-up resistor. It pulls low again if the switcher output voltage remains outside of the +175mV/–270mV window around its nominal VID set point for more than 750µs. Once pulled low, the PWRGD state is latched and the control logic initiates a shutdown sequence. After the

![](_page_28_Figure_11.jpeg)

Figure 16. VCO Transfer Curve

![](_page_28_Picture_13.jpeg)

38161

output voltage is ramped down, the controller continues to hold the regulator output and PWRGD low until the  $VR_{ON}$  pin toggles or the input supply resets.

During a VID transition, the power good comparators are masked for 100µs. In deeper sleep mode (25µs after DPRSLPVR pin transitions high), the power good comparators are disabled and PWRGD stays high unless the switcher output voltage rises above its overvoltage fault threshold OVF or the controller detects that the regulator output voltage is 370mV lower than its nominal value.

The LTC3816 PWRGD pin can be configured for wire-OR operation. Shorting PWRGD to ground externally triggers a latchoff function. The regulator forces the output to a zero voltage condition and stays in this state until either the VR<sub>ON</sub> pin or the input supply resets.

#### **VRTT# AND THERMAL SHUTDOWN**

The LTC3816 includes a thermal monitoring circuit that senses the potential at the RPTC pin. An internal 100µA pull-up current source connects to an external nonlinear PTC thermistor through this pin. At room temperature, the low resistance PTC creates a low voltage at the RPTC pin. At high temperatures, the PTC resistance increases exponentially. If the resulting RPTC voltage is higher than 0.47V, it trips the thermal monitor comparator, causing the opendrain pin VRTT# to pull low signaling an overtemperature event. The controller continues its normal operation with no disruption to the output voltage. To reset this thermal comparator, the voltage at the RPTC pin must drop below 0.1V. To accurately reflect the system temperature, the nonlinear PTC thermistor should be mounted as close as thermally possible to the hottest device, e.g., the inductor or the MOSFET. To prevent the switching noise from affecting the thermal sensing circuit, add a small capacitor near the RPTC pin.

Figure 17 shows the Murata PTC PRF18 series typical resistance-temperature characteristics. At room temperature, all parts have about  $470\Omega$  nominal resistance. At higher temperatures, the resistance increases exponentially. An overtemperature event is detected by the LTC3816 when the PTC thermistor's resistance exceeds 4.7k. By selecting the appropriate thermistor from the series, this thermal monitoring threshold can be set anywhere from 65°C to 145°C with 10°C resolution.

The LTC3816 includes a second thermal protection feature. If the LTC3816 die temperature is higher than 150°C, the controller pulls down the VRTT# pin. Under this condition the CPU should initiate its thermal management operation. To untrip the VRTT# flag, the die temperature must be dropped below 130°C. If the LTC3816 die temperature exceeds 165°C, the driver is disabled and the controller is latched in a thermal shutdown state until the power supply is cycled or the VR<sub>ON</sub> input toggles.

![](_page_29_Figure_10.jpeg)

Figure 17. Murata Nonlinear PTC PRF18 Series Typical Resistance-Temperature Characteristics. Extracted From Murata PTC PRF18\*\*471QB1RB Data Sheet

![](_page_29_Picture_12.jpeg)

#### POWER MOSFET AND SCHOTTKY DIODE SELECTION

The LTC3816 requires two external N-channel power MOSFETs: One for the top (main) switch and one (or more) for the bottom (synchronous) switch.

The peak-to-peak MOSFET gate drive levels are set by the  $5.2V INTV_{CC}$  supply, requiring the use of logic-level threshold MOSFETs in most applications. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well; many logic-level MOSFETs are limited to 30V or less.

Selection criteria for the power MOSFETs includes the input capacitance, the on-resistance R<sub>DS(ON)</sub>, the input voltage and the maximum output current. MOSFET input capacitance is a combination of several components but can be derived from the typical *gate-charge* curve included on most data sheets as shown in Figure 18. The curve is generated by forcing a constant input current into the gate of a common source, current source loaded stage and then plotting the gate voltage versus time. The initial slope is the effect of the gate-to-source and the gate-to-drain capacitances. The flat portion of the curve is the result of the Miller multiplication effect of the drainto-gate capacitance as the drain drops the voltage across the current source load. The upper sloping line is due to the drain-to-gate accumulation capacitance and the gateto-source capacitance.

The Miller charge (the increase in coulombs on the horizontal axis from A to B while the curve is flat) is specified for a given  $V_{DS}$  drain voltage, but can be adjusted for different  $V_{DS}$  voltages by multiplying the ratio of the application  $V_{DS}$  to the curve specified  $V_{DS}$  values. A way to

![](_page_30_Figure_7.jpeg)

Figure 18. MOSFET Miller Capacitance

estimate the  $C_{MILLER}$  term is to take the change in gate charge from points A and B on a manufacturers data sheet and divide by the stated  $V_{DS}$  voltage specified.  $C_{MILLER}$  is the most important selection criteria for determining the transition loss term in the top MOSFET but is not directly specified on MOSFET data sheets.  $C_{RSS}$  and  $C_{OSS}$  are specified sometimes but definitions of these parameters are not included.

When the controller is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by:

Main Switch Duty Cycle = 
$$\frac{V_{OUT}}{V_{IN}}$$
  
Synchronous Switch Duty Cycle =  $\frac{V_{IN} - V_{OUT}}{V_{IN}}$ 

The power dissipation for the main and synchronous MOSFETs at maximum output current are given by:

$$\begin{split} \mathsf{P}_{\mathsf{MAIN}} = & \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}}} \Big( \mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})} \Big)^2 \, (1 + \delta) \mathsf{R}_{\mathsf{DS}(\mathsf{ON})} + \\ & \left( \mathsf{V}_{\mathsf{IN}} \right)^2 \frac{\mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})}}{2} \big( \mathsf{R}_{\mathsf{DR}} \big) \big( \mathsf{C}_{\mathsf{MILLER}} \big) \bullet \\ & \left( \frac{1}{\mathsf{V}_{\mathsf{IN}\mathsf{T}\mathsf{VCC}} - \mathsf{V}_{\mathsf{GS}(\mathsf{MIL})}} + \frac{1}{\mathsf{V}_{\mathsf{GS}(\mathsf{MIL})}} \right) \! \big( \mathsf{f}_{\mathsf{OSC}} \big) \\ \mathsf{P}_{\mathsf{SYNC}} = & \frac{\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}}} \big( \mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})} \big)^2 \, (1 + \delta) \mathsf{R}_{\mathsf{DS}(\mathsf{ON})} \end{split}$$

where  $\delta$  is the temperature dependency of  $R_{DS(ON)}$  and  $R_{DR}$  is the effective top driver resistance (approximately 2.6 $\Omega$ ).  $V_{GS(MIL)}$  is the MOSFET  $V_{GS}$  at the Miller effect transition.  $C_{MILLER}$  is the calculated capacitance using the gate-charge curve from the MOSFET data sheet as described above. The term (1 +  $\delta$ ) is generally given for a MOSFET in the form of a normalized  $R_{DS(ON)}$  versus temperature curve, but  $\delta$  = 0.005/°C can be used as an approximation for low voltage MOSFETs.

![](_page_30_Picture_15.jpeg)

38161

Both MOSFETs have I<sup>2</sup>R losses while the topside N-channel equation includes an additional term for transition losses. which are highest at the highest input voltage. The number, type and on-resistance of all MOSFETs selected take into account the voltage step-down ratio as well as the actual position (main or synchronous) in which the MOSFET is used. A much smaller, lower input capacitance MOSFET should be used for the top MOSFET in applications where  $V_{IN} >> V_{OUT}$ . The top MOSFET's on-resistance is normally less important for overall efficiency than its input capacitance at operating frequencies above 300kHz. MOSFET manufacturers have designed special purpose devices that provide reasonably low on-resistance with significantly reduced input capacitance for the main switch in switching regulators. The synchronous MOSFET losses are greatest at high input voltages when the top switch duty cycle is low or during a short circuit when the synchronous switch is on close to 100% of the period.

The Schottky diode, D, shown in Figure 1 conducts during the dead-time between the conduction of the two large power MOSFETs. This prevents the body diode of the bottom MOSFET from turning on, storing charge during the dead time and requiring a reverse-recovery period which could cost as much as several percent in efficiency. Due to the relatively small average current, a 2A to 8A Schottky is generally acceptable while offering a good compromise between series resistance and capacitance. Larger diodes result in additional transition loss due to their larger junction capacitance.

#### **CIN SELECTION**

In continuous mode, the source current of the top N-channel MOSFET is a square wave of duty cycle  $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$I_{RMS(MAX)} \approx I_{LOAD(MAX)} \frac{\sqrt{V_{OUT} \left(V_{IN} - V_{OUT}\right)}}{V_{IN}}$$

This equation has a maximum RMS current at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS(MAX)} = I_{LOAD(MAX)}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. A typical LTC3816 application operates at low duty cycle, hence, the maximum input supply ripple current occurs at  $V_{IN} = V_{IN(MIN)}$ , and typically  $I_{RMS(MAX)} < I_{LOAD(MAX)}/2.5$ .

Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Sanyo OS-CON SVP, SVPD series or aluminum electrolytic capacitors from Panasonic WA series in parallel with a couple of high performance ceramic capacitors should be used as the input supply bypass. Ceramic capacitors placed next to the top MOSFET drain helps to reduce the input supply voltage ripple.

#### **C**<sub>OUT</sub> SELECTION

The output capacitor choice is primarily determined by the voltage tolerance specifications due to large load current transients encountered in typical LTC3816 applications. The capacitance must be sufficient to absorb the change in inductor current when a high current to low current transition occurs. The opposite load current transition is generally determined by the control loop compensation components, so make sure not to overcompensate and slow down the response. The minimum capacitance to assure the inductor's energy is adequately absorbed is:

$$C_{BULK} + C_{CER} = \frac{L(\Delta I_{LOAD})^2}{2V_{OUT}(\Delta V_{OUT(LOAD)})}$$

where  $C_{BULK}$  is the amount of bulk capacitance and  $C_{CER}$  is the total amount of ceramic capacitance. To minimize the output voltage overshoot during a load step, set:

 $\Delta V_{OUT(LOAD)} = \Delta V_{OUT(AVP)}$ 

![](_page_31_Picture_14.jpeg)

The resistive component of the bulk capacitor ESR must be small enough that under a load release, ESR multiplied by the change in load current must meet the following criteria:

 $\Delta V_{OUT(LOAD)} > \Delta I_{LOAD} \bullet R_{ESR}$ 

The ceramic capacitors at the regulator output help to absorb some of the change in the load current and reduce the ESR voltage step predicted by the above equation. High performance ceramic capacitors also help to lower the regulator output voltage perturbation caused by the high slew rate change in the inductor current flowing through the bulk capacitor parasitic ESL.

The total amount of output capacitance required is also restricted by the steady-state output voltage ripple. The output ripple,  $\Delta V_{OUT}$ , in continuous mode is determined by:

$$\Delta V_{OUT} \approx \Delta I_L \left( R_{ESR} + \frac{1}{8 \bullet f_{OSC} \bullet \left( C_{BULK} + C_{CER} \right)} \right)$$

where  $f_{OSC}$  = operating frequency and  $\Delta I_L$  = ripple current in the inductor. The output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage. The first term in the ripple voltage equation relates to the ripple current into the ESR of the output capacitor, which dominates the output ripple voltage. The second term guarantees that the output capacitance does not significantly discharge during the operating frequency period due to ripple current.

Note that the IMVP-6 or IMVP-6.5 application specifies extremely low output voltage deviations. Therefore, the output capacitor selection should be carefully considered. The regulator should be located in close proximity to the CPU. The bulk capacitor needs to be as close as possible to the power supply pins of the processor to minimize the parasitic inductance between the decoupling capacitor and the load. In addition, multiple high performance ceramic capacitors are normally placed in the processor socket cavity to compensate for the PCB parasitic resistance and inductance. The Sanyo OS-CON semiconductor electrolyte capacitor is one possible choice for high performance through-hole capacitors. In surface mount applications, multiple parallel capacitors are required to meet the ESR or transient current handling requirements. Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. New special polymer surface mount capacitors offer very low ESR but have much lower capacitive density per unit volume. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. Several excellent output capacitor choices are the Sanyo POSCAP TPF, TPL and TPLF, or the Panasonic SP series. Consult the manufacturer for other specific recommendations.

#### INDUCTOR SELECTION

The inductor in a typical LTC3816 circuit is chosen primarily for its saturation current and inductance value. The inductor DC rated current should be larger than the expected peak current which is equal to:

$$I_{L(PEAK)} = I_{LOAD(MAX)} + \frac{\Delta I_{L(MAX)}}{2}$$

In addition, the selected inductor must be able to withstand  $2 \times I_{LOAD(MAX)}$  for a short duration without saturation (see the Current Limit section).

The inductor value sets the ripple current, which is commonly chosen at around 20% to 30% of the anticipated full load current. Higher inductance reduces ripple current, core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. But, under rapid loading conditions, higher inductance results in higher peak-to-peak transient deviations. A lower value inductor reduces the number of output capacitors and requires a smaller PCB footprint for the LC filter. Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor and higher output ripple under transient conditions. There is a trade-off between component size, efficiency

![](_page_32_Picture_15.jpeg)

and operating frequency. Given a specified limit for ripple current, the inductor value can be obtained using the following equation:

$$L = \frac{V_{OUT}}{f_{OSC} \bullet \Delta I_{L(MAX)}} \left( 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right)$$

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite cores. Ferrite designs have very low core loss and are thus preferred at high switching frequencies. Ferrite core materials saturate *hard*, which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! A variety of inductors designed for high current, low voltage applications are available from manufacturers such as Vishay, Sumida, Pulse, Wurth Elektronik, Vitec and Toko.

#### **AUTOMOTIVE CONSIDERATIONS**

Before you connect an LTC3816 converter to an automotive cigarette lighter supply, be advised: you are plugging into the supply from hell. The main battery line in an automobile is the source of a number of nasty potential transients, including load dump, reverse battery and double battery.

Load dump is the result of a loose battery cable. When the cable breaks connection, the field collapse in the alternator can cause a positive spike as high as 60V which takes several hundred milliseconds to decay. Reverse battery is just what it says, while double battery is a consequence of tow truck operators finding that a 24V jump start cranks cold engines faster than 12V.

The network shown in Figure 19 is the most straightforward approach to protect a DC/DC converter from the ravages of an automotive battery line. The series diode prevents current from flowing during reverse battery, while the

![](_page_33_Figure_9.jpeg)

Figure 19. Automotive Application Protection

transient suppressor clamps the input voltage during load dump. Note that the transient suppressor should not conduct during double-battery operation, but must still clamp the input voltage below breakdown of the converter. Although the IC has a maximum input voltage of 40V on the SW pins, most applications will be limited to 30V by the MOSFET BV<sub>DSS</sub>.

#### **CHECKING TRANSIENT RESPONSE**

For all new LTC3816 PCB circuits, transient tests need to be performed to verify the proper feedback loop operation. The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, V<sub>OUT</sub> shifts by an amount equal to  $\Delta V_{AVP}$ .  $\Delta I_{LOAD}$  also begins to charge or discharge C<sub>OUT</sub> generating the feedback error signal that forces the regulator to adapt to the current change and return V<sub>OUT</sub> to its steady-state value. During this recovery time V<sub>OUT</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem.

Measuring transient response presents challenges in two respects: obtaining an accurate measurement and generating a suitable transient to use to test the circuit. Output measurements should be taken with a scope probe directly across the output capacitor. Proper high frequency probing techniques should be used. In particular, don't use the 6" ground lead that comes with the probe! Use an adapter that fits on the tip of the probe and has a short ground clip to ensure that inductance in the ground path doesn't cause a bigger spike than the transient signal being measured.

![](_page_33_Picture_15.jpeg)

Conveniently, the typical probe tip ground clip is spaced just right to span the leads of a typical output capacitor. In general, it is best to take this measurement with the 20MHz bandwidth limit on the oscilloscope turned on to limit high frequency noise. Note that microprocessor manufacturers typically specify ripple  $\leq$ 20MHz, as energy above 20MHz is generally radiated and not conducted and will not affect the load even if it appears at the output capacitor.

Now that we know how to measure the signal, we need to have something to measure. The ideal situation is to use the actual load for the test, and switch it on and off while watching the output. If this isn't convenient, a current step generator is needed. This generator needs to be able to turn on and off in nanoseconds to simulate a typical switching logic load, so stray inductance and long clip leads between the LTC3816 and the transient generator must be minimized.

Figure 20 shows an example of a simple transient generator. Be sure to use a noninductive resistor as the load element—many power resistors use an inductive spiral pattern and are not suitable for use here. A simple solution is to take ten 1/4W film resistors and wire them in parallel to get the desired value. This gives a noninductive resistive load which can dissipate 2.5W continuously or 50W if pulsed with a 5% duty cycle, enough for most LTC3816 circuits. Solder the MOSFET and the resistor(s) as close to the output of the LTC3816 circuit as possible and set up the signal generator to pulse at a 100Hz rate with a 5% duty cycle. This pulses the LTC3816 with 500µs transients 10ms apart, adequate for viewing the entire transient recovery time for both positive and negative transitions while keeping the load resistor cool.

#### A DESIGN EXAMPLE

As a design example, consider an IMVP-6.5 application with inductor DCR current sense (see the last page schematic) and the following requirements: assume  $V_{IN}$  = 12V (nominal),  $V_{IN}$  = 24V (maximum),  $V_{OUT}$  = 0.75V,  $V_{OUT}$  (minimum) = 0.725V,  $I_{LOAD}(MAX)$  = 27A,  $I_{LOAD}(MIN)$  = 1.5A, AVP = -3mV/A,  $f_{OSC}$  = 400kHz,  $V_{IMON}$  = 1.0V.

For the input and output conditions given above, the steady-state minimum on-time for this application at  $V_{IN} = 24V$  is approximately:

$$t_{ON(MIN)} = \frac{V_{OUT(MIN)}}{V_{IN(MAX)} \bullet f_{OSC}} = \frac{0.725V}{24V \bullet 400kHz} = 75.5ns$$

This is much longer than the LTC3816 minimum on-time.

To program the 400kHz operation, float the RFREQ pin. The inductance value is chosen first based on a 20% ripple current assumption. The highest value of ripple current occurs at the maximum input voltage:

$$L = \frac{V_{OUT}}{f_{OUT} \bullet \Delta I_{L(MAX)}} \left( 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right)$$
$$= \frac{0.75V}{400 \text{kHz} \bullet 0.2 \bullet 27A} \left( 1 - \frac{0.75V}{24V} \right) = 0.33 \mu \text{H}$$

A commonly available  $0.33\mu$ H inductor is chosen. This results in 5.5A of ripple current. The peak inductor current is the maximum DC load current plus one-half the ripple current, or:

$$I_{L(PEAK)} = 27A + \frac{1}{2} \bullet 5.5A = 29.75A$$

![](_page_34_Figure_14.jpeg)

Figure 20. Transient Load Generator PC Board

3816

For this example, a Vishay IHLP-5050CE-01 0.33 $\mu$ H inductor is chosen. According to the inductor data sheet, it has a maximum DC current rating of 36.5A and a saturation current of 62A. At room temperature, the typical DCR is 1.3m $\Omega$  and the maximum DCR is 1.5m $\Omega$ . At 125°C, the DCR increases to approximately 2.085m $\Omega$ . The R<sub>IMAX</sub> resistor value can be calculated.

$$R_{IMAX} = \left(I_{LIMIT} + \frac{\Delta I_{L}}{2}\right) \frac{R_{DCR}}{I_{IMAX(MIN)}}$$
$$= 29.75A \cdot \frac{2.085m\Omega}{9\mu A} = 6.89k$$

Choose 1% resistor  $R_{IMAX}$  = 6.98k to ensure that the regulator can supply the maximum load current under the worst-case conditions.

If this large DCR variation is a problem, replace this inductor with another inductor with a smaller DCR variation or use an NTC temperature compensation circuit as shown in Figure 21. Please refer to the Temperature Compensated Active Voltage Positioning with Inductor DCR section. Note that Figure 21 uses a resistive divider and requires different component values for optimal temperature compensation. To derive the voltage drop across the inductor DCR (typically 1.3m $\Omega$ ), place a 0.1µF capacitor across the current sense input pins, I<sub>SENP</sub> and I<sub>SENN</sub>. The current sense filter resistor value R<sub>IDCR</sub> can be calculated from the equation:

$$R_{IDCR} = \frac{L}{R_{DCR} \bullet C_{IDCR}} = \frac{0.33 \mu H}{1.3 m \Omega \bullet 0.1 \mu F} = 2.538 k$$

Select R<sub>IDCR</sub> = 2.55k.

For the AVP section (refer to Figure 10), first select a 10k NTC thermistor. In this example, the Murata NCP18XH103 is chosen. Next, select:

R<sub>PAR</sub> = R<sub>NTC</sub> at 25°C = 10k

The  $\mathsf{R}_{\mathsf{SER}}$  resistor value can be obtained from the following equation:

$$R_{SER} \approx \frac{10}{3} \Big[ \Big( R_{PAR} || (R_{NTC} \text{ at } 0^{\circ} C) \Big) - \Big( R_{PAR} || (R_{NTC} \text{ at } 75^{\circ} C) \Big) \Big] \\ - \Big( R_{PAR} || (R_{NTC} \text{ at } 25^{\circ} C) \Big)$$

From the NTC data sheet:

 $R_{NTC}$  at 0°C = 27.2k  $R_{NTC}$  at 75°C = 1.925k

![](_page_35_Figure_15.jpeg)

Figure 21. Inductor DCR Current Sense Using NTC Temperature Compensation

![](_page_35_Picture_17.jpeg)

Therefore  $R_{SER}$  is calculated to be 13.99k and standard value  $R_{SER} = 14k$  is used. Next, the resistor  $R_{AVPDCRN}$  value is obtained from the AVP slope requirement:

$$A_{AVP=} = 3mV/A = \frac{\left[R_{SER} + \left(R_{PAR} ||R_{NTC}\right)\right]}{R_{AVPDCRN}} \bullet R_{DCR}$$
$$\Rightarrow R_{AVPDCRN} = \frac{\left[14k + \left(10k ||10k\right)\right]}{3mV/A} \bullet 1.3m\Omega = 8.233k$$

Select the standard value 8.25k. The capacitor value  $C_{VDCRN}$  is given by the following equation:

$$C_{VDCRN} = \frac{L}{\left[R_{SER} + \left(R_{PAR} ||R_{NTC}\right)\right] \cdot R_{DCR}}$$
$$= \frac{0.33\mu H}{\left[14k + \left(10k||10k\right)\right] \cdot 1.3m\Omega} = 13.36nF$$

Use the standard value  $C_{VDCRN} = 15$  nF.

To program the  $I_{MON}$  voltage, first select the resistor  $R_{PREIMON}$  such that  $I_{PREIMON}$  bias current is around 10µA to 20µA:

$$R_{PREIMON} = \frac{I_{LOAD(MAX)} \bullet R_{DCR}}{I_{PREIMON}} \bullet \frac{R_{NTCNET}}{R_{AVPDCRN}}$$
$$= \frac{27A \bullet 1.3m\Omega}{15\mu A} \bullet \frac{\left[14k + (10k||10k)\right]}{8.25k}$$
$$= 5.389k$$

Select a standard value  $R_{PREIMON} = 5.1k$ . Once the resistor  $R_{PREIMON}$  value is chosen, the  $R_{IMON}$  resistor value can be obtained from the following equation:

$$R_{IMON} = \frac{V_{IMON} \bullet R_{PREIMON}}{3 \bullet (I_{LOAD(MAX)} \bullet R_{DCR})} \bullet \frac{R_{AVPDCRN}}{R_{NTCNET}}$$
$$= \frac{1.0V \bullet 5.1k}{3 \bullet (27A \bullet 1.3m\Omega)} \bullet \frac{8.25k}{[14k + (10k||10k)]}$$
$$= 21.03k$$

Select  $R_{IMON}$  = 21k. The value of  $C_{IMON}$  is selected to satisfy the desired  $I_{MON}$  time constant:

$$C_{IMON} = \frac{t_{IMON}}{R_{IMON}} = \frac{300 \mu s}{21 k} = 14.28 n F$$

Select  $C_{IMON} = 15$ nF.

The power MOSFETs chosen for this application are the Renesas RJK0305DPB (top) and  $2 \times RJK0330DPB$  (bottom). The upper MOSFET, which is optimized for low switching losses, has a typical  $R_{DS(ON)}$  of  $10m\Omega$  at  $V_{GS}$  = 4.5V, a total gate charge of 8nC, and a minimum  $BV_{DSS}$  of 30V. The bottom MOSFET which is optimized for low on-resistance, has a typical  $R_{DS(ON)}$  of  $2.8m\Omega$  at  $V_{GS}$  = 4.5V, a total gate charge of 27nC, and a minimum  $BV_{DSS}$  of 30V.

From the RJK0305DPB upper MOSFET data sheet, the Miller capacitance is calculated to be:

$$C_{\text{MILLER}} \approx \frac{\Delta Q_{\text{G}}}{\Delta V_{\text{DS}}} = \frac{2nC}{12V} = 167 \text{pF}$$

Assuming a top MOSFET junction temperature of 75°C,  $\delta$  = 0.25 and the power dissipation in this MOSFET is:

$$\begin{split} \mathsf{P}_{\text{MAIN}} &= \frac{\mathsf{V}_{\text{OUT}}}{\mathsf{V}_{\text{IN}}} \Big( \mathsf{I}_{\text{LOAD}(\text{MAX})} \Big)^2 \big( 1 + \delta \big) \mathsf{R}_{\text{DS}(\text{ON})} + t \\ & \big( \mathsf{V}_{\text{IN}} \big)^2 \frac{\mathsf{I}_{\text{LOAD}(\text{MAX})}}{2} \big( \mathsf{R}_{\text{DR}} \big) \big( \mathsf{C}_{\text{MILLER}} \big) \bullet \\ & \left[ \frac{1}{\mathsf{V}_{\text{INTVCC}} - \mathsf{V}_{\text{GS}(\text{MIL})}} + \frac{1}{\mathsf{V}_{\text{GS}(\text{MIL})}} \right] \big( \mathsf{f}_{\text{OSC}} \big) \\ \mathsf{P}_{\text{MAIN}} &= \frac{0.75\mathsf{V}}{12\mathsf{V}} \big( 27\mathsf{A} \big)^2 \big( 1 + 0.25 \big) 10\mathsf{m}\Omega + \\ & \big( 12\mathsf{V} \big)^2 \frac{27\mathsf{A}}{2} \big( 2.6\Omega \big) \big( 167\mathsf{pF} \big) \bullet \\ & \left[ \frac{1}{5.2\mathsf{V} - 3\mathsf{V}} + \frac{1}{3\mathsf{V}} \right] \big( 400\mathsf{kHz} \big) \\ \mathsf{P}_{\text{MAIN}} &= 0.57\mathsf{W} + 0.26\mathsf{GW} \approx 0.83\mathsf{GW} \end{split}$$

![](_page_36_Picture_19.jpeg)

For the synchronous MOSFETs, assume that the two bottom MOSFETs share the inductor current equally. The power dissipation for one MOSFET is:

$$P_{SYNC} = \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{LOAD(MAX)})^2 (1+\delta) R_{DS(ON)}$$
$$P_{SYNC} = \frac{12V - 0.75V}{12V} (13.5A)^2 (1+0.25) 2.8m\Omega$$
$$= 0.598W$$

The total power dissipation of the bottom MOSFETs is  $2\times0.598W$  = 1.196W.

For this application, the maximum input RMS current happens when  $V_{IN} = V_{IN(MIN)}$  and can be determined from the formula:

$$I_{\text{RMS}(\text{MAX})} \approx I_{\text{LOAD}(\text{MAX})} \frac{\sqrt{V_{\text{OUT}} \left(V_{\text{IN}(\text{MIN})} - V_{\text{OUT}}\right)}}{V_{\text{IN}(\text{MIN})}}$$
$$I_{\text{RMS}(\text{MAX})} \approx 27A \frac{\sqrt{0.75V(5V - 0.75V)}}{5V} \approx 9.64A$$

The minimum RMS current rating of the input capacitor must exceed 9.64A. To meet this ripple current requirement with  $V_{IN(MAX)} = 24V$ , select two Sanyo OS-CON 25SVP56 capacitors or higher voltage rating capacitor as the input supply bulk capacitance. In addition, place a couple of high performance ceramic capacitors in parallel with the bulk capacitors.

The output capacitor value is determined by:

$$C_{BULK} + C_{CER} = \frac{L(\Delta I_{LOAD})^2}{2V_{OUT}(\Delta V_{OUT(LOAD)})}$$

Most regulator designs allow a slight transient overshoot for a short duration. If this is limited to 40mV, we have:

$$\begin{split} \Delta V_{OUT(AVP)} &= AVP \bullet \left( I_{LOAD(MAX)} - I_{LOAD(MIN)} \right) \\ &= 3 \frac{mV}{A} \bullet (27A - 1.5A) = 76.5mV \\ \Delta V_{OUT(LOAD)} &= \Delta V_{OUT(AVP)} + \Delta V_{OVERSHOOT} \\ &= 76.5mV + 40mV = 116.5mV \\ C_{BULK} + C_{CER} &= \frac{0.33 \mu H (27A - 1.5A)^2}{2(0.75V)(116.5mV)} = 1228 \mu F \end{split}$$

The ESR of the output capacitor is determined by the load transient requirement. If the output voltage jump due to the capacitor ESR is limited to  $\Delta V_{OUT(AVP)}$ :

$$\mathsf{R}_{\mathsf{ESR}} < \frac{\Delta \mathsf{V}_{\mathsf{OUT}(\mathsf{AVP})}}{\Delta \mathsf{I}_{\mathsf{LOAD}}} = \frac{75 \text{mV}}{(27 \text{A} - 1.5 \text{A})} = 2.94 \text{m}\Omega$$

The above requirements are easily satisfied by three Sanyo POSCAP 2TPF330M6 330 $\mu$ F (ESR = 6m $\Omega$ ) bulk capacitors in parallel, twenty 10 $\mu$ F and some 1 $\mu$ F high performance ceramic capacitors in the processor socket cavity. With three bulk capacitors in parallel, the effective ESR is 2m $\Omega$ , and the maximum steady-state output ripple voltage is given by:

$$\Delta V_{OUT} \approx \Delta I_{L} \left[ R_{ESR} + \frac{1}{8 \bullet f_{OSC} \bullet (C_{BULK} + C_{CER})} \right]$$
$$= 5.5A \left[ 2m\Omega + \frac{1}{8 \bullet 400 \text{kHz} \bullet (3 \bullet 330 \mu\text{F} + 20 \bullet 10 \mu\text{F})} \right]$$
$$= 11\text{mV} + 1.44\text{mV} = 12.44\text{mV}$$

![](_page_37_Picture_16.jpeg)

38161

As can be seen from the above equation, the biggest portion of the output ripple comes from the ESR of the capacitor. This is why low ESR capacitors are so important in low voltage, high current applications.

#### PC BOARD LAYOUT CHECKLIST

When laying out the printed circuit board, start with the power devices. Be sure to orient the power circuitry so that a clean flow of the power path is achieved. Conductor widths should be maximized and lengths minimized. After you are satisfied with the power path, the control circuitry should be laid out. It is much easier to find routes for the relatively small traces in the control circuits than it is to find circuitous routes for high current paths. After the layout, the following checklist should be used to ensure proper operation of the LTC3816.

- 1. Keep the GND and BSOURCE traces separate. The signal ground consists of the LTC3816 GND pin and the (-) terminal of  $V_{OUT}$ . The power ground consists of the BSOURCE pin, the Schottky diode anode, the source of the bottom side MOSFET, and the (-) terminal of the input capacitor. Also, try to connect the (-) terminal of the output capacitor as close as possible to the (-) terminals of the input capacitor. Place the LDO ceramic capacitor  $C_{INTVCC}$  next to the IC, between INTV<sub>CC</sub> and GND. The negative terminals of  $C_{IN}$ ,  $C_{OUT}$  and  $C_{INTVCC}$  should be as close as possible to one another.
- The high di/dt loop formed by the top MOSFET, the bottom MOSFET and the C<sub>IN</sub> capacitor should have short leads and PC trace lengths to minimize high frequency noise and voltage stress from inductive ringing.
- 3. Connect the drain of the topside MOSFET directly to the (+) plate of  $C_{IN}$ , and connect the source of the bottom side MOSFET directly to the (-) terminal of  $C_{IN}$ . This capacitor provides the AC current to the MOSFETs.
- 4. The charge pump capacitor,  $C_B$ , should also be next to the IC between BOOST and SW.
- 5. Place the small-signal components away from high frequency switching nodes (BOOST, SW, TG and BG).

- 6. The AITC amplifier external components should be placed close to the LTC3816. Only the NTC or PTC thermistor should be placed near the inductor.
- 7. Are the  $V_{CC(SEN)}$  and  $V_{SS(SEN)}$ ,  $I_{SENP}$  and  $I_{SENN}$  leads routed together with minimum PC trace spacing? The filter capacitor between  $V_{CC(SEN)}$  and  $V_{SS(SEN)}$  and the filter capacitor between  $I_{SENP}$  and  $I_{SENN}$  should be as close as possible to the LTC3816. Ensure accurate current sensing with Kelvin connections as shown in Figure 22.
- 8. To prevent I<sub>MON</sub> current from affecting the output voltage kelvin sense accuracy, the I<sub>MON</sub> resistor and  $V_{SS(SEN)}$  should be connected to the CPU  $V_{SS(SEN)}$  pin using separate PCB traces.
- 9. Since the IC ground will normally return to the ground planes on the PCB through an array of vias, be sure to avoid having any high di/dt power path currents flowing under the IC.
- 10. Any external small-signal components that are connected to ground should be located as close as possible to the IC, with local connections to GND or the ground plane using vias.

![](_page_38_Figure_15.jpeg)

Figure 22. Sense Resistor and Inductor DCR Kelvin Current Sensing

# TYPICAL APPLICATIONS

![](_page_39_Figure_2.jpeg)

An IMVP-6 Converter Using Current Sense Resistor with -5.7mV/A AVP Slope

![](_page_39_Figure_4.jpeg)

**Transient Waveform** 

![](_page_39_Figure_6.jpeg)

![](_page_39_Picture_7.jpeg)

A Dual Channel IMVP-6 Converter Using Sense Resistor with –2.1mV/A AVP Slope

LINEAR TECHNOLOGY

![](_page_40_Figure_1.jpeg)

TYPICAL APPLICATIONS

LTC3816

6.60 ±0.10

4.50 REF

# **PACKAGE DESCRIPTION**

![](_page_41_Figure_2.jpeg)

NOTE:

1. CONTROLLING DIMENSION: MILLIMETERS 2. DIMENSIONS ARE IN <u>MILLIMETERS</u>

(INCHES)

4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT

\*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE

3. DRAWING NOT TO SCALE

BSC

## PACKAGE DESCRIPTION

![](_page_42_Figure_2.jpeg)

![](_page_42_Picture_3.jpeg)

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

# TYPICAL APPLICATION

An IMVP-6.5 Converter Using Temperature Compensated Inductor DCR Sensing with –3mV/A AVP Slope

![](_page_43_Figure_3.jpeg)

# **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                                                  | COMMENTS                                                                                            |
|-------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| LTC3732     | 3-Phase, 5-Bit VID, 600kHz Synchronous Buck Switching Regulator Controller   | VRM9.0 and VRM9.1, VID = 1.1V to 1.85V                                                              |
| LTC3733     | 3-Phase, 5-Bit VID, 600kHz Synchronous Buck Switching Regulator Controller   | AMD Opteron (VID = 0.8V to 1.55V)                                                                   |
| LTC3734     | Single-Phase, High Efficiency DC/DC Controller for Intel Mobile CPUs         | 6-Bit IMVP-4 VID: $0.7V \le V_{OUT} \le 1.708V$ , $I_{LOAD} \le 25A$ , Lossless Voltage Positioning |
| LTC3735     | 2-Phase, High Efficiency DC/DC Controller for Intel Mobile CPUs              | 6-Bit IMVP-IV, VID Code: V <sub>OUT</sub> = 0.7V to 1.708V                                          |
| LTC3738     | 3-Phase Buck Controller for Intel VRM9/VRM10 with Active Voltage Positioning | VID = 1.1V to 1.85V                                                                                 |
| LTC3819     | 2-Phase, High Efficiency, Step-Down Controller for AMD CPUs                  | $4V \le V_{IN} \le 36V$ , VID =1.025V to 1.4125V                                                    |
| LTC3850     | Dual 2-Phase Synchronous Controller                                          | Dual 180° Phase Controllers, $4V \le V_{IN} \le 28V$ , 97% Duty Cycle                               |
| LTC3851A    | No R <sub>SENSE</sub> ™ Wide Input Range Step-Down Controller                | $4V \le V_{IN} \le 38V$ , Very Low Dropout with Tracking                                            |
| LTC3853     | Triple Output, Multiphase Synchronous Step-Down Controller                   | Triple Phase Version of LTC3850 in a 40-Lead<br>6mm × 6mm QFN Package                               |

![](_page_43_Picture_7.jpeg)

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by Analog Devices manufacturer:

Other Similar products are found below :

TLF30682QVS01XUMA1 TPSM84209RKHR FAN53526UC106X FAN53526UC128X MP1587EN-LF FAN48610BUC33X FAN48617UC50X FAN53526UC89X MIC45116-1YMP-T1 NCV891234MW50R2G AST1S31PUR 16017 A6986FTR NCP81103MNTXG NCP81203PMNTXG MAX17242ETPA+ MAX16935RATEB/V+ MP2313GJ-Z NCP81208MNTXG MP8759GD-Z FAN53526UC100X FAN53526UC84X PCA9412AUKZ MP2314SGJ-Z AS1340A-BTDM-10 MP3421GG-P NCP81109GMNTXG MP6003DN-LF-Z MAX16935BAUES/V+ LT8315IFE#PBF SCY1751FCCT1G NCP81109JMNTXG MAX16956AUBA/V+ AP3409ADNTR-G1 FAN48623UC36FX MPQ2454GH MPQ2454GH-AEC1 MP21148GQD-P AS3701B-BWLM-68 MPQ2143DJ-P MP9942AGJ-P MP8759GD-P MP5610GQG-P MP28200GG-P MP2451DJ-LF-Z MP2326GD-P MP2314SGJ-P MP2158AGQH-P MP2148GQD-18-P MP1470HGJ-P