

## **Double-Data-Rate Octal SPI PSRAM**

#### **Specifications**

- Single Supply Voltage:
  - $\circ$  V<sub>DD</sub> =1.62 to 1.98V
  - o V<sub>DDQ</sub> =1.62 to 1.98V
- Interface: Octal SPI with DDR mode, two bytes transfers per one clock cycle
- Performance: Clock rate up to 200MHz, (400MBps read/write throughput)
- Organization: 256Mb, 32M x 8bits with 2048 bytes per page
  - o Column address: AY0 to AY10
  - Row address: AX0 to AX13
- Refresh: Self-managed
- Operating temperature range
  - TC = -40°C to +85°C (standard range)\*
  - TC = -40°C to +105°C (extended range)\*
- Typical mean Room Standby Current:
  - 90μA @ 25°C (Standby mode)
  - 40μA @ 25°C (Half Sleep Mode with data retained)
- Maximum Standby Current:
  - o 1100μA @ 105°C
  - o 680μA @ 85°C

#### **Features**

- Low Power Features:
  - o Partial Array Self-Refresh (PASR)
  - Auto Temperature Compensated Self-Refresh (ATCSR) self-managed by a built-in temperature sensor
  - Ultra Low Power Half Sleep mode with data retention.
- Software reset
- Reset pin available
- Output driver LVCMOS with programmable drive strength
- Data mask (DM) for write operation
- Data strobe (DQS) for high speed read operation
- Write burst length, maximum 2048 Byte, minimum 2 Byte.
- Wrap & hybrid burst in 16/32/64/2K lengths.
- Linear Burst Command
- Row Boundary Crossing (RBX) read operations enabled via Mode Register

<sup>\*</sup> please refer to Table 1



# **Table of Contents**

## 1 Table of Contents

| 1 | Tak   | ole of Contents                                      | 2  |
|---|-------|------------------------------------------------------|----|
| 2 | Pac   | ckage Information                                    | 4  |
|   | 2.1   | Package Types : BGA 24b X8 (BD)                      | 4  |
|   | 2.2   | Package Outline Drawing                              | 5  |
|   | 2.2.1 | BGA 24b , package code BD                            | 5  |
| 3 | Ord   | dering Information                                   | 6  |
| 4 | Sig   | nal Table                                            | 7  |
| 5 | Pov   | wer-Up Initialization                                | 8  |
|   | 5.1   | Power-Up Initialization Method 1 (via. RESET# pin)   | 8  |
|   | 5.2   | Power-Up Initialization Method 2 (via. Global Reset) | 9  |
| 6 | Inte  | erface Description                                   | 10 |
|   | 6.1   | Address Space                                        | 10 |
|   | 6.2   | Burst Type & Length                                  | 10 |
|   | 6.3   | Command/Address Latching                             | 10 |
|   | 6.4   | Command Truth Table                                  | 10 |
|   | 6.5   | Read Operation                                       | 11 |
|   | 6.6   | Write Operation                                      | 14 |
|   | 6.7   | Control Registers                                    | 15 |
|   | 6.8   | Half Sleep Mode                                      | 21 |
|   | 6.9   | Deep Power Down Mode                                 | 22 |
| 7 | Ele   | ctrical Specifications:                              | 23 |
|   | 7.1   | Absolute Maximum Ratings                             | 23 |
|   | 7.2   | Pin Capacitance                                      | 23 |
|   | 7.3   | Decoupling Capacitor Requirement                     | 24 |
|   | 7.3.1 | Low ESR cap C1:                                      | 24 |
|   | 7.3.2 | Large cap C2:                                        | 24 |
|   | 7.4   | Operating Conditions                                 | 24 |
|   | 7.5   | DC Characteristics                                   | 25 |
|   | 7.6   | ISB Partial Array Refresh Current                    | 26 |
|   | 7.7   | AC Characteristics                                   | 27 |







## 2 Package Information

## **2.1** *Package Types : BGA 24b X8 (BD)*

The APS25608N-OBRx is available in mini-BGA 24L package 6 x 8 x 1.2mm, ball pitch 1.0mm, ball size 0.4mm, package code "BD".

• Ball Assignment for MINIBGA 24L



(6x8x1.2mm)(P1.0)(B0.4)

#### Note:

- 1. Part Number APS25608N-OBRx-BD for 256Mb.
- 2. RFU: Reserved for Future Use, which is reserved for 2nd CE#.
- 3. NC: No Internal connection



## 2.2 Package Outline Drawing

## 2.2.1 BGA 24b, package code BD





|      | _              | IMENSIOI<br>(mm) | ١    |  |  |
|------|----------------|------------------|------|--|--|
| SYM. | MIN.           | NOM.             | MAX. |  |  |
| Α    | -              | -                | 1.20 |  |  |
| A1   | 0.25           | 0.30             | 0.35 |  |  |
| A2   | -              | 0.79             | -    |  |  |
| b    | 0.35           | 0.40             | 0.45 |  |  |
| D    | 7.90           | 8.00             | 8.10 |  |  |
| D1   | 4.00 BSC       |                  |      |  |  |
| E    | 5.90 6.00 6.10 |                  |      |  |  |
| E1   | 4              | 4.00 BSC         |      |  |  |
| SE   | 1.00 TYP       |                  |      |  |  |
| SD   | 1.00 TYP       |                  |      |  |  |
| е    | 1.00 BSC       |                  |      |  |  |







**DETAIL B** 

NOTE:



## 3 Ordering Information

**Table 1: Ordering Information** 

| Part Number       | 10 | Temperature Range  | Max Frequency | Note     |
|-------------------|----|--------------------|---------------|----------|
| APS25608N-OBR     | Х8 | Tj=-40°C to +85°C  | 200 MHz       | Bare die |
| APS25608N-OBRX    | Х8 | Tj=-40°C to +105°C | 200 MHz       | Bare die |
| APS25608N-OBR-BD  | X8 | Tc=-40°C to +85°C  | 200 MHz       | BGA 24b  |
| APS25608N-OBRX-BD | X8 | Tc=-40°C to +105°C | 200 MHz       | BGA 24b  |

Note for "x"

 -OBR is standard part. PN example of 24b BGA is APS25608N-OBR-BD for normal temperature grade.





# 4 Signal Table

All signals are listed in Table 2.

Table 2: Signals Table

| Symbol          | Туре   | Description                                                                                                                             | Comments                                   |
|-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| V <sub>DD</sub> | Power  | Core & IO supply 1.8V                                                                                                                   | V <sub>DDQ</sub> short to V <sub>DD</sub>  |
|                 |        |                                                                                                                                         | internally.                                |
| Vss             | Ground | Core& IO supply ground                                                                                                                  |                                            |
| A/DQ[7:0]       | 10     | Address/Data bus [7:0]                                                                                                                  |                                            |
| DQS/DM          | Ю      | DQ strobe clock for DQ[7:0] during all reads, Data mask for DQ[7:0] during memory writes. DM is active high. DM=1 means "do not write". |                                            |
| CE#             | Input  | Chip select, active low. When CE#=1, chip is in standby state.                                                                          |                                            |
| CLK             | Input  | Input clock                                                                                                                             |                                            |
| RESET#          | Input  | Reset signal, active low. Optional, as the pad is internally tied to a weak pull-up and can be left floating.                           | May not be available for all package types |



#### 5 Power-Up Initialization

Octal DDR products include an on-chip voltage sensor used to start the self-initialization process.  $V_{DD}$  and  $V_{DDQ}$  must be applied simultaneously. When they reach a stable level at or above minimum  $V_{DD}$ , the device is in Phase 1 and it requires 150 $\mu$ s to complete its self-initialization process. System host can then proceed to Phase 2 of the initialization described in section 5.1.

During Phase 1 CE# should remain HIGH (track V<sub>DD</sub> within 200mV); CLK should remain LOW.

After Phase 2 is complete the device is ready for operation, however Half Sleep entry and Deep Power Down (DPD) entry are not available until Half Sleep Power Up (tHSPU) or DPD Power Up (tDPDp) durations are observed.

#### 5.1 Power-Up Initialization Method 1 (via. RESET# pin)

The RESET# pin can be used to initialize the device during Phase 2 as follows:



Figure 1: Power-Up Initialization Method 1 RESET#

The RESET# pin can also be used at any time after the device is initialized to reset all register contents. Memory content is not guaranteed. Timing requirements for RESET# usage are shown below.



Figure 2: RESET# Timing



## 5.2 Power-Up Initialization Method 2 (via. Global Reset)

As an alternate power-up initialization method, after the Phase 1 150 $\mu$ s period the Global Reset command can also be used to reset the device in Phase 2 as follows:



Figure 3. Power-Up Initialization Method 2 Timing with Global Reset

The Global Reset command resets all register contents. Memory content is not guaranteed. The command frame is made of 4 clocked CE# lows. Clocking is optional during tRST. The Global Reset command sequence is shown below.



Figure 4: Global Reset



### 6 Interface Description

#### 6.1 Address Space

Octal DDR PSRAM device is byte-addressable. Memory accesses must start on even addresses (A[0]='0). Mode Register accesses can start on even or odd address.

#### 6.2 Burst Type & Length

Read and write operations are default Hybrid Wrap 32 mode. Other burst lengths of 16, 32, 64 or 2K bytes in standard or Hybrid wrap modes are register configurable (see Table 19). The device also includes command burst options for Linear Bursting. Bursts can start on any even address. Write burst length requires a minimum of 2 bytes. Read has no minimum length. Both write and read have no restriction on maximum burst length as long as tCEM is met.

#### 6.3 Command/Address Latching

After CE# goes LOW, instruction code is latched on 1<sup>st</sup> CLK rising edge. Access address is latched on the 3<sup>rd</sup>, 4<sup>th</sup>, 5<sup>th</sup> & 6<sup>th</sup> CLK edges (2<sup>nd</sup> CLK rising edge, 2<sup>nd</sup> CLK falling edge, 3<sup>rd</sup> CLK rising edge, 3<sup>rd</sup> CLK falling edge).

#### 6.4 Command Truth Table

The Octal DDR PSRAM recognizes commands listed in the following table. Instruction and address are input through A/DQ[7:0] pins. Host must send correct instruction and address format according to the following table.

Note that Linear Burst commands, 20h and A0h, ignore burst setting defined by MR8[2:0]. Note that only Linear Burst Read command is capable of performing row boundary crossing (RBX) read function.

|                     | 1st CLK | 2nd | CLK | 3rd | CLK |
|---------------------|---------|-----|-----|-----|-----|
| Command             |         |     | r_l |     |     |
| Sync Read           | 00h     | A3  | A2  | A1  | A0  |
| Sync Write          | 80h     | A3  | A2  | A1  | A0  |
| Linear Burst Read   | 20h     | А3  | A2  | A1  | A0  |
| Linear Burst Write  | A0h     | А3  | A2  | A1  | A0  |
| Mode Register Read  | 40h     |     | ×   |     | MA  |
| Mode Register Write | C0h ×   |     |     | MA  |     |
| Global Reset        | FFh     |     | ;   | ×   |     |

Remarks:

 $\times$  = don't care ( $V_{IH}/V_{IL}$ )

A3 = 7'bx, RA[13] {unused address bits are reserved}

A2 = RA[12:5]

A1 = RA[4:0], CA[10:8]

A0 = CA[7:0]

MA = Mode Register Address



#### 6.5 Read Operation

After address latching, the device initializes DQS/DM to '0 from CLK rising edge of the 3<sup>rd</sup> clock cycle (A1). See Figure 5 below.

Output data is available after LC latency cycles, as shown in Figure 7 & Figure 8 . LC is latency configuration code defined in Table 5 and Table 6. When data is valid, A/DQ[7:0] and DQS/DM follow the timing specified in Figure 9. Synchronous timing parameters are shown in Table 29 & Table 30.

In case of internal refresh insertion, variable latency output data may be delayed by **up to** (LCx2) latency cycles as shown in Figure 7. True variable refresh pushout latency can be anywhere **between** LC to LCx2. The 1<sup>st</sup> DQS/DM rising edge after read pre-amble indicates the beginning of valid data.



Figure 5: Synchronous Read

If RBX is enabled (MR8[3] written to 1) and a Linear Burst Read Command ('h20) is issued, read operation may cross row boundaries as shown in Figure 6.



Figure 6: Linear Burst Read with RBX (Starting address '7FE)



Figure 7: Variable Read Latency Refresh Pushout



Figure 8: Read Latency & tDQSCK



Figure 9: Read DQS/DM & DQ timing



## 6.6 Write Operation

A minimum of 2 bytes of data must be input in a write operation. In the case of consecutive short burst writes, tRC must be met by issuing additional CE# high time between operations. Single-byte write operations can be done by masking through DQS/DM pin as shown in Figure 10.



Figure 10: Synchronous Write followed by any Operation



Figure 11: Write DQS/DM & DQ Timing



## 6.7 Control Registers

Register Read is shown below. Mode Address in command determines which Mode Register is read from as Data0 (see chart in the Figure below).



Figure 12: Register Read



Figure 13: Register Write

Register Writes are always latency 1. Write Latency Code, MR4[7:5] does not apply to Register writes. Register Reads follow the same read latency settings, defined in MR0[4:2] (see Table 6).

Registers 0, 4 & 8 are read and writable. Registers 1, 2 and 3 are read-only. Register 6 is write-only.

Register mapping is shown in Table 3. All MR0 or MR8 writes must have MR0[7:6] or MR8[7:6] written to `O(s).



**Table 3: Mode Register Table** 

| MR No. | MA[7:0] | Access | OP7   | OP6     | OP5             | OP4                       | OP3           | OP2    | OP1 | OP0 |
|--------|---------|--------|-------|---------|-----------------|---------------------------|---------------|--------|-----|-----|
| 0      | `h00    | R/W    | '0    | 0'      | LT              | Read Latency Code Drive S |               | e Str. |     |     |
| 1      | `h01    | R      | ULP   | rsv     | rsvd. Vendor ID |                           |               |        |     |     |
| 2      | `h02    | R      |       | KGD     |                 | Dev                       | ev ID Density |        |     |     |
| 3      | `h03    | R      | RBXen | 0       | SI              | RF                        | rsvd.         |        |     |     |
| 4      | `h04    | R/W    | Write | Latency | Code            | RF                        | rate PASR     |        |     |     |
| 6      | `h06    | W      |       | Half    | Sleep           | rsvd.                     |               |        |     |     |
| 8      | `h08    | R/W    | '0'   | '0'     | rs              | vd                        | RBX           | BT BL  |     | L   |

Table 4: Read Latency Type MR0[5]

| Latency Type |                    |  |  |  |  |  |
|--------------|--------------------|--|--|--|--|--|
| MR0[5]       | LT                 |  |  |  |  |  |
| 0            | Variable (default) |  |  |  |  |  |
| 1            | Fixed              |  |  |  |  |  |

Table 5: Read Latency Codes MR0[5:2]

|          | VL Cod       | des (MR0[5]=0)      | FL Codes (MR0[5]=1) | Max Input CL | .K Freq (MHz) |
|----------|--------------|---------------------|---------------------|--------------|---------------|
| MR0[4:2] | Latency (LC) | Max push out (LCx2) | Latency (LCx2)      | Standard     | Extended      |
| 000      | 3            | 6                   | 6                   | 66           | 66            |
| 001      | 4            | 8                   | 8                   | 109          | 109           |
| 010      | 5 (default)  | 10                  | 10                  | 133          | 133           |
| 011      | 6            | 12                  | 12                  | 166          | 166           |
| 100      | 7            | 14                  | 14                  | 200          | 200           |
| others   |              | reserved            | -                   | -            |               |

**Table 6: Operation Latency Code Table** 

| Туре     | Operation | VL (de        | FL      |      |
|----------|-----------|---------------|---------|------|
|          |           | No Refresh    | Refresh |      |
| Memory   | Read      | LC Up to LCx2 |         | LCx2 |
|          | Write     | WLC           |         | WLC  |
| Register | Read      | LC            |         | LC   |
|          | Write     | 1             | 1       |      |

<sup>\*</sup>Note: see Table 15 for WLC settings.



Table 7: Drive Strength Codes MR0[1:0]

| Codes | Drive Strength     |
|-------|--------------------|
| '00   | Full (25Ω default) |
| '01   | Half (50Ω)         |
| '10   | 1/4 (100Ω)         |
| '11   | 1/8 (200Ω)         |

Table 8: Ultra Low Power Device mapping MR1[7]

| ULP |                            |  |  |  |  |  |
|-----|----------------------------|--|--|--|--|--|
| ΄0  | Non-ULP (no Half Sleep)    |  |  |  |  |  |
| '1  | ULP (Half Sleep supported) |  |  |  |  |  |

Table 9: Vendor ID mapping MR1[4:0]

| Vendor ID  |
|------------|
| 01101: APM |

Table 10: Good-Die Bit MR2[7:5]\*

| Codes  | Good Die ID |
|--------|-------------|
| '110   | PASS        |
| others | FAIL        |

<sup>\*</sup>Note: Default is FAIL die, and only mark PASS after all tests passed.

Table 11: Device ID MR2[4:3]

| Codes | Device ID              |
|-------|------------------------|
| '00   | Generation 1           |
| '01   | Generation 2           |
| '10   | Generation 3           |
| '11   | Generation 4 (default) |

Table 12: Device Density mapping MR2[2:0]

| MR2[2:0] | Density  |
|----------|----------|
| '101     | 128Mb    |
| '111     | 256Mb    |
| '110     | 512Mb    |
| others   | reserved |



Table 13: Row Boundary Crossing Enable MR3[7]

| MR3[7] (read-only) | RBXen                      |
|--------------------|----------------------------|
| 0                  | RBX not supported          |
| 1                  | RBX supported via MR8[3]=1 |

#### Table 14: Self Refresh Flag MR3[5:4]

MR3[5:4] indicates current device refresh rate. Refresh rate depends on temperature and refresh frequency configuration, set by MR4[4:3].

| MR3[5:4] (read-only) | Self Refresh Flag |  |
|----------------------|-------------------|--|
| 01                   | 0.5x Refresh      |  |
| 00                   | 1x Refresh        |  |
| 10                   | 4x Refresh        |  |
| 11                   | reserved          |  |

#### Table 15: Write Latency MR4[7:5]

Write latency, WLC, is default to 5 after power up. Use MR Write to set write latencies according to write latency table. When operating frequency exceeding Fmax listed in the table will result in write data corruption.

| MR4[7:5] | Write Latency Codes<br>(WLC) | Fmax (MHz) |
|----------|------------------------------|------------|
| 000      | 3                            | 66         |
| 100      | 4                            | 109        |
| 010      | 5 (default)                  | 133        |
| 110      | 6                            | 166        |
| 001      | 7                            | 200        |
| Others   | reserved                     | -          |

Table 16: Refresh Frequency setting MR4[4:3]

| MR4[4:3] | Refresh Frequency                           |  |
|----------|---------------------------------------------|--|
| х0       | Always 4x Refresh (default)                 |  |
| 01       | Enables 1x Refresh when temperature allows  |  |
| 11       | Enable 0.5x Refresh when temperature allows |  |

Note: x= don't care



#### Table 17: PASR MR4[2:0]

The PASR bits restrict refresh operation to a portion of the total memory array. This feature allows the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, one-half array, one-quarter array, one-eighth array, or none of the array. The mapping of these partitions can start at either the beginning or the end of the address map.

|       | 256Mb X8             |                   |        |         |  |  |
|-------|----------------------|-------------------|--------|---------|--|--|
| Codes | Refresh Coverage     | Address Space     | Size   | Density |  |  |
| '000  | Full array (default) | 0000000h-1FFFFFh  | 32M X8 | 256Mb   |  |  |
| '001  | Bottom 1/2 array     | 0000000h-0FFFFFh  | 16M X8 | 128Mb   |  |  |
| '010  | Bottom 1/4 array     | 0000000h-07FFFFh  | 8M X8  | 64Mb    |  |  |
| '011  | Bottom 1/8 array     | 0000000h-03FFFFh  | 4M X8  | 32Mb    |  |  |
| '100  | None                 | 0                 | 0M     | 0Mb     |  |  |
| '101  | Top 1/2 array        | 1000000h-1FFFFFh  | 16M X8 | 128Mb   |  |  |
| '110  | Top 1/4 array        | 1800000h-1FFFFFFh | 8M X8  | 64Mb    |  |  |
| '111  | Top 1/8 array        | 1C00000h-1FFFFFh  | 4M X8  | 32Mb    |  |  |



Table 18: Half Sleep MR6[7:0]

| MR6[7:0] | ULP Modes       |
|----------|-----------------|
| 'hF0     | Half Sleep      |
| 'hC0     | Deep Power Down |
| others   | reserved        |

Note: see 6.8 Half Sleep Mode; 6.9 Deep Power Down Mode for more information.

#### Table 19: Burst Type MR8[2], Burst Length MR8[1:0]

By default the device powers up in 32 Byte Hybrid Wrap. In non-Hybrid burst (MR8[2]=0), MR8[1:0] sets the burst address space in which the device will continually wrap within. If Hybrid burst wrap is selected (MR8[2]=1), the device will burst through the initial wrapped burst length once, then continue to burst incrementally up to maximum column address (2K) before wrapping around within the entire column address space. Burst length (MR8[1:0]) can be set to 16,32,64 & 2K Lengths.

| MR8[2] | MR8[1:0] | Burst Length                  | Example of Sequence of Bytes During Wrap |                                   |
|--------|----------|-------------------------------|------------------------------------------|-----------------------------------|
|        |          |                               | Starting                                 | Burst Address Sequence            |
| ΄0     | '00      | 16 Byte Wrap                  | 4                                        | [4,5,6,15,0,1,2,]                 |
| ΄0     | '01      | 32 Byte Wrap                  | 4                                        | [4,5,6,31,0,1,2,]                 |
| ΄0     | '10      | 64 Byte Wrap                  | 4                                        | [4,5,6,63,0,1,2,]                 |
| ΄0     | '11      | 2K Byte Wrap                  | 4                                        | [4,5,6,2047,0,1,2,]               |
| '1     | '00      | 16 Byte Hybrid Wrap           | 2                                        | [2,3,4,15,0,1],16,17,18,2047,0,1, |
| '1     | '01      | 32 Byte Hybrid Wrap (default) | 2                                        | [2,3,4,31,0,1],32,33,34,2047,0,1, |
| '1     | '10      | 64 Byte Hybrid Wrap           | 2                                        | [2,3,4,63,0,1],64,65,66,2047,0,1, |
| '1     | '11      | 2K Byte Wrap                  | 2                                        | [2,3,4,2047,0,1,2,]               |

The Linear Burst Commands (INST[5:0]=6'b10\_0000) forces the current array read or write command to do 2K Byte Wrap (equivalent to having MR8[1:0] set to 2'b11). For non-RBX Enabled devices the burst command read/writes linearly from the starting address and wraps back to the beginning of the page upon reaching the end of the page. To access a different page, host must issue a new command.

#### Table 20: Row Boundary Crossing Read Enable MR8[3]

This register setting applies to Linear Burst reads only on RBX enabled devices (MR3[7]=1). Default write and read burst behavior is limited within 2K page (row) address space (CA='h000 -> 'h7FF). Setting this bit high will allow Linear Burst Read command to cross over into the next Row (RA+1).

| MR8[3] | RBX Read                              |  |
|--------|---------------------------------------|--|
| 0      | Reads stay within page (row) boundary |  |
| 1      | Allow reads cross page (row) boundary |  |



## 6.8 Half Sleep Mode

Half Sleep Mode puts the device in an ultra-low power state, while the stored data is retained. Half Sleep Mode Entry is entered by writing 8'hF0 into MR6. CE# going high initiates the Half Sleep mode and must be maintained for the minimum duration of Half Sleep time, tHS. The Half Sleep Entry command sequence is shown below.



Figure 14: Half Sleep Entry Write (latency same as Register Writes, WL1)

Half Sleep Exit is initiated by a low pulsed CE#. Afterwards, CE# can be held high with or without clock toggling until the first operation begins (observing minimum Half Sleep Exit time, tXHS).



Figure 15: Half Sleep Exit (Read Operation shown as example)



#### 6.9 Deep Power Down Mode

Deep Power Down Mode (DPD) puts the device into power down state. DPD Mode Entry is entered by writing 8'hCO into MR6. CE# going high initiates the DPD Mode and must be maintained for the minimum duration of Deep Power Down time, tDPD. The Deep Power Down Entry command sequence is shown below.



Figure 16: Deep Power Down Entry

Deep Power Down Exit is initiated by a low pulsed CE#. After a CE# DPD exit, CE# must be held high with or without clock toggling until the first operation begins (observing minimum Deep Power Down Exit time, tXDPD).



Figure 17: Deep Power Down Exit (Read Operation shown as example)

Register values and memory content are not retained in DPD Mode. After DPD mode register values will reset to defaults. tDPDp is minimum period between two DPD Modes (measured from DPD exit to the next DPD entry) as well as from the initial powerup to the first DPD entry.



## **7 Electrical Specifications:**

### 7.1 Absolute Maximum Ratings

**Table 21: Absolute Maximum Ratings** 

| Parameter                                                                                 |                  | Rating                        | Unit | Notes |
|-------------------------------------------------------------------------------------------|------------------|-------------------------------|------|-------|
| Voltage to any ball except V <sub>DD</sub> , V <sub>DDQ</sub> relative to V <sub>SS</sub> | VT               | -0.4 to $V_{DD}/V_{DDQ}$ +0.4 | V    |       |
| Voltage on V <sub>DD</sub> supply relative to V <sub>SS</sub>                             | V <sub>DD</sub>  | -0.4 to +2.45                 | V    |       |
| Voltage on V <sub>DDQ</sub> supply relative to V <sub>SS</sub>                            | $V_{DDQ}$        | -0.4 to +2.45                 | V    |       |
| Storage Temperature                                                                       | T <sub>STG</sub> | -55 to +150                   | °C   | 1     |

Notes 1: Storage temperature refers to the case surface temperature on the center/top side of the PSRAM.

#### Caution:

Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### 7.2 Pin Capacitance

**Table 22: Bare Die Pin Capacitance** 

| Parameter              | Symbol | Min | Max | Unit | Notes   |
|------------------------|--------|-----|-----|------|---------|
| Input Pin Capacitance  | CIN    |     | 1   | pF   | VIN=0V  |
| Output Pin Capacitance | COUT   |     | 2   | pF   | VOUT=0V |

Note 1: spec'd at 25°C.

**Table 23: Package Pin Capacitance** 

| Parameter              | Symbol | Min | Max | Unit | Notes   |
|------------------------|--------|-----|-----|------|---------|
| Input Pin Capacitance  | CIN    |     | TBD | pF   | VIN=0V  |
| Output Pin Capacitance | COUT   |     | TBD | pF   | VOUT=0V |

Note 1: spec'd at 25°C.

**Table 24: Load Capacitance** 

| Parameter        | Symbol | Min | Max | Unit | Notes |
|------------------|--------|-----|-----|------|-------|
| Load Capacitance | $C_L$  |     | 15  | pF   |       |

Note 1: System C<sub>L</sub> for the use of package



#### 7.3 Decoupling Capacitor Requirement

System designers need to take care of power integrity considering voltage regulator response and the memory peak currents/usage modes.



#### 7.3.1 <u>Low ESR cap C1:</u>

It is recommended to place a low ESR decoupling capacitor of  $<=1\mu F$  close to the device to absorb transient peaks.

#### 7.3.2 *Large cap C2*:

Though half-sleep average current is small (less than  $100\mu A$ ), its peak current from internal periodical burst refresh can reach up to the level of 25mA. The peak current duration can last for few tens of microseconds. During this period if the system regulator cannot supply such large peaks, it is important to place a  $4.7\mu F$ - $10\mu F$  cap to cover the burst refresh current demand and replenish the cap before the next burst of refresh.

If needed, contact AP Memory for further decoupling solution assistance.

#### 7.4 Operating Conditions

**Table 25: Operating Characteristics** 

| Parameter                        | Min | Max | Unit | Notes |
|----------------------------------|-----|-----|------|-------|
| Operating Temperature (extended) | -40 | 105 | °C   | 1     |
| Operating Temperature (standard) | -40 | 85  | °C   |       |

Note 1: Extended temp range of -40 to 105°C is only characterized; test condition is -32 to 105°C.



## 7.5 DC Characteristics

#### **Table 26: DC Characteristics**

| Symbol                 | Parameter                                       | Min                   | Max                   | Unit | Notes   |
|------------------------|-------------------------------------------------|-----------------------|-----------------------|------|---------|
| $V_{DD}$               | Supply Voltage                                  | 1.62                  | 1.98                  | V    |         |
| $V_{DDQ}$              | I/O Supply Voltage                              | 1.62                  | 1.98                  | V    |         |
| V <sub>IH</sub>        | Input high voltage                              | V <sub>DDQ</sub> -0.4 | V <sub>DDQ</sub> +0.3 | V    |         |
| VIL                    | Input low voltage                               | -0.3                  | 0.4                   | V    |         |
| Vон                    | Output high voltage (I <sub>OH</sub> =-0.2mA)   | 0.8 V <sub>DDQ</sub>  |                       | V    |         |
| V <sub>OL</sub>        | Output low voltage (IoL=+0.2mA)                 |                       | 0.2 V <sub>DDQ</sub>  | V    |         |
| lu                     | Input Pin leakage current                       |                       | 1                     | μΑ   |         |
| I <sub>LO</sub>        | Output Pin leakage current                      |                       | 1                     | μΑ   |         |
|                        | Read/Write @13MHz                               |                       | 5                     | mA   | 1       |
| ICC                    | Read/Write @133MHz                              |                       | 19                    | mA   | 1       |
|                        | Read/Write @166MHz                              |                       | 22                    | mA   | 1       |
|                        | Read/Write @200MHz                              |                       | 26                    | mA   | 1       |
| ISB <sub>EXT</sub>     | Standby current (extended temp)                 |                       | 1100                  | μΑ   | 2       |
| ISB <sub>STD</sub>     | Standby current (standard temp)                 |                       | 680                   | μΑ   | 2       |
| ISB <sub>STDroom</sub> | Standby current (room temp)                     |                       |                       | μΑ   | 2,3,4   |
| ISB <sub>STDHS</sub>   | Standby current (half sleep 25°C)               |                       |                       | μΑ   | 2,3,5,6 |
| ISB <sub>STDDPD</sub>  | Standby current (Deep Power Down -40°C to 85°C) |                       | 20                    | μА   | 7       |

Note 1: Current is only characterized.

Note 2: Without CLK toggling. ISB will be higher if CLK is toggling.

Note 3: 0.5x Refresh.

Note 4: Typical mean ISBstdroom 90uA.

Note 5: Current is only guaranteed after 150ms into Half Sleep mode.

Note 6: Typical mean ISBstdhs 40uA

Note 7: Typical mean ISBstddpd 8uA at 25°C



## 7.6 ISB Partial Array Refresh Current

Table 27:Typical-mean PASR Current @ 25°C

| Standby Current @ 25°C |                           |      |       |  |  |  |  |  |  |
|------------------------|---------------------------|------|-------|--|--|--|--|--|--|
| PASR                   | ISB –typical mean         | Unit | Notes |  |  |  |  |  |  |
| Full                   | 90                        | μΑ   | 1, 2  |  |  |  |  |  |  |
| 1/2                    | 80                        | μΑ   | 1, 2  |  |  |  |  |  |  |
| 1/4                    | 75                        | μΑ   | 1, 2  |  |  |  |  |  |  |
| 1/8                    | 72                        | μΑ   | 1, 2  |  |  |  |  |  |  |
| Half Sleep             | Current @ 25°C            |      |       |  |  |  |  |  |  |
| PASR                   | I Half Sleep-typical mean | Unit | Notes |  |  |  |  |  |  |
| Full                   | 40                        | μΑ   | 1,2,3 |  |  |  |  |  |  |
| 1/2                    | 30                        | μΑ   | 1,2,3 |  |  |  |  |  |  |
| 1/4                    | 25                        | μΑ   | 1,2,3 |  |  |  |  |  |  |
| 1/8                    | 22                        | μΑ   | 1,2,3 |  |  |  |  |  |  |

Table 28: Typical-mean PASR Current @ 105°C /85°C

| Standby Current @ 85°C |                           |          |       |  |  |  |  |  |  |  |
|------------------------|---------------------------|----------|-------|--|--|--|--|--|--|--|
| PASR                   | ISB –typical mean         | Notes    |       |  |  |  |  |  |  |  |
| Full                   | 530                       | μΑ       | 2     |  |  |  |  |  |  |  |
| 1/2                    | 370                       | μΑ       | 2     |  |  |  |  |  |  |  |
| 1/4                    | 290                       | μΑ       | 2     |  |  |  |  |  |  |  |
| 1/8                    | 250                       | μΑ       | 2     |  |  |  |  |  |  |  |
| Half Slee              | Half Sleep Current @ 85°C |          |       |  |  |  |  |  |  |  |
| PASR                   | I Half Sleep-typical mean | Unit     | Notes |  |  |  |  |  |  |  |
| Full                   | 440                       | μΑ       | 2, 3  |  |  |  |  |  |  |  |
|                        |                           |          |       |  |  |  |  |  |  |  |
| 1/2                    | 300                       | μΑ       | 2, 3  |  |  |  |  |  |  |  |
| 1/2                    | 300<br>230                | μA<br>μA | 2, 3  |  |  |  |  |  |  |  |

Note1: Current at 25°C is only attainable by enabling 0.5x Refresh Frequency (see Table 17)

Note2: PASR Current is only characterized without CLK toggling.

Note3: Spec'd Half Sleep current is only guaranteed after 150ms into Half Sleep mode.



## 7.7 AC Characteristics

Table 29: READ/WRITE Timing

|          |                                              | KGD/BGA 1.8V Only |      |        |      |        |      |      |               |
|----------|----------------------------------------------|-------------------|------|--------|------|--------|------|------|---------------|
|          |                                              | -7(133            | МНг) | -6(166 | МНz) | -5(200 | MHz) |      |               |
| Symbol   | Parameter                                    | Min               | Max  | Min    | Max  | Min    | Max  | Unit | Notes         |
| tCLK     | CLK period                                   | 7.5               |      | 6      |      | 5      |      | ns   |               |
| tCH/tCL  | Clock high/low width                         | 0.45              | 0.55 | 0.45   | 0.55 | 0.45   | 0.55 | tCLK |               |
| tKHKL    | CLK rise or fall time                        |                   | 1.2  |        | 1    |        | 0.8  | ns   |               |
| tCPH     | CE# HIGH between subsequent burst operations | 15                |      | 18     |      | 24     |      | ns   |               |
| tCEM     | CE# low pulse width                          |                   | 4    |        | 4    |        | 4    | μs   | Standard temp |
| CEIVI    | (excluding Half Sleep exit)                  |                   | 1    |        | 1    |        | 1    | μs   | Extended temp |
| tCEM     | CE# low pulse width                          | 3                 |      | 3      |      | 3      |      | tCLK | Minimum 3     |
| tCSP     | CE# setup time to CLK rising edge            | 2                 |      | 2      |      | 2      |      | ns   |               |
| tCHD     | CE# hold time from CLK falling edge          | 2                 |      | 2      |      | 2      |      | ns   |               |
| tSP      | Setup time to active CLK edge                | 0.8               |      | 0.6    |      | 0.5    |      | ns   |               |
| tHD      | Hold time from active CLK edge               | 0.8               |      | 0.6    |      | 0.5    |      | ns   | Max 0.75*tCLK |
| tHZ      | Chip disable to DQ/DQS output high-          |                   | 6    |        | 6    |        | 6    | ns   |               |
| tRBXwait | Row Boundary Crossing Wait Time              | 30                | 65   | 30     | 65   | 30     | 65   | ns   |               |
| tRC      | Write Cycle                                  | 60                |      | 60     |      | 60     |      | ns   |               |
| tRC      | Read Cycle                                   | 60                |      | 60     |      | 60     |      | ns   |               |
| tHS      | Minimum Half Sleep duration                  | 150               |      | 150    |      | 150    |      | μs   |               |
| tXHS     | Half Sleep Exit CE# low to CLK setup time    | 150               |      | 150    |      | 150    |      | μs   |               |
|          |                                              | 60                |      | 60     |      | 60     |      | ns   |               |
| tXPHS    | Half Sleep Exit CE# low pulse width          |                   | 2    |        | 2    |        | 2    | μs   | Standard temp |
|          |                                              |                   | 0.5  |        | 0.5  |        | 0.5  | μs   | Extended temp |
| tDPD     | Minimum DPD duration                         | 500               |      | 500    |      | 500    |      | μs   |               |
| tDPDp    | Minimum period between DPD                   | 500               |      | 500    |      | 500    |      | μs   |               |
| tXDPD    | DPD CE# low to CLK setup time                | 150               |      | 150    |      | 150    |      | μs   |               |
| tXPDPD   | DPD Exit CE# low pulse width                 | 60                |      | 60     |      | 60     |      | ns   |               |
| tPU      | Device Initialization                        | 150               |      | 150    |      | 150    |      | μs   |               |
| tRP      | RESET# low pulse width                       | 1                 |      | 1      |      | 1      |      | μs   |               |
| tRST     | Reset to CMD valid                           | 2                 |      | 2      |      | 2      |      | μs   |               |



# Table 30: DDR timing parameters

|        | KGD/BGA 1.8V Only               |      |                  |       |          |       |       | ]    |       |
|--------|---------------------------------|------|------------------|-------|----------|-------|-------|------|-------|
|        |                                 | -7(1 | 33МНz)           | -6(16 | 66MHz)   | -5(20 | OMHz) |      |       |
| Symbol | Parameter                       | Min  | Max              | Min   | Max      | Min   | Max   | Unit | Notes |
| tCQLZ  | Clock rising edge to DQS low    | 1    | 6                | 1     | 6        | 1     | 6     | ns   |       |
| tDQSCK | DQS output access time from CLK | 2    | 6.5              | 2     | 6.5      | 2     | 6.5   | ns   |       |
| tDQSQ  | DQS – DQ skew                   |      | 0.6              |       | 0.5      |       | 0.4   | ns   |       |
| tDS    | DQ and DM input setup time      | 0.8  |                  | 0.6   |          | 0.5   |       | ns   |       |
| tDH    | DQ and DM input hold time       | 0.8  |                  | 0.6   |          | 0.5   |       | ns   |       |
| tHP    | Half Period                     |      | = min (tCH, tCL) |       |          |       |       | ns   |       |
| tQHS   | Datahold skew factor            |      | 0.75             |       | 0.6      |       | 0.5   | ns   |       |
| tQH    | DQ output hold time from DQS    |      |                  | = tHF | · - tQHS | •     |       | ns   |       |



# 8 Change Log

| Version | Date         | Description                                                               |
|---------|--------------|---------------------------------------------------------------------------|
|         |              | <u> </u>                                                                  |
| 0.29    | Jul 08, 2019 | Initial Version derived from E7 XX 0.29; Update table 28                  |
| 0.3     | Jul 16, 2019 | Update ball assignment, tXPHS                                             |
| 0.31    | Jul 17, 2019 | Update VDDQ information                                                   |
| 0.22    | A 2, 2010    | Updated note for RFU, NC, and DC Characteristics; Updated Deep Power Down |
| 0.32    | Aug 2, 2019  | Mode description and PASR table                                           |
| 0.33    | Aug 23, 2019 | Updated tHS, package code, note for ball assignment                       |
| 0.34    | Aug 29, 2019 | Updated note for DC Characteristics                                       |
| 0.35    | Dec 12, 2019 | Updated Figure 15 and Figure 17                                           |
|         |              | Drive strength: 25 Ohm (default). Remove all room temperature maximum     |
| 0.40    | Jun 11, 2020 | spec.(Standby mode & Half Sleep mode).                                    |
| 1.00    | Jul 27, 2020 | ICC updated. Revised Typical-mean PASR Current.                           |
|         |              | tCEM revised data by BD suggest (E7_OPI_256Mb/512Mb)                      |
| 1.1     | Oct 18, 2021 | Standard temp: 2 us -> 4 us.                                              |
|         |              | Extended temp: 0.5 us -> 1 us.                                            |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for DRAM category:

Click to view products by AP Memory manufacturer:

Other Similar products are found below:

M366S0924FTS-C7A00 AS4C16M32MD1-5BCN HM514100AZ-80 IS42VM16400M-75BLI K4S560432C-TC75 K4S641632H-UC60
AS4C16M32MD1-5BIN AS4C64M8D1-5TCN ATCA-7360-MEM-4G MN41C4256A-07 W9725G6KB-25 TR MT48LC8M16A2F4-6A IT:L
DEMT46H128M16LFCK6ITA S27KL0641DABHB020 IS43LD16640C-25BLI AS4C64M16D1A-6TCN AS4C256M8D2-25BIN
AS4C64M8D1-5BCN AS4C128M16MD2-25BCN AS4C8M16D1-5BCN AS4C64M32MD2-25BCN AS4C128M16MD2A-25BIN
AS4C128M32MD2-18BCN AS4C32M32MD2-25BCN IS43LR16800G-6BL W9712G6KB25I TR AS4C64M16D3B-12BINTR
W97AH6KBVX2I MT44K16M36RB-125E:A TR MT44K16M36RB-107E:A TR AS4C128M8D2A-25BIN AS4C128M8D2A-25BCN
AS4C32M16SB-7TINTR AS4C256M16D3C-93BCN AS4C128M16D3LC-12BIN AS4C128M16D3LC-12BCN AS4C64M32MD1A-5BIN
MT40A512M8SA-062E:F TR IS45S32800J-7TLA2 AS4C256M16D3LC-12BCN IS66WVH32M8DALL-166B1LI AS4C16M16SB-6TIN
AS4C16M16SB-7TCN AS4C2M32SA-6TINTR AS4C16M16SB-6BIN IS66WVO32M8DALL-200BLI-TR IS66WVO32M8DBLL-133BLITR IS43LD32320C-18BLI IS46TR16K01S2AL-125KBLA2 MT48LC64M8A2P-75:C TR