

## Au53x5\_x4\_x2 Family of Parts: Quad Frequency Translations and Jitter Clean Up Synthesizer

### **General Description**

The Au53x5, Au53x4 and Au53x2 are a family of programmable Quad Fractional Frequency translation based jitter attenuating clock synthesizer parts with flexible input to output frequency translation options. It supports up to 4 input clocks that are common for all the 4 fractional translations and provides 10 (Au5315/25), 4 (Au5314/24) or 2 (Au5312/22) clock outputs. The clock outputs can be derived from the 4 PLLs in a highly flexible manner.

They are fully programmable with the I2C/SPI interface or an on chip, two time programmable, non-volatile memory for factory pre-programmed devices.

Using advanced design technology, they provide excellent integrated jitter performance as well as low frequency offset noise performance while working reliably in the ambient temperature range from -40 °C to 85 °C. The chip has best-in-class transient performance features in terms of clock switching transients and repeatable input to output delays.

#### Nomenclature:

Au5315/25: 4 input, 10 output, 64-QFN 9 mm x 9 mm Au5314/24: 4 input, 4 output, 44-QFN 7 mm x 7 mm Au5312/22: 4 input, 2 output, 44-QFN 7 mm x 7 mm Au531x: VDDIN = VDD = VDDIO = 2.5V/3.3V Au532xBC1:VDDIN =3.3V,VDD = 1.8V/2.5V/3.3V, VDDIO = 1.8V Au532xBC2:VDDIN =3.3V,VDD = 1.8V/2.5V/3.3V, VDDIO = 3.3V

#### **Applications:**

- Carrier Ethernet,
- OTN Equipment,
- Microwave Backhaul,
- Gigabit Ethernet,
- Wireless Infrastructure,
- Network Line Cards,
- Small Cells,
- Data Center/Storage,
- SONET/SDH,
- Test / Instrumentation,
- Broadcast Video

### **Features**

•

- Flexible quad PLL frequency translation from a common input: 4 fractional output domains from single input
- Fully Integrated Fractional N PLLs with integrated VCO and programmable loop filter (1 mHz to 4 kHz)
- Wide frequency support
  - Differential Output from 8 KHz to 2.1 GHz
  - Single Ended Output from 8 KHz to 250 MHz
  - Support for 1 Hz frequency on one output
  - Differential Input from 8 KHz to 2.1 GHz
  - Single Ended Input from 8 KHz to 250 MHz
  - Multiple Crystals / XO / TCXO / OCXO support
- LVPECL, CML, HCSL, LVDS and LVCMOS Outputs
- 150 fs typical rms integrated jitter performance
- Synchronized, holdover or free run operation modes
- Meets G.8262 EEC Option 1,2(Sync E)
- Hitless input clock switching: Auto or manual
  - Sub 50 ps phase build out mode transients
  - Phase Propagation with programmable slopes
  - Frequency ramp for plesiochronous clocks with programmable slopes
  - Robust and fast cycle slip and frequency step detection for input frequency steps (Clean frequency tracking for large frequency steps)
- Excellent Close-in Phase noise performance with no external discrete VCXOs or passive external filters
- Digitally Controlled Oscillator mode: to 0.005 ppb
- Programmable Output Delay Control
- Programmable Frequency Ramp Slopes for Switching Pleisochronous Clocks
- Indicators: Lock Loss, Clock Loss, Frequency Drift
- Repeatable Input to Output delays for each power up of chip
  - Zero Delay Buffer mode also possible on any one PLL
  - Output wake up sync with an independent clock also possible









## **Table of Contents**

| Gen  | neral Description                                                                     | 1  |
|------|---------------------------------------------------------------------------------------|----|
| Fea  | tures                                                                                 | 1  |
| Tab  | le of Contents                                                                        | 3  |
| List | of Tables                                                                             | 4  |
| List | of Figures                                                                            | 5  |
| 1    | Pin Description                                                                       | 6  |
| 2    | Electrical Characteristics                                                            | 12 |
| 3    | Functional Description                                                                | 23 |
| 4    | Master and Slaves: Architecture Description and Programming Procedures                | 31 |
| 5    | Input Slave Description                                                               | 35 |
| 6    | Clock Monitor Slave Description                                                       |    |
| 6.   | .1 Fault Monitoring                                                                   |    |
|      | <ul> <li>6.1.1 Clock Loss Monitors</li> <li>6.1.2 Frequency Drift Monitors</li> </ul> |    |
|      | <ul><li>6.1.2 Frequency Drift Monitors</li><li>6.1.3 Lock Loss Monitors</li></ul>     |    |
|      | 6.1.4 XO Clock Loss Monitors                                                          |    |
| 7    | Output Slave Description                                                              |    |
| 8    | PLL Slave Description                                                                 | 40 |
| 9    | PLL Input Selection: Manual and Hitless Switching                                     | 41 |
| 10   | Zero Delay Mode                                                                       | 42 |
| 11   | PLL Bandwidth Control                                                                 | 43 |
| 12   | PLL Crystal Clock Reference                                                           | 44 |
| 13   | PLL Lock Loss Defect Monitoring                                                       | 45 |
| 14   | PLL DCO Mode operation                                                                | 46 |
| 15   | Package Information                                                                   | 47 |
| 16   | Output Termination Information                                                        | 49 |
| 17   | Input Termination Information                                                         | 54 |
| 18   | Crystal Pathway Connectivity Options                                                  | 57 |
| 19   | Ordering Information                                                                  | 60 |
| 20   | Revision History                                                                      | 61 |
| 21   | Trademarks                                                                            | 62 |
| 22   | Contact Information                                                                   | 63 |
|      |                                                                                       |    |



## **List of Tables**

| Table 1 Pin Description                                    | 7    |
|------------------------------------------------------------|------|
| Table 2 Absolute Maximum Ratings                           | . 12 |
| Table 3 Operating Temperatures and Thermal Characteristics | . 12 |
| Table 4 DC Electrical Characteristics                      | . 13 |
| Table 5 Input Clock Characteristics                        | . 14 |
| Table 6 Serial and Clock Input                             | . 15 |
| Table 7 Output Serial and Status Pin                       | . 15 |
| Table 8 Output Clock Characteristics                       |      |
| Table 9 Fault Monitoring Indicators                        |      |
| Table 10 Crystal Requirements                              | . 18 |
| Table 11 Output RMS Jitter in Frequency Translation Modes  | . 18 |
| Table 12 Close In Offset Phase Noise                       | . 19 |
| Table 13 Power Supply Rejection                            | . 20 |
| Table 14 Adjacent Output Cross Talk                        | . 20 |
| Table 15 Output Clock Specifications                       | . 21 |
| Table 16 PIF Description                                   | . 30 |
| Table 17 Ordering Information for Au5315                   | . 60 |
| Table 18 Ordering Information for Au5325                   | . 60 |
| Table 19 Revision History                                  | . 61 |



# **List of Figures**

| Figure 1 Functional Overview                                                                        |    |
|-----------------------------------------------------------------------------------------------------|----|
| Figure 2 Au5315 & Au5325 Top View                                                                   | 6  |
| Figure 3 Au5314 & Au5324 Top View                                                                   | 6  |
| Figure 4 Au5312 & Au5322 Top View                                                                   |    |
| Figure 5 Representative Phase Noise Measurement                                                     | 19 |
| Figure 6 Representative Close In Phase Noise Measurement                                            | 20 |
| Figure 7 Au5315 & Au5325 Overall Architecture                                                       | 23 |
| Figure 8 Au5314 & Au5324 Overall Architecture                                                       | 24 |
| Figure 9 Au5312 & Au5322 Overall Architecture                                                       | 25 |
| Figure 10 Au5315 & Au5325 Overall Hierarchy of Clocks                                               | 26 |
| Figure 11 Au5314 & Au5324 Overall Hierarchy of Clocks                                               | 26 |
| Figure 12 Au5312 & Au5322 Overall Hierarchy of Clocks                                               | 27 |
| Figure 13 Input Clock Distribution                                                                  | 27 |
| Figure 14 PLL Dividers                                                                              | 28 |
| Figure 15 Au5315 & Au5325 Output Clock Distribution                                                 | 28 |
| Figure 16 Au5314 & Au5324 Output Clock Distribution                                                 | 29 |
| Figure 17 Au5312 & Au5322 Output Clock Distribution                                                 | 29 |
| Figure 18 Master Memory Structure                                                                   | 31 |
| Figure 19 Slave Memory Structure                                                                    | 32 |
| Figure 20 Master Wake-up Finite State Machine                                                       | 33 |
| Figure 21 Slave Wake-up Finite State Machine                                                        | 34 |
| Figure 22 PLL Architecture                                                                          | 40 |
| Figure 23 Zero Delay Mode Set Up: PLLA in ZDB mode with OUT0T routed in to IN3 for the ZDB feedback | 42 |
| Figure 24 Au53x5: 64-QFN Package Dimensions                                                         | 47 |
| Figure 25 Au53x4 and Au53x2: 44-QFN Package Dimensions                                              | 48 |
| Figure 26 LVPECL DC Termination to VDDO – 2V                                                        | 49 |
| Figure 27 LVPECL Alternate DC Termination: Thevenin Equivalent                                      | 49 |
| Figure 28 DC Coupled LVDS Termination                                                               | 50 |
| Figure 29 DC Coupled CML                                                                            | 50 |
| Figure 30 AC Coupled Receiver side resistive Termination options                                    | 51 |
| Figure 31 Alternate AC Coupled LVPECL with DC coupled resistors on Chip side                        | 52 |
| Figure 32 DC Coupled LVCMOS                                                                         | 52 |
| Figure 33 HCSL AC Coupled Termination. Source Terminated 50 Ohm                                     | 53 |
| Figure 34 HCSL DC Coupled Termination. Source Terminated 50 Ohm                                     | 53 |
| Figure 35 AC Coupled Differential LVDS Input / Other AC Coupled Driver without DC Terminations      | 54 |
| Figure 36 AC Coupled Differential LVPECL or CML                                                     | 54 |
| Figure 37 DC Coupled Single Ended Driver                                                            | 55 |
| Figure 38 AC Coupled Single Ended Driver with 50 Ohm Termination on receiver (chip) side            | 55 |
| Figure 39 AC Coupled Single Ended LVCMOS input without 50 Ohm Termination                           | 56 |
| Figure 40 Crystal Connection                                                                        | 57 |
| Figure 41 CMOS XO Connection                                                                        | 58 |
| Figure 42 Differential XO Connection                                                                | 59 |



### **1** Pin Description







Figure 4 Au5312 & Au5322 Top View

| Pin Name |          |        | Pin    |        | Function                                                                                                                                                         | Comments                                                                                                         |
|----------|----------|--------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Pin Name | I/О Туре | Au53x5 | Au53x4 | Au53x2 | Function                                                                                                                                                         | Comments                                                                                                         |
| INOP     | Input    | 63     | 43     | 43     | True input for IN0<br>differential pair. Input<br>for LVCMOS IN0 input.<br>Need series external<br>capacitor for<br>differential input.                          |                                                                                                                  |
| INON     | Input    | 64     | 44     | 44     | Complement input for<br>IN0 differential pair.<br>Ground with capacitor<br>for LVCMOS IN0 input.<br>Need series external<br>capacitor for<br>differential input. | IN0 / IN1 / IN2 / IN3<br>inputs can be used<br>for output clock<br>synchronization. An<br>active clock and three |
| IN1P     | Input    | 1      | 1      | 1      | True input for IN1<br>differential pair. Input<br>for LVCMOS IN1 input.<br>Need series external<br>capacitor for<br>differential input.                          | spare clocks are<br>chosen such that the<br>same choice holds for<br>all PLLs.                                   |
| IN1N     | Input    | 2      | 2      | 2      | Complement input for<br>IN1 differential pair.<br>Ground with capacitor<br>for LVCMOS IN1 input.<br>Need series external<br>capacitor for<br>differential input. |                                                                                                                  |

#### Table 1 Pin Description



| Pin Name I/O Type Pin |         |        |        |        | Function                                                                                                                                                         | Comments                           |
|-----------------------|---------|--------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| Pin Name              | ио туре | Au53x5 | Au53x4 | Au53x2 |                                                                                                                                                                  | Comments                           |
| IN2P                  | Input   | 14     | 10     | 10     | True input for IN2<br>differential pair. Input<br>for LVCMOS IN2 input.<br>Need series external<br>capacitor for<br>differential input.                          |                                    |
| IN2N                  | Input   | 15     | 11     | 11     | Complement input for<br>IN2 differential pair.<br>Ground with capacitor<br>for LVCMOS IN2 input.<br>Need series external<br>capacitor for<br>differential input. |                                    |
| IN3P                  | Input   | 61     | 41     | 41     | True input for IN3<br>differential pair. Input<br>for LVCMOS IN3 input.<br>Need series external<br>capacitor for<br>differential input.                          |                                    |
| IN3N                  | Input   | 62     | 42     | 42     | Complement input for<br>IN3 differential pair.<br>Ground with capacitor<br>for LVCMOS IN3 input.<br>Need series external<br>capacitor for<br>differential input. |                                    |
| GND                   | Power   | EPAD   | EPAD   | EPAD   | Electrical and Package Ground                                                                                                                                    | Exposed Ground on the bottom E-PAD |
| OUTOP                 | Output  | 28     | 20     | 20     | Output 0 True Output or Output 0 LVCMOS.                                                                                                                         |                                    |
| OUTON                 | Output  | 27     | 19     | 19     | Output 0 Complement<br>Output or Output 0<br>LVCMOS.                                                                                                             |                                    |
| OUT1P                 | Output  | 31     | -      | -      | Output 1 True Output or Output 1 LVCMOS.                                                                                                                         |                                    |
| OUT1N                 | Output  | 30     | -      | -      | Output 1 Complement<br>Output or Output 1<br>LVCMOS.                                                                                                             |                                    |
| OUT2P                 | Output  | 35     | 25     | 25     | Output 2 True Output or Output 2 LVCMOS.                                                                                                                         |                                    |
| OUT2N                 | Output  | 34     | 24     | 24     | Output 2 Complement<br>Output or Output 2<br>LVCMOS.                                                                                                             | LVPECL, LVDS,<br>HCSL, CML and     |
| OUT3P                 | Output  | 38     | -      | -      | Output 3 True Output or Output 3 LVCMOS.                                                                                                                         | LVCMOS support.                    |
| OUT3N                 | Output  | 37     | -      | -      | Output 3 Complement<br>Output or Output 3<br>LVCMOS.                                                                                                             |                                    |
| OUT4P                 | Output  | 42     | -      | -      | Output 4 True Output or Output 4 LVCMOS.                                                                                                                         |                                    |
| OUT4N                 | Output  | 41     | -      | -      | Output 4 Complement<br>Output or Output 4<br>LVCMOS.                                                                                                             |                                    |
| OUT5P                 | Output  | 45     | 31     | -      | Output 5 True Output or Output 5 LVCMOS.                                                                                                                         |                                    |
| OUT5N                 | Output  | 44     | 30     | -      | Output 5 Complement<br>Output or Output 5<br>LVCMOS.                                                                                                             |                                    |
| OUT6P                 | Output  | 51     | 36     | -      | Output 6 True Output<br>or Output 6 LVCMOS.                                                                                                                      |                                    |



| Pin Name VO Turne Pin |          | Franction | Commonto     |              |                                                                                                                                                                    |                                                                                        |
|-----------------------|----------|-----------|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Pin Name              | I/О Туре | Au53x5    | Au53x4       | Au53x2       | Function                                                                                                                                                           | Comments                                                                               |
| OUT6N                 | Output   | 50        | 35           | -            | Output 6 Complement<br>Output or Output 6<br>LVCMOS.                                                                                                               |                                                                                        |
| OUT7P                 | Output   | 54        | -            | -            | Output 7 True Output or Output 7 LVCMOS.                                                                                                                           |                                                                                        |
| OUT7N                 | Output   | 53        | -            | -            | Output 7 Complement<br>Output or Output 7<br>LVCMOS.                                                                                                               |                                                                                        |
| OUT0BP                | Output   | 24        | -            | -            | Output 0B True Output or Output 0B LVCMOS.                                                                                                                         |                                                                                        |
| OUT0BN                | Output   | 23        | -            | -            | Output 0B<br>Complement Output or<br>Output 0B LVCMOS.                                                                                                             |                                                                                        |
| OUT0TP                | Output   | 59        | -            | -            | Output 0T True Output or Output 0T LVCMOS.                                                                                                                         |                                                                                        |
| OUT0TN                | Output   | 58        | -            | -            | Output 0T Complement<br>Output or Output 0T<br>LVCMOS.                                                                                                             |                                                                                        |
| VDDIN                 | Power    | 13        | 8,9          | 8,9          | Power Supply Voltage pin                                                                                                                                           | Decoupling capacitor<br>close to supply pin<br>required.                               |
| VDD                   | Power    | 46,60     | 32,39,<br>40 | 32,39,<br>40 | Power Supply Voltage pin                                                                                                                                           | Multiple Supply Pins,<br>Decoupling capacitor<br>close to each supply<br>pin required. |
| VDDS                  | Power    | -         | 26           | 26,29,<br>34 | Following Status<br>signals are referred to<br>VDDS:<br>Au53x4:<br>(LOLb, LOS_XOb)<br>Au53x2:<br>(LOLb, LOS_XOb,<br>CL0b, CL1b, CL2b,<br>CL3b)                     |                                                                                        |
| IN_SEL0               | Input    | 3         | 3            | 3            | Input Clock Selection                                                                                                                                              |                                                                                        |
| IN_SEL1               | Input    | 4         | 37           | 37           | for Manual selection of<br>active clock. Can be left<br>floating or pulled down<br>to GND if not used.                                                             |                                                                                        |
| FLEXIO3               | Output   | 5         | -            | -            | Flexible Status GPIO.<br>Can be left floating or<br>pulled down to GND if<br>not used.                                                                             |                                                                                        |
| RSTB                  | Input    | 6         | 17           | 17           | Active low reset internally pulled up to VDDIO; Pull Up Resistor to VDDIO of fixed value (25 K $\Omega$ ). Can be left floating or pulled up to VDDIO if not used. | Active low signal<br>performs a complete<br>reset of the part                          |
| OEb                   | Input    | 11        | 12           | 12           | Used to disable (when<br>1) all the output clocks.<br>Can be left floating or<br>pulled down to GND if<br>not used.                                                |                                                                                        |
| INTRb                 | Output   | 12        | 33           | 33           | Active low indicator of programmable sticky notifies. Can be left floating if not used.                                                                            |                                                                                        |



| Pin Pin   |                   |        |        | E-mation Original |                                                                                                                                                               |                                             |
|-----------|-------------------|--------|--------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Pin Name  | I/О Туре          | Au53x5 | Au53x4 | Au53x2            | Function                                                                                                                                                      | Comments                                    |
| SCLK      | Input             | 16     | 14     | 14                | I2C Serial Interface<br>Clock or SPI Clock<br>Input. Pull Up Resistor<br>to VDDIO of fixed value<br>$(25 \text{ K}\Omega)$ .                                  |                                             |
| SDO       | Output            | 17     | 15     | 15                | Serial Data Output (SPI<br>Interface). In I2C mode<br>this is the A1 address<br>pin (see I2C section).                                                        |                                             |
| SDAIO     | Input /<br>Output | 18     | 13     | 13                | I2C Serial Interface<br>Data (SDA) / SPI Input<br>data (SDI).                                                                                                 |                                             |
| CSB       | Input             | 19     | 16     | 16                | Chip Select for the SPI<br>Interface. In I2C mode<br>this is the A0 address<br>pin (see I2C section).                                                         |                                             |
| FDEC      | Input/Output      | 25     | -      | -                 | DCO Decrement. Can<br>be left floating or pulled<br>down to GND if not<br>used.                                                                               |                                             |
| I2C1_SPI0 | Input             | 39     | 38     | 38                | ChoosebetweenSPI(0)andI2C(1)interface being used.                                                                                                             |                                             |
| LOLb      | Output            | 47     | 27     | 27                | Loss of Lock Indicator<br>(NOR value of all PLLs'<br>LOL active high<br>indicators comes out<br>on the LOLb pin). Can<br>be left floating if not<br>used.     |                                             |
| LOS_XOb   | Output            | -      | 28     | 28                | XO Loss of Lock<br>Indicator. Can be left<br>floating if not used.                                                                                            |                                             |
| CL0b      | Output            | -      | -      | 30                |                                                                                                                                                               |                                             |
| CL1b      | Output            | -      | -      | 31                | Clock Loss Indicators.<br>Can be left floating if                                                                                                             |                                             |
| CL2b      | Output            | -      | -      | 35                | not used.                                                                                                                                                     |                                             |
| CL3b      | Output            | -      | -      | 36                |                                                                                                                                                               |                                             |
| FINC      | Input/Output      | 48     | -      | -                 | DCO Increment. Can<br>be left floating or pulled<br>down to GND if not<br>used.                                                                               |                                             |
| FLEXIO14  | Input/Output      | 55     | -      | -                 | Flexible Outputs can                                                                                                                                          |                                             |
| FLEXIO15  | Input/Output      | 56     | -      | -                 | be used for<br>programmable status<br>monitoring (Refer<br>AN53001 for more<br>information). Can be<br>left floating or pulled<br>down to GND if not<br>used. |                                             |
| {X1, X1G} | Input/Output      | 8,7    | 5,4    | 5,4               | Crystal X1 Pin and accompanying ground pin                                                                                                                    | {X1G, X2G} land on a floating island on the |
| {X2, X2G} | Input/Output      | 9,10   | 6,7    | 6,7               | Crystal X2 Pin and accompanying ground pin                                                                                                                    | PCB                                         |
| VDDO0     | Power             | 26     | 18     | 18                | Output Power Supply<br>for Bank 0 outputs                                                                                                                     | Decoupling capacitor close to each supply   |
| VDDO1     | Power             | 29     | -      | -                 | Output Power Supply<br>for Bank 1 outputs                                                                                                                     | pin required.                               |



| Pin Name | I/О Туре   |              | Pin    |        | Function                                          | Comments |
|----------|------------|--------------|--------|--------|---------------------------------------------------|----------|
| Pin Name |            | Au53x5       | Au53x4 | Au53x2 | Function                                          | Comments |
| VDDO2    | Power      | 33           | 23     | 23     | Output Power Supply for Bank 2 outputs            |          |
| VDDO3    | Power      | 36           | -      | -      | Output Power Supply for Bank 3 outputs            |          |
| VDDO4    | Power      | 40           | -      | -      | Output Power Supply for Bank 4 outputs            |          |
| VDDO5    | Power      | 43           | 29     | -      | Output Power Supply for Bank 5 outputs            |          |
| VDDO6    | Power      | 49           | 34     | -      | Output Power Supply for Bank 6 outputs            |          |
| VDDO7    | Power      | 52           | -      | -      | Output Power Supply for Bank 7 outputs            |          |
| VDDO0T   | Power      | 57           | -      | -      | Output Power Supply for Bank 8 outputs            |          |
| VDD00B   | Power      | 22           | -      | -      | Output Power Supply for Bank 9 outputs            |          |
| NC       | No Connect | 20,21,<br>32 | 21,22  | 21,22  | No connect. This pin is not connected to the die. |          |

 VDDIO is the voltage used for all the status GPIOs and the serial interface. The default voltage for VDDIO can be chosen as either VDDIN or VDD through the programmable GUI (Enabled only on selected GUI variants). Configure VDDIO as VDD and VDDIN using 0x23[7] on Page0 as per below table:

| Variant   | Default VDDIO Power Up | VDDIO=VDD                  | VDDIO=VDDIN                |
|-----------|------------------------|----------------------------|----------------------------|
| Au531x    | VDDIN                  | 0x23[7]=1, Page0           | 0x23[7]=0, Page0           |
| Au532xBC1 | VDD                    | 0x23[7]=0, Page0 (Default) | Not Supported              |
| Au532xBC2 | VDDIN                  | Not Supported              | 0x23[7]=1, Page0 (Default) |

- 2. All digital input/output GPIOs (FLEXIOs) have an on-chip 25 kΩ pull down resistor to ePAD ground (unless mentioned otherwise) and can be left unconnected if not used.
- 3. The I2C1\_SPI0 pad has a an on-chip 25 k $\Omega$  pull up resistor to indicate default mode of communication as I2C unless this pin is pulled down on the board to indicate the SPI mode.
- 4. In I2C mode, the serial data and clock have an on-chip 25 kΩ pull up resistor to VDDIO.
- 5. The RSTB pin has an on-chip 25 kΩ pull up resistor to VDDIO. Writing 0xFE[0] to 1 with delay additon of 10ms has the same effect as the pulling RSTB pin to GND for chip reset.
- 6. SDO and CSB pins are used to set the I2C default address as 0x69 when floating since SDO and CSB has 25k pull down and pull up to GND and VDDIN respectively. Otherwise the I2C address can be changed as 11010{SDO},{CSB} by forcing the SDO and CSB externally to VDDIN or GND accordingly.
  - The chip can be reset from the register map by writing address 0xFE as 0x01 using the current I2C address.
  - To disable reset from register map by writing 0xFE register as 0x00, Address needs to be 0b11010{SDO}{CSB},
     5 MSB address bits are 11010, LSB 2 bits are the state of SDO and CSB pins. If these pins are floating, use 0x69 as the address. At all other times default slave address chosen for the part can be used.



## 2 Electrical Characteristics

| Description                                                      | Conditions                         | Symbol             | Min   | Тур | Max   | Units |
|------------------------------------------------------------------|------------------------------------|--------------------|-------|-----|-------|-------|
| Core supply voltage,<br>Analog Input                             |                                    | Vddin              | -0.5  |     | +3.63 | V     |
| Core supply voltage,<br>PLL                                      |                                    | Vdd                | -0.5  |     | +3.63 |       |
| Output bank supply voltage                                       |                                    | Vddo               | -0.5  |     | +3.63 | V     |
| Input voltage, All Inputs                                        | Relative to GND                    | VIN                | -0.5  |     | +3.63 | V     |
| XO Inputs <sup>3</sup>                                           | Relative to GND                    | V <sub>xo</sub>    | -0.5  |     | +1.4  | V     |
| I2C Bus input voltage                                            | SCLK, SDAT pins                    | V <sub>INI2C</sub> | -0.5  |     | +3.63 | V     |
| SPI Bus input voltage                                            |                                    | VINSPI             | -0.5  |     | +3.63 | V     |
| Storage temperature                                              | Non-functional, Non-<br>Condensing | Ts                 | -55   |     | +150  | °C    |
| Programming<br>Temperature                                       |                                    | T <sub>PROG</sub>  | +25   |     | +85   | °C    |
| Maximum Junction<br>Temperature in<br>Operation                  |                                    | Тјст               |       |     | +125  | °C    |
| Programming Voltage<br>(for Programming the<br>OTP Fuse Memory). |                                    | Vprog              | 2.375 | 2.5 | 2.625 | V     |
| ESD (human body model)                                           | JESD22A-114                        | ESDHBM             |       |     | 2000  | V     |
| Latchup                                                          | JEDEC JESD78D                      | LU                 |       |     | 100   | mA    |

#### Table 2 Absolute Maximum Ratings

Notes:

1. Exceeding maximum ratings may shorten the useful life of the device.

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress
ratings only and functional operation of the device at these or at any other conditions beyond those indicated under the DC
Electrical Characteristics is not implied. Exposure to Absolute-Maximum-Rated conditions for extended periods may affect device
reliability or cause permanent device damage.

3. Refer to AN53012 for the additonal information on the absolute minimum and maximum voltage on XO Inputs before and after the chip power up.

| Table 3 Operating Temperatures an | d Thermal Characteristics |
|-----------------------------------|---------------------------|
|-----------------------------------|---------------------------|

| Description                                  | Conditions                      | Symbol          | Min  | Тур  | Max  | Units |  |  |  |  |
|----------------------------------------------|---------------------------------|-----------------|------|------|------|-------|--|--|--|--|
| Ambient temperature                          |                                 | TA              | -40  | _    | +85  | °C    |  |  |  |  |
| Junction temperature                         |                                 | TJ              |      |      | +125 | °C    |  |  |  |  |
| Au5315 / Au5325: 64-Q                        | Au5315 / Au5325: 64-QFN package |                 |      |      |      |       |  |  |  |  |
| <b>T</b> I 1 <b>D</b> 14                     | Still Air                       | θ <sub>JA</sub> |      | 25.5 |      | °C/W  |  |  |  |  |
| Thermal Resistance<br>Junction to Ambient    | Air Flow 1m/s                   |                 |      | 20.8 |      | °C/W  |  |  |  |  |
| Junction to Amplent                          | Air Flow 2m/s                   |                 |      | 19.6 |      | °C/W  |  |  |  |  |
| Thermal Resistance<br>Junction to Case       |                                 | θ <sub>JC</sub> |      | 8.70 |      |       |  |  |  |  |
| Thermal Resistance<br>Junction to Board      |                                 | θјв             | 7.07 |      |      | °C/W  |  |  |  |  |
| Thermal Resistance<br>Junction to Top Center |                                 | Ψυτ             |      | 0.2  |      |       |  |  |  |  |
| Au5314 / Au5324, Au53                        | 12 / Au5322: 44-QFN             | package         |      |      |      |       |  |  |  |  |
| <b>T</b> 1 <b>D</b> 17                       | Still Air                       | θ <sub>JA</sub> |      | 25.1 |      | °C/W  |  |  |  |  |
| Thermal Resistance<br>Junction to Ambient    | Air Flow 1m/s                   |                 |      | 20.6 |      | °C/W  |  |  |  |  |
|                                              | Air Flow 2m/s                   |                 | 19.4 |      | °C/W |       |  |  |  |  |
| Thermal Resistance<br>Junction to Case       |                                 | θ <sub>JC</sub> |      | 9.4  |      | °C/W  |  |  |  |  |



| Description                                  | Conditions | Symbol          | Min | Тур  | Max | Units |
|----------------------------------------------|------------|-----------------|-----|------|-----|-------|
| Thermal Resistance<br>Junction to Board      |            | θ <sub>JB</sub> |     | 4.42 |     | °C/W  |
| Thermal Resistance<br>Junction to Top Center |            | Ψлт             |     | 0.2  |     | °C/W  |

#### **Table 4 DC Electrical Characteristics**

| Description                                                   | Conditions                                                               | Symbol                           | Min    | Тур  | Мах   | Units |
|---------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------|--------|------|-------|-------|
| Au5315 / Au5314 / Au53                                        |                                                                          | Symbol                           | IVIIII | тур  | IVIAA | Units |
| Supply voltage, Analog                                        | 2.5 V range: ± 5%                                                        |                                  | 2.375  | 2.50 | 2.625 | V     |
| Input Pathways and<br>XTAL Pathways                           | 3.3 V range: ±10%                                                        | V <sub>DDIN</sub> <sup>[1]</sup> | 2.97   | 3.3  | 3.63  | V     |
| •                                                             | 2.5 V range: ±5 %                                                        |                                  | 2.375  | 2.50 | 2.625 | V     |
| Supply voltage, PLL                                           | 3.3 V range: ±10%                                                        | Vdd                              | 2.97   | 3.3  | 3.63  | V     |
| Au5325 / Au5324 / Au53                                        | •                                                                        |                                  |        |      |       |       |
| Supply voltage, Analog<br>Input Pathways and<br>XTAL Pathways | 3.3 V range: ±10%                                                        | V <sub>DDIN</sub>                | 2.97   | 3.3  | 3.63  | V     |
|                                                               | 1.8 V range: ±5%                                                         |                                  | 1.71   | 1.80 | 1.89  | V     |
| Supply voltage, PLL                                           | 2.5 V range: ±5 %                                                        | Vdd                              | 2.375  | 2.50 | 2.625 | V     |
|                                                               | 3.3 V range: ±10%                                                        |                                  | 2.97   | 3.3  | 3.63  | V     |
| All Variants                                                  |                                                                          |                                  |        |      |       |       |
|                                                               | 1.8 V range: ±5%                                                         |                                  | 1.71   | 1.80 | 1.89  | V     |
| Supply Voltage, Output<br>Drivers                             | 2.5 V range: ±5%                                                         | Vddo                             | 2.375  | 2.50 | 2.625 | V     |
| Divers                                                        | 3.3 V range: ±10%                                                        |                                  | 2.97   | 3.3  | 3.63  | V     |
|                                                               | 1.8 V range: ±5%                                                         |                                  | 1.71   | 1.80 | 1.89  | V     |
| Programmable Status<br>Supply for selected IOs                | 2.5 V range: ±5%                                                         | V <sub>DDS</sub>                 | 2.375  | 2.50 | 2.625 | V     |
| Supply for selected tos                                       | 3.3 V range: ±10%                                                        |                                  | 2.97   | 3.3  | 3.63  | V     |
| Au5315 / Au5314 / Au53                                        | 12 (VDDIN = VDD = 3.3 V                                                  | )                                |        |      |       |       |
| Total Power Dissipation<br>(2.5V LVDS Outputs @<br>156.25M)   | 4 PLLs, 10 Outputs<br>(4 Independent<br>Fractional Translations)         | Pd                               |        | 1550 | 1860  | mW    |
| 150.2510)                                                     | 1 PLL, 2 Outputs                                                         |                                  |        | 365  | 438   | mW    |
| Au5315 / Au5314 (VDDI                                         | N = VDD = 2.5 V)                                                         |                                  |        |      |       |       |
| Total Power Dissipation<br>(2.5V LVDS Outputs @<br>156.25M)   | 4 PLLs, 10 Outputs<br>(4 Independent<br>Fractional Translations)         | Pd                               |        | 1280 | 1536  | mW    |
|                                                               | 1 PLL, 2 Outputs                                                         |                                  |        | 300  | 360   | mW    |
| Au5325 / Au5324 (VDDI                                         | N = 3.3 V, VDD = 1.8 V)                                                  |                                  |        |      | •     |       |
| Total Power Dissipation<br>(2.5V LVDS Outputs @<br>156.25M)   | 4 PLLs, 10 Outputs<br>(4 Independent<br>Fractional Translations)         | Pd                               |        | 1054 | 1265  | mW    |
| 100.2010                                                      | 1 PLL, 2 Outputs                                                         |                                  |        | 250  | 300   | mW    |
| All Variants                                                  |                                                                          |                                  | -      | -    |       |       |
| Supply Current, VDDIN                                         | All Four Inputs assumed to be enabled                                    |                                  |        | 18   | 21.6  | mA    |
| Supply Current, VDD                                           | All Four PLLs and All<br>10 Outputs enabled<br>(Maximum current<br>mode) | ססן                              |        | 340  | 408   | mA    |
| Power supply current,<br>VDDO                                 | LVPECL, output pair terminated 50 $\Omega$ to V $\pi$ (VDDO – 2 V).      | IDDO <sup>[2,3,4,5,6]</sup>      |        | 40   | 48    | mA    |



| Description                   | Conditions                                                                                                                  | Symbol                        | Min | Тур | Max  | Units |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|------|-------|
|                               | LVPECL2, output pair<br>terminated 50 $\Omega$ to V <sub>TT</sub><br>(VDDO – 2 V) or 0 V<br>without common mode<br>current. |                               |     | 28  | 36   | mA    |
| Power supply current,<br>VDDO | CML, output pair terminated 50 $\Omega$ to VDDO                                                                             | IDDO <sup>[2,3,4,5,6,7]</sup> |     | 20  | 24   | mA    |
| Power supply current,<br>VDDO | HCSL, output pair with HCSL termination                                                                                     | DDO <sup>[2,3,4,5,6,7]</sup>  |     | 27  | 36   | mA    |
| Power supply current,<br>VDDO | LVDS, output pair terminated with an AC or DC Coupled diff $100 \Omega$                                                     | IDDO <sup>[2,3,4,5,6,7]</sup> |     | 16  | 19.2 | mA    |
| Power supply current,<br>VDDO | LVDS Boost, output pair terminated with an AC or DC Coupled diff 100 $\Omega$                                               | IDDO <sup>[2,3,4,5,6,7]</sup> |     | 20  | 24   | mA    |
| Power supply current,<br>VDDO | LVCMOS, 250 MHz,<br>2.5 V output, 5-pF load                                                                                 | DDO <sup>[2,3,4,5,6,7]</sup>  |     | 15  | 18   | mA    |

- VDD and VDDIN are independent supplies that are expected to be at the same voltage level (either 3.3 V or 2.5 V) for Au531x parts. For Au532x parts VDDIN = 3.3 V and VDD = 1.8V/2.5V/3.3V is the recommended supply combination. Additional current consumption of 3 mA for a third overtone crystal instead of a fundamental mode crystal.
- LVPECL and LVDS Boost standards are supported for VDDO = {2.5 V, 3.3 V}. LVPECL2, HCSL, CML and LVDS standards are supported for VDDO = {1.8 V, 2.5 V, 3.3 V}.
- 3. LVPECL mode provides 6mA of common mode current on each output. LVPECL2 mode does not provide this common mode current.
- 4. A 50 Ω Termination resistor with a DC bias of VDDO 2 V for LVPECL standards is supported for VDDO = {2.5 V, 3.3 V}.
- 5. IDDOx Output driver supply current specified for one output driver in the table. This includes current in each of the output module that includes output dividers, drivers and clock distributions.
- 6. The LVDS Boost Mode and the LVDS Mode can be used for AC Coupled output terminations. LVDS Boost provides an LVPECL like swing with an AC Coupled 100 Ω Differential termination.
- 7. Refer to Output Termination Information in the data sheet for the descipription of the various terminations that are supported. For efuse programming in Au532x parts, VDD alongwith VDDIN can be set to 2.5 V and has no reliability concerns.

| Parameter                                                                                | Conditions                                     | Symbol                      | Min              | Тур              | Max    | Unit |
|------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------|------------------|------------------|--------|------|
| Standard Input Buffer with                                                               | Differential or Single-Ended                   | I — AC-couple               | d (IN0/IN0, IN1/ | IN1, IN2/IN2, IN | 3/IN3) |      |
|                                                                                          | Differential                                   |                             | 0.008            | —                | 2100   | MHz  |
| Input Frequency Range                                                                    | All Single-ended signals<br>(including LVCMOS) | f <sub>IN</sub>             | 0.008            | —                | 250    | MHz  |
| Voltage Swing (Differential                                                              | AC-coupled $f_{IN}$ < 400 MHz                  |                             | 100              | —                |        | mV   |
| Amplitude Peak or Single<br>Ended Peak to Peak for the                                   | 400 MHz < AC-coupled $f_{IN}$ < 750 MHz        | V <sub>IN</sub>             | 225              | —                |        | mV   |
| differential signal) <sup>[1]</sup>                                                      | 750 MHz < AC-coupled fIN<br>< 2100 MHz         |                             | 350              | _                |        | mV   |
| Single Ended AC Coupled<br>Inputs (Single Ended Peak<br>to Peak Input) <sup>[1][4]</sup> | AC-Coupled $f_{IN}$ < 250 MHz                  |                             | 500              | _                | 3600   | mV   |
| Slew Rate [2,3]                                                                          |                                                | SR                          | 400              | _                | —      | V/µs |
| Duty Cycle                                                                               |                                                | DC                          | 40               | —                | 60     | %    |
| Input Capacitance                                                                        |                                                | CIN                         | _                | 0.3              | —      | pF   |
| Innut Desistance                                                                         | AC Coupled SE                                  | D                           | _                | 15               | —      | kΩ   |
| Input Resistance                                                                         | Differential                                   | R <sub>IN</sub>             |                  | 10               | —      | kΩ   |
| Pulsed CMOS Input Buffe                                                                  | r — DC-coupled (IN0, IN1, IN                   | 2, IN3) <sup>[3]</sup>      |                  |                  |        |      |
| Input Frequency                                                                          |                                                | f <sub>IN_PULSED_CMOS</sub> | 0.008            | _                | 250    | MHz  |
| Input Voltage                                                                            |                                                | V <sub>IL</sub>             | -0.2             |                  | 0.4    | V    |

#### **Table 5 Input Clock Characteristics**



| Parameter               | Conditions                      | Symbol               | Min  | Тур | Мах  | Unit      |
|-------------------------|---------------------------------|----------------------|------|-----|------|-----------|
|                         |                                 | VIH                  | 0.8  | —   | —    | V         |
| Slew Rate [2,3]         |                                 | SR                   | 400  | —   | _    | V/µs      |
| Duty Cycle              |                                 | DC                   | 40   | —   | 60   | %         |
| Minimum Pulse Width     | Pulse Input                     | PW                   | 1.6  | —   | —    | ns        |
| Input Resistance        |                                 | R <sub>IN</sub>      | _    | 30  | _    | kΩ        |
| Reference Clock (Applie | d to X1), Can be external XO, 1 | FCXO or OCXC         | )    |     |      |           |
| Reference Clock         | Range for best jitter           | -                    | 48   | -   | 160  | MHz       |
| Frequency               | Overall supported range         | F <sub>IN_REF</sub>  | 37.5 | -   | 160  | MHz       |
| Input Valtage Suring    | Single Ended peak to peak       | V <sub>IN_SE</sub>   | 365  | -   | 2000 | mVpp_se   |
| Input Voltage Swing     | Differential peak to peak       | V <sub>IN_DIFF</sub> | 365  | -   | 2500 | mVpp_diff |
| Slew rate               |                                 | SR                   | 400  | -   | -    | V/us      |
| Duty Cycle              |                                 | DC                   | 40   | -   | 60   | %         |

1. AC Coupled input assumed with series capacitance for differential inputs or single ended AC Coupled inputs. Swing requirement at device pins.

2. Resistor termination for differential input followed by series capacitors for each of true and complement differential input connecting to the device pins.

3. LVCMOS single ended is direct coupled on the true input. Connect complement input to ground with a 100nF capacitor.

4. Single Ended AC coupled Input Swing requirement (Single Ended Peak to Peak Input) [1][4] is for optimal noise performance.

| •                   |            |                 |                                    |     |                                  |      |  |  |
|---------------------|------------|-----------------|------------------------------------|-----|----------------------------------|------|--|--|
| Parameter           | Condition  | Symbol          | Min                                | Тур | Max                              | Unit |  |  |
| land the land       |            | VIL             |                                    |     | $0.3 \times V_{\text{DDIO}}^{1}$ | V    |  |  |
| Input Voltage       |            | Vih             | $0.7 \text{ x } V_{\text{DDIO}^1}$ | —   | _                                | V    |  |  |
| Input Capacitance   |            | CIN             | —                                  | 1   | —                                | pF   |  |  |
| Input Resistance    |            | R <sub>IN</sub> | —                                  | 25  | —                                | kΩ   |  |  |
| Minimum Pulse Width | FINC, FDEC | PW              | 100                                |     | _                                | ns   |  |  |
| Update Rate         | FINC, FDEC | Fur             | —                                  |     | 1                                | μs   |  |  |

#### Table 6 Serial and Clock Input

Notes:

1. VDDIO is the voltage used for all the status GPIOs and the serial interface. The default voltage for VDDIO can be chosen as either VDDIN or VDD with a hard coded eFuse based selection.

#### **Table 7 Output Serial and Status Pin**

| Parameter             | Test Condition          | Symbol          | Min                          | Тур | Max                       | Unit |  |  |
|-----------------------|-------------------------|-----------------|------------------------------|-----|---------------------------|------|--|--|
| All VDDIO based GPIOs |                         |                 |                              |     |                           |      |  |  |
| Output Voltage        | I <sub>он</sub> = -2 mА | V <sub>OH</sub> | V <sub>DDIO</sub> x 0.75     | —   | —                         | V    |  |  |
|                       | $I_{OL} = 2 \text{ mA}$ | V <sub>OL</sub> | —                            | —   | V <sub>DDIO</sub> x 0.25  | V    |  |  |
| All VDD based GPIOs   |                         |                 |                              |     |                           |      |  |  |
| Output Malta as       | I <sub>он</sub> = -2 mА | Vон             | $V_{\text{DDS}} \times 0.75$ |     |                           | V    |  |  |
| Output Voltage        | $I_{OL} = 2 \text{ mA}$ | Vol             | _                            | _   | $V_{\text{DDS}} \ge 0.25$ | V    |  |  |

Notes:

1. VDDIO is the voltage used for all the status GPIOs and the serial interface. The default voltage for VDDIO can be chosen as either VDDIN or VDD with a hard coded eFuse based selection.

| Description                      | Conditions                   | Symbol                               | Min   | Тур | Max   | Units |  |  |
|----------------------------------|------------------------------|--------------------------------------|-------|-----|-------|-------|--|--|
| Differential output<br>frequency | LVPECL, CML, LVDS<br>outputs | F <sub>OUT,DIFF</sub> <sup>[1]</sup> | 1     |     | 2100M | Hz    |  |  |
| Differential output<br>frequency | HCSL outputs                 | Fout, diffh <sup>[1]</sup>           | 1     |     | 700 M | Hz    |  |  |
| Single ended output<br>frequency | LVCMOS outputs               | F <sub>OUN,SE</sub> <sup>[1]</sup>   | 1     |     | 250 M | Hz    |  |  |
| PLL loop bandwidth               | Programmable                 | F <sub>BW</sub>                      | 0.001 |     | 4000  | Hz    |  |  |

### **Table 8 Output Clock Characteristics**



| Description                                                                                                    | Conditions                                                                                                                                 | Symbol                                 | Min   | Тур   | Max | Units |
|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------|-------|-----|-------|
| Jitter peaking                                                                                                 | Meets SONET Jitter<br>Peaking requirements<br>in closed loop                                                                               | $J_{PEAK}$                             |       |       | 0.1 | dB    |
| Time delay before the<br>Historical average for<br>output<br>Frequency is<br>considered.                       | Programmable in register map                                                                                                               | H <sub>DELAY</sub> <sup>[2,3]</sup>    | 0.035 | 0.5   | 35  | S     |
| Length of time for<br>which the Average of<br>the frequency is<br>considered                                   | Programmable in register map                                                                                                               | H <sub>AVG</sub> <sup>[2,3]</sup>      | 0.07  | 1     | 70  | S     |
| Power Supply to I2C or<br>SPI interface ready                                                                  | No I2C transaction<br>valid till 10ms after all<br>power supplies are<br>ramped to 90% of final<br>value.                                  | T <sub>start</sub>                     |       |       | 10  | ms    |
| With Speed-Up mode<br>enabled                                                                                  | Speed-up mode is<br>programmable. This is<br>a Typical number.<br>Actual wake up time<br>depends on fast lock<br>and normal BW<br>settings | Tlock <sup>[4]</sup>                   |       | 300   |     | ms    |
| DCO Mode Frequency<br>Step<br>Resolution                                                                       | Frequency Increment<br>or Decrement<br>resolution. This is<br>controlled through the<br>register map.                                      | F <sub>RES,DCO</sub> <sup>[5]</sup>    |       | 0.005 |     | ppb   |
| Resolution for output delay                                                                                    | Programmable per<br>output clock with this<br>resolution for a total<br>delay of ±7.5 ns                                                   | T <sub>RES</sub> <sup>[6]</sup>        |       | 35    |     | ps    |
| Maximum Phase Hit                                                                                              | Default Hitless<br>Switching Mode (no<br>phase propagation)                                                                                | T <sub>MAX</sub> <sup>[7]</sup>        | -50   |       | 50  | ps    |
| Uncertainty in Input to<br>Output Delay                                                                        | Maximum variation in<br>the static delay from<br>input to output clock<br>between repeated<br>power ups of the chip                        | $\Delta T_{\text{delay}}$              | -175  |       | 175 | ps    |
| Pull Range                                                                                                     |                                                                                                                                            | ω <sub>P</sub>                         |       | 500   |     | ppm   |
| POR to Serial Interface<br>Ready                                                                               |                                                                                                                                            | T <sub>RDY</sub>                       |       |       | 15  | ms    |
| Input to Output Delay in<br>ZDB mode (matched<br>pathways on external<br>feedback, IN0 input,<br>IN3 feedback) |                                                                                                                                            | T <sub>ZDELAY</sub> <sup>[8]</sup>     |       | 100   |     | ps    |
| Temperature Variation<br>of delay in ZDB mode                                                                  |                                                                                                                                            | T <sub>ZDELAY,TMP</sub> <sup>[8]</sup> |       |       | 1   | ps/C  |
| One free run PLL clock<br>on fuse locked parts                                                                 | Using a special mode<br>for fuse locked parts to<br>generate one free run<br>output from one PLL                                           | T <sub>START,Special</sub>             |       |       | 10  | ms    |

2.

3.

1. 1 Hz Output Available only on output OUT0B (OUT0BP, OUT0BN). Range supported is 8 kHz to 2100 MHz for all the other outputs.

- Hitless Switching enables PLL to switch between input clocks when the current clock is lost,
  - a. Clock Loss can be defined as 2 / 4 / 8 / 16 consecutive missing pulses.
  - b. Priority list for the input clocks can be set in the register map independently for each PLL.
  - c. Output is truly hitless (no phase transient and 0 ppb relative error in frequency) for exactly same frequency input clocks that are switched.
  - d. Hitless switching support is both revertive and non-revertive
    - i. Revertive / Non-revertive Support: Assume Clock Input 0 is lost and switch is made to Clock Input 1. Then, PLL reverts to Clock Input 0 when it becomes valid again in Revertive mode. It does not switch back to Clock Input 0 even when it becomes valid again in the non-Revertive mode.
- PLL enters holdover mode when the active input clock and all spare clocks in the clock priority list for hitless switching are lost,
- a. Clock Loss can be defined as 2 / 4 / 8 / 16 consecutive missing pulses



- b. Programmable Clock Loss settings ensure Gapped Clocks can be supported by choosing higher number of missing pulses as the trigger for clock being invalid
- c. Entering hold over mode is supported with the frequency frozen at a historical average determined from the H<sub>DELAY</sub> and H<sub>AVG</sub> settings.
- 4. For low PLL Loop Bandwidths, wake up time can be very large unless the speed up feature is used. The speed up feature provides the user options to use a completely independent loop bandwidth for the wake up transitioning to the regular bandwidth after frequency and phase are locked.
  - a. Fast Lock Bandwidth needs to be less than 100 times smaller than the input clock frequency (divided input at PLL phase detector) for stable and bounded (in time) lock trajectory of the PLL
- 5. The 0.005 ppb specification is for the smallest frequency step resolution available. Larger frequency step resolutions up to 100 ppm can be used also. The frequency resolution for the DCO mode frequency step is independently programmable for each DCO step.
- 6. All output clocks from one specific PLL are phase aligned. Relative delay adjustment is then possible on each clock individually as defined by the T<sub>RES</sub> parameter.
- 7. This test is for 2 inputs at 8M that are switched to get a 622.08M output.
- 8. Both input and feedback at 8 MHz with the delays exactly matched and same slew for both for the chip.

| Description                                                          | Conditions                                                                                                                                                                                                                                      | Symbol                             | Min  | Тур | Max   | Units  |
|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|-----|-------|--------|
| Clock Loss Indicator<br>Thresholds                                   | Clock Loss Indicators<br>can be set on any of<br>the four inputs. Loss of<br>2 / 4 / 8 / 16<br>consecutive pulses can<br>be used to indicate a<br>clock loss.<br>Programmable in the<br>register map.                                           | CL <sub>X</sub> [1,4]              | 2    | 4   | 16    | Pulses |
| Fine Frequency Drift<br>Indicator<br>Thresholds: Step Size           | Frequency drift<br>threshold is<br>programmable in the                                                                                                                                                                                          |                                    |      | ±2  |       | ppm    |
| Fine Frequency Drift<br>Indicator<br>Thresholds: Hysteresis<br>Range | range with the step size<br>resolution specified.<br>Frequency drift<br>hysteresis is                                                                                                                                                           | FD <sub>x</sub> <sup>[2,3,4]</sup> | ±2   |     | ±500  | ppm    |
| Fine Frequency Drift<br>Indicator<br>Thresholds: Range               | programmable in the range with the step size resolution specified.                                                                                                                                                                              |                                    | ±2   |     | ±500  | ppm    |
| Coarse Frequency Drift<br>Indicator Thresholds                       | Coarse Drift Indicators<br>programmable from<br>{Up to ±1600 ppm in<br>steps of ± 100 ppm}                                                                                                                                                      |                                    | ±100 |     | ±1600 | ppm    |
| Lock Loss Indicator<br>Threshold                                     | Lock Loss Indicator<br>threshold is<br>programmable in the<br>range specified from<br>the following choices<br>for setting and clearing<br>LL: {±0.2, ±0.4} ppm,<br>{±2, ±4} ppm,<br>{±20, ±40} ppm,<br>{±200, ±400} ppm,<br>{±2000, ±4000} ppm | LL                                 | ±0.2 |     | ±4000 | ppm    |

#### **Table 9 Fault Monitoring Indicators**

Notes:

1. Clock Loss Indicators are used for:

a. Hitless Switching Triggers

- b. Update in Status Registers in the register map
- 2. Frequency Drift Indicators can use any one of the four inputs or the Crystal / Reference input as the golden reference with respect to which FDx for all other clocks can be recorded in the Status Registers. FDx thresholds for each clock input for each clock can be set independently.
- 3. Coarse and Fine Frequency Drift indicators can be concurrently enabled. This enables the user to detect fast drifting frequencies since detecting fine drifts will take longer measurements.
- 4. Clock loss and Lock loss indicators are available as alerts on flexible IO pins as described in the functional description section of the data sheet.
- Clock Loss can be combined with either of the frequency drift monitors (coarse and fine) to trigger the hitless switching event in the PLLs. The trigger for a hitless switching event in the PLL can therefore be either the Clock Loss event or either of Clock Loss or Frequency Drift.



| Description                   | Conditions                                                                                                                    | Symbol                 | Min | Тур | Max | Units |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|-------|
| High Fundamental Freq         | uency Crystal Reference                                                                                                       | (HFF)                  |     |     |     | •     |
| Crystal Frequency             | Can be supported with a fundamental crystal of 100-160 MHz range.                                                             | XTALIN                 | 100 |     | 160 | MHz   |
| C0 cap for crystal            |                                                                                                                               | XTAL <sub>C0</sub>     |     |     | 2   | pF    |
| CL cap for crystal            | Small range around CL only                                                                                                    | XTALCL                 |     | 5   |     | pF    |
| ESR for crystal               | ESR defined at<br>frequency of oscillation                                                                                    | XTALesr                |     |     | 40  | Ω     |
| Rm1 for crystal               |                                                                                                                               | XTAL <sub>Rm1</sub>    |     |     | 20  | Ω     |
| Power delivered to crystal    | Drive Level to the crystal                                                                                                    | XTALPWR                |     | 100 |     | μW    |
| <b>Third Overtone Crystal</b> |                                                                                                                               |                        |     |     |     |       |
| Crystal Frequency             | Can be supported with<br>an OT3 crystal of 100-<br>160 MHz range.                                                             | XTAL <sub>IN</sub>     | 100 |     | 160 | MHz   |
| C0 cap for crystal            |                                                                                                                               | XTAL <sub>C0</sub>     |     |     | 2   | pF    |
| CL cap for crystal            | Small range around CL only                                                                                                    | XTAL <sub>CL</sub>     |     | 5   |     | pF    |
| ESR for crystal               | ESR defined at<br>frequency of oscillation                                                                                    | XTALESR <sup>[1]</sup> |     |     | 80  | Ω     |
| Rm3 for crystal               |                                                                                                                               | XTAL <sub>Rm3</sub>    |     |     | 40  | Ω     |
| Power delivered to<br>crystal | Drive Level to the<br>crystal                                                                                                 | XTALPWR                |     | 100 |     | μW    |
| Low Frequency Fundam          | nental Crystal (LFF)                                                                                                          |                        |     |     |     |       |
| Crystal Frequency             | Can be supported with<br>a fundamental crystal<br>> 37.5 MHz range. For<br>Best Performance use<br>an LFF crystal<br>> 48 MHz | XTALIN                 | 48  |     | 54  | MHz   |
| C0 cap for crystal            |                                                                                                                               | XTAL <sub>C0</sub>     |     |     | 2   | pF    |
| CL cap for crystal            | Small range around CL only                                                                                                    | XTAL <sub>CL</sub>     |     | 8   |     | pF    |
| ESR for crystal               | ESR defined at<br>frequency of oscillation                                                                                    | XTALESR <sup>[1]</sup> |     |     | 60  | Ω     |
| Rm1 for crystal               |                                                                                                                               | XTAL <sub>Rm1</sub>    |     |     | 40  | Ω     |
| Power delivered to<br>crystal | Drive Level to the<br>crystal                                                                                                 | XTAL <sub>PWR</sub>    |     | 100 |     | μW    |

#### **Table 10 Crystal Requirements**

Notes:

1. ESR relates to the motional resistance Rm with the relationship  $ESR = Rm (1 + C0/CL)^2$ 

#### Table 11 Output RMS Jitter in Frequency Translation Modes

| Description                                                                                                 | Conditions        | Symbol                              | Min | Тур | Max | Units  |
|-------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------|-----|-----|-----|--------|
|                                                                                                             | Fout = 622.08 MHz |                                     |     | 140 |     | fs rms |
| 12 kHz – 20 MHz<br>Integration Bandwidth<br>$F_{IN} = 38.88$ MHz,<br>PLL BW = 100 Hz,<br>Single PLL Profile | Fout = 156.25 MHz | RMS <sub>JIT</sub> <sup>[1,2]</sup> |     | 150 |     | fs rms |

Notes:

1. For best noise performance in jitter attenuation mode, use lowest usable loop bandwidth for the PLL.

2. Does not include noise from the input clocks to the PLL





Figure 5 Representative Phase Noise Measurement

Note:  $F_{OUT} = 622.08 \text{ MHz}$ ,  $F_{IN} = 38.88 \text{ MHz}$ , BW = 100 Hz,  $F_{REF} = 54 \text{ M XO}$ 

#### Table 12 Close In Offset Phase Noise

| Description                                                            | Conditions                | Symbol            | Min | Тур  | Мах | Units  |
|------------------------------------------------------------------------|---------------------------|-------------------|-----|------|-----|--------|
| Phase Noise Skirt<br>F <sub>our</sub> = 122.88 MHz,<br>PLL BW = 100 Hz | Offset Frequency = 100 Hz | PN <sup>[1]</sup> |     | -113 |     |        |
|                                                                        | Offset Frequency = 1 kHz  |                   |     | -130 |     | dBc/Hz |
|                                                                        | Offset Frequency = 10 kHz |                   |     | -138 |     |        |

Notes:

1. This is the noise contribution of the chip only without including the input and reference self contributions





Figure 6 Representative Close In Phase Noise Measurement

Note: F<sub>OUT</sub> = 122.88M, BW = 100 Hz, F<sub>REF</sub> and F<sub>IN</sub> are provided from R&S SMA100 equipment to ensure a low close in phase noise for the reference and input to illustrate the chip contribution to close in phase noise.

| Description                                                                                              | Conditions                    | Symbol   | Min | Тур  | Max | Units |
|----------------------------------------------------------------------------------------------------------|-------------------------------|----------|-----|------|-----|-------|
| $F_{OUT} = 156.25 \text{ MHz},$<br>$F_{SPUR} = 100 \text{ kHz},$<br>BW = 100  Hz<br>PSRR  on VDD Supply  | Au531x, VDD = 3.3 V           |          |     | -96  |     |       |
|                                                                                                          | Au531x, VDD = 2.5 V           | PSRRvdd  |     | -90  |     | dBc   |
|                                                                                                          | Au532x, VDD = 1.8 V           |          |     | -75  |     |       |
| $F_{OUT} = 156.25 \text{ MHz},$<br>$F_{SPUR} = 100 \text{ kHz},$<br>BW = 100  Hz<br>PSRR on VDDIN Supply | Au531x, VDD = 3.3 V           |          |     | -100 |     |       |
|                                                                                                          | Au531x, VDD = 2.5 V           |          |     | -100 |     | dBc   |
|                                                                                                          | Au532x, VDD = 3.3 V           |          |     | -100 |     |       |
| $F_{OUT} = 156.25 \text{ MHz},$<br>$F_{SPUR} = 100 \text{ kHz},$<br>BW = 100  Hz<br>PSRR  on VDDO Supply | All variants,<br>VDDO = 3.3 V | PSRRvddo |     | -80  |     | dBc   |

**Table 13 Power Supply Rejection** 

Notes:

The PSRR is measured with a 50 mVpp sinusoid in series with the supply and checking the spurious level relative to the carrier on 1. the output in terms of phase disturbance impact.

2. Output PSRR measured with LVDS standard which (along with the LVDS boost) are the recommended standards for AC Coupled terminations

| Description           | Conditions      | Symbol   | Min | Тур | Max | Units |
|-----------------------|-----------------|----------|-----|-----|-----|-------|
| 156.25 M and 155.52 M | Au5315 / Au5325 | <b>V</b> |     | -75 |     | dBc   |
| on adjacent outputs   | Au5314 / Au5324 | XTALK    |     | -80 |     | uБС   |

**Table 14 Adjacent Output Cross Talk** 

Notes:

Measured across adjacent outputs- All adjacent outputs are covered and the typical value for the worst case output to output coupling 1. is reported.

2. The adjacent output pairs are chosen at 155.52 MHz and 156.25 MHz frequencies.



3. This cross talk between outputs is mainly package dependent therefore terminated outputs are used for reporting these numbers ensuring that there is signal current in the bond wires.

| Descriptions                                                                             | Conditions                                                              | Symbol              | Min                | Тур               | Мах           | Units |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------|--------------------|-------------------|---------------|-------|
| •                                                                                        | ns - LVCMOS output (Comp                                                | -                   |                    |                   |               |       |
| Output High Voltage                                                                      | 4 mA load, VDD = 3.3 V                                                  | V <sub>OH</sub>     | VDDO-0.3           |                   |               | V     |
| Output High Voltage                                                                      | 4 mA load,<br>VDD = 1.8 V and 2.5 V                                     | V <sub>OH</sub>     | VDDO-0.4           |                   | -             | V     |
| Output Low Voltage                                                                       | 4 mA load                                                               | V <sub>OL</sub>     |                    |                   | 0.3           | V     |
|                                                                                          | ns - LVCMOS output (In Pha                                              |                     |                    |                   |               |       |
| Output High Voltage                                                                      | 4 mA load, VDD = 3.3 V                                                  | V <sub>он</sub>     | VDDO-0.35          |                   | -             | V     |
| Output High Voltage                                                                      | 4 mA load, VDD = 2.5 V                                                  | V <sub>OH</sub>     | VDDO-0.45          |                   | -             | V     |
| Output High Voltage                                                                      | 4 mA load, VDD = 1.8 V                                                  | V <sub>OH</sub>     | VDDO-0.5           |                   | -             | V     |
| DC Electrical Specification                                                              | ns – LVDS Outputs (VDDO =                                               | = 1.8 V, 2.5 V      | or 3.3 V range)    |                   |               |       |
| Output Common-Mode<br>Voltage                                                            | VDDO = 2.5 V or 3.3 V<br>range                                          | V <sub>OCM</sub>    | 1.125              | 1.2               | 1.375         | V     |
| Change in VOCM<br>between complementary<br>output states                                 |                                                                         | ΔV <sub>OCM</sub>   |                    |                   | 50            | mV    |
| Output Leakage Current                                                                   | Output Off,<br>VOUT = 0.75 V to 1.75 V                                  | l <sub>oz</sub>     | -20                |                   | 20            | μA    |
| <b>DC Electrical Specification</b>                                                       | ns - LVPECL Outputs (VDD                                                | O = 2.5-V or 3      | .3-V range)        |                   |               |       |
| Output High Voltage                                                                      | Rterm = 50 $\Omega$ to<br>VTT(VDDO - 2.0 V)                             | V <sub>OH</sub>     | VDDO-1.165         |                   | VDDO-0.800    | V     |
| Output Low Voltage                                                                       | Rterm = 50 $\Omega$ to<br>VTT(VDDO – 2.0 V), w/o<br>common mode current | V <sub>OL</sub>     | VDDO-2.0           |                   | VDDO-1.45     |       |
| AC Electrical Specification                                                              | ns - HCSL Outputs (VDD = 1                                              | .8 V, 2.5 V or      | 3.3 V range)       |                   |               |       |
| Output High Voltage Max                                                                  | Measurement on single-<br>ended signal                                  | V <sub>MAX</sub>    |                    |                   | 1150          | mV    |
| Output Low Voltage Min                                                                   | Measurement on single-<br>ended signal                                  | V <sub>MIN</sub>    | -300               |                   |               | mV    |
| Differential Voltage                                                                     | Measurement taken from differential waveform                            | VP                  | 300                |                   |               | mV    |
| Absolute Crossing point voltage                                                          | Measurement taken from<br>single ended waveform                         | V <sub>CROSS</sub>  | 250                |                   | 600           | mV    |
| Variation of VCROSS over all rising clock edges                                          | Measurement taken from single ended waveform                            | VCROSSDELTA         |                    |                   | 140           | mV    |
| DC Electrical<br>Specifications - CML<br>Outputs (VDDO = 1.8 V,<br>2.5 V or 3.3 V range) |                                                                         |                     |                    |                   |               |       |
| Output High Voltage                                                                      | Rterm = 50 Ω to VDDO                                                    | V <sub>OH</sub>     | VDDO-0.085         | VDDO-0.01         | VDDO          | V     |
| Output Low Voltage                                                                       | Rterm = 50 $\Omega$ to VDDO                                             | V <sub>OL</sub>     | VDDO-0.6           | VDDO-0.4          | VDDO-0.3      | V     |
| AC Electrical Specification                                                              | ns LVCMOS Output Load: 1                                                | 0 pF < 100 M        | Hz, 7.5 pF < 150 N | /Hz, 5 pF > 150 l | MHz > 200 MHz |       |
| Output Frequency                                                                         |                                                                         | f <sub>ouт</sub>    | 8k                 |                   | 250M          | Hz    |
| Output Duty cycle                                                                        | Measured at 1/2 VDDO,<br>loaded,<br>fOUT < 100 MHz                      | t <sub>DC</sub>     | 45                 |                   | 55            | %     |
| Output Duty cycle                                                                        | Measured at 1/2 VDDO,<br>loaded,<br>fOUT > 100 MHz                      | t <sub>DC</sub>     | 40                 |                   | 60            | %     |
| Rise/Fall time                                                                           | VDDO = 1.8 V, 20-80%,<br>Highest Drive setting                          | t <sub>RFCMOS</sub> |                    |                   | 2             | ns    |
| Rise/Fall time                                                                           | VDDO = 2.5 V, 20-80%,<br>Highest Drive setting                          | t <sub>RFCMOS</sub> |                    |                   | 1.5           | ns    |
| Rise/Fall time                                                                           | VDDO=3.3 V, 20-80%,<br>Highest Drive setting                            | t <sub>RFCMOS</sub> |                    |                   | 1.2           | ns    |

#### **Table 15 Output Clock Specifications**



| Descriptions                                     | Conditions                                                              | Symbol           | Min | Тур | Мах   | Units |  |
|--------------------------------------------------|-------------------------------------------------------------------------|------------------|-----|-----|-------|-------|--|
| AC Electrical Specifications (LVPECL, LVDS, CML) |                                                                         |                  |     |     |       |       |  |
| Clock Output Frequency                           |                                                                         | f <sub>out</sub> | 8k  |     | 2100M | Hz    |  |
| PECL Output Rise/Fall<br>Time                    | 20% to 80% of AC levels.<br>Measured at 156.25 MHz<br>for PECL outputs. | t <sub>RF</sub>  |     |     | 350   | ps    |  |
| CML Output Rise/Fall<br>Time                     | 20% to 80% of AC levels.<br>Measured at 156.25 MHz<br>for CML outputs   | t <sub>RF</sub>  |     |     | 350   | ps    |  |
| LVDS Output Rise/Fall<br>Time                    | 20% to 80% of AC levels.<br>Measured at 156.25 MHz<br>for LVDS outputs. | t <sub>RF</sub>  |     |     | 350   | ps    |  |
| Output Duty Cycle                                | Measured at differential 50% level, 156.25 MHz                          | t <sub>ODC</sub> | 45  | 50  | 55    | %     |  |
| LVDS Output differential<br>peak                 | Measured at 156.25M<br>Output                                           | VP               | 300 | 350 | 454   | mV    |  |
| Boosted LVDS Output<br>differential peak         | Measured at 156.25M<br>Output                                           | VP               | 500 | 700 | 950   | mV    |  |
| LVPECL Output<br>Differential peak               | Measured at 156.25M<br>Output                                           | VP               | 450 | 750 | 900   | mV    |  |
| CML Output Differential<br>Peak                  | Measured at 156.25M<br>Output                                           | VP               | 250 |     | 600   | mV    |  |

Convention for Wave Forms

### Differential Signal = OUTP - OUTN



Single Ended Signals {OUTP,OUTN}





## 3 Functional Description







Au53x5, Au53x4, Au53x2 Short Datasheet



Figure 8 Au5314 & Au5324 Overall Architecture







Au53x5, Au53x4 and Au53x2 are a family of jitter attenuating frequency translation devices that offers four PLLs for 4 frequency translation pathways from the same input. The four clock inputs map to all of the four PLLs such that clock priority is the same across the 4 PLLs. This creates an arrangement that provides up to 4 fractional translations from one input at any given time. The output high frequency voltage controlled oscillators (VCOs) associated with each PLL are mapped to the 10 outputs (Au53x5) or 4 outputs (Au53x4) or 2 outputs (Au53x2) in a very flexible fashion. This offers a very flexible frequency translation arrangement with independent control of each PLL in terms of jitter attenuation, bandwidth control and input clock selection with redundancy.

The hierarchy of the clocks, nomenclature of the various frequency dividers as well as the clock translation pathways available on the chip are shown in Figure 10, Figure 11 and Figure 12.















Figure 12 Au5312 & Au5322 Overall Hierarchy of Clocks

The four input clocks with frequencies fin\_extk translate to PLL input clocks fink following division by the respective input dividers with fractional or integer frequency division ratios DIVN1k where the index k  $\in$  {0, 1, 2, 3}. See Figure 10, Figure 11 and Figure 12. All of the PLLs choose one of the four divided input clocks fink as its active input clock and set the priority for up to three spare clocks from the remaining three input clocks if required for hitless switching to a redundant input.







The crystal oscillator reference input (called fref) is also routed to each PLL. A TCXO or OCXO based input reference clock can also be used directly in place of the crystal oscillator. Each PLLx ( $x \in \{A, B, C, D\}$ ) has a high frequency VCO whose frequency is determined in the free run mode by fref with the relation fVCOx = DIVNx\*fref. In the frequency translation synchronized mode, the VCO frequency is corrected from its free run frequency to satisfy the relation fVCOx = DIVN2x\*finx where finx is chosen from one of fink input clocks per the desired input clock priority for PLLx. Nominally the fractional dividers DIVNx and DIVN2x are chosen such that the relation DIVNx\*fref = DIVN2x\*fin, x = fVCOx is satisfied. See Figure 14.



Figure 14 PLL Dividers

Each of the Output Drivers (ODRj, j  $\in$  {0, 1, 2, 3, 4, 5, 6, 7, 0T, 0B}) then chooses an appropriate VCO frequency and divides it using their respective integer divider DIVOj to get the output frequency foutj.

See Figure 15, Figure 16 and Figure 17.









Figure 16 Au5314 & Au5324 Output Clock Distribution



Figure 17 Au5312 & Au5322 Output Clock Distribution

The choice of the fractional dividers {DIVN1k, DIVNx, DIVN2x, DIVOj} as well as the placement of foutj frequencies at various outputs is facilitated by associated software tools.

The digital architecture of the chip is partitioned into a master digital controller and seven slave controllers. The master controller and each of the seven controllers has an associated volatile programmable interface (PIF). The overall PIF structure is a register map that is divided into several pages according to function. Each controller (master and slaves) has an associated unique Page number. Each Page has an independent 8 bit addressable PIF memory. In all the pages, the last address, FF, holds the current page number and is reserved for changing the page. The current page to be communicated with can be set by writing the page number in hexadecimal form {0x00, 0x01, 0x02, 0x03, 0x0A, 0x0B, 0x0C, 0x0D} corresponding to pages {0, 1, 2, 3, A, B, C, D} in the address FF on any page. Table 16 shows a summary of the PIF contents residing on each page.



### Table 16 PIF Description

| Page          | Contents        | Summary of contents                                               |
|---------------|-----------------|-------------------------------------------------------------------|
|               |                 | All Generic Information related to the chip                       |
| 0             |                 | Chip Configuration details                                        |
|               | Master          | Control for the master sequencer FSM                              |
|               |                 | Crystal Reference Related Information                             |
|               |                 | Fuse Pointer for each of the remaining pages                      |
| 1             | ClkMon Slave    | Clock Loss related function                                       |
| 1             | CIRIVIOIT Slave | Frequency Drift related function                                  |
| 2 Input Slave |                 | Input 3 / 2 / 1 / 0 related information                           |
| 2             | Input Slave     | (Input type, DIVN1 divider configuration)                         |
|               | Output Slave    | Flexible Outputs 7 / 6 / 5 / 4 / 3 / 2 / 1 / 0                    |
| 3             |                 | (ODR Standards, DIVO, Programmable delay configurations for each) |
| 3             |                 | Fixed Outputs 0T / 0B                                             |
|               |                 | (ODR Standards, DIVO, Programmable delay configurations for each) |
| А             | PLL A Slave     | All PLL related functionality                                     |
| В             | PLL B Slave     | All PLL related functionality                                     |
| С             | PLL C Slave     | All PLL related functionality                                     |
| D             | PLL D Slave     | All PLL related functionality                                     |



### 4 Master and Slaves: Architecture Description and Programming Procedures

The Master controller is the first system to autonomously wake up on the application of power to the chip due to on-chip power on reset circuitry. All generic system information resides in the Master controller memory and it proceeds to wake up the Slaves as required based on this information. The relative wake up sequences of the Master and the various Slaves are described in more detail later in this section after a description of the memory structures. A complete power up of the chip is also emulated with the release of an active low hard reset (RSTB) from pin while selective Master and Slave sub-system resets are enacted from software using the serial interface (I2C/SPI).

The Master memory structure is shown in Figure 18. It contains a one-time programmable non-volatile memory (NVM) that stores the settings for the chip associated with the master controller. The master controller also contains a volatile PIF bank (NVMCopy) that has an exact copy of the NVM at every chip power up. This NVMCopy is the memory that is addressable using the serial interface (I2C/SPI) on Page 0 and can be overwritten from the I2C/SPI interface. The "Chip Settings" is the memory space that is not addressable from the I2C/SPI control and is the actual control for the chip. The NVM contains a two bit "Lock Pattern" that can be set to "10" or "01" to 'lock' the chip configuration once the final configuration is determined and wake up of the entire chip is desired in this configuration. Additionally, there is a bit in the NVM that is an active low indicator of a manual wake up. This bit set to "1" along with the 'lock' for the configurations can alternatively be tried at all times using only the volatile NVMCopy PIF section. This is useful for evaluations as well as allowing real time programming of the chip in various configurations with complete flexibility. The Master Controller finite state machine (FSM) described later in this section controls the device behavior in accordance with the configuration in this memory structure and as per the wake up mode.



Figure 18 Master Memory Structure

The memory structure for each slave is shown in Figure 19 and is similar in construction to the master controller memory structure with some minor differences. The NVMCopy volatile PIF for the slave is addressable by the serial interface with the unique Page number associated with the slave. The "Slave Settings" is the memory space that is not addressable from the I2C/SPI control and is the actual control for the slave. Each Slave has a two time programmable NVM by virtue of two copies of the NVM memory. This makes the slave settings two time programmable with the fuse pointer from the master controller determining which of the two NVM banks is used.



The presence of two NVM banks is transparent to the slave controller since the current pointer which determines which of the two NVM banks is used is set by the master controller independently.



Figure 19 Slave Memory Structure

The Master Wake-Up Finite State Machine (FSM) is shown in more detail in Figure 20. At every power up of the device (or release from hard reset), the power-on-reset circuitry resets all systems and then autonomously releases only the master controller from reset. The NVM contents are copied to the NVMCopy volatile space on Page 0 which is in turn copied to the "Chip Settings". The master controller now decides if the chip configuration is locked and it is an autonomous wake up of the entire chip or if a manual wake up is desired through the PIF based on the contents in the "Chip Settings".

In case a "Lock" is detected and an autonomous wake up is desired, the Master controller proceeds to enable the Crystal oscillator and associated fref pathways followed by the Slave systems in a pre-determined sequence. This finally leads the chip to the "Active State" with all desired outputs available as a result of all slave systems released from reset by the master controller. This is according to the requested settings that are programmed in the Master and the Slave NVM banks.

For the case where the final chip settings are not frozen hence the "Lock" pattern is not exercised, the master controller FSM reaches the Program Command Wait State (PRG\_CMD). The desired chip settings can be written in the NVMCopy on Page 0 using the serial interface and desired slave sub-systems can be enabled. Several PRG\_CMD state directives are available that are exercisable only in this state. Using these directives, the desired settings written in NVMCopy can now be copied to "Chip Settings" followed by issuing the directive for the FSM to proceed to the "Active" state where each slave can now be manually written with the desired settings and in turn asked to proceed to its "Active" state.



A similar "Lock" pattern is available in the NVM bank of each slave. The currently used NVM bank for a slave (as determined by the current pointer from the master controller) can be locked for the autonomous wake up of each slave. The slave wake-up FSM is shown in Figure 21 and it similarly has a PRG\_CMD state with associated directives. On Proceed to Active state directive on the slave, the slave controller wakes up the various blocks in its sub-system with the correct pre-determined sequence.

The NVM bank for the master and each slave can be programmed with a PRG\_CMD directive in that state to lock a configuration / setting specific to the respective sub-system.



Figure 20 Master Wake-up Finite State Machine





Figure 21 Slave Wake-up Finite State Machine

Each FSM (Master and Slaves) allows an escape sequence to go back to PRG\_CMD state from its Active State. This can be used to selectively change the settings for that particular sub-system. Such an escape to the PRG\_CMD state in the master FSM can be used for example to change current NVM pointers for any of the slaves.

Note that the NVM for the master controller and current NVM for all slaves should be locked after writing desired settings for a completely autonomous wake up of the entire chip. The NVM pointer can then be changed for any slave independently if alternate settings are desired for that slave. In that case, the new NVM is unlocked and can be written with new settings and locked. For evaluations of the chip as well as cases where flexible on-the-fly programmable settings are desired, the chip can be used without engaging the NVM banks at all by using the NVMCopy space for the master and each slave in conjunction with the PRG\_CMD directives. It is also possible to lock some of the slaves (to not re-write their settings for each wake up) while use programmable settings for other slaves.

This provides complete flexibility in terms of programming and using the chip in all scenarios.



# 5 Input Slave Description

Four independent clock inputs are available on the chip that can be routed to any PLL with complete flexibility. Both single ended and AC coupled differential clock inputs are possible. The input clock receiver settings (to receive a single ended or differential clock) as well as the input clock divider settings are configurable on Page 2 that is assigned to the Input Slave. It is possible to bypass the input clock divider and use the input clock directly as an input to the PLL.



## 6 Clock Monitor Slave Description

Various fault monitoring indicators are available on the chip. The Clock Loss and the Frequency Drift indicators are configurable with the Clock Monitor Slave that is accessible on Page 1. The specifications of these fault monitors are indicated in the specifications section of the data sheet.

Defect monitoring on any of the clock monitors can be accessed using multiple techniques. The current status of the defect is available as an Active High defect that can be read from the PIF. The "status" is a current indicator of the defect that is high only during the defect (for example during the time that a Clock Loss event is on-going). Additionally, a sticky indicator of the defect called "Notify" can be enabled in the PIF. In this case, the concerned "notify" bit is high the first time the respective defect occurs and stays high till cleared.

There are multiple FLEXIOs (Flexible IOs) available in the system that can be programmed to monitor individual "notify" signals or a combination of them (as an OR logic). The choice of which fault defect is monitored as an output on the FLEXIO pin is flexible and can be programmed. Additionally there are selected GPIOs that are hard coded for the information for the clock defects.

### 6.1 Fault Monitoring

The Au53xx parts provide an elaborate arrangement of fault monitoring indicators. There are 4 categories of clock monitoring that are necessary for the chip namely: Clock Loss Monitor (CL), Frequency Drift Monitor (FD), Lock Loss Monitor (LL) and XO Clock Loss Monitor (CL\_XO).

Clock Loss (CL) monitors loss of input clocks defined as a pre-determined number of consecutive edges missing.

Frequency Drift (FD) monitors frequency drift of a particular clock against a pre-determined Golden Reference.

Lock Loss (LL) monitors the loss of lock in any PLL by monitoring the difference in frequency between the feedback and input clocks.

XO Clock Loss (CL\_XO) monitors the loss of the XO reference that is generated from either an external oscillator (XO / TCXO / OCXO) or using the on chip XO amplifier that can work with a crystal blank on the PCB.

Each of these categories monitors the health of a particular clock for a certain failure type as illustrated in the name of the clock monitoring category.

For each clock failure observed by the clock monitor block there are two types of indicators provided to the user using the register map:

- 1. Live Failure Bit: There is a bit to indicate the live status of a particular failure. [Status]
- 2. Sticky Failure Bit: For each live failure bit there is a corresponding sticky bit that is set the first time that corresponding failure is encountered and stays set even if the failure has gone away. Only when the user clears the bit does it clear. [Notify]

The status of these can be either read from the register map or from the pins as a dynamic alarm monitoring arrangement. Additionally, sticky notify registers are available which have sticky status read back from the register map for the various defects. These can be selectively chosen to create an INTRB de-assertion on the INTRB pin as well.

An important point to note is that all of the fault monitoring indicators mentioned above that work with respect to the input clock work on the divided input clock post the DIVN1,k dividers (refer to the data sheet for the respective Au53xx part). This implies that the fault monitoring indicators use the frequency fin *k* that is input to the PLL ( $k \in \{0, 1, 2, 3\}$ ) post the DIVN1,*k* divider translation rather than the external frequencies fin\_ext*k* ( $k \in \{0, 1, 2, 3\}$ ).



#### 6.1.1 Clock Loss Monitors

Each of the 4 inputs (IN0, IN1, IN2, IN3) are monitored for Clock Loss in terms of missing edges to indicate a loss of input signal. The number of edges used to indicate a clock loss (or recovery from a clock loss) is programmable in the Au53xx GUI interface allowing for flexibility in choosing these thresholds. In addition there is a programmable "Wait Time" all of which are to be interpreted as follows:

#### Assertion of Clock Loss-

We declare a CL if "Trigger Edge" number of consecutive edges are missing. The "Trigger Edge" parameter is programmable in the chip GUI.

De-Assertion of Clock Loss-

We declare a ~CL if the clock is back and has less than "Clear Edge" consecutive edges missing. The "Clear Edge" parameter is programmable in the chip GUI.

Wait Time: After the clock is established to have returned, it is ensured that no CL error as defined by the deassertion threshold occurs for "Val Time" seconds. This valid wait time is programmable using the chip GUI using the "Val Time" parameter which is programmable from the following options: {2 m, 100 m, 200 m, 1} sec. The use of the this valid wait time ensures that sporadic edges in the input clock (such as ones caused by noise on floating nodes or intermittent unstable clock edges) does not de-assert clock loss and it is established over a user determined period of time that the input clock is available and stable.

#### **6.1.2 Frequency Drift Monitors**

Any one of the 4 input clocks or the XO clock can be used as the Golden Clock for calculating the frequency drifts of the other 4 clocks. The Golden Clock can be chosen in the GUI and is used as the "0 ppm" Reference Clock for all monitoring.

Fine Frequency Drift has a step size of ±2 ppm.

Fine Frequency Drift has a range of  $\pm 2$  to  $\pm 510$  ppm and an independent threshold is programmable for "Set" (for setting the FD monitor) and for "Clear" (for clearing the FD monitor).

Fine Frequency Drift has an implicit hysteresis with resolution of  $\pm 2$  ppm since the same range is available for the FD assertion and de-assertion. Use of hysteresis prevents unwanted oscillation of the FD monitor output at the decision threshold and is recommended for robust operation. The value of the FD threshold hysteresis is implicit in the choice of the set and clear thresholds.

The Fine Frequency Drift monitors provide precise information for input clock frequency drift. However, since the resolution of the measurement determines time for the measurement- an alternate faster measurement mechanism for drift is needed. This is Coarse Frequency Drift which has coarser measurement but is fast. It is available for cases where the drift is very fast in the input frequency and is programmable from options as shown below.

Coarse Frequency Drift has a step size of ±100 ppm.

Coarse Frequency Drift has a range of  $\pm 100$  to  $\pm 1600$  ppm and an independent threshold is programmable for "Set" (for setting the FD monitor) and for "Clear" (for clearing the FD monitor).

Coarse Frequency Drift has an implicit hysteresis with resolution of  $\pm 100$  ppm since the same range is available for the FD assertion and de-assertion. Use of hysteresis prevents unwanted oscillation of the FD monitor output at the decision threshold and is recommended for robust operation. The value of the FD threshold hysteresis is implicit in the choice of the set and clear thresholds.

Important Note regarding the above monitors with respect to clock switch in the PLL:



Normally the CL monitor is used for ascertaining a clock is lost for the PLL to switch to a secondary reference or proceed to Holdover. However, the Fine and/or Coarse FD monitors can also be used in addition to the CL monitor to cause a PLL switch. This implements an "OR" logic for the FD Monitors to be used in addition to the CL monitors for triggering a PLL input clock switch or entry to Holdover. This is programmable as an option in the GUI.

#### 6.1.3 Lock Loss Monitors

Lock loss is programmable for each PLL with lock loss triggered if the frequency of the input reference to the PLL phase detection arrangement and the feedback clock to same PLL are different as per the programmed assertion and de-assertion thresholds.

The Set threshold for asserting the LL monitor is programmable from  $\{\pm 0.2, \pm 0.4, \pm 2, \pm 4, \pm 20, \pm 40, \pm 200, \pm 400, \pm 2000, \pm 4000\}$  ppm while the Clear threshold for de-asserting the LL monitor is programmable from  $\{\pm 0.2, \pm 0.4, \pm 2, \pm 200\}$  ppm. A pre-determined level of hysteresis is implicit by choosing appropriately the set and clear thresholds for the LL monitor.

Additionally from the point of view of LL de-assertion, there is a delay from the point in time that lower than the specified ppm value is achieved to the point where the actual LL is de-asserted to the user such that LL never asserts during this delay period. The choice of this delay is with a timer that ensures that the delay is in line with the BW of the PLL loop. It is fully programmable from the GUI and is useful to ensure complete settling of the PLL without un-necessary toggling before LL de-assertion.

#### 6.1.4 XO Clock Loss Monitors

The XO Clock Loss Monitor asserts the XO Clock Loss Alarm when the external reference input to the X1 pin (XO or TCXO or OCXO) or the internal XO clock generated with the crystal blank is not available.



# 7 Output Slave Description

The Output Slave accessible on Page 3 is used to configure the output divider (DIVO) and output standard for each output individually. The output load and terminations for each differential output standard are shown in the Output Terminations section of the data sheet. The LVDS and LVDS Boosted modes are recommended for AC coupled termination loads with the termination at the far end. Additionally, an internal termination mode for differential outputs is available where the resistive terminations are internally provided and a differential output is available that can be AC coupled to a clock receiver. The differential clock output pins are shared for LVCMOS outputs as well. LVCMOS outputs can be either enabled on both outputs individually or on any one of the two differential outputs {OUTjP, OUTjN}. The LVCMOS outputs can be used in-phase or out-of-phase on {OUTjP, OUTjN} in case both outputs are chosen. Out of phase LVCMOS toggling on the complementary outputs is recommended for best spur performance.



# 8 PLL Slave Description

All settings with respect to each PLLx slave ( $x \in \{A, B, C, D\}$ ) are accessible on the respective Page {A, B, C, D}. The PLL architecture is shown in Figure 22. There are three distinct modes of operation of the PLL: free run mode, synchronized mode and holdover mode. The frequency of the high frequency VCO in the PLL is determined by the specific mode of operation. The VCO frequency is then divided down to get the output frequency on the ODR as described with relation to the overall hierarchy of clocks described earlier.

The PLL in the free run mode can be described as a crystal based oscillator where the output frequency is determined by the relation  $fVCOx = DIVNx^*$ fref. This is the mode of operation before the loop is locked to the selected input clock or the mode of operation for the case none of the input clocks is available. After locking to the chosen input clock, the PLL enters the synchronized mode of operation where the output is now locked to the input frequency with the relation  $fVCOx = DIVN2x^*$ finx. The PLL Loop that synchronizes (locks) the output to the input clock has a programmable loop bandwidth between 1 mHz to 4 KHz and is not affected by static or dynamic drifts in the crystal oscillator based fref frequency. In case the input clock is lost, the PLL locks to the highest priority spare clock available. If all specified input clocks are lost, the PLL remembers the correction based on historical average of the input clock as specified to enter the Holdover mode of operation.

In synchronized mode, the PLL is also able to lock to a Gapped Input clock with some edges missing producing a smooth output clock without any gaps with the requested frequency translation from input to output. Frequency translation ratios in this case should be specified with respect to the average input frequency of the gapped clock rather than the faster instantaneous frequency.





# 9 PLL Input Selection: Manual and Hitless Switching

All PLL Slaves share the same clock priority in terms of the four input clocks. This is programmed in to the Clock Monitor slave memory. The PLL Slave then looks at Clock Loss status from the Clock Monitor slave to lock to the highest priority available clock to lock. Three spare clocks with an order of priority can be specified in case the highest priority active clock is not available. Additionally, a forced manual selection of the active clock with no spares is possible. Less than three spares can also be specified making the clock priority arrangement completely flexible in terms of choosing the input clock for operation.

Phase Build Out Mode of hitless switching ensures that phase transients are not propagated to the output (the phase difference between redundant input clocks is absorbed by the PLL) and desired MTIE characteristics are seen in the output clock. This is the default mode of hitless switching for the PLL. The transition of input clock for a PLL from one clock to another is hitless in nature (with maximum phase hit limited to be less than 50 ps) for the case of the switched input clocks being same in frequency. Hitless switch is also supported for the switched clocks being fractionally related such that the same frequency can be obtained for both clocks at the input of the PLL using the input clock dividers (DIVN1k).

For redundant input clocks to the PLL that are not exactly the same frequency (plesichronous clocks), the frequency ramp feature can be enabled that ramps the output frequency of the PLL at a slope that is programmable to one of the following 4 settings: {0.2, 2, 20, 40000} ppm/s. For redundant input clocks to the PLL that are exactly the same frequency, the frequency ramp feature should not be enabled.

An alternate mode of hitless switching is the Phase Propagation mode where the phase difference between redundant input clocks is not absorbed by the PLL but is rather propagated to the output. The phase difference that is propagated to the output can either be allowed to propagate as per the PLL bandwidth or can be limited to a phase propagation slope that is programmable to one of the following 3 settings: {10, 40, 160} us/s.

Zero Delay Buffer mode is available on any of the 4 PLLs by routing the output clock back to the IN3 input. This ensures minimum delay between the input and output. It can be used for one of the four PLLs at any time.





## **10 Zero Delay Mode**

A zero delay mode is available and can be configured for any one of the PLLs in the chip. This provides the option to close the feedback loop of the PLL on the PCB and therefore bypasses the internal feedback dividers cancelling therefore the delays introduced by internal dividers and clock distribution pathways. The IN3 input pins are used as the external feedback and any of the outputs from the PLL which is being set up in zero delay mode should be routed to the IN3 differential inputs. It is recommended to use IN0 as the input clock when using IN3 as the external feedback clock in the zero delay mode. The terminations used for IN3 would depend on the driver type chosen- the preferred option is to use an LVDS or LVDS boost output ac coupled into a differential 100  $\Omega$  termination at the IN3 input side.

The diagram below shows the configuration recommended as an example. In this example the PLLA is set up in zero delay mode with OUT0T routed in to IN3 for the ZDB feedback.



Figure 23 Zero Delay Mode Set Up: PLLA in ZDB mode with OUT0T routed in to IN3 for the ZDB feedback



## **11 PLL Bandwidth Control**

Each PLL Slave independently chooses the Bandwidth for jitter attenuation from 1 mHz to 4 KHz. This is the bandwidth that is normally used for steady state operation. However, an independent choice for a fast bandwidth is also available that can be used for speeding up the initial lock. After the PLL lock is achieved and the system is in the synchronized mode, the bandwidth is automatically transitioned to the steady state jitter attenuation bandwidth. This feature avoids the abnormally large wake up times that may be needed for very low PLL bandwidths. For stability considerations of the PLL, the fast lock bandwidth or regular bandwidth for the PLL should be no larger than 1/100<sup>th</sup> of the input frequency at the input of the PLL (post the DIVN1k dividers).



# **12 PLL Crystal Clock Reference**

An external crystal can be connected between the {X1, X2} pins on the die to work with the internal crystal oscillator circuitry to produce the fref clock for the system. Alternatively, a TCXO based external clock source can be directly connected on the X1 pin. The requirements for the crystal is captured in Table 10 and that of the external clock source is presented in Table 5. It is recommended to place the crystal on a floating metal island on the PCB that is provided the ground connection by the chip with the X1G and X2G pins. This metal island should not be connected to the PCB ground to prevent extraneous fref related currents to distribute on the board.



# 13 PLL Lock Loss Defect Monitoring

PLL Lock Loss is another fault monitor whose specifications are available in the Electrical Characteristics section of this data sheet. Various programmable thresholds are available that can be used to detect lock loss in the PLL. Lock loss is indicated by the programmable drift between the frequency of the input clock for the PLL and the divided VCO clock. Similar to the faults monitored by the Clock Monitor Slave, this defect can be tracked with status, notify and on the FLEXIOs. This defect monitoring is described in detail in the section on "Clock Monitor Slave Description".



### **14 PLL DCO Mode operation**

The Digitally Controlled Oscillator (DCO) mode of operation is used for changing the output frequency of a PLL using software control on the serial interface or pin control. A pre-defined change in frequency is programmed in the PIF of the respective PLL. After that an increase (FINC) or decrease (FDEC) command can be given on the PIF of the same PLL to make the change in output frequency effective. Alternatively, appropriate GPIOs are chosen for the trigger of the DCO function. A low to high transition (as an edge detect) is used for the trigger of the DCO increment or decrement. Any relative change in frequency from as fine as 5 ppt to as coarse as 100 ppm is available with the DCO mode. DCO mode is available in both free run and synchronized modes of operation.



# **15 Package Information**



#### Figure 24 Au53x5: 64-QFN Package Dimensions

Notes:

- 1. Coplanarity applies to LEADS, CORNER LEADS and DIE ATTACH PAD
- 2. Total Thickness does not include SAW BURR







Notes:

Coplanarity applies to LEADS, CORNER LEADS and DIE ATTACH PAD 1.

2. Total Thickness does not include SAW BURR



# **16 Output Termination Information**



VDDO - 2V

Traditional DC Coupled LVPECL Receiver: <u>Use LVPECL Standard for the Au53xx Output Driver</u>

| Spec                        | Conditions                    | Min    | Typical | Max |
|-----------------------------|-------------------------------|--------|---------|-----|
| Output Differential<br>Peak | Measured at 156.25M<br>Output | 450 mV | 750 mV  |     |

Figure 26 LVPECL DC Termination to VDDO – 2V



#### Alternate DC Coupled LVPECL Receiver: Use LVPECL Standard for the Au53xx Output Driver

| Spec                        | Conditions                    | Min    | Typical | Мах |
|-----------------------------|-------------------------------|--------|---------|-----|
| Output Differential<br>Peak | Measured at 156.25M<br>Output | 450 mV | 750 mV  |     |

#### Figure 27 LVPECL Alternate DC Termination: Thevenin Equivalent



#### VDDO = 1.8 V, 2.5 V, 3.3 V



Traditional DC Coupled LVDS Receiver: Use LVDS Standard for the Au53xx Output Driver

| Spec                        | Conditions                    | Min    | Typical | Мах    |
|-----------------------------|-------------------------------|--------|---------|--------|
| Output Differential<br>Peak | Measured at 156.25M<br>Output | 247 mV | 350 mV  | 474 mV |

Figure 28 DC Coupled LVDS Termination



Traditional DC Coupled CML Receiver: Use CML Standard for the Au53xx Output Driver

| Spec                        | Conditions                    | Min    | Typical | Max    |
|-----------------------------|-------------------------------|--------|---------|--------|
| Output Differential<br>Peak | Measured at 156.25M<br>Output | 250 mV | 350 mV  | 600 mV |

Figure 29 DC Coupled CML



#### VDDO = 18 V, 2.5 V, 3.3 V



AC Coupled Receiver side termination Option1: Use LVDS Standard for the Au53xx Output Driver LVDS Standard works for VDDO= 1.8 V/2.5 V/3.3 V

| Spec                        | Conditions                    | Min    | Typical | Max    |
|-----------------------------|-------------------------------|--------|---------|--------|
| Output Differential<br>Peak | Measured at 156.25M<br>Output | 247 mV | 350 mV  | 474 mV |

AC Coupled Receiver side termination Option2: Use LVDS Boost Standard for the Au53xx Output Driver LVDS Boost Standard works for VDDO = 2.5 V/3.3 V

| Spec                        | Conditions                    | Min    | Typical | Max |
|-----------------------------|-------------------------------|--------|---------|-----|
| Output Differential<br>Peak | Measured at 156.25M<br>Output | 500 mV | 700 mV  |     |

#### Figure 30 AC Coupled Receiver side resistive Termination options





AC Coupled with termination on Chip side: Use LVPECL2 Standard for the Au53xx Output Driver

| Spec                        | Conditions                    | Min    | Typical | Max |
|-----------------------------|-------------------------------|--------|---------|-----|
| Output Differential<br>Peak | Measured at 156.25M<br>Output | 335 mV | 525 mV  |     |

| Figure 31 Alternate AC | Coupled LVPECL | with DC coupled r | esistors on Chip side |
|------------------------|----------------|-------------------|-----------------------|
|                        |                |                   |                       |



Figure 32 DC Coupled LVCMOS

#### VDDO = 1.8 V, 2.5 V, 3.3 V



Figure 33 HCSL AC Coupled Termination. Source Terminated 50 Ohm

Note: Rs is sometimes used for limiting overshoot - Can be 0 Ohm



Figure 34 HCSL DC Coupled Termination. Source Terminated 50 Ohm

Note: Rs is sometimes used for limiting overshoot - Can be 0 Ohm



# **17 Input Termination Information**



#### Figure 35 AC Coupled Differential LVDS Input / Other AC Coupled Driver without DC Terminations

Note: Uses Differential Buffer Pathway



#### Figure 36 AC Coupled Differential LVPECL or CML

Note: Resistor and Voltage termination is as per the standard. Uses Differential Buffer Pathway. Please refer to the termination requirements of the driver.





| Drive Supply | R1 (Ohms) | R2 (Ohms) |
|--------------|-----------|-----------|
| 1.8 V        | 140       | 665       |
| 2.5 V        | 325       | 475       |
| 3.3 V        | 445       | 365       |

#### Figure 37 DC Coupled Single Ended Driver

Note: Uses Single Ended Buffer Pathway in DC Coupled Mode. Recommended for non-standard duty cycle applications. Please refer above table for the recommended resistor values for frequencies < 1 MHz.



Figure 38 AC Coupled Single Ended Driver with 50 Ohm Termination on receiver (chip) side

Note: Uses Single Ended Buffer pathway in AC coupled mode.





Figure 39 AC Coupled Single Ended LVCMOS input without 50 Ohm Termination

Note: Uses Single Ended Buffer pathway in AC Coupled Mode. The LVCMOS driver in this case needs to ensure source termination to match to the transmission line.



# **18 Crystal Pathway Connectivity Options**

The CMOS XO/TCXO output and the termination components should be placed as close as possible to the X1/X2 pins

# **Crystal Connection**



Figure 40 Crystal Connection





| CMOS XO Driver Supply | R1 (Ohms) | R2 (Ohms) |
|-----------------------|-----------|-----------|
| 1.8 V                 | 0         | DNP       |
| 2.5 V                 | 274       | 732       |
| 3.3 V                 | 453       | 549       |

Figure 41 CMOS XO Connection



# Differential XO/Clock



Figure 42 Differential XO Connection



## **19 Ordering Information**

| Ordering Part<br>Number<br>(OPN) | Marking | No. of<br>Input/<br>Output<br>Clocks | Output Clock<br>Frequency<br>Range (MHz) | Supported<br>Frequency<br>Synthesis<br>modes | VDDIN ,<br>VDD,<br>VDDIO | Package             | Temp<br>Range |
|----------------------------------|---------|--------------------------------------|------------------------------------------|----------------------------------------------|--------------------------|---------------------|---------------|
| Au5315                           |         |                                      |                                          |                                              |                          |                     |               |
| Au5315AC0-QMR <sup>1,2</sup>     | AU5315A | 4/10                                 | 8 KHz-2.1 GHz                            | Integer and<br>Fractional                    | 3.3 , 2.5                | 64-QFN<br>9x9 mm    | –40 to 85 °C  |
| Au5315AC0-QMT <sup>1,2</sup>     | AU5315A | 4/10                                 | 8 KHz-2.1 GHz                            | Integer and<br>Fractional                    | 3.3 , 2.5                | 64-QFN<br>9x9 mm    | –40 to 85 °C  |
| Au53x5C0-EVB                     |         | _                                    | —                                        | _                                            | _                        | Evaluation<br>Board | _             |

#### Table 17 Ordering Information for Au5315

Notes:

1. Add an R at the end of the OPN to denote tape and reel ordering option. Add a T at the end of the OPN to denote tray ordering option.

2. Custom and factory preprogrammed devices are available. Ordering part numbers are assigned by Aura Semiconductor, please contact local sales to request the unique part number. Custom part number format is "Au53xxACxQM" where "x" is a unique numerical sequence representing the preprogrammed configuration.

| Ordering Part<br>Number<br>(OPN) | Marking                                | No. of<br>Input/<br>Output<br>Clocks | Output Clock<br>Frequency<br>Range (MHz) | Supported<br>Frequency<br>Synthesis<br>modes | VDDIN ,<br>VDD,<br>VDDIO | Package    | Temp<br>Range |
|----------------------------------|----------------------------------------|--------------------------------------|------------------------------------------|----------------------------------------------|--------------------------|------------|---------------|
| Au5325                           |                                        |                                      |                                          |                                              |                          |            |               |
| Au5325AC1-QMR <sup>1,2</sup>     | Au5325A                                | 4/10                                 | 8 KHz-2.1 GHz                            | Integer and                                  | 3.3,1.8/2.               | 64-QFN     | –40 to 85 °C  |
| AUJJZJACT-QIVIN                  | AUJJZJA                                | 4/10                                 | 0 KHZ-2.1 GHZ                            | Fractional                                   | 5/3.3,3.3                | 9x9 mm     | -40 10 85 °C  |
| Au5325AC1-QMT <sup>1,2</sup>     | Au5325A                                | 4/10                                 | 8 KHz-2.1 GHz                            | Integer and                                  | 3.3,1.8/2.               | 64-QFN     | –40 to 85 °C  |
| AU3323ACT-QIMIT                  | AUJJZJA                                | 4/10                                 | 0 KHZ-2.1 GHZ                            | Fractional                                   | 5/3.3,3.3                | 9x9 mm     |               |
| Au5325BC1-QMR <sup>1,2</sup>     | Au5325BC1 <sup>4</sup> 4/ <sup>-</sup> | 4/10 8                               | 8 KHz-2.1 GHz                            | Integer and                                  | 3.3,1.8/2.               | 64-QFN     | –40 to 85 °C  |
| AU3323DCT-QIVIN                  | A03323BC1                              | 4/10                                 | 6 KHZ-2.1 GHZ                            | Fractional                                   | 5/3.3,1.8                | 9x9 mm     | -40 to 85 °C  |
| Au5325BC1-QMT <sup>1,2</sup>     | Au5325BC1 <sup>₄</sup>                 | 4/10                                 | 8 KHz-2.1 GHz                            | Integer and                                  | 3.3,1.8/2.               | 64-QFN     | –40 to 85 °C  |
| AU3323DCT-QIMI                   | AUJJZJDOT                              | 4/10                                 | 0 1012-2.1 0112                          | Fractional                                   | 5/3.3,1.8                | 9x9 mm     | -401005 0     |
| Au5325BC2-QMR <sup>1,2</sup>     | Au5325BC2 <sup>4</sup>                 | 4/10                                 | 8 KHz-2.1 GHz                            | Integer and                                  | 3.3,1.8/2.               | 64-QFN     | –40 to 85 °C  |
| AU3323D02-QIMIN                  | AUJJZJDOZ                              | 4/10                                 | 0 1012-2.1 0112                          | Fractional                                   | 5/3.3,3.3                | 9x9 mm     | -401005 0     |
| Au5325BC2-QMT <sup>1,2</sup>     | Au5325BC2 <sup>4</sup>                 | 4/10                                 | 8 KHz-2.1 GHz                            | Integer and                                  | 3.3,1.8/2.               | 64-QFN     | –40 to 85 °C  |
| AUJUZUDUZ-QIVIT                  | A03323D02                              | 4/10                                 | 0 1112-2.1 GHZ                           | Fractional                                   | 5/3.3,3.3                | 9x9 mm     | -401005 C     |
| Au53x5C1-EVB                     |                                        | _                                    | _                                        |                                              | _                        | Evaluation |               |
|                                  |                                        |                                      |                                          |                                              |                          | Board      |               |

#### Table 18 Ordering Information for Au5325

Notes:

1. Add an R at the end of the OPN to denote tape and reel ordering option. Add a T at the end of the OPN to denote tray ordering option.

2. Custom and factory pre- programmed devices are available. Ordering part numbers are assigned by Aura Semiconductor, please contact local sales to request the unique part number. Custom part number format is "Au53xxACxQM" where "x" is a unique numerical sequence representing the pre-programmed configuration.

3. BC1 and BC2 version has superior PSRR and spur performance compared to AC1 and is recommended for new designs.

4. Please refer to 5th row of the Die Marking to differentiate between Au5325BC1 and Au5325BC2. Au5325BC1 starts with C1 in the 5th row and Au5325BC2 starts with C2 in the 5th row.





# 20 Revision History

#### **Table 19 Revision History**

| Version | Date                      | Description                                                          | Author   |
|---------|---------------------------|----------------------------------------------------------------------|----------|
| 0.1     | 1 <sup>st</sup> June 2021 | Au53x5, Au53x4 and<br>Au53x2 Short Data Sheet<br>First Draft Created | Aurasemi |



# 21 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.



## 22 Contact Information

#### For more information visit www.aurasemi.com

For the full Datasheet and other sales related information please contact local Sales/FAE or send an email to sales@aurasemi.com

Aura Semiconductor Private Limited

The information contained herein is the exclusive and confidential property of Aura Semiconductor Private Limited and except as otherwise indicated, shall not be disclosed or reproduced in whole or in part.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Controllers category:

Click to view products by Aura Semiconductor manufacturer:

Other Similar products are found below :

AZ7500EP-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81101BMNTXG NCP81205MNTXG SJE6600 AZ7500BMTR-E1 SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81203MNTXG NCP81206MNTXG NX2155HCUPTR UBA2051C MAX8778ETJ+ NCP1015ST65T3G NCP1240AD065R2G NCP1240FD065R2G NCP1361BABAYSNT1G NCP1230P100G NCP1612BDR2G NX2124CSTR SG2845M NCP1366BABAYDR2G NCP81101MNTXG TEA19362T/1J IFX81481ELV NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG NCP1256ASN65T1G NCP1251FSN65T1G NCP1246BLD065R2G NTE7154 NTE7242 LTC7852IUFD-1#PBF LTC7852EUFD-1#PBF MB39A136PFT-G-BND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G MCP1633T-E/MG MCP1633-E/MG NCV1397ADR2G NCP1246ALD065R2G