## Features

- Compatible with all I<sup>2</sup>C bidirectional data transfer protocol
- Memory array:
  - 256 Kbits (32 Kbytes) of EEPROM
  - Page size: 64 bytes
- Additional Write lockable page
- Single supply voltage and high speed:
- 1 MHz
- Random and sequential Read modes
- Write:
  - Byte Write within 3 ms
  - Page Write within 3 ms

# Description

- The BL24C256A provides 262144 bits of serial electrically erasable and programmable read-only memory (EEPROM), organized as 32768 words of 8 bits each.
- The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential.

- Partial Page Writes Allowed
- Write Protect Pin for Hardware Data Protection
- Schmitt Trigger, Filtered Inputs for Noise
  Suppression
- High-reliability
  - Endurance: 1 Million Write Cycles
- Data Retention: 100 Years
  Enhanced ESD/Latch-up protection
- 8-lead PDIP/SOP/TSSOP/UDFN/TSOT23-5 packages
- The BL24C256A offers an additional page, named the Identification Page (64 bytes). The Identification Page can be used to store sensitive application parameters which can be (later) permanently locked in Read-only mode.

## Pin Configuration







2-19

## **Pin Descriptions**

| Pin Name | Туре | Functions          |
|----------|------|--------------------|
| A0-A2    | I    | Address Inputs     |
| SDA      | I/O  | Serial Data        |
| SCL      | I    | Serial Clock Input |
| WP       | I    | Write Protect      |
| GND      | Р    | Ground             |
| Vcc      | Р    | Power Supply       |

Table 1

# **Block Diagram**



Figure 1

DEVICE/PAGE ADDRESSES (A2, A1 and A0): The A2, A1 and A0 pins are device address inputs that are hard wire for the BL24C256A. Eight 256K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section).

SERIAL DATA (SDA): The SDA pin is bi-directional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open- collector devices.

SERIAL CLOCK (SCL): The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device.

WRITE PROTECT (WP): The BL24C256A has a Write Protect pin that provides hardware data protection. The Write Protect pin allows normal read/write operations when connected to ground (GND). When the Write Protection pin is connected to Vcc, the write protection feature is enabled and operates as shown in the following **Table 2**.

| WP Pin Status | BL24C256A                    |
|---------------|------------------------------|
| At VCC        | Full(256K)Array              |
| At GND        | Normal Read/Write Operations |

Table 2

## **Functional Description**

#### 1. Memory Organization

BL24C256A, 256K SERIAL EEPROM: Internally organized with 512 pages of 64 bytes each, the 256K requires a 15-bit data word address for random word addressing.

#### 2. Device Operation

CLOCK and DATA TRANSITIONS: The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see **Figure 2**). Data changes during SCL high periods will indicate a start or stop condition as defined below.



Figure 2. Data Validity



START CONDITION: A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see **Figure 3**).

STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see **Figure 3**).



Figure 3. Start and Stop Definition

ACKNOWLEDGE: All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a "0" to acknowledge that it has received each word. This happens during the ninth clock cycle.



Figure 4. Output Acknowledge

STANDBY MODE: The BL24C256A features a low-power standby mode which is enabled: (a) upon power-up and (b) after the receipt of the STOP bit and the completion of any internal operations.

MEMORY RESET: After an interruption in protocol, power loss or system reset, any two-wire part can be reset by following these steps:

- 1. Clock up to 9 cycles.
- 2. Look for SDA high in each cycle while SCL is high.
- 3. Create a start condition.



#### 3. Device Addressing

The 256K EEPROM devices all require an 8-bit device address word following a start condition to enable the chip for a read or write operation (see **Figure 5**)



#### Figure 5: Device Address

The device address word consists of a mandatory "1", "0" sequence for the first four most significant bits as shown. This is common to all the Serial EEPROM devices.

The 256K EEPROM uses A2, A1 and A0 device address bits to allow as much as eight devices on the same bus. These 3 bits must be compared to their corresponding hardwired input pins. The A2, A1 and A0 pins use an internal proprietary circuit that biases them to a logic low condition if the pins are allowed to float.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a compare of the device address, the EEPROM will output a "0". If a compare is not made, the chip will return to a standby state.

DATA SECURITY: The BL24C256A has a hardware data protection scheme that allows the user to write protect the entire memory when the WP pin is at VCC.

#### 4. Write Operations

BYTE WRITE: A write operation requires two 8-bit data words address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a "0" and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a "0" and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle, tWR, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see **Figure 6**).



Figure 6. Byte Write



PAGE WRITE: The 256K EEPROM is capable of a 64-byte page writes. A page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to 63 more data words. The EEPROM will respond with a "0" after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see **Figure 7**).



#### Figure 7. Page Write

The data word address lower six bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 64 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten.

WRITE IDENTIFICATION PAGE: The Identification Page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. It is written by issuing the Write Identification Page instruction. This instruction uses the same protocol and format as Page Write (into memory array), except for the following differences:

- Device type identifier = 1011b
- MSB address bits B15/B6 are don't care except for address bit B10 which must be "0".

LSB address bits B5/B0 define the byte address inside the Identification page.

If the Identification page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoAck).

ACKNOWLEDGE POLLING: Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a "0", allowing the read or write sequence to continue.



#### 5. Read Operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to "1". There are three read operations: current address read, random address read and sequential read.

CURRENT ADDRESS READ: The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page. Once the device address with the read/write select bit set to "1" is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input "0" but does generate a following stop condition (see **Figure 8**).



#### Figure 8: Current Address Read

RANDOM READ: A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a "0" but does generate a following stop condition (see **Figure 9**)



Figure 9. Random Read



SEQUENTIAL READ: Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a "0" but does generate a following stop condition (see **Figure 10**).



### Figure 10. Sequential Read

READ IDENTIFICATION PAGE: The Identification Page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode.

The Identification Page can be read by issuing a Read Identification Page instruction. This instruction uses the same protocol and format as the Random Address Read (from memory array) with device type identifier defined as 1011b. The MSB address bits B15/B6 are don't care, the LSB address bits B5/B0 define the byte address inside the Identification Page. The number of bytes to read in the ID page must not exceed the page boundary (e.g.: when reading the Identification Page from location 10d, the number of bytes should be less than or equal to 54, as the ID page boundary is 64 bytes)

LOCK IDENTIFICATION PAGE: The Lock Identification Page instruction (Lock ID) permanently locks the Identification page in Read-only mode. The Lock ID instruction is similar to Byte Write (into memory array) with the following specific conditions:

Device type identifier = 1011b

Address bit B10 must be '1'; all other address bits are don't care

The data byte must be equal to the binary value xxxx xx1x, where x is don't care

# **Electrical Characteristics**

Absolute Maximum Stress Ratings:

|   | DC Supply Voltage                            |
|---|----------------------------------------------|
|   | Input / Output Voltage GND-0.3V to VCC+0.3V  |
| ٠ | Operating Ambient Temperature                |
| • | Storage Temperature65°C to +150°C            |
| ٠ | Electrostatic pulse (Human Body model) 8000V |

#### Comments:

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

#### DC Electrical Characteristics

Applicable over recommended operating range from:  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ , VCC = +1.7V to +5.5V (unless otherwise noted)

| Parameter                 | Symbol | Min     | Тур  | Max     | Unit | Condition        |
|---------------------------|--------|---------|------|---------|------|------------------|
| Supply Voltage            | Vcc1   | 1.7     | -    | 5.5     | V    | @400KHz          |
| Supply Voltage            | Vcc2   | 2.5     | -    | 5.5     | V    | @1MHz            |
| Supply Current VCC=5.0V   | Icc1   | -       | 0.14 | 0.3     | mA   | READ at 400KHZ   |
| Supply Current VCC=5.0V   | Icc2   | -       | 0.28 | 0.5     | mA   | WRITE at 400KHZ  |
| Supply Current VCC=5.0V   | SB1    | -       | 0.03 | 0.5     | μA   | VIN=Vcc or Vss   |
| Input Leakage Current     | IL1    | -       | 0.10 | 1.0     | μA   | VIN=Vcc or Vss   |
| Output Leakage Current    | Ilo    | -       | 0.05 | 1.0     | μA   | Vout=Vcc or Vss  |
| Input Low Level           | VIL1   | -0.3    | -    | Vcc×0.3 | V    | Vcc=1.7V to 5.5V |
| Input High Level          | VIH1   | Vcc×0.7 | -    | Vcc+0.3 | V    | Vcc=1.7V to 5.5V |
| Output Low Level VCC=1.7V | Vol1   | -       | -    | 0.2     | V    | loL=0.15mA       |
| Output Low Level VCC=5.0V | Vol2   | -       | -    | 0.4     | V    | lo∟=3.0mA        |

#### **Pin Capacitance**

Applicable over recommended operating range from TA =  $25^{\circ}$ C, f = 1.0 MHz, VCC = +1.7V

| Parameter                       | Symbol | Min | Тур | Max | Unit | Condition |
|---------------------------------|--------|-----|-----|-----|------|-----------|
| Input/Output Capacitance(SDA)   | Cıvo   | -   | -   | 8   | pF   | Vio=0V    |
| Input Capacitance(A0,A1,A2,SCL) | CIN    | -   | -   | 6   | pF   | VIN=0V    |

Table 3

Table 4



#### AC Electrical Characteristics

Applicable over recommended operating range from TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C, VCC = +1.7V to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted)

| Doromotor                                                     | Cumbol          | 1.7V | ′≤Vcc ≺ | 2.5V | 2.5V | ′≤Vcc ≺ | 5.5V | Linita      |
|---------------------------------------------------------------|-----------------|------|---------|------|------|---------|------|-------------|
| Parameter                                                     | Symbol          | Min  | Тур     | Max  | Min  | Тур     | Max  | Units       |
| Clock Frequency,SCL                                           | fsc∟            | -    | -       | 400  | -    | -       | 1000 | kHz         |
| Clock Pulse Width Low                                         | tLOW            | 1.3  | -       | -    | 0.5  | -       | -    | μs          |
| Clock Pulse Width High                                        | thigh           | 0.6  | -       | -    | 0.26 | -       | -    | μs          |
| Noise Suppression Time                                        | tı              | -    | -       | 50   | -    | -       | 50   | ns          |
| Clock Low to Data Out Valid                                   | taa             | -    | -       | 0.9  | -    | -       | 0.45 | μs          |
| Time the bus must be free before a new transmission can start | teur            | 1.3  | -       | -    | 0.5  | -       | -    | μs          |
| Start Hold Time                                               | <b>t</b> HD:STA | 0.6  | -       | -    | 0.25 | -       | -    | μs          |
| Start Setup Time                                              | tsu:sta         | 0.6  | -       | -    | 0.25 | -       | -    | μs          |
| Data In Hold Time                                             | thd:dat         | 0    | -       | -    | 0    | -       | -    | μs          |
| Data in Setup Time                                            | tsu:dat         | 100  | -       | -    | 100  | -       | -    | ns          |
| Input Rise Time(1)                                            | tR              | -    | -       | 0.3  | -    | -       | 0.12 | μs          |
| Input Fall Time(1)                                            | t⊧              | -    | -       | 0.3  | -    | -       | 0.12 | μs          |
| Stop Setup Time                                               | tsu:sto         | 0.6  | -       | -    | 0.25 | -       | -    | μs          |
| Data Out Hold Time                                            | tон             | 50   | -       | -    | 50   | -       | -    | ns          |
| Write Cycle Time                                              | <b>tw</b> R     | -    | 1.9     | 3    | -    | 1.9     | 3    | ms          |
| 5.0V,25°C,Byte Mode(1)                                        | Endurance       | 1M   | -       | -    | 1M   | -       | -    | Write Cycle |

Notes:

Table 7

1. This parameter is characterized and is not 100% tested.

2. AC measurement conditions:

RL (connects to VCC): 1.3 k

Input pulse voltages: 0.3 VCC to 0.7 VCC

Input rise and fall time: 50 ns

Input and output timing reference voltages: 0.5 VCC

The value of RL should be concerned according to the actual loading on the user's system.



11-19

#### **Bus Timing**



Figure 11. SCL: Serial Clock, SDA: Serial Data I/O

#### Write Cycle Timing



Figure 12. SCL: Serial Clock, SDA: Serial Data I/O

Notes:

The write cycle time tWR is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle.



12-19

## Package Information

**PDIP Outline Dimensions** 



#### SOP



\_ \_ \_ \_ \_ \_ \_ \_ \_ \_



#### TSSOP

\_\_\_\_\_



14-19





#### UDFN

-----



### **TSOT23-5**







# Marking Diagram PDIP

| FDIF                   |                                |
|------------------------|--------------------------------|
|                        | BL24C256A<br>YYWW#ZZ<br>SSSSSP |
|                        | 0                              |
| YY: year               |                                |
| WW :week               |                                |
| ZZ: assembly house     |                                |
| SSSSS : Lot ID         |                                |
| SOP                    |                                |
|                        |                                |
|                        | BL24C256A<br>SSSSSP            |
|                        | 0                              |
| SSSSS : Lot ID         |                                |
| TSSOP                  |                                |
|                        | OBL24C256A                     |
|                        | SSSSS                          |
|                        |                                |
| SSSSS : Lot ID<br>UDFN |                                |
| ODFN                   |                                |
|                        | BL56                           |
|                        | YYWW                           |
|                        | 0                              |
| YY: year               |                                |
| WW :week               |                                |
| TSOT23-5               |                                |
|                        |                                |
|                        | 24C256A<br>SSSSSP              |
|                        |                                |
| SSSSS : Lot ID         |                                |
|                        |                                |
|                        |                                |

BL24C256A 256K bits (32768×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn

\_\_\_\_\_



## **Ordering Information**



| Device    | Package  | Shipping (Qty/Packing) |
|-----------|----------|------------------------|
| BL24C256A | SOP8     | 2500/Tape &Reel        |
| BL24C256A | TSSOP8L  | 3000/Tape &Reel        |
| BL24C256A | UDFN     | 3000/Tape &Reel        |
| BL24C256A | TSOT23-5 | 3000/Tape &Reel        |

# Reversion history

| Add Write lockable page in Features                 |           |
|-----------------------------------------------------|-----------|
| Random and sequential Read modes                    |           |
| Enhanced ESD/ Latch-up protection                   |           |
| UDFN packages<br>Add Table First/Second address     |           |
| Write Identification Page/ Lock Identification Page |           |
| Read Identification Page                            |           |
| Modify DC/AC Electrical Characteristics             |           |
| Version 1.8 BL24C256A                               |           |
| Modify the format                                   |           |
| Version 1.91 BL24C256A                              |           |
| Modify AC/DC Electrical Characteristics             |           |
| Version 1.92 BL24C256A                              |           |
| Modify Package Information                          |           |
| Version 1.93 BL24C256A                              |           |
| Modify AC/DC Electrical Characteristics             |           |
| Version 1.94 BL24C256A                              |           |
| Text error fixed                                    |           |
| Version 1.95 BL24C256A                              |           |
| Add TSOT23-5 Package Information                    |           |
| Version 1.96 BL24C256A                              | 9/3/2018  |
| Modify Text and structure of documents              |           |
| Version 1.97 BL24C256A                              | 5/23/2019 |
| Update Package Information                          |           |

-----



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for EEPROM category:

Click to view products by Belling manufacturer:

Other Similar products are found below :

M29F040-70K6 718278CB 718620G AT28C256-15PU-ND AT88SC6416CRF-MR1 444358RB 444362FB BR93C46-WMN6TP BR93C46-WMN7TP 442652G 701986CB TC58DVM92A5TA00 TC58NVG0S3HBAI4 X24645S8 X2212P RM24C32C-LSNI-B 5962-8751413XA TC58BVG0S3HBAI4 TH58NYG3S0HBAI6 CAT25320YIGT-KK CAT25320DWF TC58BYG0S3HBAI6 LE24C162-R-E 5962-8751417YA 5962-8751409YA CAT25M01LI-G DS28E11P+ BR9016AF-WE2 LE2464DXATBG CAS93C66VP2I-GT3 DS28E25+T DS28EL15Q+T M95320-DFDW6TP DS28E05GB+T AT25320B-SSPDGV-T BL24C128A-CSRC BL24SA128B-CSRC 24FC16T-I/OT M24C02-DRMN3TPK M24C04-FMC5TG M24C16-DRMN3TPK M24C64-DFMN6TP M24C64-FCS6TPK 34AA02-EMS M95080-RMC6TG M95128-DFCS6TP/K M95128-DFDW6TP M95256-DFMN6TP M95320-RDW6TP M95640-RDW6TP