#### Transient Voltage Suppressors

#### Features

- Solid-state silicon-avalanche technology
- Low operating and clamping voltage
- Up to four I/O Lines of Protection

RN

- Ultra low capacitance: 0.35pF typical(I/O to I/O)
- Low Leakage
- Low operating voltage:5V
- Flow-Through design

#### IEC COMPATIBILITY (EN61000-4)

- IEC 61000-4-2 (ESD) ±15kV (air), ±8kV (contact)
- IEC 61000-4-4 (EFT) 40A (5/50ns)
- IEC 61000-4-5 (Lightning) 3A (8/20µs)

#### **Mechanical Characteristics**

- DFN-10L package (2.5×1.0×0.58mm)
- Molding compound flammability rating: UL 94V-0
- Marking: Marking Code
- Packaging: Tape and Reel
- RoHS/WEEE Compliant

#### **Circuit Diagram**





ROHS

## Application

- Digital Visual Interface(DVI)
- MDDI Ports
- DisplayPortTM Interface
- PCI Express
- High Definition Multi-Media Interface(HDMI)
- eSATA Interfaces

#### **Schematic & PIN Configuration**



| Pin      | Identificaion                            |
|----------|------------------------------------------|
| 1,2,4,5  | Input Lines                              |
| 6,7,9,10 | Output Lines<br>(No Internal Connection) |
| 3,8      | Ground                                   |

1/5

## **Absolute Maximum Rating**

| Rating                                                       | Symbol           | Value         | Units |
|--------------------------------------------------------------|------------------|---------------|-------|
| Peak Pulse Power ( t <sub>p</sub> =8/20µs )                  | P <sub>PP</sub>  | 100           | Watts |
| Peak Pulse Current ( $t_p = 8/20 \mu s$ )                    | I <sub>pp</sub>  | 5             | А     |
| ESD per IEC 61000-4-2(Air)<br>ESD per IEC 61000-4-2(contact) | V <sub>ESD</sub> | +/-15<br>+/-8 | kV    |
| Operating Temperature                                        | TJ               | -55 to + 125  | C     |
| Storage Temperature                                          | T <sub>STG</sub> | -55 to +150   | C     |

## Electrical Parameters (T=25℃)

| Symbol      | Parameter                                          |
|-------------|----------------------------------------------------|
| <b>I</b> PP | Maximum Reverse Peak Pulse Current                 |
| Vc          | Clamping Voltage @ IPP                             |
| VRWM        | Working Peak Reverse Voltage                       |
| IR          | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| VBR         | Breakdown Voltage @ I⊤                             |
| Iτ          | Test Current                                       |
| lF          | Forward Current                                    |
| VF          | Forward Voltage @ I⊧                               |



## **Electrical Characteristics**

| Parameter                 | Symbol           | Conditions                                                           | Minimum | Typical | Maximum | Units |
|---------------------------|------------------|----------------------------------------------------------------------|---------|---------|---------|-------|
| Reverse Stand-Off Voltage | V <sub>RWM</sub> | Any I/O pin to ground                                                |         |         | 5.0     | V     |
| Reverse Breakdown Voltage | V <sub>BR</sub>  | l <sub>t</sub> = 1mA<br>Any I/O pin to ground                        | 6.0     |         |         | V     |
| Reverse Leakage Current   | I <sub>R</sub>   | V <sub>RWM</sub> = 5V, T=25℃<br>Any I/O pin to ground                |         |         | 1       | μA    |
| Clamping Voltage          | Vc               | I <sub>pp</sub> =3A, t <sub>p</sub> =8/20µs<br>Any I/O pin to ground |         |         | 20      | V     |
|                           |                  | V <sub>R</sub> = 0V, f = 1MHz<br>I/O pin to GND                      |         |         | 0.7     | pF    |
| Junction Capacitance      | Cj               | V <sub>R</sub> = 0V, f = 1MHz<br>Between I/O pins                    |         | 0.35    | 0.5     | pF    |



ROHS

#### **Typical Characteristics**

#### Non-Repetitive Peak Pulse Power vs. Pulse Time



110 100 <u></u> 90 P 80 Power 70 60 % of Rated 50 40 30 20 10 0 75 150 25 100 125 0 50 Ambient Temperature - TA( °C )

**Power Derating curve** 

#### **Pulse Waveform**



Normalized Capacitance vs. Reverse Voltage



**Clamping Voltage vs.Peak Pulse Current** 





3/5

#### **Design Recommendations for HDMI protection**

Adding external ESD protection to HDMI ports can be challenging. First, ESD protection devices have an inherent junction capacitance. Furthermore, adding even a small amount of capacitance will cause the impedance of the differential pair to drop. Second, large packages and land pattern requirements cause discontinuities that adversely affect signal integrity. The B0524P are specifically designed for protection of high-speed interfaces such as HDMI.

They present <0.5pF capacitance between the pairs while being rated to handle ±8kV ESD contact discharges (±15kV air discharge) as outlined in IEC 61000-4-2. Each device is in a leadless SLP package that is less than 1.1mm wide. They are designed such that the traces flow straight through the device. The narrow package and flow-through design reduces discontinuities and minimizes impact on signal integrity. This becomes even more critical as signal speeds increase.

#### **Pin Configuration**

Figure 1 is an example of how to route the high speed differential traces through the B0524P . The solid line represents the PCB trace. The PCB traces are used to connect the pin pairs for each line (pin 1 to pin 10, pin 2 to pin 9, pin 4 to pin 7, pin 5 to pin 6). For example, line 1 enters at pin 1 and exits at Pin 10 and the PCB trace connects pin 1 and 10 together. This is true for lines connected at pins 2, 4, and 5 also. Ground is connected at pins 3 and 8. One large ground pad should be used in lieu of two separate pads. The same layout rules apply for the B0524P



Figure 1.Flow though layout Using B0524P

## **Design Recommendations for HDMI Protection**

Good circuit board layout is critical not only for signal integrity, but also for effective suppression of ESD induced transients. For optimum ESD protection, the following guidelines are recommended:

- Place the device as close to the connector as possible. This practice restricts ESD coupling into adjacent traces and reduces parasitic inductance.
- The ESD transient return path to ground should be kept as short as possible.
  Whenever possible, use multiple micro vias connected directly from the device ground pad to the ground plane.
- Avoid running critical signals near board edges.



## **Outline Drawing – DFN-2L**



### **Marking Codes**

| Part Number | Marking Code |
|-------------|--------------|
| B0524P      | 0524P        |

## Package Information

Qty: 3k/Reel

5/5-

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for ESD Suppressors / TVS Diodes category:

Click to view products by Bourne manufacturer:

Other Similar products are found below :

60KS200C D18V0L1B2LP-7B D5V0F4U5P5-7 DESD5V0U1BB-7 NTE4902 P4KE27CA P6KE11CA P6KE39CA-TP P6KE8.2A SA110CA SA60CA SA64CA SMBJ12CATR SMBJ33CATR SMBJ8.0A ESD101-B1-02ELS E6327 ESD105-B1-02EL E6327 ESD112-B1-02EL E6327 ESD119B1W01005E6327XTSA1 ESD5V0L1B02VH6327XTSA1 ESD7451N2T5G 19180-510 CPDT-5V0USP-HF 3.0SMCJ33CA-F 3.0SMCJ36A-F HSPC16701B02TP D3V3Q1B2DLP3-7 D55V0M1B2WS-7 DESD5V0U1BL-7B DRTR5V0U4SL-7 SCM1293A-04SO ESD200-B1-CSP0201 E6327 SM12-7 SMF8.0A-TP SMLJ45CA-TP CEN955 W/DATA 82350120560 VESD12A1A-HD1-GS08 CPDUR5V0R-HF CPDQC5V0U-HF CPDQC5V0USP-HF CPDQC5V0-HF D1213A-01LP4-7B D1213A-02WL-7 MMAD1108/TR13 5KP100A 5KP15A 5KP18A 5KP48A 5KP90A