

# **Multiport Gigabit Ethernet Switches**

#### **GENERAL DESCRIPTION**

The Broadcom® BCM53115M is a highly integrated, cost-effective smart-managed gigabit switch. The switch design is based on the field-proven, industry-leading ROBO architecture. This device combines all the functions of a high-speed switch system including packet buffers, PHY transceivers, media access controllers (MACs), address management, port-based rate control, and a non blocking switch fabric into a single 65 nm CMOS device. Designed to be fully compliant with the IEEE 802.3™ and IEEE 802.3x specifications, including the MAC-control PAUSE frame, the BCM53115M provides compatibility with all industry-standard Ethernet, Fast Ethernet, and Gigabit Ethernet (GbE) devices.

The BCM53115M has a rich feature set suitable for not only standard GbE connectivity for desktop and laptop PCs, but also for next-generation gaming consoles, set-top boxes, networked DVD players, and home theater receivers. It is also specifically designed for next-generation SOHO/SMB routers and gateways.

The BCM53115M contains five full-duplex 10/100/ 1000 BASE-TX Ethernet transceivers. In addition, the BCM53115M has one GMII/RGMII/MII/RvMII/TMII interface for the CPU or a router chip, providing flexible 10/100/1000 Mbps connectivity. A GMII/RGMII/SGMII/MII/RvMII/TMII interface for the WAN port can be configured as an IMP port.

The BCM53115M provides 70+ on-chip MIB counters to collect receive and transmit statistics for each port.

The BCM53115M is available in industrial temperature (I-Temp) and commercial temperature (C-Temp) rated packages. The industrial-grade BCM53115M is provided in a 484-pin PBGA (23 mm x 23 mm) package. The commercial-grade BCM53115M is provided in a 400-pin FBGA (17 mm x 17 mm) package.

#### **FEATURES**

- Seven 10/100/1000 media access controllers
- Five-port 10/100/1000 transceivers for Tx
- One GMII/RGMII/MII/RvMII/TMII interface for an inband management port (IMP) for connection to a CPU/management entity without PHY
- One GMII/RGMII/MII/RvMII/TMII interface for WAN port
- Dual IMP ports support, WAN interface (Port 5) to be IMP port-capable
- IEEE 802.1p, MAC Port, TOS, DiffServ QoS for four queues, plus two time-sensitive queues
- Port-based VLAN
- IEEE 802.1Q-based VLAN with 4K entries
- MAC-based trunking with automatic link failover
- Port-based rate control
- Port mirroring
- Compact field processor (CFP)
  - 256 rules
  - Filtering, classifications, remarking, and priority actions
  - Support IPv6
  - Priority modification on egress
- BroadSync™ HD
  - Timestamp tagging at MAC interface
  - Time-aware egress scheduler
- · DOS attack prevention
  - Support IPv6
  - Ingress mirroring
- IGMP Snooping, MLD snooping support
- Spanning tree support (multiple spanning trees—up to eight)
- Loop detection for unmanaged configurations with Broadcom's patented LoopDTech™ technology
- CableChecker<sup>™</sup> with unmanaged mode support
- Double tagging/QinQ
- Egress VID remarking
- IEEE802.3 as support
- IEEE 802.3x programmable per-port flow control and backpressure, with IEEE 802.1x support for secure user authentication
- EEPROM, MDC/MDIO, and SPI Interface
- 4K entry MAC address table with automatic learning and aging
- 128 KB packet buffer
- 128 multicast group support
- Jumbo frame support up to 9720 byte
- 1.2V for core and 3.3V for I/O
- JTAG support
- 484 PBGA
- 400 FBGA



Figure 1: Functional Block Diagram

# **Revision History**

| Revision      | Date     | Change Description                                                                                                        |  |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------|--|
| 53115M-DS12-R | 06/25/13 | Updated:                                                                                                                  |  |
|               |          | • Figure 78: "400-Pin Packaging Diagram," on page 377                                                                     |  |
|               |          | • Figure 79: "484-Pin Packaging Diagram," on page 378                                                                     |  |
| 53115M-DS11-R | 02/22/13 | Updated:                                                                                                                  |  |
|               |          | <ul> <li>Figure 70: "RGMII Input Timing (Delayed Mode)," on page 369</li> </ul>                                           |  |
| 53115M-DS10-R | 02/12/13 | Updated:                                                                                                                  |  |
|               |          | <ul> <li>Table 127: "MII Control Register (Page 10h–14h: Address 00h–01h)," on<br/>page 222</li> </ul>                    |  |
|               |          | <ul> <li>Table 131: "Auto-Negotiation Advertisement Register (Page 10h–14h:<br/>Address 08h–09h)," on page 225</li> </ul> |  |
|               |          | <ul> <li>Table 136: "1000BASE-T Control Register (Page 10h–14h: Address 12h–<br/>13h)," on page 230</li> </ul>            |  |
| 53115M-DS09-R | 02/09/12 | Updated: Table 35, GMII_TXEN row.                                                                                         |  |
| 53115M-DS08-R | 03/18/10 | Updated:                                                                                                                  |  |
|               |          | <ul> <li>"MIB Counters Per Port" on page 105.</li> </ul>                                                                  |  |
|               |          | <ul> <li>"LED Interfaces" on page 141.</li> </ul>                                                                         |  |
|               |          | <ul> <li>Table 80: "Duplex Status Summary Register (Page 01h: Address 08h–<br/>09h)," on page 192.</li> </ul>             |  |
|               |          | • Table 244: "Port Rate Control Register (Page 41h: Address 10h–33h)," on page 314.                                       |  |
|               |          | • Table 246: "Port Egress Rate Control Configuration Registers (Page 41h: Address 80h–91h)," on page 317.                 |  |
|               |          | <ul> <li>Table 267: "Loop Detection Control Registers (Page 72h: Address 00h–<br/>01h)," on page 326.</li> </ul>          |  |
|               |          | <ul> <li>Table 326: "Absolute Maximum Ratings," on page 356.</li> </ul>                                                   |  |
|               |          | <ul> <li>Table 329: "Reset and Clock Timing," on page 359.</li> </ul>                                                     |  |
| 53115M-DS07-R | 09/30/09 | Updated:                                                                                                                  |  |
|               |          | <ul> <li>Figure 1, "Functional Block Diagram," on page ii</li> </ul>                                                      |  |
|               |          | Added:                                                                                                                    |  |
|               |          | TMII feature throughout                                                                                                   |  |
|               |          | <ul> <li>"MII/TMII Interface" on page 79</li> </ul>                                                                       |  |
|               |          | "TMII Interface Timing" on page 313                                                                                       |  |
| 53115M-DS06-R | 05/13/09 | Updated:                                                                                                                  |  |
|               |          | <ul> <li>Table 16, "Behavior for Reserved Multicast Addresses," on page 50</li> </ul>                                     |  |
|               |          | <ul> <li>Table 227, "Default IEEE 802.1Q Tag Register (Page 34h: Address 10h–<br/>21h)," on page 261</li> </ul>           |  |

| Revision               | Date             | Change Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision 53115M-DS05-R | Date<br>05/01/09 | <ul> <li>Change Description</li> <li>"Ethernet AV" to "BroadSync HD" globally</li> <li>"Double-Tagging" on page 10</li> <li>"VLAN Tagging Structure Parsing" on page 24</li> <li>Bits 7:2 R/W value in Table 45, "Switch Mode Register (Page 00h: Address 0Bh)," on page 139</li> <li>Bit 5 R/W value in Table 46, "IMP Port State Override Register (Page 00h: Address 0Eh)," on page 139</li> <li>Bits 15:9 R/W value in Table 61, "Multicast Lookup Failed Forward Map Register (Page 00h: Address 34h–35h)," on page 147</li> <li>Table 72, "Pause Frame Detection Control Register (Page 00h: Address 80h)," on page 151</li> <li>Bits 13:6 R/W value in Table 90, "Mirror Capture Control Register (Page 02h: Address 10h–11h)," on page 159</li> <li>Bits 15:10 R/W value in Table 92, "Ingress Mirror Divider Register (Page 02h: Address 14h–15h)," on page 160</li> <li>Bits 15:10 R/W value in Table 95, "Egress Mirror Divider Register (Page 02h: Address 1Eh–1Fh)," on page 162</li> <li>R/W values in Table 101, "Global ARL Configuration Register (Page 04h: Address 00h)," on page 166</li> <li>Bits 6:1 R/W value in Table 109, "ARL Table Read/Write Control Register (Page 05h: Address 00h)," on page 171</li> <li>5Ch–5Fh ADDR value in Table 195, "Page 20h–28h Port MIB Registers," on page 237</li> </ul> |
|                        |                  | <ul> <li>5Ch–5Fh ADDR value in Table 195, "Page 20h–28h Port MIB Registers," on page 237</li> <li>R/W values in Table 215, "MAC Trunk Control Register (Page 32h:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                        |                  | <ul> <li>Address 00h)," on page 252</li> <li>Bits 15:12 R/W value in Table 225, "VLAN Multiport Address Control Register (Page 34h: Address 0Ah–0Bh)," on page 259</li> <li>Table 227, "Default IEEE 802.1Q Tag Register (Page 34h: Address 10h–21h)," on page 261</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| Revision               | Date     | Change Description                                                                                                                                                                             |  |
|------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 53115M-DS05-R 05/01/09 |          | Updated:                                                                                                                                                                                       |  |
| (cont.)                |          | <ul> <li>Bits 5:0 Default in Table 242, "Global Rate Control Register (Page 41h:<br/>Address 00h–03h)," on page 269</li> </ul>                                                                 |  |
|                        |          | <ul> <li>Bits 7:0 in Table 246, "Port Egress Rate Control Configuration Registers<br/>(Page 41h: Address 80h–91h)," on page 274</li> </ul>                                                     |  |
|                        |          | <ul> <li>R/W values in Table 251, "EAP Global Control Registers (Page 42h:<br/>Address 00h)," on page 276</li> </ul>                                                                           |  |
|                        |          | <ul> <li>Bits 7:6 R/W value in Table 252, "EAP Multiport Address Control Register<br/>(Page 42h: Address 01h)," on page 277</li> </ul>                                                         |  |
|                        |          | <ul> <li>Bit 14 R/W value in Table 284, "BroadSync HD Class 5 Bandwidth Control<br/>Register (Page 90h: Address 30h–31h, 32h–33h, 34h–35h, 36h–37h,<br/>38h–39h)," on page 288</li> </ul>      |  |
|                        |          | <ul> <li>Bits 15:14 R/W value in Table 286, "BroadSync HD Class 4 Bandwidth<br/>Control Register (Page 90h: Address 60h–61h, 62h–63h, 64h–65h, 66h–<br/>67h, 68h–69h)," on page 288</li> </ul> |  |
|                        |          | <ul> <li>Bits 15:5 R/W value in Table 290, "BroadSync HD Link Status Register<br/>(Page 90h: Address B0h–B1h)," on page 289</li> </ul>                                                         |  |
|                        |          | <ul> <li>Bits 31:25 R/W value in Table 292, "Traffic Remarking Control Register<br/>(Page 91h: Address 00h)," on page 290</li> </ul>                                                           |  |
| 53115M-DS04-R          | 12/17/08 | Updated:                                                                                                                                                                                       |  |
|                        |          | <ul> <li>LED MODE[1:0] in Table 35, "Signal Type Definitions," on page 112</li> </ul>                                                                                                          |  |
|                        |          | <ul> <li>Table 43, "Port Control Register (Page 00h: Address 00h–05h)," on page<br/>139</li> </ul>                                                                                             |  |
|                        |          | <ul> <li>Bit 5 and 4 in Table 68, "Port State Override Register (Page 00h: Address<br/>58h–5Fh)," on page 151</li> </ul>                                                                       |  |
|                        |          | <ul> <li>Bits 5:4 in Table 90, "Mirror Capture Control Register (Page 02h: Address<br/>10h–11h)," on page 160</li> </ul>                                                                       |  |
| 53115M-DS03-R          | 11/21/08 | Updated:                                                                                                                                                                                       |  |
|                        |          | <ul> <li>Table 35, "Signal Type Definitions," on page 112.</li> </ul>                                                                                                                          |  |
|                        |          | <ul> <li>Section 12 "Ordering Information" on page 333.</li> </ul>                                                                                                                             |  |
|                        |          | Added:                                                                                                                                                                                         |  |
|                        |          | <ul> <li>Figure 78, "BCM53115M Marking Information," on page 332.</li> </ul>                                                                                                                   |  |

| Revision      | Date     | Change Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 53115M-DS02-R | 09/02/08 | <ul> <li>Updated:</li> <li>"IGMP Snooping" on page 19.</li> <li>"LED Interfaces" on page 106.</li> <li>Table 87 on page 159.</li> <li>Table 171 on page 218.</li> <li>Table 173 on page 220.</li> <li>Table 177 on page 223.</li> <li>Table 179 on page 226.</li> <li>Table 180 on page 228.</li> <li>Table 181 on page 229.</li> <li>Table 187 on page 234.</li> <li>Table 188 on page 235.</li> <li>Table 189 on page 235.</li> <li>Table 190 on page 236.</li> <li>Table 207 on page 249.</li> <li>Table 230 on page 263.</li> <li>Added new symbols to Table 328 on page 310.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               |          | • Table 329 on page 311.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 53115M-DS01-R | 01/25/08 | <ul> <li>Updated:</li> <li>Table 2, "Reasons to Forward a Packet to the CPU," on page 7</li> <li>"Search Key Composition" on page 33</li> <li>Slice_ID in Table 7, "Slice N Key for IPv6 Packet," on page 35, Table 8, "Slice N Key for Non-IP Packet," on page 36, and Table 9, "Chain Slice Key for IPv6 Packet," on page 37</li> <li>"CableChecker™" on page 45</li> <li>Figure 21, "Address Table Organization," on page 47</li> <li>Cross references in "MIB Engine" on page 69</li> <li>Table 35, "Signal Type Definitions," on page 112</li> <li>Table 48, "LED Refresh Register (Page 00h: Address 0Fh)," on page 141</li> <li>Default values in Table 49, "LED Function 0 Control Register (Page 00h: Address 10h-11h)," on page 142 and Table 50, "LED Function 1 Control Register (Page 00h: Address 12h-13h)," on page 143</li> <li>Table 51, "LED Function Map Register (Page 00h: Address 14h-15h)," on page 143</li> <li>Table 52, "LED Enable Map Register (Page 00h: Address 16h-17h)," on page 144</li> <li>Table 53, "LED Mode Map 0 Register (Page 00h: Address 18h-19h)," on page 144</li> <li>Table 57, "WAN Port Select Register (Page 00h: Address 26h-27h)," on page 146</li> <li>Table 126, "Register Map (Page 10h-14h)," on page 180</li> <li>Bit 18 and bit 6 in Table 242, "Global Rate Control Register (Page 41h: Address 00h-03h)," on page 270</li> </ul> |

| Date     | Change Description                                                                                                                                                                                        |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | <ul> <li>Descriptions in Table 297, "CFP TCAM Data Register 0 (Page A0h: Address 10h–13h)," on page 296 through Table 312, "CFP TCAM Mask Register 7 (Page A0h: Address 4Ch–4Fh)," on page 299</li> </ul> |
|          | <ul> <li>Pins in Table 326, "Absolute Maximum Ratings," on page 309 and Table<br/>327, "Recommended Operating Conditions," on page 309</li> </ul>                                                         |
|          | <ul> <li>Table 328, "Electrical Characteristics," on page 310</li> </ul>                                                                                                                                  |
|          | <ul> <li>Figure 61, "MII Input Timing," on page 312 and Table 330, "MII Input<br/>Timing," on page 312</li> </ul>                                                                                         |
|          | <ul> <li>Figure 62, "MII Output Timing," on page 313 and Table 331, "MII Output<br/>Timing," on page 313</li> </ul>                                                                                       |
|          | <ul> <li>Figure 63, "Reverse MII Input Timing," on page 314 and Table 332,<br/>"Reverse MII Input Timing," on page 314</li> </ul>                                                                         |
|          | <ul> <li>Figure 64, "Reverse MII Output Timing," on page 315 and Table 333,<br/>"Reverse MII Output Timing," on page 315</li> </ul>                                                                       |
|          | <ul> <li>Table 338, "GMII Output Timing," on page 320</li> </ul>                                                                                                                                          |
|          | • Figure 70, "GMII Input Timing," on page 321 and Table 339, "GMII Input Timing," on page 321                                                                                                             |
|          | <ul> <li>Table 345, "BCM53115MKFB Package—With Heat Sink," on page 326</li> </ul>                                                                                                                         |
|          | Added:                                                                                                                                                                                                    |
|          | <ul> <li>Table 158, "Interrupt Mask Register (Page 10h–14h: Address 36h)," on<br/>page 206</li> </ul>                                                                                                     |
|          | <ul> <li>Table 346, "BCM53115MIPB Package—With Heat Sink," on page 326</li> </ul>                                                                                                                         |
| 09/11/07 | Initial release.                                                                                                                                                                                          |
|          |                                                                                                                                                                                                           |

Broadcom Corporation 5300 California Avenue Irvine, CA 92617

© 2013 by Broadcom Corporation All rights reserved Printed in the U.S.A.

Broadcom®, the pulse logo, Connecting everything®, and the Connecting everything logo are among the trademarks of Broadcom Corporation and/or its affiliates in the United States, certain other countries and/or the EU. Any other trademarks or trade names mentioned are the property of their respective owners.

This data sheet (including, without limitation, the Broadcom component(s) identified herein) is not designed, intended, or certified for use in any military, nuclear, medical, mass transportation, aviation, navigations, pollution control, hazardous substances management, or other high-risk application. BROADCOM PROVIDES THIS DATA SHEET "AS-IS," WITHOUT WARRANTY OF ANY KIND. BROADCOM DISCLAIMS ALL WARRANTIES, EXPRESSED AND IMPLIED, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT.

# **Table of Contents**

| About This Document                          | 35 |
|----------------------------------------------|----|
| Purpose and Audience                         | 35 |
| Acronyms and Abbreviations                   | 35 |
| Document Conventions                         | 35 |
| Technical Support                            | 36 |
| Section 1: Introduction                      | 37 |
| Overview                                     | 37 |
| Section 2: Features and Operation            | 38 |
| Overview                                     | 38 |
| Quality of Service                           | 39 |
| Egress Transmit Queues                       | 40 |
| Port-Based QoS                               | 41 |
| IEEE 802.1p QoS                              | 41 |
| MACDA-Based QoS                              | 41 |
| TOS/DSCP QoS                                 | 42 |
| ACL-Based — User Defined                     | 42 |
| TC Decision Tree                             | 42 |
| Non-BroadSync HD Frame                       | 42 |
| BroadSync HD Frame                           | 43 |
| Queuing Class (COS) Determination            | 43 |
| Port-Based VLAN                              | 44 |
| IEEE 802.1Q VLAN                             | 44 |
| IEEE 802.1Q VLAN Table Organization          | 45 |
| Programming the VLAN Table                   | 45 |
| Double-Tagging                               | 46 |
| ISP Port                                     | 47 |
| Customer Port                                | 47 |
| Uplink Traffic (from Customer Port to ISP)   | 48 |
| Downlink Traffic (from ISP to Customer Port) | 48 |
| Egress VID Modification                      | 49 |
| Jumbo Frame Support                          | 50 |
| Port Trunking/Aggregation                    | 50 |
| WAN Port                                     | 51 |
| Rate Control                                 | 51 |

| Ingress Rate Control                       | 51 |
|--------------------------------------------|----|
| Two-Bucket System                          | 52 |
| Egress Rate Control                        | 52 |
| Bucket Bit Rate                            | 53 |
| IMP Port Egress Rate Control               | 53 |
| Protected Ports                            | 53 |
| Port Mirroring                             | 54 |
| Enabling Port Mirroring                    | 54 |
| Capture Port                               | 54 |
| Mirror Filtering Rules                     | 54 |
| Port Mask Filter                           | 55 |
| Packet Address Filter                      | 55 |
| Packet Divider Filter                      | 55 |
| IGMP Snooping                              | 56 |
| MLD Snooping                               | 56 |
| IEEE 802.1x Port-Based Security            | 56 |
| DoS Attack Prevention                      | 58 |
| Compact Field Processor                    | 59 |
| Parser                                     | 60 |
| L2 Framing Structure Parsing               | 61 |
| VLAN Tagging Structure Parsing             | 61 |
| Ethernet Framing Structure Parsing         | 62 |
| L3 Framing Structure Parsing               | 63 |
| IPv4 Header                                | 63 |
| IPv6 Header                                | 64 |
| IPv6 Extension Header                      | 65 |
| L4 Framing Structure Parsing               | 65 |
| TCP Header                                 | 66 |
| UDP Header                                 | 67 |
| UDPLite Header                             | 67 |
| ICMP/IGMP Headers                          | 67 |
| User Defined Field Extraction              | 68 |
| UDF Offset Base Generation                 | 68 |
| UDF Specification                          | 68 |
| Search Key Composition                     | 69 |
| Slice n Key for IPv4 Packet (n=0, 1, or 2) | 70 |

| Slice n Key for IPv6 Packet (n=0, 1, or 2)   | 71 |
|----------------------------------------------|----|
| Slice n Key for Non-IP Packet (n=0, 1, or 2) | 73 |
| Chain Slice Key for IPv6 Packet              | 74 |
| Action Resolution                            | 75 |
| Policy Action Definitions                    | 75 |
| Metering/Statistics Selection                | 76 |
| MSTP Multiple Spanning Tree                  | 76 |
| Software Reset                               | 77 |
| Loop Detection                               | 77 |
| BroadSync™ HD                                | 77 |
| Time Base and Slot Generation                | 78 |
| Transmission Shaping and Scheduling          | 78 |
| BroadSync HD Class5 Media Traffic            | 79 |
| BroadSync HD Class4 Media Traffic            | 80 |
| CableChecker™                                | 80 |
| Egress PCP Remarking                         | 82 |
| Address Management                           | 82 |
| Address Table Organization                   | 83 |
| Address Learning                             | 84 |
| Address Resolution and Frame Forwarding      |    |
| Unicast Addresses                            | 84 |
| Multicast Addresses                          | 86 |
| Reserved Multicast Addresses                 | 87 |
| Static Address Entries                       | 88 |
| Accessing the ARL Table Entries              | 88 |
| Reading an ARL Entry                         | 88 |
| Writing an ARL Entry                         | 89 |
| Searching the ARL Table                      | 89 |
| Address Aging                                | 90 |
| Fast Aging                                   | 90 |
| Using the Multiport Addresses                | 90 |
| Section 3: System Functional Blocks          | 91 |
| Overview                                     | 91 |
| Media Access Controller                      | 91 |
| Receive Function                             | 91 |
| Transmit Function                            | 92 |

| Flow Control                                    | 92  |
|-------------------------------------------------|-----|
| 10/100 Mbps Half-Duplex                         | 92  |
| 10/100/1000 Mbps Full-Duplex                    | 92  |
| Integrated 10/100/1000 PHY                      | 93  |
| Encoder                                         | 93  |
| Decoder                                         | 94  |
| Link Monitor                                    | 94  |
| Digital Adaptive Equalizer                      | 95  |
| Echo Canceler                                   | 95  |
| Cross Talk Canceler                             | 95  |
| Analog-to-Digital Converter                     | 95  |
| Clock Recovery/Generator                        | 96  |
| Baseline Wander Correction                      | 96  |
| Multimode TX Digital-to-Analog Converter        | 96  |
| Stream Cipher                                   | 96  |
| Wire Map and Pair Skew Correction               | 97  |
| Automatic MDI Crossover                         | 97  |
| 10/100BASE-TX Forced Mode Auto-MDIX             | 98  |
| Resetting the PHY                               | 98  |
| PHY Address                                     | 99  |
| Super Isolate Mode                              | 99  |
| Standby Power-Down Mode                         | 99  |
| Auto Power-Down Mode                            | 99  |
| External Loopback Mode                          | 100 |
| Full-Duplex Mode                                | 101 |
| Copper Mode                                     | 101 |
| Master/Slave Configuration                      | 101 |
| Next Page Exchange                              | 102 |
| Frame Management                                | 102 |
| In-Band Management Port                         | 102 |
| Broadcom Tag Format for Egress Packet Transfer  | 104 |
| Broadcom Tag Format for Ingress Packet Transfer | 105 |
| MIB Engine                                      | 106 |
| MIB Counters Per Port                           | 106 |
| Integrated High-Performance Memory              | 113 |
| Switch Controller                               | 113 |

| Buffer Management                                 | 113 |
|---------------------------------------------------|-----|
| Memory Arbitration                                | 114 |
| Transmit Output Port Queues                       | 114 |
| Section 4: System Interfaces                      | 115 |
| Overview                                          | 115 |
| Copper Interface                                  | 115 |
| Auto-Negotiation                                  | 115 |
| Lineside (Remote) Loopback Mode                   | 116 |
| SGMII/SerDes Interface                            | 116 |
| Frame Management Port Interface                   | 116 |
| MII/TMII Interface                                | 116 |
| Reverse MII Interface (RvMII)                     | 117 |
| GMII Interface                                    | 117 |
| RGMII Interface                                   | 117 |
| WAN Interface                                     |     |
| Configuration Pins                                |     |
| Programming Interfaces                            |     |
| SPI-Compatible Programming Interface              |     |
| SS: Slave Select                                  |     |
| SCK: Serial Clock                                 |     |
| MOSI: Master Output Slave Input                   | 119 |
| MISO: Master Input Slave Output                   | 119 |
| Without External PHY                              | 121 |
| External PHY Registers                            | 122 |
| Reading and Writing BCM53115M Registers Using SPI | 122 |
| Normal Read Operation                             | 123 |
| Fast Read Operation                               | 127 |
| Normal Write Operation                            | 130 |
| EEPROM Interface                                  | 133 |
| EEPROM Format                                     | 134 |
| MDC/MDIO Interface                                | 136 |
| MDC/MDIO Interface Register Programming           | 136 |
| Pseudo-PHY                                        | 137 |
| LED Interfaces                                    | 142 |

| Section 5: Hardware Signal Definition Table                              | 146 |
|--------------------------------------------------------------------------|-----|
| I/O Signal Types                                                         | 146 |
| Signal Descriptions                                                      | 147 |
| Section 6: Pin Assignment                                                | 161 |
| BCM53115MKFB Pin List by Signal Name                                     |     |
| BCM53115MKFB Pin List by Ball Number                                     |     |
| BCM53115MIPB Pin List by Signal Name                                     |     |
| BCM53115MIPB Pin List by Ball Number                                     | 170 |
| Section 7: Register Definitions                                          | 173 |
| Register Definition                                                      | 173 |
| Register Notations                                                       | 173 |
| Global Page Register                                                     | 173 |
| Page 00h: Control Registers                                              | 175 |
| Port Traffic Control Register (Page 00h: Address 00h)                    | 176 |
| IMP Port Control Register (Page 00h: Address 08h)                        | 177 |
| Switch Mode Register (Page 00h: Address 0Bh)                             | 178 |
| IMP Port State Override Register (Page 00h: Address 0Eh)                 | 178 |
| LED Control Register (Page 00h: Address 0Fh-1Bh)                         | 179 |
| LED Refresh Register (Page 00h: Address 0Fh)                             | 179 |
| LED Function 0 Control Register (Page 00h: Address 10h)                  | 180 |
| LED Function 1 Control Register (Page 00h: Address 12h)                  | 181 |
| LED Function Map Register (Page 00h: Address 14h–15h)                    | 181 |
| LED Enable Map Register (Page 00h: Address 16h–17h)                      | 182 |
| LED Mode Map 0 Register (Page 00h: Address 18h–19h)                      | 182 |
| LED Mode Map 1 Register (Page 00h: Address 1Ah–1Bh)                      | 182 |
| Port Forward Control Register (Page 00h: Address 21h)                    | 183 |
| Protected Port Selection Register (Page 00h: Address 24h–25h)            | 183 |
| WAN Port Select Register (Page 00h: Address 26h–27h)                     | 184 |
| Pause Capability Register (Page 00h: Address 28h–2Bh)                    | 184 |
| Reserved Multicast Control Register (Page 00h: Address 2Fh)              | 184 |
| Unicast Lookup Failed Forward Map Register (Page 00h: Address 32h)       | 186 |
| Multicast Lookup Failed Forward Map Register (Page 00h: Address 34h–35h) | 186 |
| MLF IPMC Forward Map Register (Page 00h: Address 36h–37h)                | 187 |
| Pause Pass Through for RX Register (Page 00h: Address 38h–39h)           | 187 |
| Pause Pass Through for TX Register (Page 00h: Address 3Ah–3Bh)           | 187 |
| Disable Learning Register (Page 00h: Address 3Ch-3Dh)                    | 188 |

| Software Learning Register (Page 00h: Address 3Eh-   | ·3Fh)188            |
|------------------------------------------------------|---------------------|
| Port State Override Register (Page 00h: Address 58h  | )189                |
| MDIO WAN Port Address Register (Page 00h: Addres     | ss 75h)190          |
| MDIO IMP PORT Address Register (Page 00h: Addres     | ss 78h)190          |
| Software Reset Control Register (Page 00h: Address   | 79h)190             |
| Pause Frame Detection Control Register (Page 00h: A  | Address 80h)191     |
| Fast-Aging Control Register (Page 00h: Address 88h)  | 191                 |
| Fast-Aging Port Control Register (Page 00h: Address  | 89h)191             |
| Fast-Aging VID Control Register (Page 00h: Address 8 | 3Ah–8Bh)192         |
| Page 01h: Status Registers                           | 192                 |
| Link Status Summary (Page 01h: Address 00h)          | 192                 |
| Link Status Change (Page 01h: Address 02h)           | 193                 |
| Port Speed Summary (Page 01h: Address 04h)           | 193                 |
| Duplex Status Summary (Page 01h: Address 08h)        | 194                 |
| Pause Status Summary (Page 01h: Address 0Ah)         | 194                 |
| Source Address Change Register (Page 01h: Address    | 0Eh)195             |
| Last Source Address Register (Page 01h: Address 10h  | n)195               |
| Page 02h: Management/Mirroring Registers             | 196                 |
| Global Management Configuration Register (Page 02    | 2h: Address 00h)197 |
| Broadcom Header Control Register (Page 02h: Addre    | ess 03h)197         |
| RMON MIB Steering Register (Page 02h: Address 04h    | n)198               |
| Aging Time Control Register (Page 02h: Address 06h   | )198                |
| Mirror Capture Control Register (Page 02h: Address   | 10h)198             |
| Ingress Mirror Control Register (Page 02h: Address 1 | .2h)199             |
| Ingress Mirror Divider Register (Page 02h: Address 1 | 4h)200              |
| Ingress Mirror MAC Address Register (Page 02h: Add   | dress 16h)200       |
| Egress Mirror Control Register (Page 02h: Address 10 | Ch)201              |
| Egress Mirror Divider Register (Page 02h: Address 18 | Eh)202              |
| Egress Mirror MAC Address Register (Page 02h: Add    | ress 20h)202        |
| Device ID Register (Page 02h: Address 30h-33h)       | 202                 |
| Revision Number Register (Page 02h: Address 40h)     | 202                 |
| High-Level Protocol Control Register (Page 02h: Add  | ress 50h–53h)203    |
| Page 04h: ARL Control Register                       | 205                 |
| Global ARL Configuration Register (Page 04h: Addres  | ss 00h)206          |
| BPDU Multicast Address Register (Page 04h: Address   | s 04h)206           |
| Multiport Control Register (Page 04h: Address 0Eh-C  | OFh)207             |

| Multiport Address N (N=0-5) Register (Page 04h: Address 10h)               | 208 |
|----------------------------------------------------------------------------|-----|
| Multiport Vector N (N=0–5) Register (Page 04h: Address 18h)                | 209 |
| Page 05h: ARL/VTBL Access Registers                                        | 210 |
| ARL Table Read/Write Control Register (Page 05h: Address 00h)              | 211 |
| MAC Address Index Register (Page 05h: Address 02h)                         | 211 |
| VLAN ID Index Register (Page 05h: Address 08h)                             | 212 |
| ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)         | 212 |
| ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)            | 213 |
| ARL Table Search Control Register (Page 05h: Address 50h)                  | 214 |
| ARL Search Address Register (Page 05h: Address 51h)                        | 215 |
| ARL Table Search MAC/VID Result N (N=0-1) Register (Page 05h: Address 60h) | 215 |
| ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h)    | 216 |
| VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)       | 217 |
| VLAN Table Address Index Register (Page 05h: Address 81h)                  | 218 |
| VLAN Table Entry Register (Page 05h: Address 83h–86h)                      | 218 |
| Page 10h–14h: Internal GPHY MII Registers                                  | 219 |
| MII Control Register (Page 10h–14h: Address 00h–01h)                       | 222 |
| MII Status Register (Page 10h–14h: Address 02h)                            | 223 |
| PHY Identifier Register (Page 10h–14h: Address 04h)                        | 224 |
| Auto-Negotiation Advertisement Register (Page 10h–14h: Address 08h)        | 225 |
| Auto-Negotiation Link Partner Ability Register (Page 10h–14h: Address 0Ah) | 226 |
| Next Page                                                                  | 227 |
| Acknowledge                                                                | 227 |
| Auto-Negotiation Expansion Register (Page 10h–14h: Address 0Ch)            | 227 |
| Next Page Transmit Register (Page 10h–14h: Address 0Eh)                    | 228 |
| Link Partner Received Next Page Register (Page 10h–14h: Address 10h)       | 229 |
| 1000BASE-T Control Register (Page 10h–14h: Address 12h)                    | 230 |
| Test Mode                                                                  | 230 |
| Master/Slave Configuration Enable                                          | 231 |
| 1000BASE-T Status Register (Page 10h–14h: Address 14h)                     | 231 |
| IEEE Extended Status Register (Page 10h–14h: Address 1Eh)                  | 233 |
| PHY Extended Control Register (Page 10h–14h: Address 20h)                  | 234 |
| PHY Extended Status Register (Page 10h–14h: Address 22h)                   | 235 |
| Receive Error Counter Register (Page 10h–14h: Address 24h)                 | 236 |
| Copper Receive Error Counter                                               | 236 |
| False Carrier Sense Counter Register (Page 10h–14h: Address 26h)           | 236 |

|    | Copper False Carrier Sense Counter                                                | 236 |
|----|-----------------------------------------------------------------------------------|-----|
|    | 10BASE-T/100BASE-TX/1000BASE-T Packets Received with Transmit Error Codes Counter | 236 |
|    | Packets Received with Transmit Error Codes Counter                                | 237 |
|    | Receiver NOT_OK Counter Register (Page 10h–14h: Address 28h)                      | 237 |
|    | Copper Local Receiver NOT_OK Counter                                              | 237 |
|    | Copper Remote Receiver NOT_OK Counter                                             | 237 |
|    | Receive CRC Counter Register (Page 10h–14h: Address 28h)                          | 237 |
|    | Copper CRC Counter                                                                | 238 |
|    | Expansion Register Access Register (Page 10h–14h: Address 2Eh)                    | 238 |
|    | Expansion Register Select                                                         | 238 |
|    | Expansion Register Accessed                                                       | 238 |
|    | Auxiliary Control Shadow Value Access Register (Page 10h–14h: Address 30h)        | 239 |
|    | External Loopback                                                                 | 240 |
|    | Receive Extended Packet Length                                                    | 240 |
|    | Edge Rate Control (1000BASE-T)                                                    | 240 |
|    | Edge Rate Control (100BASE-TX)                                                    | 241 |
|    | Shadow Register Select                                                            | 241 |
|    | 10BASE-T Register                                                                 | 241 |
|    | Power/MII Control Register (Page 10h–14h: Address 30h)                            | 242 |
|    | Super Isolate (Copper Only)                                                       | 242 |
|    | Shadow Register Select                                                            | 242 |
|    | Miscellaneous Test Register (Page 10h–14h: Address 30h)                           | 243 |
|    | Miscellaneous Control Register (Page 10h–14h: Address 30h)                        | 243 |
|    | Auxiliary Status Summary Register (Page 10h–14h: Address 32h)                     | 244 |
|    | Interrupt Status Register (Page 10h–14h: Address 34h)                             | 246 |
|    | Interrupt Mask Register (Page 10H–14H: Address 36H)                               | 247 |
|    | Interrupt Mask Vector                                                             | 248 |
|    | 10BASE-T/100BASE-TX/1000BASE-T Register 38h Access                                | 248 |
|    | Spare Control 2 Register (Page 10h–14h: Address 38h)                              | 249 |
|    | Auto Power-Down Register (Page 10h–14h: Address 38h)                              | 250 |
|    | LED Selector 2 Register (Page 10h–14h: Address 38h)                               | 251 |
|    | Mode Control Register (Page 10h–14h: Address 38h)                                 | 253 |
|    | Master/Slave Seed Register (Page 10h–14h: Address 3Ah)                            | 254 |
|    | HCD Status Register (Page 10h–14h: Address 3Ah)                                   | 255 |
|    | Test Register 1 (Page 10h–14h: Address 3Ch)                                       | 256 |
| Ex | pansion Registers                                                                 | 257 |

| Expansion Register 00h: Receive/Transmit Packet Counter        | 257                    |
|----------------------------------------------------------------|------------------------|
| Packet Counter (Copper Only)                                   | 257                    |
| Expansion Register 01h: Expansion Interrupt Status             | 257                    |
| Transmit CRC Error                                             | 257                    |
| Expansion Register 45h: Transmit CRC Enable                    | 258                    |
| Transmit CRC Checker                                           | 258                    |
| PAGE 15h: Internal SerDes Port (Port 5) Register               | 258                    |
| MII Control Register (Page 15h: Address 00h)                   | 260                    |
| MII Status Register (Page 15h: Address 02h)                    | 261                    |
| Auto-Negotiation Advertisement Register (Page 15h: Address (   | 08h)262                |
| Auto-Negotiation Link Partner Ability Register (Page 15h: Addr | ess 0Ah)263            |
| Auto-Negotiation Expansion Register (Page 15h: Address 0Ch).   | 264                    |
| Extended Status Register (Page 15h: Address 1Eh)               | 264                    |
| SerDes/SGMII Control 1 Register (Page 15h: Address 20h, Block  | <0)265                 |
| SerDes/SGMII Control 2 Register (Page 15h: Address 22h, Block  | (0)266                 |
| SerDes/SGMII Control 3 Register (Page15h: Address 24h, Block   | 0)268                  |
| SerDes/SGMII Status 1 Register (Page 15h: Address 28h, Block(  | 0)269                  |
| SerDes/SGMII Status 2 Register (Page15h: Address 2Ah, Block0   | )271                   |
| SerDes/SGMII Status 3 Register (Page 15h: Address 2Ch, Block)  | 0)272                  |
| 100FX Enabling Control Register (Page 15h: Address 20h, Block  | 2)273                  |
| 100FX Extended Packet Size Register (Page 15h: Address 22h, E  | 3lock2)27 <sup>2</sup> |
| 100FX Control Register (Page 15h: Address 24h, Block2)         | 274                    |
| 100FX Link Status Register (Page 15h: Address 26h, Block2)     | 275                    |
| Analog TX1 Register (Page 15h: Address 20h, Block3)            | 276                    |
| Analog TX2 Register (Page 15h: Address 22h, Block3)            | 276                    |
| Analog TXAMP Register (Page 15h: Address 24h, Block3)          | 277                    |
| Analog RX1 Register (Page 15h: Address 26h, Block3)            | 277                    |
| Analog RX2 Register (Page 15h: Address 28h, Block3)            | 278                    |
| Analog PLL Register (Page 15h: Address 30h, Block3)            | 278                    |
| Block Address Number (Page 010h-017h: Address 03Eh)            | 279                    |
| Page 20h–28h: Port MIB Registers                               | 279                    |
| Page 30h: QoS Registers                                        | 283                    |
| QoS Global Control Register (Page 30h: Address 00h)            |                        |
| QoS IEEE 802.1p Enable Register (Page 30h: Address 04h)        |                        |
| QoS DiffServ Enable Register (Page 30h: Address 06h)           |                        |
| Port N (N=0-5, 8) PCP_To_TC Register (Page 30h: Address 10h)   | 285                    |

|    | DiffServ Priority Map 0 Register (Page 30h: Address 30h)               | 286 |
|----|------------------------------------------------------------------------|-----|
|    | DiffServ Priority Map 1 Register (Page 30h: Address 36h)               | 287 |
|    | DiffServ Priority Map 2 Register (Page 30h: Address 3Ch)               | 288 |
|    | DiffServ Priority Map 3 Register (Page 30h: Address 42h)               | 289 |
|    | TC_To_COS Mapping Register (Page 30h: Address 62h–63h)                 | 290 |
|    | CPU_To_COS Map Register (Page 30h: Address 64h-67h)                    | 290 |
|    | TX Queue Control Register (Page 30h: Address 80h)                      | 291 |
|    | TX Queue Weight Register (Page 30h: Address 81h)                       | 292 |
|    | COS4 Service Weight Register (Page 30h: Address 85h–86h)               | 292 |
| Pa | ge 31h: Port-Based VLAN Registers                                      | 293 |
|    | Port-Based VLAN Control Register (Page 31h: Address 00h)               | 293 |
| Pa | ge 32h: Trunking Registers                                             | 294 |
|    | MAC Trunking Control Register (Page 32h: Address 00h)                  | 294 |
|    | Trunking Group 0 Register (Page 32h: Address 10h)                      | 295 |
|    | Trunking Group 1 Register (Page 32h: Address 12h)                      | 295 |
| Pa | ge 34h: IEEE 802.1Q VLAN Registers                                     | 296 |
|    | Global IEEE 802.1Q Register (Pages 34h: Address 00h)                   | 297 |
|    | Global IEEE 802.1Q VLAN Control 1 Register (Page 34h: Address 01h)     | 298 |
|    | Global VLAN Control 2 Register (Page 34h: Address 02h)                 | 299 |
|    | Global VLAN Control 3 Register (Page 34h: Address 03h)                 | 300 |
|    | Global VLAN Control 4 Register (Page 34h: Address 05h)                 | 300 |
|    | Global VLAN Control 5 Register (Page 34h: Address 06h)                 | 302 |
|    | VLAN Multiport Address Control Register (Page 34h: Address 0Ah–0Bh)    | 303 |
|    | Default IEEE 802.1Q Tag Register (Page 34h: Address 10h)               | 304 |
|    | Double Tagging TPID Register (Page 34h: Address 30h–31h)               | 305 |
|    | ISP Port Selection Portmap Register (Page 34h: Address 32h–33h)        | 305 |
|    | Egress VID Remarking Table Access Register (Page 34h: Address 40h–43h) | 306 |
|    | Egress VID Remarking Table Data Register (Page 34h: Address 44h–47h)   | 307 |
| Pa | ge 36h: DOS Prevent Register                                           | 308 |
|    | DOS Control Register (Page 36h: Address 00h–03h)                       | 308 |
|    | Minimum TCP Header Size Register (Page 36h: Address 04h)               | 310 |
|    | Maximum ICMPv4 Size Register (Page 36h: Address 08h–0Bh)               | 310 |
|    | Maximum ICMPv6 Size Register (Page 36h: Address 0Ch–0Fh)               | 310 |
|    | DOS Disable Learn Register (Page 36h: Address 10h)                     | 310 |
| Pa | ge 40h: Jumbo Frame Control Register                                   | 311 |
|    | Jumbo Frame Port Mask Register (Page 40h: Address 01h)                 | 311 |

| Standard Max Frame Size Register (Page 40h: Address 05h)                                | 312      |
|-----------------------------------------------------------------------------------------|----------|
| Page 41h: Broadcast Storm Suppression Register                                          | 313      |
| Ingress Rate Control Configuration Register (Page 41h: Address 00h)                     | 313      |
| Port Receive Rate Control Register (Page 41h: Address 10h)                              | 315      |
| Port Egress Rate Control Configuration Register (Page 41h: Address 80h–91h)             | 317      |
| IMP Port (IMP/Port 5) Egress Rate Control Configuration Register (Page 41h: Address C0h | –C1h)318 |
| Page 42h: EAP Register                                                                  | 319      |
| EAP Global Control Register (Page 42h: Address 00h)                                     | 320      |
| EAP Multiport Address Control Register (Page 42h: Address 01h)                          | 320      |
| EAP Destination IP Register 0 (Page 42h: Address 02h)                                   | 322      |
| EAP Destination IP Register 1 (Page 42h: Address 0Ah)                                   | 322      |
| Port EAP Configuration Register (Page 42h: Address 20h)                                 | 322      |
| Page 43h: MSPT Register                                                                 | 323      |
| MSPT Control Register (Page 43h: Address 00h)                                           | 324      |
| MSPT Aging Control Register (Page 43h: Address 02h)                                     | 324      |
| MSPT Table Register (Page 43h: Address 10h)                                             | 324      |
| SPT Multiport Address Bypass Control Register (Page 43h: Address 50h–51h)               | 325      |
| Page 70h: MIB Snapshot Control Register                                                 | 326      |
| MIB Snapshot Control Register (Page 70h: Address 00h)                                   | 326      |
| Page 71h: Port Snapshot MIB Control Register                                            | 327      |
| Page 72h: Loop Detection Register                                                       | 327      |
| Loop Detection Control Register (Page 72h: Address 00h)                                 | 327      |
| Discovery Frame Timer Control Register (Page 72h: Address 02h)                          | 328      |
| LED Warning Port Map Register (Page 72h: Address 03h)                                   | 328      |
| Module ID 0 Register (Page 72h: Address 05h)                                            | 328      |
| Module ID 1 Register (Page 72h: Address 0Bh)                                            | 329      |
| Loop Detect Source Address Register (Page 72h: Address 11h)                             | 329      |
| Page 85h: WAN Interface (Port 5) External PHY MII Registers                             | 329      |
| Page 88h: IMP Port External PHY MII Registers Page Summary                              | 329      |
| Page 90h: BroadSync HD Register                                                         | 330      |
| BroadSync HD Enable Control Register (Page 90h: Address 00h–01h)                        | 331      |
| BroadSync HD Time-Stamp Report Control Register (Page 90h: Address 02h)                 | 331      |
| BroadSync HD Max Packet Size Register (Page 90h: Address 04h)                           | 331      |
| BroadSync HD Time Base Register (Page 90h: Address 10h–13h)                             | 331      |
| BroadSync HD Time Base Adjustment Register (Page 90h: Address 14h–17)                   | 332      |
| BroadSync HD Slot Number and Tick Counter Register (Page 90h: Address 18h–1Bh)          | 332      |

| BroadSync HD Slot Adjustment Register (Page 90h: Address 1Ch-1Fh)          | 333         |
|----------------------------------------------------------------------------|-------------|
| BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h)    | 333         |
| BroadSync HD Class 4 Bandwidth Control Register (Page 90h: Address 60h)    | 334         |
| BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h)            | 335         |
| BroadSync HD Egress Time-Stamp Status Register (Page 90h: Address AFh)     | 335         |
| BroadSync HD Link Status Register (Page 90h: Address B0h–B1h)              | 336         |
| Page 91h: Traffic Remarking Register                                       | 336         |
| Traffic Remarking Control Register (Page 91h: Address 00h)                 | 336         |
| Egress Non-BroadSync HD Packet TC to PCP Mapping Register (Page 91h: Addre | ess 10h)337 |
| Page A0h: CFP TCAM Register                                                | 338         |
| CFP Access Register (Page A0h: Address 00h–3h)                             | 339         |
| CFP TCAM Data Register 0 (Page A0h: Address 10h–13h)                       | 341         |
| CFP TCAM Data Register 1 (Page A0h: Address 14h–17h)                       | 341         |
| CFP TCAM Data Register 2 (Page A0h: Address 18h–1Bh)                       | 341         |
| CFP TCAM Data Register 3 (Page A0h: Address 1Ch–1Fh)                       | 341         |
| CFP TCAM Data Register 4 (Page A0h: Address 20h–23h)                       | 342         |
| CFP TCAM Data Register 5 (Page A0h: Address 24h–27h)                       | 342         |
| CFP TCAM Data Register 6 (Page A0h: Address 28h–2Bh)                       | 342         |
| CFP TCAM Data Register 7 (Page A0h: Address 2Ch–2Fh)                       | 342         |
| CFP TCAM Mask Register 0 (Page A0h: Address 30h–33h)                       | 343         |
| CFP TCAM Mask Register 1 (Page A0h: Address 34h–37h)                       | 343         |
| CFP TCAM Mask Register 2 (Page A0h: Address 38h–3Bh)                       | 343         |
| CFP TCAM Mask Register 3 (Page A0h: Address 3Ch–3Fh)                       | 343         |
| CFP TCAM Mask Register 4 (Page A0h: Address 40h–43h)                       | 344         |
| CFP TCAM Mask Register 5 (Page A0h: Address 44h–47h)                       | 344         |
| CFP TCAM Mask Register 6 (Page A0h: Address 48h–4Bh)                       | 344         |
| CFP TCAM Mask Register 7 (Page A0h: Address 4Ch–4Fh)                       | 344         |
| CFP Action/Policy Data 0 Register (Page A0h: Address 50h-53h)              | 345         |
| CFP Action/Policy Data 1 Register (Page A0h: Address 54h-57h)              | 346         |
| CFP Rate Meter Data Register 0 (Page A0h: Address 60h–63h)                 | 347         |
| CFP Rate Meter Data Register 1 (Page A0h: Address 64h–67h)                 | 347         |
| CFP Rate In-Band Statistic Data Register (Page A0h: Address 70h–73h)       | 349         |
| CFP Rate Out-Band Statistic Data Register (Page A0h: Address 74h–77h)      | 349         |
| Page A1h: CFP Configuration Register                                       | 349         |
| CFP Control Register (Page A1h: Address 00h–01h)                           | 353         |
| UDF Register (Pages A1h: Address 10h–ABh)                                  | 354         |

| Global Registers                            | 355 |
|---------------------------------------------|-----|
| SPI Data I/O Register (Global, Address F0h) | 355 |
| SPI Status Register (Global, Address FEh)   | 355 |
| Page Register (Global, Address FFh)         | 356 |
| Section 8: Electrical Characteristics       | 357 |
| Absolute Maximum Ratings                    | 357 |
| Recommended Operating Conditions            | 357 |
| Electrical Characteristics                  | 358 |
| Section 9: Timing Characteristics           | 360 |
| Reset and Clock Timing                      | 360 |
| MII Interface Timing                        | 361 |
| MII Input Timing                            | 361 |
| MII Output Timing                           | 362 |
| TMII Interface Timing                       | 362 |
| TMII Input Timing                           | 362 |
| TMII Output Timing                          | 363 |
| Reverse MII Interface Timing                | 364 |
| Reverse MII Input Timing                    | 364 |
| Reverse MII Output Timing                   | 365 |
| RGMII Interface Timing                      | 366 |
| RGMII Output Timing (Normal Mode)           | 366 |
| RGMII Output Timing (Delayed Mode)          | 367 |
| RGMII Input Timing (Normal Mode)            | 368 |
| RGMII Input Timing (Delayed Mode)           | 369 |
| GMII Interface Timing                       | 370 |
| GMII Interface Output Timing                | 370 |
| GMII Interface Input Timing                 | 371 |
| MDC/MDIO Timing                             | 372 |
| Serial LED Interface Timing                 | 373 |
| SPI Timing                                  | 374 |
| EEPROM Timing                               | 375 |
| Section 10: Thermal Characteristics         | 376 |
| Section 11: Mechanical Information          | 377 |
| Section 12: Ordering Information            | 380 |

BCM53115M Data Sheet List of Figures

# **List of Figures**

| Figure 1: Functional Block Diagram       |                                                    | 2   |
|------------------------------------------|----------------------------------------------------|-----|
| Figure 2: QoS Program Flow               |                                                    | 40  |
| Figure 3: VLAN Table Organization        |                                                    | 45  |
| Figure 4: ISP Tag Diagram                |                                                    | 46  |
| Figure 5: Trunking                       |                                                    | 50  |
| Figure 6: Bucket Flow                    |                                                    | 52  |
| Figure 7: Mirror Filter Flow             |                                                    | 54  |
| Figure 8: CFP Engine                     |                                                    | 59  |
| Figure 9: Overall Parsing Flow for CFP   |                                                    | 60  |
| Figure 10: VLAN Tagging Structures       |                                                    | 61  |
| Figure 11: Ethernet Framing Structures   | S                                                  | 62  |
| Figure 12: IPv4 Header Structure         |                                                    | 63  |
| Figure 13: IPv6 (Base) Header Structur   | e                                                  | 64  |
| Figure 14: IP Extension Header Structu   | re                                                 | 65  |
| Figure 15: TCP Header Structure          |                                                    | 66  |
| Figure 16: UDP Header Structure          |                                                    | 67  |
| Figure 17: UDPLite Header Structure      |                                                    | 67  |
| Figure 18: ICMP/IGMP Message Struct      | ure                                                | 68  |
| Figure 19: UDF Configuration             |                                                    | 69  |
| Figure 20: BroadSync HD Shaping and S    | Scheduling                                         | 79  |
| Figure 21: Address Table Organization.   |                                                    | 83  |
| Figure 22: IMP Packet Encapsulation Fo   | ormat                                              | 103 |
| Figure 23: TXQ and Buffer Tag Structur   | ·e                                                 | 114 |
| Figure 24: RvMII Interface Connection.   |                                                    | 117 |
| Figure 25: Normal SPI Command Byte .     |                                                    | 120 |
| Figure 26: Fast SPI Command Byte         |                                                    | 120 |
| Figure 27: SPI Serial Interface Write Op | peration                                           | 121 |
| Figure 28: SPI Serial Interface Read Op  | eration                                            | 121 |
| Figure 29: SPI Interface Without Exterr  | nal PHY Device                                     | 121 |
| Figure 30: Accessing External PHY Regi   | sters                                              | 122 |
| Figure 31: Normal Read Operation         |                                                    | 124 |
| Figure 32: Normal Read Mode to Chec      | k the SPIF Bit of SPI Status Register              | 125 |
| Figure 33: Normal Read Mode to Setup     | o the Accessed Register Page Value                 | 125 |
| Figure 34: Normal Read Mode to Setup     | o the Accessed Register Address Value (Dummy Read) | 126 |
| Figure 35: Normal Read Mode to Chec      | k the SPI Status for Completion of Read            | 126 |
|                                          |                                                    |     |

BCM53115M Data Sheet List of Figures

| Figure 36: | Normal Read Mode to Obtain the Register Content                                   | 127 |
|------------|-----------------------------------------------------------------------------------|-----|
| Figure 37: | Fast Read Operation                                                               | 128 |
| Figure 38: | Normal Read Mode to Check the SPIF Bit of SPI Status Register                     | 129 |
| Figure 39: | Fast Read Mode to Setup New Page Value                                            | 129 |
| Figure 40: | Fast Read to Read the Register                                                    | 130 |
| Figure 41: | Normal Write Operation                                                            | 131 |
| Figure 42: | Normal Read Mode to Check the SPIF Bit of SPI Status Register                     | 132 |
| Figure 43: | Normal Write to Setup the Register Page Value                                     | 132 |
| Figure 44: | Normal Write to Write the Register Address Followed by Written Data               | 133 |
| Figure 45: | Serial EEPROM Connection                                                          | 134 |
| Figure 46: | EEPROM Programming Example                                                        | 135 |
| Figure 47: | Pseudo-PHY MII Register Definitions                                               | 137 |
| Figure 48: | Pseudo-PHY MII Register 16: Register Set Access Control Bit Definition            | 138 |
| Figure 49: | Pseudo-PHY MII Register 17: Register Set Read/Write Control Bit Definition        | 138 |
| Figure 50: | Pseudo-PHY MII Register 18: Register Access Status Bit Definition                 | 138 |
| Figure 51: | Pseudo-PHY MII Register 24: Access Register Bit Definition                        | 139 |
| Figure 52: | Pseudo-PHY MII Register 25: Access Register Bit Definition                        | 139 |
| Figure 53: | Pseudo-PHY MII Register 26: Access Register Bit Definition                        | 139 |
| Figure 54: | Pseudo-PHY MII Register 27: Access Register Bit Definition                        | 139 |
| Figure 55: | Read Access to the Register Set via the Pseudo-PHY (PHYAD = 11110) MDC/MDIO Path  | 140 |
| Figure 56: | Write Access to the Register Set via the Pseudo-PHY (PHYAD = 11110) MDC/MDIO Path | 141 |
| Figure 57: | LED Interface Register Structure Diagram                                          | 144 |
| Figure 58: | LED Interface Block Diagram                                                       | 145 |
| Figure 59: | Dual LED Usage Example                                                            | 145 |
| Figure 60: | Reset and Clock Timing                                                            | 360 |
| Figure 61: | MII Input Timing                                                                  | 361 |
| Figure 62: | MII Output Timing                                                                 | 362 |
| Figure 63: | TMII Input Timing                                                                 | 362 |
| Figure 64: | TMII Output Timing                                                                | 363 |
| Figure 65: | Reverse MII Input Timing                                                          | 364 |
| Figure 66: | Reverse MII Output Timing                                                         | 365 |
| Figure 67: | RGMII Output Timing (Normal Mode)                                                 | 366 |
| Figure 68: | RGMII Output Timing (Delayed Mode)                                                | 367 |
| Figure 69: | RGMII Input Timing (Normal Mode)                                                  | 368 |
| Figure 70: | RGMII Input Timing (Delayed Mode)                                                 | 369 |
| Figure 71: | GMII Output Timing                                                                | 370 |

BCM53115M Data Sheet List of Figures

| Figure 72: | GMII Input Timing                       | 371  |
|------------|-----------------------------------------|------|
| Figure 73: | MDC/MDIO Timing (Slave Mode)            | .372 |
| Figure 74: | Serial LED Interface Timing             | .373 |
| Figure 75: | SPI Timing, SS Asserted During SCK High | 374  |
|            | SPI Timing, SS Asserted During SCK Low  |      |
| Figure 77: | EEPROM Timing                           | .375 |
| Figure 78: | 400-Pin Packaging Diagram               | .377 |
| Figure 79: | 484-Pin Packaging Diagram               | .378 |
| Figure 80: | BCM53115M Marking Information           | .379 |

# **List of Tables**

|                                                                       | 42   |
|-----------------------------------------------------------------------|------|
| Table 2: Reasons to Forward a Packet to the CPU                       | 43   |
| Table 3: VID Modification Instruction Mapping                         | 49   |
| Table 4: Bucket Bit Rate                                              | 53   |
| Table 5: DoS Attacks Detected by BCM53115M                            | 58   |
| Table 6: Slice N Key for IPv4 Packet                                  | 70   |
| Table 7: Slice N Key for IPv6 Packet                                  | 71   |
| Table 8: Slice N Key for Non-IP Packet                                | 73   |
| Table 9: Chain Slice Key for IPv6 Packet                              | 74   |
| Table 10: CFP Bucket Bit Rate                                         | 76   |
| Table 11: Cable Diagnostic Output                                     | 81   |
| Table 12: Unicast Forward Field Definitions                           | 85   |
| Table 13: Address Table Entry for Unicast Address                     | 85   |
| Table 14: Multicast Forward Field Definitions                         | 86   |
| Table 15: Address Table Entry for Multicast Address                   | 86   |
| Table 16: Behavior for Reserved Multicast Addresses                   | 87   |
| Table 17: Flow Control Modes                                          | 93   |
| Table 18: 1000BASE-T External Loopback With External Loopback Plug    | 100  |
| Table 19: 1000BASE-T External Loopback Without External Loopback Plug | 100  |
| Table 20: 100BASE-TX External Loopback With External Loopback Plug    | 100  |
| Table 21: 100BASE-TX External Loopback Without External Loopback Plug | 100  |
| Table 22: 10BASE-T External Loopback With External Loopback Plug      | 101  |
| Table 23: 10BASE-T External Loopback Without External Loopback Plug   | 101  |
| Table 24: Egress Broadcom Tag Format (IMP to CPU)                     | .104 |
| Table 25: Ingress BRCM Tag (CPU to IMP)                               | .105 |
| Table 26: Directly Supported MIB Counters                             | .109 |
| Table 27: Indirectly Supported MIB Counters                           | .111 |
| Table 28: BCM53115M Supported MIB Extensions                          | .112 |
| Table 29: EEPROM_TYPE[1:0] Settings                                   | .133 |
| Table 30: EEPROM Header Format                                        | .134 |
| Table 31: EEPROM Contents                                             | 134  |
| Table 32: MII Management Frame Format                                 | .142 |
| Table 33: LED Output Pins Per Port                                    | .143 |
| Table 34: I/O Signal Type Definitions                                 | .146 |
| Table 35: Signal Type Definitions                                     | .147 |

| Table 36: | BCM53115MKFB Pin List by Signal Name                                     | 161 |
|-----------|--------------------------------------------------------------------------|-----|
| Table 37: | BCM53115MKFB Pin List by Ball Number                                     | 164 |
| Table 38: | BCM53115MIPB Pin List by Signal Name                                     | 167 |
| Table 39: | BCM53115MIPB Pin List by Ball Number                                     | 170 |
| Table 40: | Global Page Register Map                                                 | 173 |
| Table 41: | Control Registers (Page 00h)                                             | 175 |
| Table 42: | Port Traffic Control Register Address Summary                            | 176 |
| Table 43: | Port Control Register (Page 00h: Address 00h–05h)                        | 177 |
| Table 44: | IMP Port Control Register (Page 00h: Address 08h)                        | 177 |
| Table 45: | Switch Mode Register (Page 00h: Address 0Bh)                             | 178 |
| Table 46: | IMP Port State Override Register (Page 00h: Address 0Eh)                 | 178 |
| Table 47: | LED Control Register Address Summary                                     | 179 |
| Table 48: | LED Refresh Register (Page 00h: Address 0Fh)                             | 179 |
| Table 49: | LED Function 0 Control Register (Page 00h: Address 10h–11h)              | 180 |
| Table 50: | LED Function 1 Control Register (Page 00h: Address 12h–13h)              | 181 |
| Table 51: | LED Function Map Register (Page 00h: Address 14h–15h)                    | 181 |
| Table 52: | LED Enable Map Register (Page 00h: Address 16h–17h)                      | 182 |
| Table 53: | LED Mode Map 0 Register (Page 00h: Address 18h–19h)                      | 182 |
| Table 54: | LED Function Map 1 Control Register (Page 00h: Address 1Ah–1Bh)          | 182 |
| Table 55: | Port Forward Control Register (Page 00h: Address 21h)                    | 183 |
| Table 56: | Protected Port Selection Register (Page 00h: Address 24h–25h)            | 183 |
| Table 57: | WAN Port Select Register (Page 00h: Address 26h–27h)                     | 184 |
| Table 58: | Pause Capability Register (Page 00h: Address 28h–2Bh)                    | 184 |
| Table 59: | Reserved Multicast Control Register (Page 00h: Address 2Fh)              | 184 |
| Table 60: | Unicast Lookup Failed Forward Map Register (Page 00h: Address 32h–33h)   | 186 |
| Table 61: | Multicast Lookup Failed Forward Map Register (Page 00h: Address 34h–35h) | 186 |
| Table 62: | MLF IMPC Forward Map Register (Page 00h: Address 36h–37h)                | 187 |
| Table 63: | Pause Pass Through for RX Register (Page 00h: Address 38h–39h)           | 187 |
| Table 64: | Pause Pass Through for TX Register (Page 00h: Address 3Ah–3Bh)           | 187 |
| Table 65: | Disable Learning Register (Page 00h: Address 3Ch–3Dh)                    | 188 |
| Table 66: | Software Learning Control Register (Page 00h: Address 3Eh–3Fh)           | 188 |
| Table 67: | Port State Override Register Address Summary                             | 189 |
| Table 68: | Port State Override Register (Page 00h: Address 58h–5Fh)                 | 189 |
| Table 69: | MDIO WAN Port Address Register (Page 00h: Address 75h)                   | 190 |
| Table 70: | MDIO IMP PORT Address Register (Page 00h: Address 78h)                   | 190 |
| Table 71  | Software Reset Control Register (Page 00h: Address 79h)                  | 190 |

| Table 72:  | Pause Frame Detection Control Register (Page 00h: Address 80h)                                  | .191 |
|------------|-------------------------------------------------------------------------------------------------|------|
| Table 73:  | Fast-Aging Control Register (Page 00h: Address 88h)                                             | .191 |
| Table 74:  | Fast-Aging Port Control Register (Page 00h: Address 89h)                                        | .191 |
| Table 75:  | Fast-Aging VID Control Register (Page 00h: Address 8Ah–8Bh)                                     | .192 |
| Table 76:  | Status Registers (Page 01h)                                                                     | .192 |
| Table 77:  | Link Status Summary Register (Page 01h: Address 00h–01h)                                        | .192 |
| Table 78:  | Link Status Change Register (Page 01h: Address 02h–03h)                                         | .193 |
| Table 79:  | Port Speed Summary Register (Page 01h: Address 04h–07h)                                         | .193 |
| Table 80:  | Duplex Status Summary Register (Page 01h: Address 08h–09h)                                      | .194 |
| Table 81:  | PAUSE Status Summary Register (Page 01h: Address 0Ah–0Dh)                                       | .194 |
| Table 82:  | Source Address Change Register (Page 01h: Address 0Eh–0Fh)                                      | .195 |
| Table 83:  | Last Source Address Register Address Summary                                                    | .195 |
| Table 84:  | Last Source Address (Page 01h: Address 10h–45h)                                                 | .195 |
| Table 85:  | Aging/Mirroring Registers (Page 02h)                                                            | .196 |
| Table 86:  | Global Management Configuration Register (Page 02h: Address 00h)                                | .197 |
| Table 87:  | BROADCOM Tag Control Register (Page 02h: Address 03h)                                           | .197 |
| Table 88:  | RMON MIB Steering Register (Page 02h: Address 04h–05h)                                          | .198 |
| Table 89:  | Aging Time Control Register (Page 02h: Address 06h–09h)                                         | .198 |
| Table 90:  | Mirror Capture Control Register (Page 02h: Address 10h–11h)                                     | .198 |
| Table 91:  | Ingress Mirror Control Register (Page 02h: Address 12h–13h)                                     | .199 |
| Table 92:  | Ingress Mirror Divider Register (Page 02h: Address 14h–15h)                                     | .200 |
| Table 93:  | Ingress Mirror MAC Address Register (Page 02h: Address 16h–1Bh)                                 | .200 |
| Table 94:  | Egress Mirror Control Register (Page 02h: Address 1Ch–1Dh)                                      | .201 |
| Table 95:  | Egress Mirror Divider Register (Page 02h: Address 1Eh–1Fh)                                      | .202 |
| Table 96:  | Egress Mirror MAC Address Register (Page 02h: Address 20h–25h)                                  | .202 |
| Table 97:  | Device ID Register (Page 02h: Address 30h–33h)                                                  | .202 |
| Table 98:  | Egress Mirror MAC Address Register (Page 02h: Address 40h)                                      | .202 |
| Table 99:  | High-Level Protocol Control Register (Page 02h: Address 50h–53h)                                | .203 |
| Table 100: | ARL Control Registers (Page 04h)                                                                | .205 |
| Table 101: | Global ARL Configuration Register (Page 04h: Address 00h)                                       | .206 |
| Table 102: | BPDU Multicast Address Register (Page 04h: Address 04h–09h)                                     | .206 |
| Table 103: | Multiport Control Register (Page 04h: Address 0Eh–0Fh)                                          | .207 |
| Table 104: | Multiport Address Register Address Summary                                                      | .208 |
| Table 105: | Multiport Address Register (Page 04h: Address 10h–17h, 20h–27h, 30h–37h, 40h–47h, 50h–560h–67h) |      |
| Table 106: | Multiport Vector Register Address Summary                                                       |      |
| Table 107: | Multiport Vector Register (Page 04h: Address 18h–1Bh, 28h–2Bh, 38h–3Bh, 48h–4Bh, 58h–5l         | Bh,  |

|            | 68h–6Bh)                                                                                         | .209 |
|------------|--------------------------------------------------------------------------------------------------|------|
| Table 108: | ARL/VTBL Access Registers (Page 05h)                                                             | .210 |
| Table 109: | ARL Table Read/Write Control Register (Page 05h: Address 00h)                                    | .211 |
| Table 110: | MAC Address Index Register (Page 05h: Address 02h–07h)                                           | .211 |
| Table 111: | VLAN ID Index Register (Page 05h: Address 08h–09h)                                               | .212 |
| Table 112: | ARL Table MAC/VID Entry N (N=0-3) Register Address Summary                                       | .212 |
| Table 113: | ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h–17h, 20h–27h, 30h–37h 40h–47h) |      |
| Table 114: | ARL Table Data Entry N (N=0-3) Register Address Summary                                          | .213 |
| Table 115: | ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h–1Bh, 28h–2Bh, 38h–3Bh, 48 4Bh)    |      |
| Table 116: | ARL Table Search Control Register (Page 05h: Address 50h)                                        | .214 |
| Table 117: | ARL Search Address Register (Page 05h: Address 51h–52h)                                          | .215 |
| Table 118: | ARL Table Search MAC/VID Result N (N=0-1) Register Address Summary                               | .215 |
| Table 119: | ARL Table Search MAC/VID Result N (N=0-1) Register (Page 05h: Address 60h–67h, 70h–77h)          | .215 |
| Table 120: | ARL Table Search Data Result N (N=0-1) Register Address Summary                                  | .216 |
| Table 121: | ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h–6Bh, 78h–7Bh)             | .216 |
| Table 122: | VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)                             | .217 |
| Table 123: | VLAN Table Address Index Register (Page 05h: Address 81h–82h)                                    | .218 |
| Table 124: | VLAN Table Entry Register (Page 05h: Address 83h–86h)                                            | .218 |
| Table 125: | 10/100/1000 PHY Page Summary                                                                     | .219 |
| Table 126: | Register Map (Page 10h–14h)                                                                      | .219 |
| Table 127: | MII Control Register (Page 10h–14h: Address 00h–01h)                                             | .222 |
| Table 128: | MII Status Register (Page 10h–14h: Address 02h–03h)                                              | .223 |
| Table 129: | PHY Identifier Register MSB (Page 10h–14h: Address 04–07h)                                       | .224 |
| Table 130: | PHY Identifier Register LSB (Page 10h–14h: Address 06h–07h)                                      | .224 |
| Table 131: | Auto-Negotiation Advertisement Register (Page 10h–14h: Address 08h–09h)                          | .225 |
| Table 132: | Auto-Negotiation Link Partner Ability Register (Page 10h–14h: Address 0Ah–0Bh)                   | .226 |
| Table 133: | Auto-Negotiation Expansion Register (Page 10h–14h: Address 0Ch–0Dh)                              | .227 |
| Table 134: | Next Page Transmit Register (Page 10h–14h: Address 0Eh–0Fh)                                      | .228 |
| Table 135: | Link Partner Received Next Page Register (Page 10h–14h: Address 10h–11h)                         | .229 |
| Table 136: | 1000BASE-T Control Register (Page 10h–14h: Address 12h–13h)                                      | .230 |
| Table 137: | 1000BASE-T Status Register (Page 10h–14h: Address 14h–15h)                                       | .231 |
| Table 138: | IEEE Extended Status Register (Page 10h–14h: Address 1Eh–1Fh)                                    | .233 |
| Table 139: | PHY Extended Control Register (Page 10h–14h: Address 20h–21h)                                    | .234 |
| Table 140: | PHY Extended Status Register (Page 10h–14h: Address 22h–23h)                                     | .235 |
| Table 141: | Receive Error Counter Register (Page 10h–14h: Address 24h–25h)                                   | .236 |

| Table 142: | False Carrier Sense Counter Register (Page 10h–14h: Address 26h–27h)              | 236 |
|------------|-----------------------------------------------------------------------------------|-----|
| Table 143: | 10BASE-T/100BASE-TX/1000BASE-T Transmit Error Code Counter Register (Address 13h) | 236 |
| Table 144: | Receiver NOT_OK Counter Register (Page 10h–14h: Address 28h–29h)                  | 237 |
| Table 145: | CRC Counter Register (Page 10h–14h: Address 28h–29h)                              | 237 |
| Table 146: | Expansion Register Access Register (Page 10h–14h: Address 2Eh–2Fh)                | 238 |
| Table 147: | Expansion Register Select Values                                                  | 238 |
| Table 148: | Auxiliary Control Shadow Values Access Register (Page 10h–14h: Address 30h)       | 239 |
| Table 149: | Reading Register 30h                                                              | 239 |
| Table 150: | Writing Register 30h                                                              | 239 |
| Table 151: | Auxiliary Control Register (Page 10h–14h: Address 30h, Shadow Value 000)          | 240 |
| Table 152: | 10BASE-T Register (Page 10h–14h: Address 30h, Shadow Value 001)                   | 241 |
| Table 153: | Power/MII Control Register (Page 10h–14h: Address 30h, Shadow Value 010)          | 242 |
| Table 154: | Miscellaneous Test Register (Page 10h–14h: Address 30h, Shadow Value 100)         | 243 |
| Table 155: | Miscellaneous Control Register (Page 10h–14h: Address 30h, Shadow Value 111)      | 243 |
| Table 156: | Auxiliary Status Summary Register (Page 10h–14h: Address 32h–33h)                 | 244 |
| Table 157: | Interrupt Status Register (Page 10h–14h: Address 34h–35h)                         | 246 |
| Table 158: | Interrupt Mask Register (Page 10h–14h: Address 36h)                               | 247 |
| Table 159: | 10BASE-T/100BASE-TX/1000BASE-T Register 38h Shadow Values                         | 248 |
| Table 160: | Spare Control 2 Register (Page 10h–14h: Address 38h, Shadow Value 00100)          | 249 |
| Table 161: | Auto Power-Down Register (Page 10h–14h: Address 38h, Shadow Value 01010)          | 250 |
| Table 162: | LED Selector 2 Register (Page 10h–14h: Address 38h, Shadow Value 01110)           | 251 |
| Table 163: | Mode Control Register (Page 10h–14h: Address 38h, Shadow Value 11111)             | 253 |
| Table 164: | Master/Slave Seed Register (Page 10h–14h: Address 3Ah–3Bh) Bit 15 = 0             | 254 |
| Table 165: | HCD Status Register (Page 10h–14h: Address 3Ah–3Bh) Bit 15 = 1                    | 255 |
| Table 166: | Test Register 1 (Page 10h–14h: Address 3C–3Dh)                                    | 256 |
| Table 167: | Expansion Register 00h: Receive/Transmit Packet Counter                           | 257 |
| Table 168: | Expansion Register 01h: Expansion Interrupt Status                                | 257 |
| Table 169: | Expansion Register 45h: Transmit CRC                                              | 258 |
| Table 170: | Page 15h Register Map                                                             | 259 |
| Table 171: | MII Control Register (Page 15h: Address 00h-01h)                                  | 260 |
| Table 172: | MII Status Register (Page 15h: Address 02h-03h)                                   | 261 |
| Table 173: | Auto-Negotiation Advertisement Register (Page 15h: Address 08h-09h)               | 262 |
| Table 174: | Auto-Negotiation Link Partner Ability Register (Page 15h: Address 0Ah-0Bh)        | 263 |
| Table 175: | Auto-Negotiation Expansion Register (Page 15h: Address 0Ch-0Dh)                   | 264 |
| Table 176: | Extended Status Register (Page 15h: Address 1Eh-1Fh)                              | 264 |
| Table 177: | SerDes/SGMII Control 1 Register (Page 15h: Address 20h-21h, Block0)               | 265 |

| Table 178:                             | SerDes/SGMII Control 2 Register (Page 15h: Address 22h-23h, Block0) | 266               |
|----------------------------------------|---------------------------------------------------------------------|-------------------|
| Table 179:                             | SerDes/SGMII Control 3 Register (Page15h: Address 24h-25h, Block0)  | 268               |
| Table 180:                             | SerDes/SGMII Status 1 Register (Page 15h: Address 28h-29h, Block0)  | 269               |
| Table 181:                             | SerDes/SGMII Status 2 Register (Page15h: Address 2Ah-2Bh, Block0)   | 271               |
| Table 182:                             | SerDes/SGMII Status 3 Register (Page 15h: Address 2Ch–2Dh, Block0)  | 272               |
| Table 183:                             | 100FX Enabling Control Register (Page 15h: Address 20h, Block2)     | 273               |
| Table 184:                             | 100FX Extended Packet Size Register (Page 15h: Address 22h, Block2) | 274               |
| Table 185:                             | 100FX Control Register (Page 15h: Address 24h, Block2)              | 274               |
| Table 186:                             | 100FX Link Status Register (Page 15h: Address 26h, Block2)          | 275               |
| Table 187:                             | Analog TX1 Register (Page 15h: Address 20h, Block3)                 | 276               |
| Table 188:                             | Analog TX2 Register (Page 15h: Address 22h, Block3)                 | 276               |
| Table 189:                             | Analog TXAMP Register (Page 15h: Address 24h, Block3)               | 277               |
| Table 190:                             | Analog RX1 Register (Page 15h: Address 26h, Block3)                 | 277               |
| Table 191:                             | Analog RX2 Register (Page 15h: Address 28h, Block3)                 | 278               |
| Table 192:                             | Analog PLL Register (Page 15h: Address 30h, Block3)                 | 278               |
| Table 193:                             | Block Address Number (Page 010h-017h: Address 03Eh-03Fh)            | 279               |
| Table 194:                             | Port MIB Registers Page Summary                                     | 279               |
| Table 195:                             | Page 20h–28h Port MIB Registers                                     | 279               |
| Table 196:                             | Page 30h QoS Registers                                              | 283               |
| Table 197:                             | QoS Global Control Register (Page 30h: Address 00h)                 | 284               |
| Table 198:                             | QoS.1P Enable Register (Page 30h: Address 04h–05h)                  | 285               |
| Table 199:                             | QoS DiffServ Enable Register (Page 30h: Address 06h–07h)            | 285               |
| Table 200:                             | Port N (N=0-5,8) PCP_To_TC Register Address Summary                 | 285               |
| Table 201:                             | Port N (N=0-5,8) PCP_To_TC Register (Page 30h: Address 10h–2Bh)     | 286               |
| Table 202:                             | DiffServ Priority Map 0 Register (Page 30h: Address 30h–35h)        | 286               |
| Table 203:                             | DiffServ Priority Map 1 Register (Page 30h: Address 36h–3Bh)        | 287               |
| Table 204:                             | DiffServ Priority Map 2 Register (Page 30h: Address 3Ch–41h)        | 288               |
| Table 205:                             | DiffServ Priority Map 3 Register (Page 30h: Address 42h–47h)        | 289               |
| Table 206:                             | TC_To_COS Mapping Register (Page 30h: Address 62h–63h)              | 290               |
| Table 207:                             | CPU_To_COS Map Register (Page 30h: Address 64h–67h)                 | 290               |
| Table 208:                             |                                                                     |                   |
|                                        | TX Queue Control Register (Page 30h: Address 80h)                   | 291               |
|                                        | TX Queue Control Register (Page 30h: Address 80h)                   |                   |
| Table 209:                             |                                                                     | 292               |
| Table 209:<br>Table 210:               | TX Queue Weight Register Queue[0:3] (Page 30h: Address 81h–84h)     | 292<br>292        |
| Table 209:<br>Table 210:<br>Table 211: | TX Queue Weight Register Queue[0:3] (Page 30h: Address 81h–84h)     | 292<br>292<br>293 |

| Table 214: | Page 32h Trunking Registers                                                                | 294     |
|------------|--------------------------------------------------------------------------------------------|---------|
| Table 215: | MAC Trunk Control Register (Page 32h: Address 00h)                                         | 294     |
| Table 216: | Trunk Group 0 Register (Page 32h: Address 10h–11h)                                         | 295     |
| Table 217: | Trunk Group 1 Register (Page 32h: Address 12h–13h)                                         | 295     |
| Table 218: | Page 34h IEEE 802.1Q VLAN Registers                                                        | 296     |
| Table 219: | Global IEEE 802.1Q Register (Pages 34h: Address 00h)                                       | 297     |
| Table 220: | Global VLAN Control 1 Register (Page 34h: Address 01h)                                     | 298     |
| Table 221: | Global VLAN Control 2 Register (Page 34h: Address 02h)                                     | 299     |
| Table 222: | Global VLAN Control 3 Register (Page 34h: Address 03h–04h)                                 | 300     |
|            | Global VLAN Control 4 Register (Page 34h: Address 05h)                                     |         |
| Table 224: | Global VLAN Control 5 Register (Page 34h: Address 06h)                                     | 302     |
| Table 225: | VLAN Multiport Address Control Register (Page 34h: Address 0Ah–0Bh)                        | 303     |
| Table 226: | Default IEEE 802.1Q Tag Register Address Summary                                           | 304     |
| Table 227: | Default IEEE 802.1Q Tag Register (Page 34h: Address 10h–21h)                               | 304     |
| Table 228: | Double Tagging TPID Register (Page 34h: Address 30h–31h)                                   | 305     |
| Table 229: | ISP Port Selection Portmap Register (Page 34h: Address 32h–33h)                            | 305     |
| Table 230: | Egress VID Remarking Table Access Register (Page 34h: Address 40h–43h)                     | 306     |
| Table 231: | Egress VID Remarking Table Data Register (Page 34h: Address 44h–47h)                       | 307     |
| Table 232: | DOS Prevent Register                                                                       | 308     |
| Table 233: | DOS Control Register (Page 36h: Address 00h–03h)                                           | 308     |
| Table 234: | Minimum TCP Header Size Register (Page 36h: Address 04h)                                   | 310     |
| Table 235: | Maximum ICMPv4 Size Register (Page 36h: Address 08h-0Bh)                                   | 310     |
| Table 236: | Maximum ICMPv6 Size Register (Page 36h: Address 0Ch-0Fh)                                   | 310     |
| Table 237: | DOS Disable Learn Register (Page 36h: Address 08h-0Bh)                                     | 310     |
| Table 238: | Page 40h Jumbo Frame Control Register                                                      | 311     |
| Table 239: | Jumbo Frame Port Mask Registers (Page 40h: Address 01h–04h)                                | 311     |
| Table 240: | Standard Max Frame Size Registers (Page 40h: Address 05h–06h)                              | 312     |
| Table 241: | Broadcast Storm Suppression Register (Page 41h)                                            | 313     |
| Table 242: | Global Rate Control Register (Page 41h: Address 00h–03h)                                   | 313     |
| Table 243: | Port Rate Control Register Address Summary                                                 | 315     |
| Table 244: | Port Rate Control Register (Page 41h: Address 10h–33h)                                     | 315     |
| Table 245: | Port Egress Rate Control Configuration Register Address Summary                            | 317     |
| Table 246: | Port Egress Rate Control Configuration Registers (Page 41h: Address 80h–91h)               | 317     |
| Table 247: | IMP Port (IMP/Port 5) Egress Rate Control Configuration Register Address Summary           | 318     |
| Table 248: | IMP Port (IMP/Port 5) Egress Rate Control Configuration Registers (Page 41h: Address C 318 | 0h–C1h) |
| Table 249: | Using Rate_Index to Configure Different Egress Rates for IMP in pps                        | 319     |

| Broadcast Storm Suppression Register (Page 42h)                                | 319                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EAP Global Control Registers (Page 42h: Address 00h)                           | 320                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EAP Multiport Address Control Register (Page 42h: Address 01h)                 | 320                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EAP Destination IP Registers 0 (Page 42h: Address 02h–09h)                     | 322                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EAP Destination IP Registers 1 (Page 42h: Address 0Ah–12h)                     | 322                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Port EAP Configuration Register Address Summary                                | 322                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Port EAP Configuration Registers (Page 42h: Address 20h–47h)                   | 322                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Broadcast Storm Suppression Register (Page 43h)                                | 323                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MSPT Control Registers (Page 43h: Address 00h–01h)                             | 324                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MSPT Aging Control Registers (Page 43h: Address 02h–05h)                       | 324                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MSPT Table Register Address Summary                                            | 324                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MSPT Table Registers (Page 43h: Address 10h–2Fh)                               | 324                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SPT Multiport Address Bypass Control Register (Page 43h: Address 50h–51h)      | 325                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MIB Snapshot Control Register                                                  | 326                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MIB Snapshot Control Register (Page 70h: Address 00h)                          | 326                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Port Snapshot MIB Control Register                                             | 327                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Loop Detection Control Register (Page 72h)                                     | 327                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Loop Detection Control Registers (Page 72h: Address 00h–01h)                   | 327                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Discovery Frame Timer Control Registers (Page 72h: Address 02h)                | 328                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| LED Warning Port Map Registers (Page 72h: Address 03h–04h)                     | 328                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Module ID 0 Registers (Page 72h: Address 05h–0Ah)                              | 328                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Module ID 1 Registers (Page 72h: Address 0Bh–10h)                              | 329                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Loop Detect Source Address Registers (Page 72h: Address 11h–16h)               | 329                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WAN Interface (Port 5) External PHY MII Registers                              | 329                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| IMP Port External PHY MII Registers Page Summary                               | 329                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Register                                                          | 330                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Enable Control Register (Page 90h: Address 00h–01h)               | 331                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Time-Stamp Report Control Register (Page 90h: Address 02h)        | 331                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Max Packet Size Register (Page 90h: Address 04h)                  | 331                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Time Base Register (Page 90h: Address 10h–13h)                    | 331                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Time Base Adjustment Register (Page 90h: Address 14h–17h)         | 332                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Slot Number and Tick Counter Register (Page 90h: Address 18h–1Bh) | 332                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Slot Adjustment Register (Page 90h: Address 1Ch–1Fh)              | 333                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h)        | 333                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| BroadSync HD Class 4 Bandwidth Control Register (Page 90h: Address 60h)        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                | Broadcast Storm Suppression Register (Page 42h).  EAP Global Control Registers (Page 42h: Address 00h).  EAP Multiport Address Control Register (Page 42h: Address 01h).  EAP Destination IP Registers 0 (Page 42h: Address 02h–09h).  EAP Destination IP Registers 1 (Page 42h: Address 02h–09h).  EAP Destination IP Registers 1 (Page 42h: Address 04h–12h).  Port EAP Configuration Register Address Summary  Port EAP Configuration Registers (Page 42h: Address 20h–47h).  Broadcast Storm Suppression Register (Page 43h).  MSPT Control Registers (Page 43h: Address 00h–01h).  MSPT Aging Control Registers (Page 43h: Address 02h–05h).  MSPT Table Registers (Page 43h: Address 00h–2Fh).  SPT Multiport Address Summary.  MSPT Table Registers (Page 43h: Address 10h–2Fh).  SPT Multiport Address Bypass Control Register (Page 43h: Address 50h–51h).  MIB Snapshot Control Register.  MIB Snapshot Control Register (Page 70h: Address 00h).  Port Snapshot MIB Control Register (Page 72h: Address 00h–01h).  Loop Detection Control Registers (Page 72h: Address 00h–01h).  Discovery Frame Timer Control Registers (Page 72h: Address 03h–04h).  Module ID 0 Registers (Page 72h: Address 05h–0Ah).  Module ID 1 Registers (Page 72h: Address 05h–0Ah).  Module Do Registers (Page 72h: Address 05h–0Ah).  Module Do Registers (Page 72h: Address 05h–0Ah).  BroadSync HD Enable Control Register (Page 90h: Address 00h–01h).  BroadSync HD Time-Stamp Report Control Register (Page 90h: Address 04h).  BroadSync HD Time Base Register (Page 90h: Address 04h).  BroadSync HD Slot Number and Tick Counter Register (Page 90h: Address 14h–17h).  BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h).  BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h).  BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h). |

| Table 286:         | BroadSync HD Class 4 Bandwidth Control Register (Page 90h: Address 60h–61h, 62h–63h, 646h, 66h–67h, 68h–69h)                            |     |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|
| Table 287:         | BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h)                                                                         | 335 |
| Table 288:         | BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h–93h, 94h–97h, 98h–9Bh, 9Fh, A0h–A3h, A4h–A7h)                            |     |
| Table 289:         | BroadSync HD Egress Time-Stamp Status Register (Page 90h: Address AFh)                                                                  | 335 |
| Table 290:         | BroadSync HD Link Status Register (Page 90h: Address B0h–B1h)                                                                           | 336 |
| Table 291:         | Traffic Remarking Register                                                                                                              | 336 |
| Table 292:         | Traffic Remarking Control Register (Page 91h: Address 00h)                                                                              | 336 |
| Table <b>2</b> 93: | Egress Non-BroadSync HD Packet TC to PCP Mapping Register Address Summary                                                               | 337 |
| Table 294:         | Egress Non-BroadSync HD Packet TC to PCP Mapping Register (Page 91h: Address 10h–17h, 1Fh, 20h–27h, 28h–2Fh, 30h–37h, 38h–3Fh, 50h-57h) |     |
| Table 295:         | CFP TCAM Register                                                                                                                       | 338 |
| Table 296:         | CFP Access Register (Page A0h: Address 00h–03h)                                                                                         | 339 |
| Table 297:         | CFP TCAM Data Register 0 (Page A0h: Address 10h–13h)                                                                                    | 341 |
| Table 298:         | CFP TCAM Data Register 1 (Page A0h: Address 14h–17h)                                                                                    | 341 |
| Table 299:         | CFP TCAM Data Register 2 (Page A0h: Address 18h–1Bh)                                                                                    | 341 |
| Table 300:         | CFP TCAM Data Register 3 (Page A0h: Address 1Ch–1Fh)                                                                                    | 341 |
| Table 301:         | CFP TCAM Data Register 4 (Page A0h: Address 20h–23h)                                                                                    | 342 |
| Table 302:         | CFP TCAM Data Register 5 (Page A0h: Address 24h–27h)                                                                                    | 342 |
| Table 303:         | CFP TCAM Data Register 6 (Page A0h: Address 28h–2Bh)                                                                                    | 342 |
| Table 304:         | CFP TCAM Data Register 7 (Page A0h: Address 2Ch–2Fh)                                                                                    | 342 |
| Table 305:         | CFP TCAM Mask Register 0 (Page A0h: Address 30h–33h)                                                                                    | 343 |
| Table 306:         | CFP TCAM Mask Register 1 (Page A0h: Address 34h–37h)                                                                                    | 343 |
| Table 307:         | CFP TCAM Mask Register 2 (Page A0h: Address 38h–3Bh)                                                                                    | 343 |
| Table 308:         | CFP TCAM Mask Register 3 (Page A0h: Address 3Ch–3Fh)                                                                                    | 343 |
| Table 309:         | CFP TCAM Mask Register 4 (Page A0h: Address 40h–43h)                                                                                    | 344 |
| Table 310:         | CFP TCAM Mask Register 5 (Page A0h: Address 44h–47h)                                                                                    | 344 |
| Table 311:         | CFP TCAM Mask Register 6 (Page A0h: Address 48h–4Bh)                                                                                    | 344 |
| Table 312:         | CFP TCAM Mask Register 7 (Page A0h: Address 4Ch–4Fh)                                                                                    | 344 |
| Table 313:         | CFP Action/Policy Data 0 Register (Page A0h: Address 50h–53h)                                                                           | 345 |
| Table 314:         | CFP Action/Policy Data 1 Register (Page A0h: Address 54h–57h)                                                                           | 346 |
| Table 315:         | CFP Rate Meter Data Register 0 (Page A0h: Address 60h–63h)                                                                              | 347 |
| Table 316:         | CFP Rate Meter Data Register 1 (Page A0h: Address 64h–67h)                                                                              | 347 |
| Table 317:         | CFP Rate In-Band Statistic Data Register (Page A0h: Address 70h–73h)                                                                    | 349 |
| Table 318:         | CFP Rate Out-Band Statistic Data Register (Page A0h: Address 74h–77h)                                                                   | 349 |
| Table 319:         | CFP Configuration Register                                                                                                              | 349 |

| Table 320: | CFP Control Register (Page A1h: Address 00h–01h)               | 353 |
|------------|----------------------------------------------------------------|-----|
| Table 321: | UDF Register (Page A1h: Address 10h–ABh)                       | 354 |
| Table 322: | Global Registers (Maps to All Pages)                           | 355 |
| Table 323: | SPI Data I/O Register (Maps to All Registers, Address F0h–F7h) | 355 |
| Table 324: | SPI Status Register (Maps to All Registers, Address FEh)       | 355 |
| Table 325: | Page Register (Maps to All Registers, Address FFh)             | 356 |
| Table 326: | Absolute Maximum Ratings                                       | 357 |
| Table 327: | Recommended Operating Conditions                               | 357 |
| Table 328: | Electrical Characteristics                                     | 358 |
| Table 329: | Reset and Clock Timing                                         | 360 |
| Table 330: | MII Input Timing                                               | 361 |
| Table 331: | MII Output Timing                                              | 362 |
| Table 332: | TMII Input Timing                                              | 362 |
| Table 333: | TMII Output Timing                                             | 363 |
| Table 334: | Reverse MII Input Timing                                       | 364 |
| Table 335: | Reverse MII Output Timing                                      | 365 |
| Table 336: | RGMII Output Timing (Normal Mode)                              | 366 |
| Table 337: | RGMII Output Timing (Delayed Mode)                             | 367 |
| Table 338: | RGMII Input Timing (Normal Mode)                               | 368 |
| Table 339: | RGMII Input Timing (Delayed Mode)                              | 369 |
| Table 340: | GMII Output Timing                                             | 370 |
| Table 341: | GMII Input Timing                                              | 371 |
| Table 342: | MDC/MDIO Timing (Slave Mode)                                   | 372 |
| Table 343: | MDC/MDIO Timing (Master Mode)                                  | 372 |
| Table 344: | Serial LED Interface Timing                                    | 373 |
| Table 345: | SPI Timing                                                     | 374 |
| Table 346: | EEPROM Timing                                                  | 375 |
| Table 347: | BCM53115MKFB Package — With Heat Sink                          | 376 |
| Table 348  | RCM53115MIPR Package — With Heat Sink                          | 376 |

BCM53115M Data Sheet About This Document

### **About This Document**

### **Purpose and Audience**

This document provides details of the functional, operational, and electrical characteristics of the Broadcom® BCM53115M. This document is for designers interested in integrating the BCM53115M switches into their hardware designs and for others who need specific data about the physical characteristics and operation of the BCM53115M switches.

### **Acronyms and Abbreviations**

In most cases, acronyms and abbreviations are defined on first use.

For a comprehensive list of acronyms and other terms used in Broadcom documents, go to: <a href="http://www.broadcom.com/press/glossary.php">http://www.broadcom.com/press/glossary.php</a>.

### **Document Conventions**

The following conventions may be used in this document:

| Convention | Description                                                                                                   |
|------------|---------------------------------------------------------------------------------------------------------------|
| Bold       | User input and actions: for example, type exit, click OK, press Alt+C                                         |
| Monospace  | Code: #include <iostream> HTML:  Command line commands and parameters: wl [-1] <command/></iostream>          |
| <>         | Placeholders for required elements: enter your <username> or w1 <command/></username>                         |
| []         | Indicates optional command-line parameters: w1 [-1] Indicates bit and byte ranges (inclusive): [0:3] or [7:0] |

#### **Data Sheet Notational Conventions**

- Signal names are shown in uppercase letters (such as DATA).
- A bar over a signal name indicates that it is active low (such as CE).
- In register and signal descriptions, [n:m] indicates a range from bit n to bit m (such as [7:0] indicates bits 7 through 0, inclusive).
- The use of R or Reserved indicates that a bit or a field is reserved by Broadcom for future use. Typically, R is used for individual bits and Reserved is used for fields.
- Numerical modifiers such as K or M follow traditional usage (for example, 1 KB means 1,024 bytes, 100 Mbps [referring to Fast Ethernet speed] means 100,000,000 bps, and 133 MHz means 133,000,000 Hz).

BCM53115M Data Sheet Technical Support

# **Technical Support**

Broadcom provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates through its customer support portal (<a href="https://support.broadcom.com">https://support.broadcom.com</a>). For a CSP account, contact your Sales or Engineering support representative.

In addition, Broadcom provides other product support through its Downloads and Support site (http://www.broadcom.com/support/).

BCM53115M Data Sheet Introduction

## **Section 1: Introduction**

### **Overview**

The Broadcom® BCM53115M is a single-chip, seven-port Gigabit Ethernet (GbE) switch device. It provides the following:

- A seven-port non-blocking 10/100/1000 Mbps switch controller
- Five ports with 10/100/1000BASE-TX-compatible transceivers
- Seven integrated Gigabit MACs (GMACs)
- One GMII/RGMII/MII/RvMII/TMII port for PHY-less connection to the management agent
- One GMII/RGMII/SGMII/MII/RvMII/TMII interface for WAN port
- An integrated Motorola® SPI-compatible interface
- High performance, integrated packet buffer memory
- · An address resolution engine
- A set of management information base (MIB) statistics registers

The GMACs support full-duplex and half-duplex modes for 10 Mbps and 100 Mbps and full-duplex for 1000 Mbps. Flow control is supported in the half-duplex mode with backpressure. In full-duplex mode, IEEE 802.3x frame-based flow control is supported. The GMACs are IEEE 802.3™-compliant and support maximum frame sizes of 9720 bytes.

The BCM53115M supports advanced ContentAware™ processing via a compact field processor (CFP). Up to four intelligent ContentAware processes are performed in parallel for every packet. This flexible engine uses TCAM-based architecture, which allows wildcard capabilities. In addition, multiple actions can be performed per packet as a result of a match. Action examples include drop, changing the forward port map, adding forward port, assigning the priority of a frame, and so on. These advanced ContentAware processes are well suited for the access control list (ACL) and DoS prevention.

An integrated address management engine provides address learning and recognition functions at maximum frame rates. The address table provides capacity for learning up to 4K unicast addresses. Addresses are added to the table after receiving an error-free packet.

The MIB statistics registers collect receive and transmit statistics for each port and provide direct hardware support for the Ether-like MIB, MIB II (interfaces), and the first four groups of the RMON MIB. All nine groups of RMON can be supported by using additional capabilities, such as port mirroring/snooping, together with an external microcontroller to process some MIB attributes. The MIB registers can be accessed through the Serial Peripheral Interface Port by an external microcontroller.

BCM53115M Data Sheet Features and Operation

# **Section 2: Features and Operation**

### **Overview**

The BCM53115M switches include the following features:

- "Quality of Service" on page 39
- "Port-Based VLAN" on page 44
- "IEEE 802.1Q VLAN" on page 44
- "Double-Tagging" on page 46
- "Jumbo Frame Support" on page 50
- "Port Trunking/Aggregation" on page 50
- "WAN Port" on page 51
- "Rate Control" on page 51
- "Protected Ports" on page 53
- "Port Mirroring" on page 54
- "IGMP Snooping" on page 56
- "MLD Snooping" on page 56
- "IEEE 802.1x Port-Based Security" on page 56
- "DoS Attack Prevention" on page 58
- "Compact Field Processor" on page 59
- "MSTP Multiple Spanning Tree" on page 76
- "Software Reset" on page 77
- "Loop Detection" on page 77
- "BroadSync™ HD" on page 77
- "CableChecker™" on page 80
- "Egress PCP Remarking" on page 82
- "Address Management" on page 82

The following sections discuss each feature in more detail.

# **Quality of Service**

The Quality of Service (QoS) feature provides up to six internal queues per port to support eight different traffic classes (TC). The traffic classes can be programmed so that higher-priority TC in the switch experiences less delay than lower-priority TC under congested conditions. This can be important in minimizing latency for delay-sensitive traffic. The BCM53115M switches can assign the packet to one of the six egress transmit queues according to information in:

- "Port-Based QoS" on page 41 (ingress port ID)
- "IEEE 802.1p QoS" on page 41
- "MACDA-Based QoS" on page 41
- "TOS/DSCP QoS" on page 42
- "ACL-Based User Defined" on page 42

The "TC Decision Tree" on page 42 decides which priority system is used based on three programmable register bits detailed in Table 1: "TC Decision Tree Summary," on page 42. The corresponding traffic class is then assigned to one of the six queues on a port-by-port basis.



Figure 2: QoS Program Flow

## **Egress Transmit Queues**

Each Ethernet egress port has six transmit queues (COS0–COS5). The COS4 and COS5 are dedicated to BroadSync™ HD traffic only and cannot be shared with other traffic. Each COS queue has its own dedicated counter to measure the buffer occupancy of the queue for congestion management purposes. Every Ethernet (ingress) port has its own set of counters to measure the buffer occupancy and the arrival rate related to the traffic received from the port.

The IMP (egress) port serves four queues (COS0–COS3) and the traffic generated by the Local Management Packet Generator which generate management report messages back to CPU, for example, the Time Sync TX time-stamp packets.

Each COS queue has its own dedicated counter to measure the buffer occupancy of the queue for congestion management purpose. The IMP (ingress) port also has its own set of counters to measure the buffer occupancy and the arrival rated to the traffic received from the port, but should be used only if it is configured as a regular Ethernet port.

All incoming frames are assigned to an egress transmit queue depending on their assigned TC. Each egress transmit queue is a list specifying an order for packet transmission. The corresponding egress port transmits packets from each of the queues according to a programmable algorithm, with the higher TC queues being given greater access than the lower TC queues. Queue 0 is the lowest-TC queue.

The COSO—COS3 queues are dedicated to non-BroadSync HD traffic only and as programmed in the "TX Queue Control Register (Page 30h: Address 80h)" on page 291. The BCM53115M uses strict priority (SP) and weighted round robin (WRR) algorithm for COSO—COS3 queues scheduling. The scheduling is configurable "TX Queue Control Register (Page 30h: Address 80h)" on page 291 as one of following combination of SP and WRR; 4SP, 4WRR, 1SP and 3WRR, 2SP and 2WRR The WRR algorithm weights for each queue can be programmed via the "TX Queue Weight Register (Page 30h: Address 81h)" on page 292.

#### **Port-Based QoS**

The TC of a packet received from an Ethernet (or IMP) port is assigned with the TC configured for the corresponding port. The mapping mechanism is globally enabled/disabled via programming the "QoS Global Control Register (Page 30h: Address 00h)" on page 284; the mapping entry is also per-port configured via "Default IEEE 802.1Q Tag Register (Page 34h: Address 10h)" on page 304. When disabled, the TC that results from this mapping is 000.

### IEEE 802.1p QoS

The TC of a packet received from an Ethernet (or IMP) port is assigned with TC-configured for the corresponding IEEE 802.1p priority code point (PCP). The mapping mechanism is per port enabled/disabled via "QoS IEEE 802.1p Enable Register (Page 30h: Address 04h)" on page 285; the mapping entries are per-port configured by "Port N (N=0-5, 8) PCP\_To\_TC Register (Page 30h: Address 10h)" on page 285. When disabled or if the incoming packet is not tagged, the TC that results from this mapping is 000.

## **MACDA-Based QoS**

MACDA-Based QoS is enabled when the IEEE 802.1p QoS is disabled via the 802\_1P\_EN bit in the "QoS IEEE 802.1p Enable Register (Page 30h: Address 04h)" on page 285. When using MACDA-based QoS, the destination address and VLAN ID are used to index the ARL table as described in "Address Management" on page 82. The matching ARL entry contains a 3-bit TC field as shown in Table 13 on page 85. These bits set the MACDA-based TC for the frame. The MACDA-based TC is assigned to the TC bits depending upon the result shown in Table 1 on page 42. The TC bits for a learned ARL entry default to 0. To change the default, an ARL entry is written to the ARL table as described in the "Writing an ARL Entry" on page 89. For more information about the egress transmit queues, see "Egress Transmit Queues" on page 40.

## **TOS/DSCP QoS**

The TC of a packet received from an Ethernet (or IMP) port is assigned with TC configured for the corresponding IP TOS/DSCP. The mapping mechanism is per port enabled/disabled via "QoS DiffServ Enable Register (Page 30h: Address 06h)" on page 285, the mapping entries are globally configured by "DiffServ Priority Map 0 Register (Page 30h: Address 30h)" on page 286 through "DiffServ Priority Map 3 Register (Page 30h: Address 42h)" on page 289. When disabled or the incoming packet is not of IPv4/v6 type, the TC resulted from this mapping is 000.

#### ACL-Based — User Defined

The TC of a packet received from an Ethernet (or IMP) port is assigned to a TC associated with ACL rules and configured in the CFP engine (see "Compact Field Processor" on page 59).

#### **TC Decision Tree**

#### Non-BroadSync HD Frame

The TC decision tree determines which priority system is assigned to TC-mapping bits for the given frame. As summarized above, the TC bits for the frame can be determined according to the ingress port-based TC, IEEE 802.1p TC, MACDA-based TC, or DiffServ TC. The decision on which TC mapping to use is based on the Port\_QoS\_En bit and the QoS\_Layer\_Sel bits of the "QoS Global Control Register (Page 30h: Address 00h)" on page 284. Table 1 summarizes how these programmable bits affect the derived TC. The DiffServ and IEEE 802.1p QoS TC are only available if the respective QoS is enabled, and the received packet has the appropriate tagging.

Port\_QoS\_En QoS\_Layer\_Sel Value of TC Bits 0 00 IEEE 802.1p TC mapping if available; otherwise, MACDA-based TC mapping. 0 01 DiffServ TC mapping if available; otherwise, TC = 000. 0 10 DiffServ TC mapping for IP frame; otherwise, IEEE 802.1p TC mapping if available; otherwise, MACDA-based TC mapping. 0 The highest available TC of the following: IEEE 802.1p TC mapping, DiffServ TC 11 mapping, or MACDA-based TC mapping. 1 00 Port-based TC mapping. 1 01 Port-based TC mapping. 1 10 Port-based TC mapping. 1 The highest available TC of the following: Port-based TC mapping, IEEE 802.1p 11 TC mapping, DiffServ TC mapping, or MACDA-based TC mapping.

Table 1: TC Decision Tree Summary

For the packets received from an Ethernet port when the ACL rules generate a TC-change request, the ACL derived TC overwrites the priority generated by the Table 1 TC-mapping mechanisms.

#### **BroadSync HD Frame**

For the BroadSync HD packet from an Ethernet port, the TC is determined directly from the explicit IEEE 802.1Q/P tag carried in the BroadSync HD packets (BroadSync HD packets are expected to always be tagged), which is independent of Table 1 on page 42 TC mapping (including ACL-based mapping).

The conditions deciding whether an incoming packet is BroadSync HD are:

- The port from which the packet is received is configured as AV-enabled.
- The packet received is either VLAN tagged or priority tagged, with PCP = 4 or 5.
- The MACDA is of multicast type and can be found through ARL table search.



**Note:** BroadSync HD cannot be received from the IMP port.

### **Queuing Class (COS) Determination**

The BCM53115M supports the COS mapping through the mapping mechanisms listed below.

- TC to COS mapping: The queuing class to forward a packet to an Ethernet port is mapped from the TC determined for the packet. The mapping entries are globally configured via "TC\_To\_COS Mapping Register (Page 30h: Address 62h–63h)" on page 290.
- BroadSync HD to COS mapping: The queuing class to forward an BroadSync HD packet to an AV-enabled Ethernet port is mapped from the PCP carried by the packet. PCP5 is mapped to COS5 and PCP4 is mapped to COS4.
- CPU to COS mapping: The queuing class to forward a packet to the external CPU through the IMP port is determined based on the reasons to forward (copy or trap) the packet to CPU. The mapping entries are globally configured via "CPU To COS Map Register (Page 30h: Address 64h–67h)" on page 290.



**Note:** When the BCM53115M is configured in the aggregation mode where the IMP operates as the uplink port to the upstream network processor, the COS is decided from the TC based on the normal packet classification flow. Otherwise, the IMP operates as the interface to the management CPU, and the COS is decided based on the reasons for forwarding the packet to the CPU.

Table 2 shows the reasons for forwarding a packet to the CPU.

Table 2: Reasons to Forward a Packet to the CPU

| ToCPU Reason | Description                                                                                                                                                               | ToCPU COS |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Mirroring    | The packet is forwarded (copied) through the IMP port because it must be mirrored to the CPU as the capturing device.                                                     | 0         |
| SA Learning  | The packet is forwarded (copied) through the IMP port because its SA must be learned by the CPU. The SW_LEARN_CNTL bit of the Software Learning register must be enabled. | 0         |
| Switching    | The packet is forwarded through the IMP port either because the CPU is one of the intended destination hosts of the packet.                                               | 0         |

BCM53115M Data Sheet Port-Based VLAN

Table 2: Reasons to Forward a Packet to the CPU (Cont.)

| ToCPU Reason                     | Description                                                                                                                                                                                  | ToCPU COS |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Protocol Termination             | The packet is forwarded (trapped) through the IMP port because it implies an IEEE 802.1 defined L2 protocol that must be terminated by the CPU.                                              | 0         |
| Protocol Snooping                | The packet is forwarded (copied) through the IMP port because it implies an L3 or application level protocol that must be monitored by the CPU for network security or operation efficiency. | 0         |
| Exception<br>Processing/Flooding | ception The packet is forwarded (trapped) through the IMP port for some                                                                                                                      |           |

The ToCPU COS values listed in Table 2 on page 43 are the default setting and are configurable. In order to prevent out of order delivery of the same packet flow to the CPU, the COS for the mirroring and SA learning reasons must be programmed with a value that is lower than or equal to the value of the other reasons.

A packet could be forwarded to the CPU for more than one reason, therefore the COS selection is based on the highest COS values among all the reasons for the packet.

### **Port-Based VLAN**

The port-based virtual LAN (VLAN) feature partitions the switching ports into virtual private domains designated on a per port basis. Data switching outside of the port's private domain is not allowed. The BCM53115M provides flexible VLAN configuration for each ingress (receiving) port.

The port-based VLAN feature works as a filter, filtering out traffic destined to non-private domain ports. The private domain ports are selected for each ingress port via "Port-Based VLAN Control Register (Page 31h: Address 00h)" on page 293. For each received packet, the ARL resolves the DA and obtains a forwarding vector (list of ports to which the frame will be forwarded). The ARL then applies the VLAN filter to the forwarding vector, effectively masking out the non-private domain ports. The frame is only forwarded to those ports that meet the ARL table criteria, as well as the port-based VLAN criteria.

## **IEEE 802.1Q VLAN**

The BCM53115M supports IEEE 802.1Q VLAN and up to approximately 4000 VLAN table entries that reside in the internal embedded memory. Once the VLAN table is programmed and maintained by the microcontroller, the BCM53115M autonomously handles all operations of the protocol. These actions include the stripping or adding of the IEEE 802.1Q tag, depending on the requirements of the individual transmitting port. It also performs all the necessary VLAN lookups in addition to MAC L2 lookups.

### **IEEE 802.1Q VLAN Table Organization**

Each VLAN table entry is referred to as a VLAN ID and includes the following: FWD\_MODE field, an Untag map, and a forward map.

- The Untag map controls whether the egress packet is tagged or untagged.
- The Forward map defines the membership within a VLAN domain.
- The FWD\_MODE indicates whether the packet forwarding should be based on VLAN membership or on ARL flow.

The Untag map and Forward map include a bit-wise representation of all the ports.

Entry 0
Entry 1
Entry 2

Entry 4095

Figure 3: VLAN Table Organization



**Note:** If the MII port is configured as a management port, then the tag is not stripped even if the untag bit is set.

# **Programming the VLAN Table**

The IEEE 802.1Q VLAN feature can be enabled by writing to the Enable IEEE 802.1Q bit in the "Global IEEE 802.1Q Register (Pages 34h: Address 00h)" on page 297. The default priority and VID can be assigned to each port in the "Default IEEE 802.1Q Tag Register (Page 34h: Address 10h)" on page 304. These are necessary when tagging a previously untagged frame. The Hashing algorithm uses either [VID, MAC] or [MAC] for the ARL index key, depending on the VLAN Learning Mode bits in the "Global IEEE 802.1Q Register (Pages 34h: Address 00h)" on page 297. If both the VID and MAC address are used, a single MAC address is able to be a member of multiple VLANs simultaneously.

The VLAN table can be written using the following steps:

- 1. Use the "VLAN Table Entry Register (Page 05h: Address 83h–86h)" on page 218 to define the ports that are part of the VLAN group and the ports that should be untagged.
- 2. Use the "VLAN Table Address Index Register (Page 05h: Address 81h)" on page 218 to define the VLAN ID of the VLAN group.

BCM53115M Data Sheet Double-Tagging



**Note:** VLAN ID 0xFFF is reserved. However VID = 0xFFF can be forwarded if the VID\_FFF\_Fwding bit is set in the "Global VLAN Control 5 Register (Page 34h: Address 06h)" on page 302.

**3.** Set bit [1:0] = 00 of the "VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)" on page 217 to indicate a write operation.

**4.** Set bit 7 of the "VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)" on page 217 to 1, starting the write operation. This bit returns to 0 when the write is complete.

The VLAN table can be read using the following steps:

- 1. Use the "VLAN Table Address Index Register (Page 05h: Address 81h)" on page 218 to define from which VLAN group to read the data.
- 2. Set bit [1:0] = 01 of the "VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)" on page 217 to indicate a read operation.
- **3.** Set bit 7 of the "VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)" on page 217 to 1 to start the read operation. This bit returns to 0 when the read is complete.
- **4.** Read the "VLAN Table Entry Register (Page 05h: Address 83h–86h)" on page 218 to obtain the VLAN table entry information.

## **Double-Tagging**

The BCM53115M provides the double tagging feature, which is useful for ISP applications. When the ISP aggregates incoming traffic from each individual customer, the extra tag (double tag) can provide an additional layer of tagging to the existing IEEE 802.1Q VLAN. The ISP tag (extra tag) is a way of separating individual customers from other customers. Using the IEEE 802.1Q VLAN tag, the individual customer's traffic can be separated.

When the double-tagging feature is enabled via "Global VLAN Control 4 Register (Page 34h: Address 05h)" on page 300 and the Enable IEEE 802.1Q (bit7) of "Global IEEE 802.1Q Register (Pages 34h: Address 00h)" on page 297, users can expect two VLAN tags in a frame: the tag close to MAC\_SA is the ISP tag, and the one following is the customer tag as shown in Figure 4.

MAC\_DA MAC\_SA ISP\_TAG Customer\_tag Ty/Len Payload

TPID VID

Figure 4: ISP Tag Diagram

The switch uses the ISP tag for ARL and VLAN table accesses and the customer tag as an IEEE 802.1Q tag. There is a per chip programmable register Double Tagging TPID register for ISP tag (default = 9100'h). All ISP tags will be qualified by this Tag Protocol ID (TPID) value.

BCM53115M Data Sheet Double-Tagging

When the double-tagging feature is enabled, all switch ports are separated into two groups: ISP ports and customer ports. The BCM53115M performs the normalization process for all ingress frames, whether from the ISP port or customer port. The normalization process is to insert an ISP tag, customer tag, or ISP + customer tag (depending on whether the ingress frame is without tags or with one tag) to allow all ingress frames with a double tag. But if the ingress frames are with a double tag (ISP + customer tag), and the ISP tag TPID matches the TPID specified in the Double Tagging TPID register, it does not perform the normalization process. The ISP ports are defined in the ISP Port Selection Portmap register. When the port corresponding bits are set, that port should be connected to ISP, and otherwise connected to customers. Each switch device can have multiple ports assigned as ISP ports, and each ISP is uniquely identified using different VLAN forward maps or the port-based VLAN feature.

If the ingress frame is an untagged frame, the VLAN tag, which can configure by Default IEEE802.1Q Tag register (Page 34h: Address 10h), adds to an incoming untagged frame. If the ingress frame is with a priority tag, the default VID, which can configure by Default IEEE802.1Q Tag register (Page 34h: Address 10h), is tagged as the incoming 802.1p frame.

#### **ISP Port**

It is possible for ISP port to receive three different types of frames: untagged, ISP-tagged, and ISP+Customer-tagged frames.

When the double-tagging feature is enabled and the received frame is untagged (or the TPID does not match with ISP TPID specified in Double Tagging TPID register), the default ISP tag and customer tag are added, and VLAN ID of ISP tag receives it from the port default VID. The frames are forwarded according to the VLAN table. However, if the Port-Based VLAN Control register is enabled, the egress ports specified in the port-VLAN control register override the VLAN table settings. If the received frame is ISP tagged (TPID matches with the ISP tag VLAN ID specified in the double-tagging TPID register), the default customer tag (8100 + default PVID) is added, the ISP VID is used to access the ARL table, and the ISP tag can be stripped on the way out according to the untagged bit setting in the VLAN table. In addition, ISP port frame can forward to the destination port directly based on the forward port map of the VLAN table by setting the FWD\_MODE bit to 1 of the VLAN Table Entry register.

The VLAN ID is generated from the ISP tag, and TC is generated from the ingress frame outer tag.

#### **Customer Port**

Customer port can receive two different types of frames: untagged and Customer-tagged frames.

When the double-tagging feature is enabled, all the ingress frames preform the normalization process to insert an ISP tag or ISP + Customer tag (depending on whether the ingress frame is without tags or with one tag) to allow all ingress frames with a double tag. The VLAN ID of the ISP tag receives it from the port default VID.

The VLAN ID is generated from the ISP tag, and the TC is generated from the ingress frame outer tag.



**Note:** It is illegal to strip out the ISP tag on the ISP egress port by using the untagged bit setting in the VLAN table.

BCM53115M Data Sheet Double-Tagging



**Note:** Only the VLAN tagged or untagged packets are expected for the ingress of the customer ports. The customer does not add the ISP tags.

There are two possible traffic scenarios: one from a customer port to an ISP port and one from an ISP port to a customer port.

## **Uplink Traffic (from Customer Port to ISP)**

Data traffic is traffic received from the customer port without tags or a customer tag, and the frame is destined for an ISP port. The customer ingress port performs a normalization process to allow ingress frames with double tags (ISP + Customer tag), and the ISP tag VID is based on the port default VID tag.

However, if the ingress frame is with an 802.1p tag, the VID of 802.1p tag is changed by the VID of port default VID tag after the customer port normalization process. The TC does not change.

Control traffic frames can be forwarded to the CPU first and then the CPU forwards to the ISP port if the switch management mode is enabled and if the RESV\_MCAST\_FLOOD bit=0 in the Global VLAN Control 4 register. In this case, the control frame adds an ISP tag by ingress port and forwards to the CPU. The CPU can then forward it to the ISP port with or without the ISP tag by using the egress-direct feature.

## **Downlink Traffic (from ISP to Customer Port)**

Data traffic frames received from an ISP port may or may not have an ISP tag attached. When the received frame does not have an ISP tag and customer tag, the ISP ingress port does a normalization process to insert double tags (ISP + Customer tag), and the ISP tag VID is based on the port default VID tag. All ARL and VID table access should be based on the new tag. The traffic is then forwarded to the customer port through proper VLAN configuration. Usually, the software configures so the customer Egress port continuously removes the ISP tag. However, it is based on how the untagged map is configured.

Moreover, if the ingress frame is with an 802.1p tag, the VID of 802.1p tag is changed by the VID of port default VID tag after the ISP port normalization process. The TC will not change.

The Control traffic is forwarded to the CPU when the switch management mode is enabled and if the RESV\_MCAST\_FLOOD bit=0 in the Global VLAN Control 4 register. The BCM53115M can also support multiple ISP port configurations by enabling the FWD\_MODE bit of the VLAN Table Entry register. Also, two ways to separate traffic that belongs to two different ISP customers are as follows:

- Assign each group (ISP, and customer) to the same VLAN group, so that traffic does not leak to other ISPs.
- Use the port-based VLAN to separate traffic that belongs to a different ISP.

BCM53115M Data Sheet Egress VID Modification

# **Egress VID Modification**

The BCM53115M provides the egress VID remarking feature. The VID field of the outer tag or inner tag can be modified. When this feature is used, Enable IEEE 802.1Q (bit7) of "Global IEEE 802.1Q Register (Pages 34h: Address 00h)" on page 297 and IDT\_Mode (bit [3:2]=10) of "Global VLAN Control 4 Register (Page 34h: Address 05h)" on page 300. CFP also must be enabled. This feature is port-dependent; that is, each port can be set up differently.

The BCM53115M performs the normalization process for all ingress packets when double-tag is enabled (DT Mode or IDT Mode) via "Global VLAN Control 4 Register (Page 34h: Address 05h)" on page 300.

Each ingress packet can be normalized to double-tagged format as follows:

- Untagged packet: {Outer VID = PVID, Inner VID = PVID}
- Customer-Tagged packet: {Outer VID = PVID, Inner VID = CVID}
- ISP-Tagged packet: {Outer VID = SVID, Inner VID = PVID}
- Double-Tagged packet: {Outer VID = SVID, Inner VID = CVID}

Where CVID is customer tag VID, SVID is ISP tag VID.

At each egress port, the double-tag of a normalized packet is subject to VID modification before the packet is transmitted by the corresponding port.

The egress VID modification instruction is generated through a mapping table indexed by the Egress Port ID via bit[7:4] of the "Egress VID Remarking Table Access Register (Page 34h: Address 40h–43h)" on page 306 and the Classification ID generated from the CFP. Each egress port supports 256 entries to the VID mapping table.

Table 3: VID Modification Instruction Mapping

| ruble 3. VID Modification instruction Mapping |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Index                                         | VID Instruction for Outer Tag Bits[29:28] of "Egress VID Remarking Table Data Register (Page 34h: Address 44h–47h)" on page 307                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VID Instruction for Inner Tag Bits[13:12] of "Egress VID Remarking Table Data Register (Page 34h: Address 44h–47h)" on page 307                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| {Egress Port ID,<br>Classification ID}        | 00: Indicates the outer tag should be sent as the internally normalized VLAN tag. 01: Indicates the outer tag should be sent as the one when the packet is received from its ingress port. If the packet is received originally with an outer VLAN tag, it should be sent out through the egress port with the same outer VLAN tag, otherwise it should be sent out without the outer VLAN tag. 10: Remove outer tag before the packet is transmitted. 11: VID modified on outer tag before the packet is transmitted. New Outer VID is from bits[27:16] of the "Egress VID Remarking Table Data Register (Page 34h: Address 44h–47h)" on page 307. | as the internally normalized VLAN tag.  O1: Indicates the inner tag should be sent as the one when the packet is received from its ingress port. If the packet is received originally with an inner VLAN tag, it should be sent out through the egress port with the same outer VLAN tag, otherwise it should be sent out without the inner VLAN tag.  10: Remove inner tag before the packet is transmitted.  11: VID modified on inner tag before the packet is transmitted. New Inner VID is |  |  |

BCM53115M Data Sheet Jumbo Frame Support

# **Jumbo Frame Support**

The BCM53115M can receive and transmit frames of extended length on ports linked at gigabit speed. Referred to as jumbo frames, these packets are longer than the standard maximum size which is defined via "Standard Max Frame Size Register (Page 40h: Address 05h)" on page 312, but shorter than 9720 bytes. Jumbo packets can only be received or forwarded to 1000BASE-T linked ports that are jumbo-frame enabled. Up to 38 buffer memory pages are required for storing the longest allowed jumbo frame. While there is no physical limitation to the number of ports that can be jumbo-enabled, it is recommended that no more than two be enabled simultaneously to ensure system performance. There is no performance penalty for enabling additional jumbo ports beyond the potential strain on memory resources that can occur due to accumulated jumbo packets at multiple ports.

# **Port Trunking/Aggregation**

The BCM53115M supports MAC-based trunking. The trunking feature allows up to four ports to be grouped together as a single-link connection between two switch devices. This increases the effective bandwidth through a link and provides redundancy. The BCM53115M allows up to two trunk groups. Trunks are composed of predetermined ports and can be enabled via Trunking Group 0 register. Ports within a trunk group must be of the same linked speed. By performing a dynamic hashing algorithm on the MAC address, each packet destined for the trunk is forwarded to one of the valid ports within the trunk group. This method has several key advantages. By dynamically performing this function, the traffic patterns can be more balanced across the ports within a trunk. In addition, the MAC-based algorithm provides dynamic failover. If a port within a trunking group fails, the other port within the trunk automatically assumes all traffic designated for the trunk. It allows for a seamless, automatic redundancy scheme. This hashing function can be performed on either the DA, SA, or DA/SA, depending on the Trunk Hash Selector bit of the "MAC Trunking Control Register (Page 32h: Address 00h)" on page 294.



Figure 5: Trunking

BCM53115M Data Sheet WAN Port

### **WAN Port**

The BCM53115M offers a programmable WAN port feature: it has a WAN Port Select register (Page 00h, address 26h). Select a port as a WAN port, then all that port's traffic is forwarded to the CPU port only. The non-WAN port traffic from all other local ports does not flood to the WAN port.

### **Rate Control**

### **Ingress Rate Control**

Forwarding broadcast traffic consumes switch resources, which can negatively impact the forwarding of other traffic. The rate-based broadcast storm suppression mechanism is used to protect regular traffic from an overabundance of broadcast or multicast traffic. This feature monitors the rate of ingressed traffic of programmable packet types. If the rates of these packet types exceed the programmable maximum rate, the packets are dropped. To enable the Broadcast Storm Suppression, pull the BC\_SUPP\_EN high during power-on/reset. Alternatively, the feature can be activated in the "Port Receive Rate Control Register (Page 41h: Address 10h)" on page 315.

The broadcast storm suppression mechanism works on a credit-based rate system that figuratively uses a bucket to track the bandwidth of each port (see Figure 6 on page 52). Credit is continually added to the bucket at a programmable bucket bit rate. Credit is decremented from the bucket whenever one of the programmable packet types is ingressed at the port. If no packets are ingressed for a considerable length of time, the bucket credit continues to increase up to a programmable-maximum bucket size. If a heavy burst of traffic is suddenly ingressed at the port, the bucket credit becomes drained. When the bucket is emptied, incoming traffic is constrained to the bucket bit rate (the rate at which credit is added to the bucket). At this point, excess packets are either dropped or deterred via flow control, depending upon the Suppression Drop mode in the "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313.

BCM53115M Data Sheet Rate Control



Figure 6: Bucket Flow

## **Two-Bucket System**

For added flexibility, the BCM53115M employs two buckets to track the rate of ingressed packets. Each of the two buckets (Bucket 0 and Bucket 1) can be programmed to monitor different packet types. For example, Bucket 0 could monitor broadcast packets, while Bucket 1 monitors multicast packets. Multiple packet types can be monitored by each bucket, and a packet type can be monitored by both buckets.

The rates of each bucket can be individually programmed (see "Bucket Bit Rate" on page 53). For example, the broadcast packets of Bucket 0 could have a maximum rate of 3 Mbps, whereas the multicast packets of Bucket 1 could be allowed up to 80 Mbps. The size of each bucket can be programmed via the Suppressed Packet Type Mask of the "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313. This determines the maximum credit than can accumulate in each bucket. The Rate Count and Bucket Size can be individually programmed for each port, providing another level of flexibility. Suppression control can be enabled or disabled on a per-port basis "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313. This system allows the user to control dual packet-type rates on a per-port basis.

### **Egress Rate Control**

The BCM53115M monitors the rate of egress traffic per port. Unlike the Ingress traffic rate control, the Egress Rate Control provides only the per port rate control regardless of traffic types. This feature uses only one bucket to track the rate of egressed packets. The Egress Rate Control feature can be enabled in the "Port Egress Rate Control Configuration Register (Page 41h: Address 80h–91h)" on page 317, and the output rate per port can be controlled by setting the bucket size and Refresh Count in the same register. The Egress Rate Control feature only support absolute bit rate mode (Bit Rate Mode = 0), and the bucket bit rate calculation is shown in Table 4 on page 53.

BCM53115M Data Sheet Protected Ports

#### **Bucket Bit Rate**

The relative ingress rates of each bucket can be programmed via the "Port Receive Rate Control Register (Page 41h: Address 10h)" on page 315 on a per port basis. Each port has a programmable Rate Count value for Bucket 0 and Bucket 1. Additionally, the bit rate mode is programmed by the "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313 on a chip basis. If this bit is 1, the packet rate is automatically scaled according to the port link speed. Ports operating at 1000 Mbps would be allotted a 100 times higher ingress rate than ports linked at 10 Mbps. Together, the Rate Count value and the bit rate mode determine the bucket bit rate, which is a reflection of how quickly data can be ingressed (Kbps) at the given port for a given bucket. The Rate Count values are specified in Table 4. Values outside these ranges are not valid entries.

| Rate Count (RC)                                  | Bit Rate<br>Mode | Link Speed | Bucket Bit Rate<br>Equation | Approximate Computed<br>Bucket Bit Rate<br>Values (as a function of RC) |
|--------------------------------------------------|------------------|------------|-----------------------------|-------------------------------------------------------------------------|
| 1–28                                             | 0                | Any        | = (RC x 8 x 1M)/125         | 64 KB, 128 KB, 192 KB,, 1.792 MB                                        |
| 29–127                                           | 0                | Any        | = (RC – 27) x 1M            | 2 MB, 3 MB, 4 MB,, 100 MB                                               |
| 128–240                                          | 0                | Any        | = (RC – 115) x 1M x 8       | 104 MB, 112 MB, 120 MB,, 1000 MB                                        |
| 1–125                                            | 1                | 10 Mbps    | = (RC x 8 x 1M)/100         | 0.08 MB, 0.16 MB, 0.24 MB, 10 MB                                        |
| 1–125                                            | 1                | 100 Mbps   | = (RC x 8 x 1M)/10          | 0.8 MB, 1.6 MB, 2.4 MB,, 100 MB                                         |
| 1–125                                            | 1                | 1000 Mbps  | = RC x 8 x 1M               | 8 MB, 16 MB, 24 MB, 1000 MB                                             |
| <b>Note:</b> 1M represents 1 x 10 <sup>6</sup> . |                  |            |                             |                                                                         |

Table 4: Bucket Bit Rate

## **IMP Port Egress Rate Control**

The IMP port egress is configurable of rate limiting at packet-per-second (PPS) granularity, in addition to bits-per-second (BPS) granularity. It can be configured via the "IMP Port (IMP/Port 5) Egress Rate Control Configuration Register (Page 41h: Address C0h—C1h)" on page 318.

### **Protected Ports**

The Protected Ports feature allows certain ports to be designated as protected using the "Protected Port Selection Register (Page 00h: Address 24h–25h)" on page 183. All other ports are unprotected. Traffic between protected port group members is blocked. However, protected ports are able to send traffic to unprotected ports. Unprotected ports can send traffic to any port. Several applications that can benefit from protected ports:

- Aggregator: For example, all the available ports are designated as protected ports except a single aggregator port. No traffic incoming to the protected ports is sent within the protected ports group. Any flooded traffic is forwarded only to the aggregator port.
- To prevent non-secured ports from monitoring important information on a server port, the server port
  and non-secured ports are designated as protected. The non-secured ports will not be able to receive
  traffic from the server port.

BCM53115M Data Sheet Port Mirroring

## **Port Mirroring**

The BCM53115M supports Port Mirroring, allowing ingress and/or egress traffic to be monitored by a single port designated as the mirror capture port. The BCM53115M can be configured to mirror the ingress traffic and/or egress traffic of any other port (s). Mirroring multiple ports is possible, but can create congestion at the mirror capture port. Several filters are used to decrease congestion.

### **Enabling Port Mirroring**

Port Mirroring is enabled by setting the Mirror Enable bit in the "Mirror Capture Control Register (Page 02h: Address 10h)" on page 198.



Figure 7: Mirror Filter Flow

## **Capture Port**

The capture port is capable of monitoring other specified ports. Frames transmitted and received at the other ports are forwarded to the Capture port according to the mirror filtering rules discussed below. The Capture port is specified by the Capture Port bits of the "Mirror Capture Control Register (Page 02h: Address 10h)" on page 198.

## **Mirror Filtering Rules**

Mirror filtering rules consist of a set of three filter operations (Port Mask, Packet Address, and Packet Divider) that are applied to traffic ingressed and/or egressed at a switch port.

BCM53115M Data Sheet Port Mirroring

#### **Port Mask Filter**

The IN\_MIRROR\_MASK bits in the "Mirror Capture Control Register (Page 02h: Address 10h)" on page 198 define the receive ports that are monitored. The OUT\_MIRROR\_MASK bits in the "Egress Mirror Control Register (Page 02h: Address 1Ch)" on page 201 define the transmit ports that are monitored.

Any number of ingress/egress ports can be programmed to be mirrored, but bandwidth restrictions on the one-mirror capture port should be taken into account to avoid congestion or packet loss.

#### **Packet Address Filter**

The "Ingress Mirror Control Register (Page 02h: Address 12h)" on page 199 is used to set the type of filtering that is applied to frames received on the mirrored ports. The IN\_MIRROR\_FILTER bits select among the following:

- Mirror all received frames
- Mirror received frames with DA = x
- Mirror received frames with SA = x

where x is the 48-bit MAC address programmed into the "Ingress Mirror MAC Address Register (Page 02h: Address 16h)" on page 200. Likewise, the "Egress Mirror Control Register (Page 02h: Address 1Ch)" on page 201 is used to set the type of filtering that is applied to frames transmitted on the egressed mirrored ports. The filtering MAC address is specified in the "Egress Mirror MAC Address Register (Page 02h: Address 20h)" on page 202.

#### **Packet Divider Filter**

The IN\_DIV\_EN bit in the "Ingress Mirror Control Register (Page 02h: Address 12h)" on page 199 allows further statistical sampling. When IN\_DIV\_EN = 1, the receive frames passing the initial filter are divided by the value IN\_MIRROR\_DIV, which is a 10-bit value stored in the "Ingress Mirror Divider Register (Page 02h: Address 14h)" on page 200. Only one out of every n frames is forwarded to the mirror capture port, where n = IN\_MIRROR\_DIV +1. This allows the following additional capabilities:

- Mirror every n<sup>th</sup> received frame
- Mirror every n<sup>th</sup> received frame with DA = x
- Mirror every n<sup>th</sup> received frame with SA = x

Similarly, the Egress Mirror Divide function is controlled by the "Egress Mirror Control Register (Page 02h: Address 1Ch)" on page 201 and the "Egress Mirror Divider Register (Page 02h: Address 1Eh)" on page 202.



**Note:** When multiple ingress ports have been enabled in the IN\_MIRROR\_MASK, the cumulative total packet count received from all ingress ports is divided by the value of IN\_MIRROR\_DIV to deliver the nth receive frame to the mirror capture port. Egressed frames are governed by the OUT\_MIRROR\_MASK bit and the OUT\_MIRROR\_DIV bit.

BCM53115M Data Sheet IGMP Snooping

## **IGMP Snooping**

The BCM53115M supports IP layer IGMP Snooping which includes IGMP unknown, query, report and leave message via "High-Level Protocol Control Register (Page 02h: Address 50h–53h)" on page 203. The minimum value of IP header Internet Header Length field is 6.

A frame with a value of 2 in the IP header protocol field and IGMP frames are forwarded to the CPU port. The management CPU can then determine from the IGMP control packets which port should participate in the multigroup session. The management CPU proactively programs the multicast address in the ARL table or the multiport address entries. If the IGMP\_UKN\_FWD\_EN, IGMP\_QRY\_FWD\_EN, IGMP\_RPTLVE\_FWD\_EN in the "High-Level Protocol Control Register (Page 02h: Address 50h–53h)" on page 203 is enabled, IGMP frames will be trapped to the CPU port only.

# **MLD Snooping**

The BCM53115M supports IP layer MLD Snooping and includes MLD query, report, and done message via "High-Level Protocol Control Register (Page 02h: Address 50h–53h)" on page 203.

# **IEEE 802.1x Port-Based Security**

IEEE 802.1x is a port-based authentication protocol. By receiving and extracting special frames, the CPU can control whether the ingress and egress ports should forward packets. If a user port requires service from another port (authenticator), it must get approved by the authenticator. EAPOL is the protocol used by the authentication process. The BCM53115M detects EAPOL frames by checking the destination address of the frame. The Destination address should be either a multicast address as defined in IEEE 802.1x (01-80-C2-00-00-03) or a user-predefined MAC (unicast or multicast) address. Once EAPOL frames are detected, the frames are forwarded to the CPU so it can send the frames to the authenticator server. Eventually, the CPU determines whether the requestor is qualified based on its MAC\_Source addresses, and frames are either accepted or dropped. The per-port EAP can be programmed in the register.

BCM53115M provides three modes for implementing the IEEE 802.1x feature. Each mode can be selected by setting the appropriate bits in the register.

- The first mode is Basic Mode (when EAP Mode = 00'b). Basic Mode is the standard mode, the EAP\_BLK\_MODE bit would be set before authentication to block all of the incoming packets, upon authentication, the EAP\_BLK\_MODE bit would be cleared to allow all the incoming packets. In this mode, the Source Address of incoming packets is not checked.
- The second mode is Extended Mode (when EAP Mode = 10'b), where an extra filtering mechanism is implemented after the port is authenticated. If the Source MAC address is unknown, the incoming packets would be dropped and the unknown SA would not be learned. However if the incoming packet is IEEE 802.1x packet, or special frames, the incoming packets will be forwarded. The definition of the Unknown SA in this case is when the switch cannot match the incoming Source MAC address to any of the addresses in ARL table, or the incoming Source MAC address matches the address in ARL table, but the port number is mismatched.

• The third mode is Simplified Mode (when EAP Mode = 11'b). In this mode, the unknown Source MAC address packets would be forwarded to CPU rather than dropped. Otherwise, it is same as the Extended Mode operation.



**Note:** The BCM53115M checks only the destination addresses to qualify EAPOL frames. Ethernet type fields, packet type fields, or non-IEEE 802.1Q frames are not checked.

BCM53115M Data Sheet DoS Attack Prevention

### **DoS Attack Prevention**

The BCM53115M supports the detection of the following DoS (Denial of Service) attack types based on register setting, which can be programmed to drop or not to drop each type of DoS packets respectively.

Table 5: DoS Attacks Detected by BCM53115M

| DoS Attack Type | Description                                                                                                                                                                                |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IP_LAND         | IPDA = IPSA in an IPv4/IPv6 datagram                                                                                                                                                       |  |
| TCP_BLAT        | DPort = SPort in a TCP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram                                                                  |  |
| UDP_BLAT        | DPort = SPort in a UDP header carried in an unfragmented IP datagram or in the first frament of a fragmented IP datagram                                                                   |  |
| TCP_NULLScan    | Seq_Num = 0 and all TCP_FLAGs = 0 in a TCP header carried in an unfragment IP datagram or in the first frament of a fragmented IP datagram                                                 |  |
| TCP_XMASScan    | Seq_Num = 0 , FIN = 1, URG = 1, and PSH = 1 in a TCP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram                                    |  |
| TCP_SYNFINScan  | SYN = 1 and FIN = 1 in a TCP header carried in an unfragmented IP datagram or in the first frament of a fragmented IP datagram                                                             |  |
| TCP_SYNError    | SYN = 1, ACK = 0, and SRC_Port<1024 in a TCP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram                                            |  |
| TCP_ShortHDR    | The length of a TCP header carried in an unfragmented IP datagram or the first fragment of a fragmented IP datagram is less than MIN_TCP_Header_Size                                       |  |
| TCP_FragError   | The Fragment_Offset = 1 in any fragment of a fragmented IP datagram carrying part of TCP data                                                                                              |  |
| ICMPv4_Fragment | The ICMPv4 protocol data unit carried in a fragmented IPv4 datagram                                                                                                                        |  |
| ICMPv6_Fragment | The ICMPv6 protocol data unit carried in a fragmented IPv6 datagram                                                                                                                        |  |
| ICMPv4_LongPing | The ICMPv4 ping (echo request) protocol data unit carried in an unfragmented IPv4 datagram with its Total Length indicating a value greater than the MAX_ICMPv4_Size + size of IPv4 header |  |
| ICMPv6_LongPing | The ICMPv6 ping (echo request) protocol data unit carried in an unfragmented IPv6 datagram with its payload length indicating a value greater than the MAX_ICMPv6_Size                     |  |

- MIN\_TCP\_Header\_Size is programmable between 0 and 255 bytes, inclusive. The default value is set to 20 bytes (TCP header without options).
- MAX\_ICMPv4\_Size is programmable between 0 and 9.6 KB, inclusive. The default value is set to 512 bytes.
- MIN\_TCP\_Header\_Size is programmable between 0 and 9.6 KB, inclusive. The default value is set to 512 bytes.
- The default control setting for all types of DoS attacks is not to drop the DoS attack packet.
- The smurf/fraggle type of DoS packet can be detected and dropped through CFP rules by matching configurable directed IP broadcast addresses and the appropriate ICMP type or UDP port.
- The ping flooding or SYN/ACK flooding types of DoS attack can be detected and rate-metered through CFP rules by matching the appropriate ICMP type or the appropriate TCP control flags.

• It is globally configurable whether to perform the SA learning operation with the received packets of the DoS attack type defined in the registers, regardless of the individual DoS attack types.

 Once a packet is detected as a DOS attack type that must be dropped, the packet is dropped regardless of ARL or CFP forwarding decisions, but its forwarding based on mirroring function is not affected.

# **Compact Field Processor**

The BCM53115M is designed with a compact field processor (CFP) to provide support for ACL implementation and some proprietary protocols, which require nonstandard actions. CFP is a versatile filter and classification processor. The CFP implements ContentAware processing based on TCAM technology.

The overall CFP structure is illustrated in Figure 8: "CFP Engine," on page 59.



Figure 8: CFP Engine

The contents of the rule searching keys (Slice0, Slice1, Slice2, or Slice3) are generated from the packet parser for each packet arriving at the BCM53115M. Although all the CFP rules are stored in a single physical TCAM entity, each slice of rules represents a logical portion of CFP rules and can be assigned with any number of rules for the slice (up to the physical size limitation).

BCM53115M Data Sheet Compact Field Processor

Each CFP rule is associated with a dedicated rate meter, which is running at granularity of 64kbps, and a pair of packet counters (in-band counter for statistics collection of packets arriving within the provisioned rate profile, out-band counter for statistics collection of packets arriving outside the provisioned rate profile), which is selectively activated based on the rate metering result.

Each arriving packet is allowed up to four slices of rule searching, and the matched action sets are converged via the multiaction resolution procedure to generate the switching actions in terms of forwarding/filtering, priority assignment, remarking, classification, etc. Some actions are metering dependent, some actions are metering independent.

#### **Parser**

In each port, every received packet would go through the following parsing process to compose the CFP rule search slice keys for the CFP based packet switching operations.



Figure 9: Overall Parsing Flow for CFP

At layer 2, the parser is able to recognize up to 2 levels of VLAN tags, as well as the following basic Ethernet framing types: DIXv2, LLC, SNAP (Public to carry EtherType protocol, Private to carry system vendor-specific protocols). The parsing of L2 or L2+ tunneling protocol headers following the basic Ethernet framing, such as PPPoE, MPLS, etc. is not supported.

At layer 3, the parser is able to recognize only IPv4 and IPv6 specified by the preceding EtherType. In case that there is another IP (v4 or v6) header after the initial IP header (in various flavors of IPoverIP tunneling protocols), it is treated as upper layer protocol header by the parser, for example, parsing within an L3 tunnel is not supported.

At layer 4 and above, the parser is able to extract upper layer protocol fields starting from where L3 header parsing is finished, such as TCP/UDP header fields.

The detailed syntax and semantics parsing of each layer is described in the following sections.

#### **L2 Framing Structure Parsing**

At Layer 2, the following framing structures are of concern to the parser design for the BCM53115M.

#### **VLAN Tagging Structure Parsing**

It is expected that the Ethernet packet received from a networking port can be of Untagged, Single-Tagged (C-Tagged or S-Tagged), or Double-Tagged format, as shown below.

DA [47:32] DA [47:32] DA [47:32] DA [31:16] DA [31:16] DA [31:16] DA [15:0] DA [15:0] DA [15:0] SA [47:32] SA [47:32] SA [47:32] SA [31:16] SA [31:16] SA [31:16] SA [15:0] SA [15:0] SA [15:0] Type=0x8100 or TPID Type=TPID Length/Type C-Tag or S-Tag S-Tag Data Length/Type Type=0x8100 C-Tag Data Length/Type CRC Data **Untagged Format CRC** C-Tagged or S-Tagged Format **CRC Double-Tagged Format** 

Figure 10: VLAN Tagging Structures

The TPID is globally programmable indicating the S-VLAN Tag. It is typically programmed differently from 0x8100 (which typically indicates C-Tag), but may be programmed as 0x8100 to indicate S-Tag.

When the TPID is programmed different from 0x8100, C-Tag and S-Tag can be explicitly differentiated. However, when the TPID is programmed as 0x8100, the differentiation between C-Tag and S-Tag relies on whether the port where the packet is received is programmed for user network interface (UNI) or service-provider network interface (NNI) operation:

- When ingress packet is single tag (8100 only)
   If the port is UNI, the tag received is considered as a C-Tag; otherwise, it is considered as an S-Tag.
- When ingress packet is double tag (8100, 8100)
   The BCM53115M can recognize both tag as S-Tag and C-Tag.

#### **Ethernet Framing Structure Parsing**

It is expected that packets received from a networking port can be of the following framing structures.



**Figure 11: Ethernet Framing Structures** 

The DIXv2 format is the dominating Ethernet framing structure for IP traffic. The LLC format is the IEEE 802 standard framing structure mainly for OSI protocol stack support (e.g., SNA, NETBEUI). The SNAP format is the expanded version of LLC framing structure to support EtherType.

For the DIXv2 format, the parser extracts the EtherType field and continues the parsing operation for the higher layer protocol headers based on the EtherType field. In this format, the end of the EtherType field is considered the location for EndOfL2Header from which the upper layer parsing starts.

For the LLC format, the parser extracts the DSAP/SSAP field and continues the parsing operation for field extraction syntactically based on the corresponding UDF field definitions. In this format, the end of the SSAP field is considered the location for EndOfL2Header from which the upper layer parsing starts.

For the SNAP format, the parser extracts the VendorID, and LocalCode continues the parsing operation for field extraction syntactically based on the corresponding UDF field definitions. However, if the VendorID is zero, the LocalCode is treated as EtherType, and the parser continues the upper layer parsing as the parsing operation for the DIX v2 format. So the SNAP format is further divided as the following 2 category: SNAP\_Public format which is used for encapsulation of standard EtherType based protocols, and SNAP\_Private format which is used for encapsulation of vendor specific protocols.

#### L3 Framing Structure Parsing

At layer 3, the following two framing structures are of concern to the parser design for the BCM53115M.

- IPv4 (qualified by preceding EtherType=0x0800)
- IPv6 (qualified by preceding EtherType=0x86DD)

#### **IPv4** Header

IPv4 header is of variable size between 20 octets and 60 octets inclusive, in granularity of 4 octets, and has the following structures.

VER IHL TOS Total Length

Identification R DFMF Fragment Offset

TTL Protocol Header Checksum

Source IP Address

Destination IP Address

Options & Padding

Figure 12: IPv4 Header Structure

Version: 4 for IPv4.

- IHL (Internet Header Length): Length of the IP header in 4-octet words. Minimum is 5 (indicating 20 octets), Maximum is 15 (indicating 60 octets).
- TOS (Type Of Service): Parameter fields specifying aggregate PHB. Its original TOS definitions have been superseded by the DSCP definitions.
- Total Length: Length of the IP datagram in octets, including IP header and data.
- Identification: An identifying value assigned by the sender to aid in assembling the fragments of a datagram. It must be unique for a source-destination pair and protocol for the time the datagram will be active in the internet system.
- DF (Do not Fragment): Control for IP datagram fragmentation.
- MF (More Fragments): Indication of more fragments following the current one.
- Fragment Offset: Indication of where the fragment is located in the fragmented IP datagram, measured in units of 8 octets from the beginning of the original IP datagram.

- TTL (Time To Live): A timer value to track the lifetime of the datagram.
- Protocol: Indication of the next encapsulated protocol. If fragmentation occurs, this field will be same for all fragments.
- Header Checksum: A 16-bit one's complement checksum of the IP header.
- Source IP Address: 32-bit IPv4 address of the sender.
- Destination IP Address: 32-bit IPv4 address of the intended receiver(s).
- Options & Padding: A number of variable sized TLVs. Padding is used to keep 32-bit alignment for the IPv4 header.

#### **IPv6** Header

The IPv6 (base) header is of 40 octets fixed length and has the following structures.

Payload Length Next Header Hop Limit

Source IP Address [127:96]

Source IP Address [95:64]

Source IP Address [63:32]

Source IP Address [31:0]

Destination IP Address [95:64]

Destination IP Address [63:32]

Destination IP Address [63:32]

Figure 13: IPv6 (Base) Header Structure

Version: 6 for IPv6.

- Traffic Class: Parameter fields specifying aggregate PHB. It has the same definition as the TOS in IPv4.
- Flow Label: Experimental field to QoS treatment. Default value is zero, which means the packet does not belong to a specific flow.
- Payload Length: Length of the IPv6 payload in octets. All IPv6 extension headers following the IPv6 header are considered part of IPv6 payload.
- Next Header: Types of header immediately following the IPv6 header, its definition is same as Protocol
  field in IPv4 header. Some value indicates the type of IPv6 extension headers, some value indicates the
  type of higher layer protocols.
- Hop Limit: Same as TTL field in IPv4 header.
- Source IP Address: 128-bit IPv6 address of the sender.
- Destination IP Address: 128-bit IPv6 address of the intended receiver(s).

#### **IPv6 Extension Header**

Each IPv6 header may optionally be followed by one or multiple IPv6 extension header as part of its payload. Each type of IPv6 extension header is of integer number of 8 octets long and has the following generic structures. Note that the AH extension header has a different format in which the Hdr Ext Length is replaced by what the AH spec called Payload Length, and counting in 4-octet unit.

Figure 14: IP Extension Header Structure



- Next Header: Types of header immediately following the current IPv6 extension header,
- Hdr Ext Length: Length of IPv6 extension header in 8-octet unit, not including the first 8 octets. A zero value in this field indicates that the IPv6 extension header is of 8 octets long.
- Ext Type Dependent Fields: The syntax and semantics of these fields vary depending on the extension type indicated by the preceding Next Header field.

Following the IPv6 (base) header, the extension headers (if any) need to follow the order as below.

- Hop-By-Hop Options (preceding Next Header = 0) header: it can only appear immediately after IPv6 header)
- Destination options (preceding Next Header = 60) header: it is used for options to be processed by all the destinations indicated by the IPv6 header and subsequent destinations listed in the Routing header.
- Routing (preceding Next Header = 43) header: it is used for source routing.
- Fragment (preceding Next Header = 44) header: It is used for end-to-end fragment transportation.
- Authentication (AH) (preceding Next Header = 51) header: It is used for IPsec.
- Encapsulating Security Payload (ESP) (preceding Next Header = 50) header: It is used for IPsec.
- Destination Options (preceding Next Header = 60) header: It is used for options to be processed only by the final destination of the packet.

Each extension header may occur at most once in an IPv6 packet, except for the Destination Options header which may occur at most twice: once before Routing header and once after Routing header. Not all extension headers listed above would appear in all IPv6 packets.

### **L4 Framing Structure Parsing**

Above the IPv4/v6 layer, the parser supports limited semantical field parsing for the following higher layer protocols, without verifying the corresponding checksum.

- TCP (preceding Next Header = 6)
- UDP (preceding Next Header = 17)
- UDPLite (preceding Next Header = 136)
- ICMPv4 (preceding Next Header = 1)

- IGMP (preceding Next Header = 2)
- ICMPv6 (preceding Next Header = 58)

The semantical parsing of these upper layer protocol headers is mainly for explicit switching behavior control. The slice key composition is based on syntactical field extraction based on UDF definitions.

#### **TCP Header**

The TCP header is of variable size between 20 octets and 60 octets inclusive, with granularity of 4 octets, and has the following structures.

Source Port Destination Port

Sequence Number

Acknowledge Number

Data Offset R ECN TCP Flags Window

Checksum Urgent Pointer

Options & Padding (If any)

Figure 15: TCP Header Structure

- Source Port: 16-bit source protocol interface.
- Destination Port: 16-bit destination protocol interface.
- Sequence Number: A parameter used for TCP protocol operations.
- Acknowledge Number: A parameter used for TCP protocol operations when ACK bit is set.
- Window: A parameter used for TCP protocol operations.
- Data Offset: The length the TCP header in 32-bit word unit. Minimum is 5 (no options), Maximum is 15.
- TCP Flags: 6 individual control bits for TCP protocol operations.
  - URG: Urgent Pointer field significant
  - ACK: Acknowledge field significant
  - PSH: Push Function
  - RST: Reset the connection
  - SYN: Synchronize sequence numbers
  - FIN: No more data from sender
- ECN: 3 individual bits used for Explicit Congestion Notification protocol operation (RFC 3168).
- Urgent Pointer: A parameter used for TCP protocol operations when URG bit is set.
- Checksum: 16-bit checksum calculated over pseudo header (including source/destination IP addresses, protocol, and length information), TCP header, and TCP data. Note that the length information used is different for IPv4 and IPv6 cases: IPv4 use Total Length, IPv6 use Upper Layer Packet Length which excluding any extension headers.

#### **UDP** Header

The UDP header is of fixed size of 8 octets and has the following structures.

Figure 16: UDP Header Structure

| Source Port | Destination Port |
|-------------|------------------|
| Length      | Checksum         |

- Source Port: 16-bit source protocol interface. It is set to 0 when not used.
- Destination Port: 16-bit destination protocol interface.
- Length: The length of UDP header and following UDP data. Minimum is 8 (UDP header only).
- Checksum: 16-bit checksum calculated over pseudo header (including source/destination IP addresses, protocol, and length information), UDP header, and UDP data. Note that the length information used is different for IPv4 and IPv6 cases: IPv4 use Total Length, IPv6 use Upper Layer Packet Length which excluding any extension headers.

#### **UDPLite Header**

The UDPLite header is of fixed size of 8 octets and has the following structures.

Figure 17: UDPLite Header Structure

| Source Port       | Destination Port |
|-------------------|------------------|
| Checksum Coverage | Checksum         |

- Source Port: 16-bit source protocol interface. It is set to 0 when not used.
- Destination Port: 16-bit destination protocol interface.
- Checksum Coverage: The number of bytes, counting from the first byte of the UDPLite header covered by
  the checksum. The UDPLite header MUST always be covered by the checksum. The value of 0 indicates
  that the entire UDPLite frame (header and data) is covered by the checksum (same as UDP).
- Checksum: 16-bit checksum calculated over pseudo header (including source/destination IP addresses,
  protocol, and length information), and the number of bytes specified by the Checksum Coverage. Note
  that the length information used is different for IPv4 and IPv6 cases: IPv4 use Total Length, IPv6 use Upper
  Layer Packet Length which excludes any extension headers.

#### **ICMP/IGMP** Headers

The IGMP, ICMPv4, and ICMPv6 headers all have the similar structures as follows.

Figure 18: ICMP/IGMP Message Structure



- Type: 8-bit field specifying type and format of the message.
- Code: 8-bit parameter for further qualification of the message.
- Checksum: 16-bit checksum to message protection. For IGMP/ICMPv4 message, the pseudo header is not
  included in the checksum calculation (different from that of TCP/UDP); for ICMPv6 message, the pseudo
  header is included in the checksum calculation (same as that of TCP/UDP).

#### **User Defined Field Extraction**

Most packet fields which are used for the CFP rule searching key composition are extracted from each packet as User Defined Fields (UDFs), which are based on relative location specifications in order to provide flexibility of key composition for various networking applications.

#### **UDF Offset Base Generation**

The following four offset bases are used for UDF configurations. The value of each offset base varies depending on the parsing route the received packet goes through.

- StartOfPacket
  - This indicates the location where the MACDA starts.
- EndOfL2Header (following the VLAN tagging syntax checking)
  - If the frame is of DIXv2 or SNAP\_Public framing, it indicates the location where the EtherType field ends; otherwise (LLC framing or SNAP\_Private), it indicates the location where the SSAP field ends.
- EndOfL3Header
  - If the frame is of IPv4, it indicates the end of the IPv4 header (including options), except that when the IPv4 header is followed by an AH header, it is adjusted to indicate the end of the following AH header.
  - If the frame is of IPv6, it indicates the end of the IPv6 (base) header when there is no following extension header(s), or it indicates the end of last extension header the parser is able to parse when the IPv6 (base) header is followed by extension header(s).

#### **UDF Specification**

Each UDF is specified with 3-bit Offset Base value and the 5-bit Offset value relative to the specified Offset Base to indicate the start of the UDF fields. The granularity of the Offset value is 16-bit, and the length of each UDF is fixed as 16-bit.

Offset Base

Offset=N indicates the UDF starts from the location 2N bytes after the location implied by the Offset Base.

000: Start Of Packet;
001: Reserved;
010: End Of L2 Header;
101: End Of L3 Header;
100: Reserved
101: Reserved;
110: Reserved;
111: Reserved

Figure 19: UDF Configuration

The following show a few typical well known fields expressed in UDF specifications.

- MACDA: It takes 3 UDFs, defined as {000, 00000}, {000, 00001}, and {000, 00010}.
- MACSA: It takes 3 UDFs, defined as {000, 00011}, {000, 00100}, and {000, 00101}.
- IPv4 SA: It takes 2 UDFs, defined as {010, 00110} and {010, 00111}.
- IPv4 DA: It takes 2 UDFs, defined as {010, 01000} and {010, 01001}.
- IPv6 SA: It takes 8 UDFs, defined as {010, 00100}, {010, 00101}, {010, 00110}, {010, 00111}, {010, 01010}, {010, 01010}, and {010, 01011}.
- IPv6 DA: It takes 8 UDFs, defined as {010, 01100}, {010, 01101}, {010, 01110}, {010, 01111}, {010, 10000}, {010, 10001}, {010, 10010}, and {010, 10011}.
- TCP/UDP SRC Port: It takes 1 UDF, defined as {011, 00000}.
- TCP/UDP DST Port: It takes 1 UDF, defined as {011, 00001}.
- ICMP Type & Code: It takes 1 UDF, defined as {011, 00000}.

## **Search Key Composition**

The CFP rule searching engine supports up to four slices of searches, i.e., a packet received is allowed to search the CFP rule set with up to four different keys. Slice0 has the option to be chained with the chain slice (Slice 3).

The key composition of the same slice can be programmed differently according to the received packet categories: IPv4 (unicast/multicast) packet, IPv6 (unicast/multicast) packet, or NonIP packet. The UDFs used for different key composition are described as follows.

- UDF n A0, ..., UDF n A8: These UDFs are used by IPv4 packets for Slice n (n = 0, 1, or 2).
- UDF\_n\_B0, ..., UDF\_n\_B8: These UDFs are used by IPv6 packets for Slice n (n = 0, 1, or 2).
- UDF\_n\_C0, ..., UDF\_n\_C8: These UDFs are used by NonIP packets for Slice n (n = 0, 1, or 2).
- UDF n D0, ..., UDF n D11: These UDFs are used by IPv6 packet for the chain slice.

For the non-chain configuration of (Slice0, Slice1, Slice2, Slice3), Slice0 is of the lowest slice priority, and Slice3 is the highest slice priority. For the chain configuration of (Slice1, Slice2, {Slice0, Slice3}), Slice1 is of the lowest slice priority, and {Slice0, Slice3} as a chained slice is the highest slice priority.

The CFP rule searching key is 232 bits wide, and the formats of each search key composition are described as follows.

## Slice n Key for IPv4 Packet (n=0, 1, or 2)

Table 6: Slice N Key for IPv4 Packet

| Fields            | Width | Description                                                                                                          |
|-------------------|-------|----------------------------------------------------------------------------------------------------------------------|
| SRC_PortMap       | 8     | Ingress port indication to which the rule can apply                                                                  |
| STag_Status       | 2     | 00 = The packet is originally received without S-Tag.                                                                |
|                   |       | 01 = The packet is originally received with SVID = 0.                                                                |
|                   |       | 10 = Reserved                                                                                                        |
|                   |       | 11 = The packet is originally received with SVID not = 0.                                                            |
| CTag_Status       | 2     | 0 = The packet is originally received without C-Tag.                                                                 |
|                   |       | 01 = The packet is originally received with CVID=0.                                                                  |
|                   |       | 10 = Reserved                                                                                                        |
|                   |       | 11 = The packet is originally received with CVID not = 0.                                                            |
| L2_Framing        | 2     | 00 = DIXv2                                                                                                           |
| <del></del>       |       | 01 = SNAP_Public                                                                                                     |
| L3_Framing        | 2     | 00 = IPv4                                                                                                            |
| IP_TOS            | 8     | Type of Service field of IPv4 header                                                                                 |
| IP_Protocol       | 8     | Protocol field of IPv4 header                                                                                        |
| IP_Fragmentation  | 1     | 0 = Not fragmented                                                                                                   |
|                   |       | 1 = Fragmented                                                                                                       |
| NonFirst_Fragment | 1     | 0 = Not fragmented or first fragment                                                                                 |
|                   |       | 1 = Non-First Fragment                                                                                               |
| IP_Authentication | 1     | 0 = Not authenticated                                                                                                |
| -                 |       | 1 = Authenticated                                                                                                    |
| TTL_Range         | 2     | 00: TTL = 0                                                                                                          |
|                   |       | 01: TTL = 1                                                                                                          |
|                   |       | 10: TTL = Others                                                                                                     |
|                   |       | 11: TTL = 255                                                                                                        |
| Reserved          | 2     | Default to zero                                                                                                      |
| UDF_Valid [8]     | 1     | Valid indication for UDF_n_A8                                                                                        |
| UDF_Valid [7:0]   | 8     | Valid indication for UDF_n_A7,, UDF_n_A0, respectively                                                               |
| S-Tag             | 16    | The SVLAN tag explicitly carried in the packet or implicitly generated based on default setting of the ingress port. |
| C-Tag             | 16    | The CVLAN tag explicitly carried in the packet or implicitly generated based on default setting of the ingress port. |
| UDF_n_A8          | 16    | Must be validated by UDF_Valid[8]                                                                                    |
| UDF_n_A7          | 16    | Must be validated by UDF_Valid[7]                                                                                    |
| UDF_n_A6          | 16    | Must be validated by UDF_Valid[6]                                                                                    |
|                   |       |                                                                                                                      |

Table 6: Slice N Key for IPv4 Packet (Cont.)

| Fields      | Width | Description                                              |
|-------------|-------|----------------------------------------------------------|
| UDF_n_A5    | 16    | Must be validated by UDF_Valid[5]                        |
| UDF_n_A4    | 16    | Must be validated by UDF_Valid[4]                        |
| UDF_n_A3    | 16    | Must be validated by UDF_Valid[3]                        |
| UDF_n_A2    | 16    | Must be validated by UDF_Valid[2]                        |
| UDF_n_A1    | 16    | Must be validated by UDF_Valid[1]                        |
| UDF_n_A0    | 16    | Must be validated by UDF_Valid[0]                        |
| Reserved    | 4     | Default to zero                                          |
| Slice_ID    | 2     | Logical CFP rule searching slice identification:         |
|             |       | 00 = Slice 0                                             |
|             |       | 01: Slice 1                                              |
|             |       | 10: Slice 2                                              |
| Slice_Valid | 2     | Valid bits to validate this slice, must be set to 2'b11. |

## Slice n Key for IPv6 Packet (n=0, 1, or 2)

Table 7: Slice N Key for IPv6 Packet

| Fields            | Width | Description                                                                                                                                                                      |
|-------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRC_PortMap       | 8     | Ingress port indication to which the rule can apply                                                                                                                              |
| STag_Status       | 2     | 00 = The packet is originally received without S-Tag 01 = The packet is originally received with SVID = 0 10 = Reserved 11 = The packet is originally received with SVID not = 0 |
| CTag_Status       | 2     | 00 = The packet is originally received without C-Tag 01 = The packet is originally received with CVID = 0 10 = Reserved 11 = The packet is originally received with CVID not = 0 |
| L2_Framing        | 2     | 00 = DIXv2<br>01 = SNAP_Public                                                                                                                                                   |
| L3_Framing        | 2     | 01 = IPv6                                                                                                                                                                        |
| IP_TrafficClass   | 8     | TrafficClass field of IPv6 header                                                                                                                                                |
| IP_NextHeader     | 8     | Last parsed next header from the IPv6 header/extension header chain                                                                                                              |
| IP_Fragmentation  | 1     | 0 = Not fragmented<br>1 = Fragmented                                                                                                                                             |
| NonFirst_Fragment | 1     | 0 = Not fragmented or first fragment<br>1 = NonFirst Fragment                                                                                                                    |
| IP_Authentication | 1     | 0 = Not authenticated<br>1 = Authenticated                                                                                                                                       |

Table 7: Slice N Key for IPv6 Packet (Cont.)

| Fields          | Width | Description                                                                                                          |
|-----------------|-------|----------------------------------------------------------------------------------------------------------------------|
| HopLimit_Range  | 2     | 00: HopLimit = 0                                                                                                     |
|                 |       | 01: HopLimit TTL = 1                                                                                                 |
|                 |       | 10: HopLimit = Others                                                                                                |
|                 |       | 11: HopLimit = 255                                                                                                   |
| Reserved        | 2     | Default to zero                                                                                                      |
| UDF_Valid [8]   | 1     | Valid indication for UDF_n_B8                                                                                        |
| UDF_Valid [7:0] | 8     | Valid indication for UDF_n_B7,, UDF_n_B0, respectively                                                               |
| S-Tag           | 16    | The SVLAN tag explicitly carried in the packet or implicitly generated based on default setting of the ingress port. |
| C-Tag           | 16    | The CVLAN tag explicitly carried in the packet or implicitly generated based on default setting of the ingress port. |
| UDF_n_B8        | 16    | Must be validated by UDF_Valid[8]                                                                                    |
| UDF_n_B7        | 16    | Must be validated by UDF_Valid[7]                                                                                    |
| UDF_n_B6        | 16    | Must be validated by UDF_Valid[6]                                                                                    |
| UDF_n_B5        | 16    | Must be validated by UDF_Valid[5]                                                                                    |
| UDF_n_B4        | 16    | Must be validated by UDF_Valid[4]                                                                                    |
| UDF_n_B3        | 16    | Must be validated by UDF_Valid[3]                                                                                    |
| UDF_n_B2        | 16    | Must be validated by UDF_Valid[2]                                                                                    |
| UDF_n_B1        | 16    | Must be validated by UDF_Valid[1]                                                                                    |
| UDF_n_B0        | 16    | Must be validated by UDF_Valid[0]                                                                                    |
| Reserved        | 4     | Default to zero                                                                                                      |
| Slice_ID        | 2     | Logical CFP rule searching slice identification:                                                                     |
|                 |       | 00 = Slice 0                                                                                                         |
|                 |       | 01 = Slice 1                                                                                                         |
|                 |       | 10 = Slice 2                                                                                                         |
| Slice_Valid     | 2     | Valid bits to validate this slice, must be set to 2'b11.                                                             |

# Slice n Key for Non-IP Packet (n=0, 1, or 2)

Table 8: Slice N Key for Non-IP Packet

| Fields          | Width | Description                                                                                                          |  |
|-----------------|-------|----------------------------------------------------------------------------------------------------------------------|--|
| SRC_PortMap     | 8     | Ingress port indication to which the rule can apply                                                                  |  |
| STag_Status     | 2     | 00 = The packet is originally received without S-Tag                                                                 |  |
|                 |       | 01 = The packet is originally received with SVID = 0                                                                 |  |
|                 |       | 10 = Reserved                                                                                                        |  |
| -               |       | 11 = The packet is originally received with SVID not = 0                                                             |  |
| CTag_Status     | 2     | 00 = The packet is originally received without C-Tag                                                                 |  |
|                 |       | 01 = The packet is originally received with CVID = 0                                                                 |  |
|                 |       | 10 = Reserved                                                                                                        |  |
|                 |       | 11 = The packet is originally received with CVID not = 0                                                             |  |
| L2_Framing      | 2     | 00 = DIXv2                                                                                                           |  |
|                 |       | 01 = SNAP_Public                                                                                                     |  |
|                 |       | 10 = LLC                                                                                                             |  |
| 12 5            |       | 11 = SNAP_Private                                                                                                    |  |
| L3_Framing      | 2     | 11 = Non-IP                                                                                                          |  |
| EtherType/SAP   | 16    | EtherType when L2 framing = DIXv2 or SNAP_Public                                                                     |  |
|                 |       | {DSAP, SSAP} when L2 framing = LLC or SNAP_Private                                                                   |  |
| Reserved        | 7     | Default to zero                                                                                                      |  |
| UDF_Valid [8]   | 1     | Valid indication for UDF_n_C8                                                                                        |  |
| UDF_Valid [7:0] | 8     | Valid indication for UDF_n_C7,, UDF_n_C0, respectively                                                               |  |
| S-Tag           | 16    | The SVLAN tag explicitly carried in the packet or implicitly generated based on default setting of the ingress port. |  |
| C-Tag           | 16    | The CVLAN tag explicitly carried in the packet or implicitly generated based on default setting of the ingress port. |  |
| UDF_n_C8        | 16    | Must be validated by UDF_Valid[8]                                                                                    |  |
| UDF_n_C7        | 16    | Must be validated by UDF_Valid[7]                                                                                    |  |
| UDF_n_C6        | 16    | Must be validated by UDF_Valid[6]                                                                                    |  |
| UDF_n_C5        | 16    | Must be validated by UDF_Valid[5]                                                                                    |  |
| UDF_n_C4        | 16    | Must be validated by UDF_Valid[4]                                                                                    |  |
| UDF_n_C3        | 16    | Must be validated by UDF_Valid[3]                                                                                    |  |
| UDF_n_C2        | 16    | Must be validated by UDF_Valid[2]                                                                                    |  |
| UDF_n_C1        | 16    | Must be validated by UDF_Valid[1]                                                                                    |  |
| UDF_n_C0        | 16    | Must be validated by UDF_Valid[0]                                                                                    |  |
| Reserved        | 4     | Default to zero                                                                                                      |  |
| Slice_ID        | 2     | Logical CFP rule searching slice identification:                                                                     |  |
|                 |       | 00 = Slice 0                                                                                                         |  |
|                 |       | 01 = Slice 1                                                                                                         |  |
|                 |       | 10 = Slice 2                                                                                                         |  |

Table 8: Slice N Key for Non-IP Packet (Cont.)

| Fields      | Width | Description                                              |
|-------------|-------|----------------------------------------------------------|
| Slice_Valid | 2     | Valid bits to validate this slice; must be set to 2'b11. |

# **Chain Slice Key for IPv6 Packet**

Table 9: Chain Slice Key for IPv6 Packet

| Fields           | Width | Description                                                                                                                                                                                                                                                                        |  |
|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Reserved         | 8     | Default to zero                                                                                                                                                                                                                                                                    |  |
| ChainID          | 8     | The abstract ID found from Slice 0 chained rule searching. Note that when slice0 search results in no match, the ChainID used for slice3 is 0x00 which should never result in chained match. Note that this field should always be set to non zero value for chained rule setting. |  |
| Reserved         | 4     | Default to zero                                                                                                                                                                                                                                                                    |  |
| UDF_Valid [11:8] | 4     | Valid indication for UDF_D11,, UDF_D8, respectively                                                                                                                                                                                                                                |  |
| UDF_Valid [7:0]  | 8     | Valid indication for UDF_D7,, UDF_D0, respectively                                                                                                                                                                                                                                 |  |
| UDF_D11          | 16    | Must be validated by UDF_Valid[11]                                                                                                                                                                                                                                                 |  |
| UDF_D10          | 16    | Must be validated by UDF_Valid[10]                                                                                                                                                                                                                                                 |  |
| UDF_D9           | 16    | Must be validated by UDF_Valid[9]                                                                                                                                                                                                                                                  |  |
| UDF_D8           | 16    | Must be validated by UDF_Valid[8]                                                                                                                                                                                                                                                  |  |
| UDF_D7           | 16    | Must be validated by UDF_Valid[7]                                                                                                                                                                                                                                                  |  |
| UDF_D6           | 16    | Must be validated by UDF_Valid[6]                                                                                                                                                                                                                                                  |  |
| UDF_D5           | 16    | Must be validated by UDF_Valid[5]                                                                                                                                                                                                                                                  |  |
| UDF_D4           | 16    | Must be validated by UDF_Valid[4]                                                                                                                                                                                                                                                  |  |
| UDF_D3           | 16    | Must be validated by UDF_Valid[3]                                                                                                                                                                                                                                                  |  |
| UDF_D2           | 16    | Must be validated by UDF_Valid[2]                                                                                                                                                                                                                                                  |  |
| UDF_D1           | 16    | Must be validated by UDF_Valid[1]                                                                                                                                                                                                                                                  |  |
| UDF_D0           | 16    | Must be validated by UDF_Valid[0]                                                                                                                                                                                                                                                  |  |
| Reserved         | 4     | Default to zero                                                                                                                                                                                                                                                                    |  |
| Slice_ID         | 2     | Logical CFP rule searching slice identification:<br>11 = Slice 3 (chain slice)                                                                                                                                                                                                     |  |
| Slice_Valid      | 2     | Valid bits to validate this slice, must be set to 2'b11.                                                                                                                                                                                                                           |  |

#### **Action Resolution**

#### **Policy Action Definitions**

The actions supported in the CFP Policy are listed as follows and can be configured via "CFP Action/Policy Data 0 Register (Page A0h: Address 50h–53h)" on page 345 and "CFP Action/Policy Data 1 Register (Page A0h: Address 54h–57h)" on page 346.

- Change\_TC (metering-independent)
  - This indicates whether to enforce new traffic class for the matched packet to be queued with the corresponding COS at its egress Ethernet port(s) (excluding IMP port) before being transmitted (To be used together with TC2COS mapping at each egress port).
- Rate\_Violation (generated from metering mechanism)
  - This indicates whether the matched packet violates the rate provisioned for its corresponding packet flow. (To be used together with TC2PCP mapping mechanism for 802.1p PCP remarking. In addition, each egress port is configurable on whether the CFI bit of the VLAN tag is changeable or not). In-band is rate violation (RV)= 0 and Out-band is RV = 1.
- Change\_DSCP (metering-dependent)
  - This indicates whether to modify the IP DSCP field of the matched packet based on the New\_DSCP value. (In IPv4 header, this field is called TOS field, and the IP checksum field must be updated accordingly. In IPv6 header, this field is called TrafficClass field, and there is no IP checksum to be updated).
- Change\_FWD [1:0] (Metering dependent)
  - This indicates whether to enforce new egress direction for the matched packet.
  - Change FWD=00 -> No destination changes to the ARL derived destinations
  - Change\_FWD=01 -> Reserved
  - Change\_FWD=10 -> Replacing ARL derived destinations with the DST\_Map derived destinations
  - Change\_FWD=11 —> Adding the DST\_Map derived destinations to the ARL derived destinations
  - ==> DST\_Map [6:0] indicates the port(s) to which the packet is forwarded.
- LoopBack Enable (Metering independent, an attribute for Change FWD action)
  - This indicates whether the packet is allowed to be forwarded to the port it is originally received from.
- Reason\_Code [5:0] (Metering independent, an attribute for Change\_FWD action)
  - This indicates the reasons why the packet is forwarded to CPU, when the corresponding Change\_FWD action indicates packet forwarding to CPU.
- STP Bypass (Metering independent, an attribute for Change FWD action)
  - This indicates whether the CFP generated forwarding decision is subject to the STP port state based filtering.
- EAP\_Bypass (Metering independent, an attribute for Change\_FWD action)
  - This indicates whether the CFP generated forwarding decision is subject to the 802.1x EAP port state based filtering.
- VLAN\_Bypass (Metering independent, an attribute for Change\_FWD action)
  - This indicates whether the CFP generated forwarding decision is subject to the VLAN based filtering.
- ChainID [7:0]/Classification\_ID [7:0] (Metering independent)

If this is the result of Slice 0 chained search, it indicates the ChainID to be used as part of Chain slice key. 0x00 indicates there is no valid ChainID. Otherwise, it indicates the Classification ID if the packet must be forwarded to the CPU. 0x00 indicates that there is no valid Classification ID.

### **Metering/Statistics Selection**

Since the bandwidth of the CFP metering/statistics mechanism design can only allow one access by each packet, the selection of CFP meter and counter is a subject to the following restrictions.

- In case of multiple slice matches, only one slice can have the meter actions, and only the counter associated with the selected meter will accumulate the byte counts. Among the matched slices, the meter with highest slice priority should be selected for rate metering.
- For a matched slice whose meter is selected for rate metering, the meter independent action selection is not affected by the metering results, but the meter-dependent action selection from the slice is affected by the metering results (in-band vs. out-band).
- For a matched slice whose meter is not selected for rate metering, the meter-independent action selection is not affected by the metering results from the selected slice, and the meter dependent actions from the slice are selected from the in-profile action set.

In rate meter RAM, the current hit rate is monitored, as well as the thresholds, to determine in-band and outband action on a per flow basis. The token update module is responsible for add more token to each flow based on the preprogrammed timer. The token number can be configured by "CFP Rate Meter Data Register 1 (Page A0h: Address 64h–67h)" on page 347. The rate control is specified in Table 10.

The rate meter can be configured by setting the "CFP Rate Meter Data Register 0 (Page A0h: Address 60h–63h)" on page 347 and "CFP Rate Meter Data Register 1 (Page A0h: Address 64h–67h)" on page 347. The "CFP Rate Meter Data Register 0 (Page A0h: Address 60h–63h)" on page 347 is used to set the initial credit for each flow, and later this field is updated per flow as the rate meter is set.

When all the rate meter parameters (refresh cap, token number) are programmed, the metering is activated by enabling the bit in the "CFP Rate Meter Data Register 1 (Page A0h: Address 64h–67h)" on page 347.

Token\_Num N Formula Bit Rate Resolution Refresh Rate 1-28  $= N \times 32 \times 8$ 64 Kb, 128 Kb, 192 Kb 64 Kb/s 125 X 32 μs 29-127 1 Mb/s  $= (N-27) \times 32 \times 8$ 2 Mb, 3 Mb, 4 Mb 8 X 32 μs 128-240  $= (N-115) \times 32 \times 8$ 104 Mb, 112 Mb, 120 Mb 8 Mb/s 1 X 32 μs **Note:** Bit Rate = Formula/Refresh Rate

Table 10: CFP Bucket Bit Rate

# **MSTP Multiple Spanning Tree**

The BCM53115M supports up to eight multiple spanning trees. When the EN\_RX\_BPDU bit = 1, the BCM53115M forwards BPDU packets to the management port only.

BCM53115M Data Sheet Software Reset

### **Software Reset**

The BCM53115M provides Software Resets. Software Resets can be triggered by programming the "Software Reset Control Register (Page 00h: Address 79h)" on page 190.

# **Loop Detection**

The BCM53115M provides the Loop Detection feature for unmanaged environments (that is, those without a management CPU). When the Loop Detection feature is enabled and activated, the switch generates Broadcom proprietary tag frames (Loop Discovery Frames) at a programmed interval, and when it detects a loop, it gives a loop detected warning with a blinking LED or with a sound produced by a speaker. This feature does not repair the loop but only issues a warning.

The Discovery Frame is a broadcast frame, and the switch ensures the forwarding of the frame by providing special priority for the frame by giving it a higher priority over other broadcast frames, assigning highest queue automatically and overwriting the pause condition. The control/options over this feature are provided beginning with the "Loop Detection Control Register (Page 72h: Address 00h)" on page 327.

The Loop Discovery frame uses a default multicast address (01-80-C2-00-00-01) in the Loop Detect Source Address register as a source address. Using a multicast address as a source address is illegal in the IEEE standard; however, since this is only intended to be used in the ROBO environment only, it should be allowed. This address scheme is used to avoid a possible disruption in forwarding decision by using a regular random Source Address.

The Loop Discovery frame also uses the Module ID 0 register along with the Module ID 1 register to identify the origin of the Discovery frame. These registers are used to define a Source Chip ID and Source Port ID to distinguish the Discovery Frames from other ROBO chips.

The implementation example for the Loop Detect feature is described in the BCM53115M Design Guide.

# BroadSync™ HD

BroadSync HD is the enhancement to IEEE 802.3 MAC and IEEE 802.1D bridges to support the kind of low-latency isochronous services and guaranteed quality of service (QoS) that is required for many consumer electronics applications.

The BCM53115M provides BroadSync HD feature through "BroadSync HD Enable Control Register (Page 90h: Address 00h–01h)" on page 331. BCM53115M always forwards BPDU, MRP packets to CPU for BroadSync HD applications, and handle IEEE 802.1 Time Sync Protocol.

The BCM53115M can identify a packet as a BroadSync HD packet if the MAC DA matches a multicast group (configured based on MRP protocols). The PCP equals four or five and the ingress port is AV-enabled. There are two dedicated queues for BroadSync HD Class 5 and Class 4 traffic per egress port. The BCM53115M enhances shaping and scheduling for BroadSync HD operation.

BCM53115M Data Sheet BroadSync™ HD

#### Time Base and Slot Generation

For BroadSync HD applications, the BCM53115M maintains a time base (32-bit counter) running at a granularity of 1 ns, which can be adjusted by CPU for synchronization with the BroadSync HD time master unit (Switch or Host) through the IEEE 802.1 Time Synchronized (TS) protocol (to be standardized). The TS protocol is implemented by the CPU which requires the BCM53115M to perform the following operations.

- A received TS protocol packet is time-stamped at the ingress port when the first byte (of MACDA) arrives, and is transferred along with the receiving time-stamp to the CPU.
- A TS protocol packet initiated by the CPU (to be transmitted at an egress port) is time-stamped at the egress port when the first byte (of MACDA) is transmitted, and the transmit time-stamp recorded at the egress port is reported back to CPU.

It is required that the time synchronization point peers over an Ethernet link is chosen such that the link delay is perceived as constant, and the protocol exchange occurs at least every 10 ms over every link.

The CPU may be required to speed up or slow down the timebase maintained in BCM53115M, based on the TS protocol execution. The BCM53115M provides the time base adjustment mechanism for graceful time changes based on CPU instructions.

In addition, the BCM53115M maintains counter mechanism to generate time Slot for BroadSync HD traffic scheduling.

- A Slot is defined as 125  $\mu$ s; it is used to pace the BroadSync HD Class5 traffic which has tight jitter requirements.
- A MacroSlot is configurable as 1 ms, 2 ms, or 4 ms (binary number of Slots) via "BroadSync HD Slot
  Adjustment Register (Page 90h: Address 1Ch-1Fh)" on page 333. It is used to pace the BroadSync HD
  Class4 traffic which has relaxed jitter requirements.

The CPU may be required to make the Slot wider or narrower based on the TS protocol execution. The BCM53115M provides the Slot adjustment mechanism for graceful Slot width changes based on CPU instructions.

## **Transmission Shaping and Scheduling**

Packets queued at each Ethernet (egress) port is subject to the scheduling behavior as shown in Figure 20.

BCM53115M Data Sheet BroadSync™ HD



Figure 20: BroadSync HD Shaping and Scheduling

#### **BroadSync HD Class5 Media Traffic**

The COS5 queue is dedicated for BroadSync HD Class 5 traffic only, and a COS5 packet is always the highest priority to be scheduled for transmission, if it is allowed by the Shaper A that operates as follows.

- The Shaper A is an emulation of fixed bandwidth pipe for Class5 BroadSync HD traffic with tight jitter adaptively to handle interference from non-BroadSync HD or Class4 BroadSync HD traffic. Note that the preamble and IPG transmission are not taken into account for the pipe operation.
- Tunable parameters for the Shaper A are listed as follows.
  - MaxAVPacketSize indicates the maximum packet size allowed on an AV-Enabled port. It is a global setting via BroadSync HD Max Packet Size register.
  - Class5\_BW indicates the reserved bandwidth for Class 5 BroadSync HD traffic at granularity of Byte (per Slot, 125us). It is a per-port setting via "BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h)" on page 333.
  - Class5\_Window indicates the jitter control for Class5 BroadSync HD transmission. It is a per-port setting via "BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h)" on page 333.
- At the start of each Slot,
  - Reset the credit in the shaping bucket to Class5 BW, if the queue is empty.
  - Reset the credit in the shaping bucket to Class5\_BW, if the queue is not empty and Class5\_Window is set to 0.
  - Reset the credit in the shaping bucket to Class5\_BW, if the queue is not empty, Class5\_Window is set to
     1, and the credit remained in the shaping bucket is greater than MaxAVPacketSize.
  - Add Class5\_BW to the credit in the shaping bucket, if the queue is not empty, Class5\_Window is set to
     1, and the credit remained in the shaping bucket is less than or equal to MaxAVPacketSize.
- The credit in the shaping bucket decrements for every byte transmitted for the Class 5 BroadSync HD traffic through the port.

BCM53115M Data Sheet CableChecker™

If the credit reaches 0 before the end of the current Slot while transmitting a Class 5 BroadSync HD
packet, the ongoing packet transmission is not interrupted, and the credit stays at 0 until being reset at
the start of next Slot.

- The credit decrements resumes at the next Slot if the ongoing transmission continues.
- As long as the credits in the shaping bucket is greater than 0, a Class 5 BroadSync HD packet is allowed to be scheduled for transmission.

#### **BroadSync HD Class4 Media Traffic**

The COS4 queue is dedicated for BroadSync HD Class 4 traffic only, and a COS4 packet always yield to COS5 traffic (if allowed to be scheduled), but takes precedence over the traffic from COS0~COS3 queues or follow the weight ratio between COS4 and COS0~COS3 for transmission scheduling, if it is allowed by the Shaper B that operates as follows.

- The Shaper B is an emulation of fixed bandwidth pipe for Class 4 BroadSync HD traffic with relaxed jitter adaptively to handle interference from non-BroadSync HD or Class 5 BroadSync HDBroadSync HD traffic. It also statistically levels the Class 4 BroadSync HD transmission bursts towards the next hop switch to reduce the buffering requirements, by using Slot (instead of MacroSlot) as the pacing mechanism. The preamble and IPG transmission are not accounted for in the pipe operation.
- Tunable parameters for the Shaper B are listed as follows:
  - MacroSlot\_Period indicates the periodic cycle time to shape the Class4 traffic. It is a global setting via "BroadSync HD Slot Adjustment Register (Page 90h: Address 1Ch-1Fh)" on page 333 to indicate 1 ms, 2 ms, or 4 ms.
  - MaxAVPacketSize indicates the maximum packet size allowed on an AV-Enabled port. It is a global setting (same as for BroadSync HD Class 5 setting).
  - Class4\_BW indicates the evenly divided bandwidth share per Slot, which is derived from dividing the
    reserved bandwidth for Class 4 BroadSync HD traffic at granularity of Byte (per MacroSlot) by the
    number of Slots within a MacroSlot. It is a per-port setting via "BroadSync HD Class 4 Bandwidth
    Control Register (Page 90h: Address 60h)" on page 334.
- At the start of each Slot,
  - If the Slot is the first one for the current MacroSlot, reset the credit bucket to Class4\_BW+MaxAVPacketSize; (MaxAVPacketSize is used as the deficit base)
  - Otherwise, add Class4 BW to the credit in the shaping bucket.
- The shaping credit bucket decrements for every byte transmitted for the Class 4 BroadSync HD traffic.

As long as the credits in the shaping bucket is greater than or equal to MaxAVPacketSize, a Class 4 BroadSync HD packet is allowed to be scheduled for transmission

# **CableChecker™**

The BCM53115M provides the cable diagnostic capabilities for unmanaged environments. The actual cable diagnostic feature lies in the PHY functional block. The BCM53115M devices let the user monitor the cable diagnostic results through LED display by setting the appropriate bits in the LED refresh registers.

BCM53115M Data Sheet CableChecker™

The BCM53115M uses the existing LED display (which is already assigned to various functions) to indicate the cable diagnostic results. Table 11 on page 81 shows the cable diagnostic result output for each LED function where 1 and 0 represent the LED indication pin status; 1 indicates active and 0 indicates non-active.



#### Note:

- The best way for a user to visualize the cable diagnostic test result through LEDs is to bring out the LINK status bit to the LED display along with other functions to be displayed per port. In this way, the user can observe the cable diagnostic result from the flashing (or lit) LED of other functions while LINK LED is off. The switch will turn off the LINK status LED during the cable diagnostic mode.
- The cable diagnostic is expected to be most effective when the user cannot establish the link with the partner.

Table 11: Cable Diagnostic Output

| LED Function in LED Function Register | Cable Diagnostic Output                    |
|---------------------------------------|--------------------------------------------|
| PHYLED4                               | 1: Cable diagnostic failed                 |
|                                       | 0: Cable diagnostic passed                 |
| LNK                                   | No output during the cable diagnostic mode |
| DPX                                   | 1: Passed                                  |
|                                       | 0: Failed                                  |
| ACT                                   | 1: Passed                                  |
|                                       | 0: Failed                                  |
| COL                                   | 1: Passed                                  |
|                                       | 0: Failed                                  |
| LNK/ACT                               | No output during the cable diagnostic mode |
| DPX/COL                               | 1: Passed                                  |
|                                       | 0: Failed                                  |
| SPD10M                                | 1: Failed                                  |
|                                       | 0: Passed                                  |
| SPD100M                               | In LED function0 map                       |
|                                       | 1: Cable diagnostic passed                 |
|                                       | 0: Failed                                  |
|                                       | In LED function1 map                       |
|                                       | 1: Cable diagnostic failed                 |
|                                       | 0: Passed                                  |
| SPD1G                                 | 1: Passed                                  |
|                                       | 0: Failed                                  |
| 10M/ACT                               | 1: Failed                                  |
|                                       | 0: Passed                                  |
|                                       |                                            |

BCM53115M Data Sheet Egress PCP Remarking

Table 11: Cable Diagnostic Output (Cont.)

| LED Function in LED Function Register | Cable Diagnostic Output    |
|---------------------------------------|----------------------------|
| 100M/ACT                              | In LED function0 map       |
|                                       | 1: Cable diagnostic passed |
|                                       | 0: Failed                  |
|                                       | In LED function1 map       |
|                                       | 1: Cable diagnostic failed |
|                                       | 0: Passed                  |
| 10-100M/ACT                           | 1: Failed                  |
|                                       | 0: Passed                  |
| 1G/ACT                                | 1: Passed                  |
|                                       | 0: Failed                  |
| PHYLED3                               | 1: Failed                  |
|                                       | 0: Passed                  |

# **Egress PCP Remarking**

The BCM53115M provides an egress PCP remarking feature of the outer tag at each egress port which includes the CFI and PCP field modification based on the internal ARL/CFP generated TC and CFP generated Rate Violation(RV) status. The Egress PCP remarking process applies to Ethernet ports only and can be enabled by "Traffic Remarking Control Register (Page 91h: Address 00h)" on page 336. Each Ethernet port can provide a 16-entry mapping table indexed by {RV, TC} to map to the {New CFI, New PCP} field for the outgoing packet via "Egress Non-BroadSync HD Packet TC to PCP Mapping Register (Page 91h: Address 10h)" on page 337.



**Note:** For the AV-enabled egress port, the egress PCP for the non-BroadSync HD class of traffic must never be programmed with values of 100 and 101.

# **Address Management**

The BCM53115M Address Resolution Logic contains the following features:

- Four bins per bucket address table configuration.
- Hashing of the MAC/VID address to generate the address table point.

The address management unit of the BCM53115M provides wire-speed learning and recognition functions. The address table supports 4K unicast/multicast addresses using on-chip memory.

# **Address Table Organization**

The MAC addresses are stored in embedded SRAM. Each bucket contains four entries or bins. The address table has 1K buckets with four entries in each bucket. This allows up to four different MAC addresses with the same hashed index bits to be simultaneously mapped into the address table. In the ARL DA/SA lookup process, it hashes a 10-bit search index and read out bin0 and bin1 in the first cycle, and read out bin2 and bin3 in the second cycle. These four entries are used for ARL routing and learning.



Figure 21: Address Table Organization

The index to the address table is computed using a hash algorithm based on the MAC address and the VLAN ID (VID) if enabled.



**Note:** In the Enable IEEE 802.1Q and VLAN Learning Mode, both the MAC address and the VLAN ID (VID) are used to compute the hashed index. See "IEEE 802.1Q VLAN" on page 44 for more information.

The hash algorithm uses the CRC-CCITT polynomial. The input to the hash is reduced to a 16-bit CRC hash value. Bits[9:0] of the hash are used as an index to the approximately 4K locations of the address table.

The CRC-CCITT polynomial is:

$$x^{16} + x^{12} + x^5 + 1$$

# **Address Learning**

Information is gathered from received unicast packets and learned or stored for the future purpose of forwarding frames addressed to the receiving port. During the receive process, the frame information (such as the Source Address [SA] and VID) is saved until completion of the packet. An entry is created in the ARL table memory if the following conditions are met:

- The packet has been received without error.
- The packet is of legal length.
- The packet has a unicast SA.
- If using IEEE 802.1Q VLAN, the packet is from an SA that belongs to the indicated VLAN domain.
- The packet does not have a reserved multicast destination address. The Multicast Learning bit of the "Reserved Multicast Control Register (Page 00h: Address 2Fh)" on page 184 can disable this condition.
- There is free space available in memory to which the hashed index points.

When unicast packets are dynamically learned, the VALID bit is set, the AGE bit is set, and the STATIC bit is cleared in the entry. See Table 13 on page 85 for a description of a unicast ARL entry.

Multicast addresses are not learned into the ARL table, but must be written via one of the "Programming Interfaces" on page 118. See "Writing an ARL Entry" on page 89 and Table 15 on page 86 for more information.

## **Address Resolution and Frame Forwarding**

Received packets are forwarded based on the information learned or written into the ARL table. Address resolution is the process of locating this information and assigning a forwarding destination to the packet. The destination address (DA) and VID of the received packet are used to calculate a hashed index to the ARL table. The hashed index key is used by the address resolution function to locate a matching ARL entry. The frame is assigned a destination based on the forward field (PORTID or IPMCO) of the ARL entry. If the address resolution function fails to return a matching ARL entry, the packet is flooded to all appropriate ports. The following two sections describe the specifics of address resolution and frame forwarding for "Unicast Addresses" on page 84 and "Multicast Addresses" on page 86.

#### **Unicast Addresses**

Frames containing a unicast destination address are assigned a forwarding field corresponding to a single port. Listed below is the unicast address-resolution algorithm:

- If the multiport addressing feature is enabled and the DA matches one of the programmed multiport addresses, then it is forwarded accordingly. See "Using the Multiport Addresses" on page 90.
- The lower 10 bits of the hashed index key are used as a pointer into the address table memory, and the entry is retrieved.
- If the valid indicator is set and the address stored at one of the locations matches the index key of the packet received, the forwarding field port ID is assigned to the destination port of the packet.
  - If the destination port matches the source port, the packet is not forwarded.
- If the address resolution function fails to return a matching valid ARL entry and the unicast DLF forward bit is set, the frame is forwarded according to the port map in the "Unicast Lookup Failed Forward Map Register (Page 00h: Address 32h)" on page 186.

• Otherwise, the packet is flooded to all appropriate ports.

See Table 12 for definitions of the unicast index key and the assigned forwarding field. The forwarding field for a unicast packet is the port ID contained in the matching ARL entry. See Table 13 for a description of a unicast ARL entry.

**Table 12: Unicast Forward Field Definitions** 

| EN_1QVLAN | Index Key  | Forwarding Field |
|-----------|------------|------------------|
| 1         | DA and VID | Port ID          |
| 0         | DA         | Port ID          |

Table 13: Address Table Entry for Unicast Address

| Field       | Description                                                                                               |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------|--|--|
| VID         | VLAN ID associated with the MAC address.                                                                  |  |  |
| VALID       | 1 = Entry is valid.                                                                                       |  |  |
|             | 0 = Entry is empty.                                                                                       |  |  |
| STATIC      | 1 = Entry is static—Should not be aged out and is written and updated by software.                        |  |  |
|             | 0 = Entry is dynamically learned and aged.                                                                |  |  |
| AGE         | 1 = Entry has been accessed or learned since last aging process.                                          |  |  |
|             | 0 = Entry has not been accessed since last aging process.                                                 |  |  |
| TC          | MACDA-based TC (only valid for static entries). See "Quality of Service" on page 39 for more information. |  |  |
| Reserved    | -                                                                                                         |  |  |
| Reserved    | Only 00 is valid.                                                                                         |  |  |
| PORTID      | Port identifier. The port associated with the MAC address.                                                |  |  |
| MAC ADDRESS | 48-bit MAC address.                                                                                       |  |  |



**Note:** The fields described in Table 13 can be written via the "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212 and "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213.

Multicast ARL table entries are described in Table 15 on page 86.

#### **Multicast Addresses**

Frames containing a multicast destination address are assigned a forwarding field corresponding to multiple ports specified in a port map. If the IP\_MULTICAST bit is set, multicast frames are assigned a forwarding field corresponding to a multicast port map from the matching ARL entry (see "Address Management" on page 82). If no matching ARL entry is found, the packet is flooded to all appropriate ports.

Listed below is the multicast address resolution algorithm:

- If the DA matches one of the globally assigned reserved addresses between 01-80-C2-00-00-00 and 01-80-C2-00-00-2F, the packet is handled as described in Table 16 on page 87.
- If the multiport addressing feature is enabled and the DA matches one of the programmed Multiport Addresses, then it is forwarded accordingly. See "Using the Multiport Addresses" on page 90.
- Otherwise, the lower 10 bits of the hashed index key are used as a pointer into the ARL table memory, and the entry is retrieved.
- If the valid indicator is set, and the address stored at the entry locations matches the index key of the packet received, the forwarding field port map is assigned to the destination port of the packet.
- If the address resolution function fails to return a matching valid ARL entry and the multicast DLF forward bit is set (see "Address Management" on page 82), the frame is forwarded according to the port map in the "Multicast Lookup Failed Forward Map Register (Page 00h: Address 34h–35h)" on page 186.
- Otherwise, all other multicast and broadcast packets are flooded to all appropriate ports.

See Table 14 for definitions of the multicast index key and the assigned forwarding field. The forwarding field for a multicast packet is the port map contained in the matching ARL entry. See Table 15 for a description of a multicast ARL entry. See "Accessing the ARL Table Entries" on page 88 for more information.

EN\_1QVLAN Forwarding Field IP\_MULTICAST Index Key 1 0 DA and VID Port ID 0 Port ID 0 DA 1 1 IPMC0 DA and VID 0 1 DA IPMC0

**Table 14: Multicast Forward Field Definitions** 

Table 15: Address Table Entry for Multicast Address

| Field  | Description                                                                                               |  |
|--------|-----------------------------------------------------------------------------------------------------------|--|
| VID    | VLAN ID associated with the MAC address.                                                                  |  |
| VALID  | 1 = Entry is valid.                                                                                       |  |
|        | 0 = Entry is empty.                                                                                       |  |
| STATIC | 1 = Entry is static—This entry is not aged out and is written and updated by software.                    |  |
|        | 0 = Not defined.                                                                                          |  |
| AGE    | The AGE bit is ignored for static ARL table entries.                                                      |  |
| TC     | MACDA-based TC (only valid for static entries). See "Quality of Service" on page 39 for more information. |  |

Table 15: Address Table Entry for Multicast Address (Cont.)

| Field       | Description                |
|-------------|----------------------------|
| Reserved    | _                          |
| IPMC0 [8:0] | Multicast forwarding mask. |
|             | 1 = Forwarding enable.     |
|             | 0 = Forwarding disable.    |
| MAC ADDRESS | 48-bit MAC address.        |



**Note:** The fields described in Table 15 can be written via the "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212 and "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213.

Unicast ARL table entries are described in Table 13 on page 85.

#### **Reserved Multicast Addresses**

Table 16 summarizes the actions taken for specific reserved multicast addresses. Packets identified with these destination addresses are handled uniquely since they are designed for special functions. Bits[4:0] of the "Reserved Multicast Control Register (Page 00h: Address 2Fh)" on page 184 program groups of these addresses to be dropped or forwarded. Writing to these bits can change the default action of Unmanaged mode summarized in Table 16.

Table 16: Behavior for Reserved Multicast Addresses

| MAC Address                             | Function                                             | IEEE 802.1<br>Specified Action | Unmanaged<br>Mode Action                                                                  | Managed Mode Action                                               |
|-----------------------------------------|------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| 01-80-C2-00-00-00                       | Bridge group address                                 | Drop frame                     | Flood frame                                                                               | Forward frame to IMP only.                                        |
| 01-80-C2-00-00-01                       | IEEE 802.3x MAC control frame                        | Drop frame                     | Receive MAC<br>determines if it is a<br>valid pause frame<br>and then acts<br>accordingly | Receive MAC determines if valid pause frame and acts accordingly. |
| 01-80-C2-00-00-02                       | Reserved                                             | Drop frame                     | Drop frame                                                                                | Forward to frame management port only                             |
| 01-80-C2-00-00-03                       | IEEE 802.1x port-<br>based network<br>access control | Drop frame                     | Drop frame                                                                                | Forward frame to management port only                             |
| 01-80-C2-00-00-04-<br>01-80-C2-00-00-0F | Reserved                                             | Drop frame                     | Drop frame                                                                                | Forward frame to management port only                             |
| 01-80-C2-00-00-10                       | All LANs bridge<br>management group<br>address       | Forward frame                  | Flood frame                                                                               | Forward frame to all ports including management port              |

**IEEE 802.1 Unmanaged MAC Address Function** Specified Action **Mode Action Managed Mode Action** 01-80-C2-00-00-11- Reserved Forward frame Flood frame Forward frame to all ports 01-80-C2-00-00-1F excluding management port Forward frame Flood frame Forward frame to all ports 01-80-C2-00-00-20 **GMRP** address excluding management port Forward frame to all ports 01-80-C2-00-00-21 **GVRP** address Forward frame Flood frame excluding management port 01-80-C2-00-00-22- Reserved Forward frame Forward frame to all ports Flood frame<sup>a</sup> 01-80-C2-00-00-2F excluding management port

Table 16: Behavior for Reserved Multicast Addresses (Cont.)

#### **Static Address Entries**

The BCM53115M supports static ARL table entries that are created and updated via one of the "Programming Interfaces" on page 118. These entries can contain either unicast or multicast destinations. The entries are created by writing the entry location via an "Page 05h: ARL/VTBL Access Registers" on page 210 and setting the STATIC bit. The AGE bit is ignored. Static entries do not automatically learn MAC addresses or port associations and are not aged out by the automatic internal aging process. See "Writing an ARL Entry" on page 89 for details.

## **Accessing the ARL Table Entries**

ARL table entries are accessed by one of two mechanisms. The first mechanism uses the ARL read/write control, which allows an address-entry location to be read, modified, or written based on the value of a known MAC address. The second mechanism searches the ARL table sequentially, returning all valid entries.

# **Reading an ARL Entry**

To read an ARL entry:

- 1. Set the MAC address in the "MAC Address Index Register (Page 05h: Address 02h)" on page 211.
- 2. Set the VLAN ID in the "VLAN ID Index Register (Page 05h: Address 08h)" on page 212. This is necessary only if the VID is used in the index key.
- **3.** Set the ARL\_R/W bit to 1 in the "ARL Table Read/Write Control Register (Page 05h: Address 00h)" on page 211.
- **4.** Set the START/DONE bit to 1 in the "ARL Table Read/Write Control Register (Page 05h: Address 00h)" on page 211. This initiates the read operation.

a. Frames flood to all ports. Certain exclusions apply, such as VLAN restrictions.

The MAC address and VID are used to calculate the hashed index to the ARL table. The matching ARL entry is read. The contents of entry are stored in the "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212 and the "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213.

Entries that do not have the VALID bit set should be ignored. The contents of the MAC/VID registers must be compared against the known MAC address and VID. Entries that do not match may be a valid entry, but are not a valid match for the index key. All other read entries are considered valid ARL entries.

#### Writing an ARL Entry

To write an ARL entry:

- 1. Follow the steps in "Reading an ARL Entry" to read the ARL entry matching the MAC address and VID that are written to the table.
- 2. Keep the values that remain from the previous read operation.
  - "MAC Address Index Register (Page 05h: Address 02h)" on page 211
  - "VLAN ID Index Register (Page 05h: Address 08h)" on page 212
  - "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212
  - "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213
- 3. Modify the correct entry as necessary. Set the STATIC bit so that the entry is not aged out.
- **4.** Set the ARL\_R/W bit to 0 in the "ARL Table Read/Write Control Register (Page 05h: Address 00h)" on page 211.
- **5.** Set the START/DONE bit to 1 in the "ARL Table Read/Write Control Register (Page 05h: Address 00h)" on page 211. This initiates the write operation.

The MAC address and VID are used to calculate the hashed index to the ARL table.

# **Searching the ARL Table**

The second method to access the ARL table is through the ARL search control. The entire ARL table is searched sequentially, revealing each valid ARL entry. Setting the Start/Done bit in the "ARL Table Search Control Register (Page 05h: Address 50h)" on page 214 begins the search from the top of the ARL table. This bit is cleared when the search is complete. During the ARL search, the Search Valid bit indicates when a found valid entry is available in the "ARL Table Search MAC/VID Result N (N=0-1) Register (Page 05h: Address 60h)" on page 215 and the "ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h)" on page 216. When the host reads the contents of the ARL Table Search Data Result 1 register which located in Page 05h: Address 78h, the search process automatically continues to seek the next valid entry in the address table. Invalid address entries are skipped, providing the host with an efficient way of searching the entire address table.

The ARL search and ARL read/write operations execute in parallel with other register accesses. This allows the host processor to start a read, write, or search process and then read/write other registers, returning periodically to see if the operation has completed.

## **Address Aging**

The aging process periodically removes dynamically learned addresses from the ARL table. When an ARL entry is learned or referenced, the AGE bit is set to 1. The aging process scans the ARL table at regular intervals, aging out entries not accessed during the previous one to two aging intervals. The aging interval is programmable via the Aging Enable and AGE TIME bit in the "Aging Time Control Register (Page 02h: Address 06h)" on page 198.

Entries that are written and updated via one of the "Programming Interfaces" on page 118 should have the STATIC bit set. Thus, they are not affected by the aging process.

For each entry in the ARL table, the aging process performs the following:

- If the VALID bit is not set, no further action is required.
- If the VALID bit is set and the STATIC is set, no further action is required.
- If the VALID bit is set, the STATIC bit is not set, and the AGE bit is set, then clear the AGE bit. This keeps the entry in the table, but marks it so that it is removed if it is not accessed before the subsequent aging scan.
- If the VALID bit is set, the STATIC bit is not set, and the AGE bit is reset, then reset the VALID bit. This effectively deletes the entry from the ARL table. The entry has been aged out.

# **Fast Aging**

The fast aging function can be enabled per port or VLAN ID:

- The port fast aging can be enabled by setting the Start/Done of the "Fast-Aging Control Register (Page 00h: Address 88h)" on page 191, the Fast Age All Ports bit of the "Fast-Aging Port Control Register (Page 00h: Address 89h)" on page 191, and the appropriate port bits in the "Fast-Aging Port Control Register (Page 00h: Address 89h)" on page 191.
- The VLAN ID fast aging can be enabled by setting the Start/Done of the "Fast-Aging Control Register (Page 00h: Address 88h)" on page 191, the Fast Age All VID bit of the "Fast-Aging VID Control Register (Page 00h: Address 8Ah–8Bh)" on page 192, and the appropriate VLAN ID bits of the "Fast-Aging VID Control Register (Page 00h: Address 8Ah–8Bh)" on page 192.

# **Using the Multiport Addresses**

The "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 can be used to forward a given MAC address and Ether Type to multiple ports. Packets with a corresponding DA are forwarded to the port map contained in the "Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)" on page 209. These registers must be controlled via "Multiport Control Register (Page 04h: Address 0Eh-0Fh)" on page 207.



**Note:** The "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 is the only mechanism for TS Protocol qualification for the BroadSync HD application. It can be enabled by "Multiport Control Register (Page 04h: Address 0Eh-0Fh)" on page 207.

BCM53115M Data Sheet System Functional Blocks

# **Section 3: System Functional Blocks**

#### **Overview**

The BCM53115M includes the following blocks:

- "Media Access Controller"
- "Integrated 10/100/1000 PHY" on page 93
- "Frame Management" on page 102
- "MIB Engine" on page 106
- "Integrated High-Performance Memory" on page 113
- "Switch Controller" on page 113

Each of these is discussed in more detail in the following sections.

### **Media Access Controller**

The BCM53115M contains six 10/100/1000 GMACs, and one MAC.

The MAC automatically selects the appropriate speed (CSMA/CD or full-duplex) based on the PHY autonegotiation result. In full-duplex mode, IEEE 802.3x PAUSE frame-based flow control is also determined through auto-negotiation. The MAC is IEEE 802.3-, IEEE 802.3u-, and IEEE 802.3x-compliant.

#### **Receive Function**

The MAC initiates frame reception following the assertion of receive data valid indication from the physical layer. The MAC monitors the frame for the following error conditions:

- Receive error indication from the PHY
- Runt frame error if frame is fewer than 64 bytes
- CRC error
- Long frame error if frame is greater than standard max frame size or 9,720 bytes for jumbo-enabled ports.



**Note:** Frames longer than standard max frame size which configured via "Standard Max Frame Size Register (Page 40h: Address 05h)" on page 312 are considered oversized frames. When jumbo-frame mode is enabled, only the frames longer than 9,720 bytes are bad frames and dropped.

If no errors are detected, the frame is processed by the switch controller. Frames with errors are discarded. Receive functions can be disabled by writing to "Port Traffic Control Register (Page 00h: Address 00h)" on page 176.

BCM53115M Data Sheet Media Access Controller

#### **Transmit Function**

Frame transmission begins with the switch controller queuing a frame to the MAC transmitter. The frame data is transmitted as received from the switch controller. The transmit controller is responsible for preamble insertion, carrier deferral, collision backoff, and inter-packet gap enforcement.

In 10/100 Mbps half-duplex mode, when a frame is queued for transmission, the transmit controller behaves as specified by the IEEE 802.3 requirements for frame deferral. Following deferral, the transmitter adds 8 bytes of preamble and SFD to the frame data received from the switch controller. If, during frame transmission, a collision is observed and the collision window timer has not expired, the transmit controller asserts jam and then executes the backoff algorithm. The frame is retransmitted when appropriate. On the 16th consecutive collision, the backoff algorithm starts over at the initial state, the collision counter is reset and attempts to transmit the current frame continue. Following a late collision, the frame is aborted, and the switch controller is allowed to queue the next frame for transmission.

While in full-duplex mode, the transmit controller ignores carrier activity and collision indication. Transmission begins after the switch controller queues the frame, and the 96-bit times of IPG have been observed. Transmit functions can be disabled by writing to "Port Traffic Control Register (Page 00h: Address 00h)" on page 176.

#### **Flow Control**

The BCM53115M implements an intelligent flow-control algorithm to minimize the system impact resulting from traffic congestion. Buffer memory allocation is adaptive to the status of each port's speed and duplex mode, providing an optimal balance between flow management and per-port memory depth. The BCM53115M initiates flow control in response to buffer memory conditions on a per-port basis.

The MACs are capable of flow control in both full-and half-duplex modes.

# 10/100 Mbps Half-Duplex

In 10/100 half-duplex mode, the MAC back-pressures a receiving port by transmitting a 96-bit time jam packet to the port. A single jam packet is asserted for each received packet for the duration of the time the port is in the flow-control state.

# 10/100/1000 Mbps Full-Duplex

Flow control in full-duplex mode functions as specified by the IEEE 802.3x requirements. In the receiver, MAC flow-control frames are recognized and, when properly received, set the flow-control pause time for the transmit controller. The pause time is assigned from the 2-byte pause time field following the pause opcode. MAC control PAUSE frames are not forwarded from the receiver to the switch controller.

When the switch controller requests flow control, the transmit controller transmits a MAC control PAUSE frame with the pause time set to maximum. When the condition that caused the flow control state is no longer present, a second MAC control PAUSE frame is sent with the pause time field set to 0.

The flow control capabilities of the BCM53115M are enabled based on the results of auto-negotiation and the state of the ENFDXFLOW and ENHDXFLOW control signals loaded during reset. Flow control in half-duplex mode is independent of the state of the link partner flow control (IEEE 802.3x) capability. See Table 17 for detailed information.

**Link Partner Flow** Control (IEEE **Control Input Control Input Auto-negotiated ENHDXFLOW** 802.3x) **ENFDXFLOW** Link Speed Flow Control Mode Χ Χ Half-duplex Disabled Χ Χ 1 Half-duplex Jam pattern 0 Disabled 0 Χ **Full-duplex** 0 Χ 1 **Full-duplex** Disabled 1 0 Χ Disabled **Full-duplex** 1 1 Х **Full-duplex** IEEE 802.3x flow control

Table 17: Flow Control Modes

# Integrated 10/100/1000 PHY

There are five integrated PHY blocks in the BCM53115M. For more information see "Copper Interface" on page 115. The following sections describe the operations of the internal PHY block.

#### **Encoder**

There are five integrated PHY blocks in the BCM53115M. The PHY is the Ethernet transceiver that appropriately processes data presented by the MAC into an analog data stream to be transmitted at the MDI interface, which performs the reverse process on data received at the MDI interface. The registers of the PHY are read via the "Programming Interfaces" on page 118. The following sections describe the operations of the internal PHY block. For more information, see "Copper Interface" on page 115.

In 10BASE-T mode, Manchester encoding is performed on the data stream that is transmitted on the twisted-pair cable. The multimode transmit digital-to-analog converter (DAC) performs pre-equalization for 100m of Category 3 cabling.

In 100BASE-TX mode, the BCM53115M transmits a continuous data stream over the twisted-pair cable. The transmit packet is encapsulated by replacing the first two nibbles of preamble with a start-of-stream delimiter (/J/K codes) and appending an end-of-stream delimiter (/T/R codes) to the end of the packet. The transmitter repeatedly sends the idle code group between packets. The encoded data stream is serialized and then scrambled by the stream cipher block, as described in "Stream Cipher" on page 96. The scrambled data is then encoded into MLT3 signal levels.

In 1000BASE-T mode, the BCM53115M simultaneously transmits and receives a continuous data stream on all four pairs of the Category 5 cable. Byte-wide data from the transmit data pins is scrambled when the transmit enable is asserted, and the trellis (a PAM5 symbol on each of the four twisted-pairs) is encoded into a four-dimensional code group and then inserted into the transmit data stream. The transmit packet is encapsulated by replacing the first 2 bytes of the preamble with a start-of-stream delimiter, and appending an end-of-stream delimiter to the end of the packet. When the transmit error input is asserted during a packet transmission, a transmit error code group is sent in place of the corresponding data code group. The transmitter sends idle code groups or carrier extend code groups between packets. Carrier extension is used by the MAC to separate packets within a multiple-packet burst and is indicated by asserting the transmit error signal and placing 0Fh on the transmit data pins while the transmit enable is low. A carrier extend error is indicated by replacing the transmit data input with 1Fh during carrier extension.

The encoding complies with IEEE standard IEEE 802.3ab and is fully compatible with previous versions of the Broadcom 1000BASE-T PHYs.

#### Decoder

In 10BASE-T mode, Manchester decoding is performed on the data stream.

In 100BASE-TX mode, following equalization and clock recovery, the receive data stream is converted from MLT3 to serial nonreturn-to-zero (NRZ) data. The NRZ data is descrambled by the stream cipher block, as described later in this document. The descrambled data is then deserialized and aligned into 5-bit code groups. The 5-bit code groups are decoded into 4-bit data nibbles. The start-of-stream delimiter is replaced with preamble nibbles, and the end-of-stream delimiter and idle codes are replaced with 0h. The decoded data is driven onto the MII receive data pins. When an invalid code group is detected in the data stream, the BCM53115M asserts the MII receive error (RX\_ER) signal. RX\_ER is also asserted when the link fails, or when the descrambler loses lock during packet reception.

In 1000BASE-T mode, the receive data stream is:

- · Passed through the Viterbi decoder
- Descrambled
- Translated back into byte-wide data

The start-of-stream delimiter is replaced with preamble bytes, and the end-of-stream delimiter and idle codes are replaced with 00h. Carrier extend codes are replaced with 0Fh or 1Fh. Decoding complies with IEEE standard IEEE 802.3ab and is fully compatible with previous versions of Broadcom 1000BASE-T PHYs.

#### **Link Monitor**

In 10BASE-T mode, a link-pulse detection circuit constantly monitors the TRD pins for the presence of valid link pulses.

In 100BASE-TX mode, receive signal energy is detected by monitoring the receive pair for transitions in the signal level. Signal levels are qualified using squelch detect circuits. When no signal is detected on the receive pair, the link monitor enters the Link Fail state and the transmission and reception of data packets is disabled. When a valid signal is detected on the receive pair for a minimum of 1 ms, the link monitor enters the Link Pass state, and the transmit and receive functions are enabled.

Following auto-negotiation in 1000BASE-T mode, the master transceiver begins sending data on the media. The slave transceiver also begins transmitting when it has recovered the master transceiver's timing. Each end of the link continuously monitors its local receiver status. When the local receiver status has been good for at least 1 microsecond, the link monitor enters the Link Pass state, and the transmission and reception of data packets are enabled. When the local receiver status is bad for more than 750 ms, the link monitor enters the Link Fail state and the transmission and reception of data packets are disabled.

## **Digital Adaptive Equalizer**

The digital adaptive equalizer removes intersymbol interference (ISI) created by the transmission channel media. The equalizer accepts sampled unequalized data from the analog-to-digital converter (ADC) on each channel and produces equalized data. The BCM53115M achieves an optimum signal-to-noise ratio by using a combination of feed forward equalization (FFE) and decision feedback equalization (DFE) techniques. Under harsh noise environments, these powerful techniques achieve a bit error rate (BER) of less than  $1 \times 10^{-12}$  for transmissions up to 100m on Category 5 twisted-pair cabling (100m on Category 3 UTP cable for 10BASE-T mode). The all-digital nature of the design makes the performance very tolerant to noise. The filter coefficients are self-adapting to accommodate varying conditions of cable quality and cable length.

#### **Echo Canceler**

Because of the bidirectional nature of the channel in 1000BASE-T mode, an echo impairment is caused by each transmitter. The output of the echo filter is added to the FFE output to remove the transmitted signal impairment from the incoming receive signal. The echo canceler coefficients are self-adapting to manage the varying echo impulse responses caused by different channels, transmitters, and environmental conditions.

#### **Cross Talk Canceler**

The BCM53115M transmits and receives a continuous data stream on four channels. For a given channel, the signals sent by the other three local transmitters cause impairments on the received signal because of nearend crosstalk (NEXT) between the pairs. It is possible to cancel the effect because each receiver has access to the data for the other three pairs that cause this interference. The output of the adaptive NEXT canceling filters is added to the FFE output to cancel the NEXT impairment.

## **Analog-to-Digital Converter**

Each receive channel has its own 125 MHz analog-to-digital converter (ADC) that samples the incoming data on the receive channel and feeds the output to the digital adaptive equalizer. Advanced analog circuit techniques achieve the following results:

- Low offset
- · High power-supply noise rejection
- · Fast settling time
- Low bit error rate

# **Clock Recovery/Generator**

The clock recovery and generator block creates the transmit and receive clocks for 1000BASE-T, 100BASE-TX, and 10BASE-T operation.

In 10BASE-T or 100BASE-TX mode, the transmit clock is locked to the 25 MHz crystal input, and the receive clock is locked to the incoming data stream.

In 1000BASE-T mode, the two ends of the link perform loop timing. One end of the link is configured as the master, and the other is configured as the slave. The master transmit and receive clocks are locked to the 25 MHz crystal input. The slave transmit and receive clocks are locked to the incoming receive data stream. Loop timing allows for the cancellation of echo and NEXT impairments by ensuring that the transmitter and receiver at each end of the link are operating at the same frequency.

#### **Baseline Wander Correction**

1000BASE-T and 100BASE-TX data streams are not always DC-balanced. Because the receive signal must pass through a transformer, the DC offset of the differential receive input can vary with data content. This effect, which is known as baseline wander, can greatly reduce the noise immunity of the receiver. The BCM53115M automatically compensates for baseline wander by removing the DC offset from the input signal, thereby significantly reducing the probability of a receive symbol error.

In 10BASE-T mode, baseline wander correction is not performed because the Manchester coding provides a perfect DC balance.

## Multimode TX Digital-to-Analog Converter

The multimode transmit digital-to-analog converter (DAC) transmits PAM5, MLT3, and Manchester coded symbols. The transmit DAC performs signal wave shaping that decreases the unwanted high frequency signal components, reducing electromagnetic interference (EMI). The transmit DAC uses a current drive output that is well-balanced, and therefore, produces very low noise transmit signals.

## **Stream Cipher**

In 1000BASE-T and 100BASE-TX modes, the transmit data stream is scrambled to reduce radiated emissions and to ensure that there are adequate transitions within the data stream. The 1000BASE-T scrambler also ensures that there is no correlation among symbols on the four different wire pairs and in the transmit and receive data streams. The scrambler reduces peak emissions by randomly spreading the signal energy over the transmit frequency range and eliminating peaks at certain frequencies. The randomization of the data stream also assists the digital adaptive equalizers and echo/crosstalk cancelers. The algorithms in these circuits require there to be no sequential or cross-channel correlation among symbols in the various data streams.

In 100BASE-TX mode, the transmit data stream is scrambled by exclusive ORing the encoded serial data stream. This is done with the output of an 11-bit wide linear feedback shift register (LFSR), producing a 2047-bit non-repeating sequence.

In 1000BASE-T mode, the transmit data stream is scrambled by exclusive ORing the input data byte with an 8-bit wide cipher text word. The cipher text word generates each symbol period from eight uncorrelated maximal length data sequences that are produced by linear remapping of the output of a 33-bit wide LFSR. After the scrambled data bytes are encoded, the sign of each transmitted symbol is again randomized by a 4-bit wide cipher text word that is generated in the same manner as the 8-bit word. The master and slave transmitters use different scrambler sequences to generate the cipher text words. For repeater or switch applications, where all ports can transmit the same data simultaneously, signal energy is randomized further by using a unique seed to initialize the scrambler sequence for each PHY.

The receiver descrambles the incoming data stream by exclusive ORing it with the same sequence generated at the transmitter. The descrambler detects the state of the transmit LFSR by looking for a sequence representing consecutive idle code groups. The descrambler locks to the scrambler state after detecting a sufficient number of consecutive idle codes. The BCM53115M enables transmission and reception of packet data only when the descrambler is locked. The receiver continually monitors the input data stream to ensure that it has not lost synchronization by checking that inter-packet gaps containing idles or frame extensions are received at expected intervals. When the BCM53115M detects loss of synchronization, it notifies the remote PHY of the inability to receive packets (1000BASE-T mode only) and attempts to resynchronize to the received data stream. If the descrambler is unable to resynchronize for a period of 750 ms, the BCM53115M is forced into the Link Fail state.

In 10BASE-T mode, scrambling is not required to reduce radiated emissions.

# Wire Map and Pair Skew Correction

During 1000BASE-T operation, the BCM53115M has the ability to automatically detect and correct some UTP cable wiring errors. The symbol decoder detects and compensates for (internal to the BCM53115M) the following errors:

- Wiring errors caused by the swapping of pairs within the UTP cable.
- Polarity errors caused by the swapping of wires within a pair.

The BCM53115M also automatically compensates for differences in the arrival times of symbols on the four pairs of the UTP cable. The varying arrival times are caused by differing propagation delays (commonly referred to as delay skew) between the wire pairs. The BCM53115M can tolerate delay skews of up to 64 ns long. Autonegotiation must be enabled to take advantage of the wire map correction.

During 10/100 Mbps operation, pair swaps are corrected. Delay skew is not an issue though, because only one pair of wires is used in each direction.

#### **Automatic MDI Crossover**

During copper auto-negotiation, one end of the link must perform an MDI crossover so that each transceiver's transmitter is connected to the other receiver. The BCM53115M can perform an automatic media-dependent interface (MDI) crossover, eliminating the need for crossover cables or cross-wired (MDIX) ports. During autonegotiation, the BCM53115M normally transmits and receives on the TRD pins.

When connecting to another device that does not perform MDI crossover, the BCM53115M automatically switches its TRD in pairs when necessary to communicate with the remote device. When connecting to another device that does have MDI crossover capability, an algorithm determines which end performs the crossover function.

During 1000BASE-T operation, the BCM53115M swaps the transmit symbols on pairs 0 and 1 and pairs 2 and 3 if auto-negotiation completes in the MDI crossover state. The 1000BASE-T receiver automatically detects pair swaps on the receive inputs and aligns the symbols properly within the decoder. The automatic MDI crossover function cannot be disabled when in 1000BASE-T mode. During 10BASE-TX and 100BASE-T operation, pair swaps automatically occur within the device and do not require user intervention. The automatic MDI crossover function by default only works when auto-negotiation is enabled. This function can be disabled during auto-negotiation by writing to "PHY Extended Control Register (Page 10h–14h: Address 20h)" on page 234 bit 14=1.



**Note:** This function only operates when the copper auto-negotiation is enabled.

## 10/100BASE-TX Forced Mode Auto-MDIX

The automatic MDI crossover function can also be enabled when in forced 10BASE-T or forced 100BASE-TX mode. This feature allows the user to disable the copper auto-negotiation in either 10BASE-T or 100BASE-TX and still take advantage of the automatic MDI crossover function. Whenever the forced link is down for at least 4 seconds, then auto-negotiation is internally enabled with its automatic MDI crossover function until link pulses or 100Tx idles are detected. Once detected, the PHY returns to forced mode operation.

The user should set the same speed in register 0 and the auto-negotiation advertisement register 4.



Note: This function only operates when the copper auto-negotiation is disabled.

# Resetting the PHY

The BCM53115M provides a hardware reset pin, RESET, which resets all internal nodes to a known state. Hardware reset is accomplished by holding the RESET pin low for at least 1 ms. Once RESET is brought high, the PHY will complete its reset sequence within 5 ms. All outputs will be inactive until the PHY has completed its reset sequence. The PHY will keep the inputs inactive for 5 ms after the deassertion of hardware reset. The hardware configuration pins and the PHY address pins will be read on the deassertion of hardware reset.

The BCM53115M also has a software reset capability. To enable the software reset, a 1 must be written to the bit. This bit is self-clearing, meaning that a second write operation is not necessary to end the reset. There is no effect if 0 is written to this bit. Mode pins that are labelled sample on reset (SOR) are latched during hardware reset. Similarly, software resets also latch new values for the SOR mode pins.

#### **PHY Address**

The BCM53115M has five unique PHY addresses for MII management of the internal PHYs. The PHY addresses for each port are as follows:

- PHY address for Port 0 is 0
- PHY address for Port 1 is 1
- PHY address for Port 2 is 2
- PHY address for Port 3 is 3
- PHY address for Port 4 is 4

## **Super Isolate Mode**

When in Super Isolate mode, the transmit and receive functions on the Copper Media Dependent Interface are disabled (No link will be established with the PHY's copper link partner). Any data received from the switch will be ignored by the BCM53115M, and no data will be sent from the BCM53115M.

## **Standby Power-Down Mode**

The BCM53115M can be placed into standby power-down mode using software commands. In this mode, all PHY functions except for the serial management interface are disabled. To enter standby power-down mode, set MII Control register (Page 10h–14h: Address 00h), bit 11 = 1. There are three ways to exit standby power-down mode:

- Clear MII Control register (address 00h), bit 11 = 0.
- Set the software RESET bit 15, MII Control register (Page 10h–14h: Address 00h).
- Assert the hardware RESET pin.

Read or write operations to any MII register, other than MII Control register, while the device is in the standby power-down mode returns unpredictable results. Upon exiting standby power-down mode, the BCM53115M remains in an internal reset state for 40  $\mu$ s and then resumes normal operation.

#### **Auto Power-Down Mode**

The BCM53115M can be placed into auto power-down mode. Auto power-down mode reduces device power when the signal from the copper link partner is not present. The auto power-down mode works whether the device is in Auto-negotiation Enabled or Forced mode. This mode is enabled by setting bit 5 =1 of Auto Power-Down register. When auto power-down mode is enabled, the BCM53115M automatically enters the low-power mode when energy on the line is lost, and it resumes normal operation when energy is detected. When the BCM53115M is in auto power-down mode, it wakes up after 2.7s or 5.4s, which determined by bit 4 of Auto Power-Down register, and sends link pulses while monitoring for energy from the link partner. The BCM53115M enters normal operation and establishes a link if energy is detected, otherwise the wake-up mode continues for a duration of 84 ms to 1260 ms. This is determined by the timer bits [3:0] of Auto Power-Down register. before going back to low-power mode.

# **External Loopback Mode**

The External Loopback mode allows in-circuit testing of the BCM53115M as well as the transmit path through the magnetics and the RJ-45 connector. External loopback can be performed with and without a jumper block. External loopback with a jumper block tests the path through the magnetics and RJ-45 connector. External loopback without the jumper block only tests the BCM53115M's transmit and receive circuitry. In 1000BASE-T, 100BASE-TX, and 10BASE-T modes, a jumper block must be inserted into the RJ-45 connector to support external loopback. The jumper block should have the following RJ-45 pins connected together:



The following six tables describe how the external loopback is enabled for 1000BASE-T, 100BASE-TX, and 10BASE-T modes with and without a jumper block.

Table 18: 1000BASE-T External Loopback With External Loopback Plug

| Register Writes                            | Comments                                                  |  |  |
|--------------------------------------------|-----------------------------------------------------------|--|--|
| Write 1800h to 1000BASE-T Control register | Enable 1000BASE-T Master Mode                             |  |  |
| Write 0040h to MII Control register        | Enable Force 1000BASE-T                                   |  |  |
| Write 8400h to Auxiliary Control register  | Enable External Loopback Mode with external loopback plug |  |  |

Table 19: 1000BASE-T External Loopback Without External Loopback Plug

| Register Writes                            | Comments                                                     |  |  |
|--------------------------------------------|--------------------------------------------------------------|--|--|
| Write 1800h to 1000BASE-T Control register | Enable 1000BASE-T Master Mode                                |  |  |
| Write 0040h to MII Control register        | Enable Force 1000BASE-T                                      |  |  |
| Write 8400h to Auxiliary Control register  | Enable External Loopback Mode                                |  |  |
| Write 0014h to Auxiliary Control register  | Enable External Loopback Mode without external loopback plug |  |  |

Table 20: 100BASE-TX External Loopback With External Loopback Plug

| Register Writes                     | Comments                                 |  |  |
|-------------------------------------|------------------------------------------|--|--|
| Write 2100h to MII Control register | Enable Force 100BASE-TX full-duplex mode |  |  |

Table 21: 100BASE-TX External Loopback Without External Loopback Plug

| Register Writes                           | Comment                                                      |  |  |  |
|-------------------------------------------|--------------------------------------------------------------|--|--|--|
| Write 2100h to MII Control register       | Enable Force 100BASE-TX full-duplex mode                     |  |  |  |
| Write 0014h to Auxiliary Control register | Enable external loopback mode without external loopback plug |  |  |  |

Table 22: 10BASE-T External Loopback With External Loopback Plug

| Register Writes                     | Comments                               |  |  |
|-------------------------------------|----------------------------------------|--|--|
| Write 0100h to MII Control register | Enable Force 10BASE-T full-duplex mode |  |  |

Table 23: 10BASE-T External Loopback Without External Loopback Plug

| Register Writes                           | Comments                                                     |  |  |
|-------------------------------------------|--------------------------------------------------------------|--|--|
| Write 0100h to MII Control register       | Enable Force 10BASE-T full-duplex mode                       |  |  |
| Write 0014h to Auxiliary Control register | Enable external loopback mode without external loopback plug |  |  |



Note: To exit the External Loopback mode, a software or hardware reset is recommended.

## **Full-Duplex Mode**

The BCM53115M supports full-duplex operation. While in full-duplex mode, a transceiver can simultaneously transmit and receive packets on the cable.

#### **Copper Mode**

When auto-negotiation is disabled, full-duplex operation can be enabled by setting bit 8 of "MII Control Register (Page 10h–14h: Address 00h–01h)" on page 222.

When auto-negotiation is enabled, the full-duplex capability is advertised for:

- 10BASE-T when bit 6 of "Auto-Negotiation Advertisement Register (Page 10h–14h: Address 08h)" on page 225.
- 100BASE-T when bit 8 "Auto-Negotiation Advertisement Register (Page 10h–14h: Address 08h)" on page 225 is set.
- 1000BASE-T when bit 9 of "1000BASE-T Control Register (Page 10h-14h: Address 12h)" on page 230 is set.

# **Master/Slave Configuration**

In 1000BASE-T mode, the BCM53115M and its link partner perform loop timing. One end of the link must be configured as the timing masterF and the other end as the slave. Master/slave configuration is performed by the auto-negotiation function. The auto-negotiation function first looks at the manual master/slave configuration bits advertised by the local PHY and the link partner. If neither PHY requests manual configuration, then the auto-negotiation function looks at the advertised repeater/DTE settings. If one PHY is advertised as a repeater port and the other is advertised as a DTE port, then the repeater port is configured as the master and the DTE port as the slave. Each end generates an 11-bit random seed if the two settings are equal, and the end with the higher seed is configured as the master. If the local PHY and the link partner generate the same random seed, then auto-negotiation is restarted.

If both ends of the link attempt to force the same manual configuration (both master or both slave), or the random seeds match seven consecutive times, then the BCM53115M sets the Master/Slave Configuration Fault bit in the 1000BASE-T Status register, and auto-negotiation is restarted. This is used to set the BCM53115M to manual master/slave configuration or to set the advertised repeater/DTE configuration.

### **Next Page Exchange**

The 1000BASE-T configuration requires the exchange of three auto-negotiation next pages between the BCM53115M and its link partner. Exchange of 1000BASE-T Next Page information takes place automatically when the BCM53115M is configured to advertise 1000BASE-T capability.

The BCM53115M also supports software controlled Next Page exchanges. This includes the three 1000BASE-T Next Pages, which are always sent first. The BCM53115M automatically generates the appropriate message code field for the 1000BASE-T pages. When the BCM53115M is not configured to advertise 1000BASE-T capability, the 1000BASE-T Next Pages are not sent.

When the BCM53115M is not configured to advertise 1000BASE-T capability and bit 15 of "Auto-Negotiation Advertisement Register (Page 10h–14h: Address 08h)" on page 225, BCM53115M does not advertise Next Page ability.

# **Frame Management**

The BCM53115M provides a Frame Management block that works in conjunction with one of the GMII ports operate in IMP mode as the full duplex packet streaming interface to the external CPU, with in-band messaging mechanism for management purpose.

# **In-Band Management Port**

The BCM53115M provides two GMII ports and supports a dual IMP ports (IMP port and Port 5) feature. One (IMP port) or both GMII ports (IMP port and Port 5) can be configured as the management port via "Global Management Configuration Register (Page 02h: Address 00h)" on page 197. In the dual IMP feature, all traffic to the CPU from LAN ports will be forwarded to IMP port, and all traffic to the CPU from WAN ports will be forwarded to Port 5. When the GMII port is defined as the Frame Management Port, it is referred to as the inband management port (IMP).

The IMP can be used as a full-duplex 10/100/1000 Mbps port, which can be used to forward management information to the external management agent, such as BPDUs, mirrored frames, or frames addressed to other static address entries that have been identified as a special interest to the management system.

As IMP is defined as the frame management port, normal frame data is forwarded to the port based on the state of the RX\_UCST\_EN, RX\_MCST\_EN and RX\_BCST\_EN bits in the "IMP Port Control Register (Page 00h: Address 08h)" on page 177. If these bits are cleared, no frame data will be forwarded to the Frame Management Port, with the exception that frames meeting the mirror ingress/egress rules criteria, will always be forwarded to the designated frame management port.

Packets transferred over the IMP port are tagged with the Broadcom proprietary header to carry the necessary information which is of interest to the management entity running on the CPU, as shown below, except for the PAUSE frame. The IMP port must support normal Ethernet pause based flow control mechanism.



Figure 22: IMP Packet Encapsulation Format

The BRCM tag is designed for asymmetric operation across the IMP port. The information carried from the switching device to the CPU is different from the information carried from the CPU to the switching device.

Similarly, the host system must insert the BRCM tag fields into frames it wished to send into the management port, to be routed to specific egress ports. The OPCODE within the tag field determines how the frame is handled, and allows frames to be forwarded using the normal address lookup via a port ID designation within the Tag.

The BRCM tag are transmitted with the convention of highest significant octet first, followed by the next lowest significant octet, and so on, with the least significant bit of each octet transmitted out from the MAC first. So, for the BRCM tag field in Table 24 on page 104, the most significant octet would be transmitted first (bits [24:31]), with bit 24 being the first bit transmitted.

# **Broadcom Tag Format for Egress Packet Transfer**

When a packet is forwarded by the switching device to the external CPU for processing, the BRCM tag is formatted as shown below.

Table 24: Egress Broadcom Tag Format (IMP to CPU)

| 31–29               | 28-24    | 23–16                  | 15-8 7-5             |              |    | 4–0          |
|---------------------|----------|------------------------|----------------------|--------------|----|--------------|
| OPCODE=000          | Reserved | CLASSIFICATION_ID[7:0] | REASON_CODE[7<br>:0] | TC[2:0       | )] | SRC_PID[4:0] |
| 63–61               |          | 60–38                  |                      |              | 37 | 36–32        |
| OPCODE=001 Reserved |          |                        | T/R                  | T/R_PID[4:0] |    |              |
| 31–0                |          |                        |                      |              |    |              |
| TIME_STAMP[31:0]    |          |                        |                      |              |    |              |

#### OPCODE 000

This indicates the packet transfer with explicit reasons to help the external CPU to direct the packet for the appropriate packet processing entities.

CLASSIFICATION\_ID [7:0]

It indicates the packet flow ID classified based on CFP rules. 0x00 indicates no classification ID exists.

• REASON CODE [7:0]

This indicates the reasons why the packet is forwarded to the external CPU so that the CPU can identify the appropriate software routines for packet processing.

- Bit [0] indicates mirroring
- Bit [1] indicates SA learning
- Bit [2] indicates switching
- Bit [3] indicates protocol termination
- Bit [4] indicates protocol snooping
- Bit [5] indicates flooding/exception processing
- Bit [6] and Bit[7] are reserved
- TC [2:0]

This indicates the traffic class classified by the switching device when forwarding the packet to the CPU.

• SRC PID [4:0]

This indicates the ingress port of the switching device where the packet is received.

OPCODE 001

This indicates a packet transfer with explicit time-stamp recorded at the port where it was transmitted or received (indicated by the T/R\_PID) for IEEE 802.1AS protocol implementation.

T/R

This indicates the type of time-stamp. 0 indicates the time-stamp recorded when the packet was received through the port (indicated by the  $T/R_PID$ ); 1 indicates the time-stamp recorded when the packet was transmitted through the port (indicated by the  $T/R_PID$ ).

#### T/R\_PID [4:0]

This indicates the port through which the packet was transmitted when T/R = 1, or the port through which the packet was received when T/R = 0.

#### • TIME\_STAMP [31:0]

This carries the time-stamp recorded at the port through which the packet was transmitted when T/R = 1, or the time-stamp recorded at the port through which the packet was received when T/R = 0.

# **Broadcom Tag Format for Ingress Packet Transfer**

For packet transfer from the external CPU to the switching device, the BRCM tag is formatted as shown below.

31-29 28-26 25-24 23-0 OPCODE=000 TC[2:0] TE[1:0] Reserved 31-29 28-26 25-24 23 22-0 OPCODE=001 TC[2:0] TE[1:0] TS DST\_MAP[22:0]

Table 25: Ingress BRCM Tag (CPU to IMP)

#### OPCODE 000

It indicates that the external CPU is not dictating how the packet is forwarded, and the packet is forwarded by the switching device based on the original Ethernet packet information.

#### OPCODE 001

This indicates the packet is forwarded to multiple (or single) egress ports by the switching device based on the explicit direction of the external CPU.

#### DST MAP [22:0]

This indicates the egress port bit map to which the external CPU intends to forward the packet. Bits[5:0] = Port[5:0], Bit 8 = IMP port.

#### • TC [2:0]

This indicates the traffic class with which the external CPU intends to forward the packet.

#### TS (time-stamp request)

This indicates whether the transmit time-stamped at the egress port should be reported back to the external CPU.

#### • TE (tag enforcement)

This indicates the 802.1Q/P tagging/untagging encapsulation enforcement for the packet transmission.

00: No enforcement (follow VLAN untag mask rules)

01: Untag enforcement

10: Tag enforcement

11: Reserved

BCM53115M Data Sheet MIB Engine

# **MIB Engine**

The MIB Engine is responsible for processing status words received from each port. Based on whether it is a receive status or transmit status, appropriate MIB counters are updated. The BCM53115M implement 70-plus MIB counters on a per-port basis. MIB counters can be categorized into three groups: receive-only counters, transmit-only counters, and receive or transmit counters. This latter group can, as a group, be selectively steered to the receive or transmit process on a per-port basis. The section below describes each individual counter.

The BCM53115M offers the MIB snapshot feature per port via enabled "Page 70h: MIB Snapshot Control Register" on page 326. A snapshot of a selected port MIB registers can be captured and available to the users while MIB counters are continuing to count.

If bits[7:6] = 10 of "Page 70h: MIB Snapshot Control Register" on page 326, the captured snapshot MIB counters can be read from "Page 71h: Port Snapshot MIB Control Register" on page 327 after bit 7 of "Page 70h: MIB Snapshot Control Register" on page 326 is cleared to 0. Registers in "Page 20h–28h: Port MIB Registers" on page 279 can be read for live counter.

If bits[7:6] = 11 of "Page 70h: MIB Snapshot Control Register" on page 326, the captured snapshot MIB counters can be read from "Page 71h: Port Snapshot MIB Control Register" on page 327 or "Page 20h–28h: Port MIB Registers" on page 279 (depending on which port is captured) after bit 7 of "Page 70h: MIB Snapshot Control Register" on page 326 is cleared to 0. The live counters cannot be read.

#### **MIB Counters Per Port**

| RxDropPkts (32-bit) | The number of | good packets receive  | nd by a part that war  | o drapped due to |
|---------------------|---------------|-----------------------|------------------------|------------------|
| KXDropPkts (32-bit) | The number of | rgood backets receive | ed by a port that were | e aroppea aue to |

a lack of resources (e.g., lack of input buffers) or were dropped due to a lack of resources before a determination of the validity of the packet was able to be made (e.g., receive FIFO overflow). The counter is only incremented

if the receive error was not counted by the RxExcessSizeDisc, the

RxAlignmentErrors, or the RxFCSErrors counters.

**RxOctets (64-bit)**The number of data bytes received by a port (excluding preamble, but

including FCS), including bad packets.

**RxBroadcastPkts (32-bit)**The number of good packets received by a port that are directed to the

broadcast address. This counter does not include errored broadcast packets or valid multicast packets. The maximum packet size can be

programmed.

**RxMulticastPkts (32-bit)**The number of good packets received by a port that are directed to a

multicast address. This counter does not include errored multicast packets or valid broadcast packets. The maximum packet size can be programmed.

**RxSAChanges (32-bit)** The number of times the SA of good receive packets has changed from the

previous value. A count greater than 1 generally indicates the port is connected to a repeater-based network. The maximum packet size can be

programmed.

BCM53115M Data Sheet MIB Engine

The number of good packets received by a port that are less than 64 bytes RxUndersizePkts (32-bit)

long (excluding framing bits, but including the FCS).

RxOversizePkts (32-bit) The number of good packets received by a port that are greater than standard max frame size. The maximum packet size can be programmed.

The number of packets received by a port that are less than 64 bytes **RxFragments (32-bit)** (excluding framing bits) and have either an FCS error or an alignment error.

The number of packets received by a port that are longer than standard max frame size and have either an FCS error or an alignment error.

RxUnicastPkts (32-bit) The number of good packets received by a port that are addressed to a unicast address. The maximum packet size can be programmed.

The number of packets received by a port that have a length (excluding framing bits, but including FCS) between 64 and standard max frame size, inclusive, and have a bad FCS with a non-integral number of bytes.

The number of packets received by a port that have a length (excluding RxFCSErrors (32-bit) framing bits, but including FCS) between 64 and standard max frame size inclusive, and have a bad FCS with an integral number of bytes.

RxGoodOctets (64-bit) The total number of bytes in all good packets received by a port (excluding framing bits, but including FCS). The maximum packet size can be programmed.

> The number of good packets received by a port that are greater than the standard maximum size and less than or equal to the jumbo packet size, regardless of CRC or alignment errors.

The number of PAUSE frames received by a port. The PAUSE frame must have a valid MAC Control Frame EtherType field (88-08h), have a destination MAC address of either the MAC Control frame reserved multicast address (01-80-C2-00-00-01) or the unique MAC address associated with the specific port, a valid PAUSE opcode (00-01), be a minimum of 64 bytes in length (excluding preamble but including FCS), and have a valid CRC. Although an IEEE 802.3-compliant MAC is only permitted to transmit PAUSE frames when in full-duplex mode with flow control enabled and with the transfer of PAUSE frames determined by the result of auto-negotiation, an IEEE 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duplex status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing

The total number of times a valid-length packet was received at a port and at least one invalid data symbol was detected. The counter only increments once per carrier event and does not increment on detection of a collision during the carrier event.

indicates a non-compliant transmitting device on the network.

The number of good packets received by a port that were discarded by the Forwarding Process.

RxJabbers (32-bit)

RxAlignmentErrors (32-bit)

JumboPktCount (32-bit)

RxPausePkts (32-bit)

**RxSymbolErrors (32 bit)** 

RxDiscard (32 bit)

BCM53115M Data Sheet MIB Engine

**InRangeErrors (32-bit)**The number of packets received with good CRC and one of the following:

(1) The value of length/type field is between 46 and 1500 inclusive, and does not match the number of (MAC client data + PAD) data octets received, OR (2) The value of length/type field is less than 46, and the number of data octets received is greater than 46 (which does not require

padding).

OutOfRangeErrors (32-bit)

The number of packets received with good CRC and the value of length/

type field is greater than 1500 and less than 1536.

Transmit Counters Only (19) Description of Counter

**TxDropPkts (32-bit)**This counter is incremented every time a transmit packet is dropped due to

lack of resources (e.g., transmit FIFO underflow), or an internal MAC sublayer transmit error not counted by either the TxLateCollision or the

TxExcessiveCollision counters.

**TxOctets (64-bit)**The total number of good bytes of data transmitted by a port (excluding

preamble but including FCS).

**TxBroadcastPkts (32-bit)**The number of good packets transmitted by a port that are directed to a

broadcast address. This counter does not include errored broadcast

packets or valid multicast packets.

**TxMulticastPkts (32-bit)**The number of good packets transmitted by a port that are directed to a

multicast address. This counter does not include errored multicast packets

or valid broadcast packets.

**TxCollisions (32-bit)**The number of collisions experienced by a port during packet

transmissions.

**TxUnicastPkts (32-bit)**The number of good packets transmitted by a port that are addressed to a

unicast address.

**TxSingleCollision (32-bit)**The number of packets successfully transmitted by a port that have

experienced exactly one collision.

**TxMultipleCollision (32-bit)**The number of packets successfully transmitted by a port that have

experienced more than one collision.

**TxDeferredTransmit (32-bit)**The number of packets transmitted by a port for which the first

transmission attempt is delayed because the medium is busy. This only

applies to the Half Duplex mode, while the Carrier Sensor Busy.

**TxLateCollision (32-bit)**The number of times that a collision is detected later than 512 bit-times

into the transmission of a packet.

**TxExcessiveCollision (32-bit)**The number of packets that are not transmitted from a port because the

packet experienced 16 transmission attempts.

**TxPausePkts (32-bit)** The number of PAUSE events at each port.

**TxFrameInDisc (32-bit)**The number of valid packets received which are discarded by the

forwarding process due to lack of space on an output queue (not maintained or reported in the MIB counters). Located in the Congestion Management registers (Page OAh). This attribute only increments if a network device is not acting in compliance with a flow control request, or the BCM53115M internal flow-control/buffering scheme has been

configured incorrectly.

**TxQ0PKT(32-bit)**The total number of good packets transmitted on COS0, which is specified

in MIB queue select register when QoS is enabled.

| TxQ1PKT(32-bit)                  | The total number of good packets transmitted on COS1, which is specified in MIB queue select register when QoS is enabled. |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| TxQ2PKT(32-bit)                  | The total number of good packets transmitted on COS2, which is specified in MIB queue select register when QoS is enabled. |
| TxQ3PKT(32-bit)                  | The total number of good packets transmitted on COS3, which is specified in MIB queue select register when QoS is enabled. |
| TxQ4PKT(32-bit)                  | The total number of good packets transmitted on COS4, which is specified in MIB queue select register when QoS is enabled. |
| TxQ5PKT(32-bit)                  | The total number of good packets transmitted on COS5, which is specified in MIB queue select register when QoS is enabled. |
| Transmit or Receive Counters (10 | 0) Description of Counter                                                                                                  |
| Pkts64Octets (32-bit)            | The number of packets (including error packets) that are 64 bytes long.                                                    |
| Pkts65to127Octets (32-bit)       | The number of packets (including error packets) that are between 65 and 127 bytes long.                                    |
| Pkts128to255Octets (32-bit)      | The number of packets (including error packets) that are between 128 and 255 bytes long.                                   |
| Pkts256to511Octets (32-bit)      | The number of packets (including error packets) that are between 256 and 511 bytes long.                                   |
| Pkts512to1023Octets (32-bit)     | The number of packets (including error packets) that are between 512 and 1023 bytes long.                                  |
|                                  |                                                                                                                            |

Total number of counters per port: 43

Pkts1024toMaxPktOctets (32-

bit)

Table 26 identifies the mapping of the BCM53115M MIB counters and their generic mnemonics to the specific counters and mnemonics for each of the key IETF MIBs that are supported. Direct mappings are defined. However, there are several additional statistics counters, which are indirectly supported that make up the full complement of the counters required to fully support each MIB. These are shown in Table 27 on page 111.

the standard maximum packet size inclusive.

The number of packets that (include error packets) are between 1024 and

Finally, Table 28 on page 112 identifies the additional counters supported by the BCM53115M and references the specific standard or reason for the inclusion of the counter.

**Table 26: Directly Supported MIB Counters** 

| BCM53115M MIB   | Ethernet-Like MIB<br>RFC 1643         | Bridge MIB<br>RFC 1493 | MIB II Interface<br>RFC 1213/1573 | RMON MIB<br>RFC 1757        |
|-----------------|---------------------------------------|------------------------|-----------------------------------|-----------------------------|
| RxDropPkts      | dot3StatsInternalM<br>ACReceiveErrors | dot1dTpPortInDiscards  | ifInDiscards                      | _                           |
| RxOctets        | _                                     | -                      | ifInOctets                        | etherStatsOctets            |
| RxBroadcastPkts | -                                     | _                      | ifInBroadcastPkts                 | etherStatsBroadcast<br>Pkts |
| RxMulticastPkts | _                                     | _                      | ifInMulticastPkts                 | etherStatsMulticast<br>Pkts |
| RxSAChanges     | Note 2                                | Note 2                 | Note 2                            | Note 2                      |

Table 26: Directly Supported MIB Counters (Cont.)

| BCM53115M MIB        | Ethernet-Like MIB<br>RFC 1643          | Bridge MIB<br>RFC 1493   | MIB II Interface<br>RFC 1213/1573 | RMON MIB<br>RFC 1757        |
|----------------------|----------------------------------------|--------------------------|-----------------------------------|-----------------------------|
| RxUndersizePkts      | -                                      | -                        | -                                 | etherStatsUndersize<br>Pkts |
| RxOversizePkts       | dot3StatsFrameToo<br>Longs             | -                        | _                                 | etherStatsOverrsize<br>Pkts |
| RxFragments          | _                                      | _                        | -                                 | eytherStatsFragment s       |
| RxJabbers            | _                                      | -                        | _                                 | etherStatsJabbers           |
| RxUnicastPkts        | _                                      | _                        | ifInUcastPkts                     | _                           |
| RxAlignmentErrors    | dot3StatsAlignment<br>Errors           | ·-                       | -                                 | -                           |
| RxFCSErrors          | dot3StatsFCSErrors                     | -                        | _                                 | -                           |
| RxGoodOctets         | -                                      | -                        | -                                 | -                           |
| RxExcessSizeDisc     | Note 2                                 | Note 2                   | Note 2                            | Note 2                      |
| RxPausePkts          | Note 2                                 | Note 2                   | Note 2                            | Note 2                      |
| RxSymbolErrors       | Note 2                                 | Note 2                   | Note 2                            | Note 2                      |
| Note 1               | _                                      | _                        | ifInErrors                        | _                           |
| Note 1               | _                                      | -                        | ifInUnknownProtos                 | _                           |
| Note 1               | _                                      | dot1dTpPortInFrames      | _                                 | _                           |
| TxDropPkts           | dot3StatsInternal<br>MACTransmitErrors | _                        | ifOutDiscards                     | -                           |
| TxOctets             | -                                      | -                        | ifOutOctets<br>Note 3             | -                           |
| Note 1               | -                                      | dot1dTpPortOutFrame<br>s | -                                 | -                           |
| TxBroadcastPkts      | -                                      | -                        | ifOutBroadcastPkts                | -                           |
| TxMulticastPkts      | _                                      | _                        | ifOutMulticastPkts                | _                           |
| TxCollisions         | -                                      | -                        | -                                 | etherStatsCollisions        |
| TxUnicastPkts        | -                                      | -                        | ifOutUcastPkts                    | -                           |
| TxSingleCollision    | dot3StatsSingle<br>CollisionFrames     | -                        | -                                 | -                           |
| TxMultipleCollision  | dot3StatsMultiple<br>CollisionFrames   | -                        | -                                 | -                           |
| TxDeferredTransmit   | dot3StatsDeferred<br>Transmissions     | -                        | -                                 | -                           |
| TxLateCollision      | dot3StatsLate<br>Collision             | -                        | -                                 | -                           |
| TxExcessiveCollision | dot3StatsExcessive<br>Collision        | -                        | -                                 | -                           |
| TxFrameInDisc        | Note 2                                 | Note 2                   | Note 2                            | Note 2                      |
| TxPausePkts          | Note 2                                 | Note 2                   | Note 2                            | Note 2                      |

Table 26: Directly Supported MIB Counters (Cont.)

| BCM53115M MIB              | Ethernet-Like MIB<br>RFC 1643   | Bridge MIB<br>RFC 1493 | MIB II Interface<br>RFC 1213/1573 | RMON MIB<br>RFC 1757                |
|----------------------------|---------------------------------|------------------------|-----------------------------------|-------------------------------------|
| Note 4                     | dot3StatsCarrier<br>SenseErrors | _                      | -                                 | _                                   |
| Note 1                     | _                               | _                      | ifOutErrors                       | -                                   |
| Pkts64Octets               | _                               | _                      | _                                 | etherStatsPkt64<br>Octets           |
| Pkts65to127Octets          | _                               | _                      | -                                 | etherStatsPkt65to<br>127Octets      |
| Pkts128to255Octets         | -                               | -                      | -                                 | etherStatsPkt128to<br>255Octets     |
| Pkts256to511Octets         | -                               | _                      | -                                 | etherStatsPkt256to<br>511Octets     |
| Pkts512to1023Octets        | ; –                             | _                      | -                                 | etherStatsPkt512to<br>1023Octets    |
| Pkts1024toMaxPkt<br>Octets | _                               | _                      | _                                 | etherStatsPkt1024to<br>MaxPktOctets |
| Note 1                     | -                               | -                      | -                                 | etherStatsDrop<br>Events            |
| Note 1                     | _                               | _                      | _                                 | etherStatsPkts                      |
| Note 1                     | -                               | -                      | -                                 | etherStatsCRCAlign<br>Errors        |
| Note 4                     | dot3StatsSQETest<br>Errors      | _                      | -                                 | -                                   |

Note 1: Derived by summing two or more of the supported counters. See Table 27 on page 111 for specific details.

Note 3: The MIB II interfaces specification for if OutOctets includes preamble/SFD and errored bytes. Because IEEE 802.3-compliant MACs have no requirement to keep track of the number of transmit bytes in an errored frame, this count is impossible to maintain. The TxOctets counter maintained by the BCM53115M is consistent with good bytes transmitted, excluding preamble, but including FCS. The count can be adjusted to more closely match the if OutOctets definition by adding the preamble for TxGoodPkts and possibly an estimate of the octets involved in TxCollisions and TxLateCollision.

**Note 4:** The attributes TxCarrierSenseErrors and TxSQETestErrors are not supported in the BCM53115M. These attributes were originally defined to support coax-based AUI transceivers. The BCM53115M integrated transceiver design means these error conditions are eliminated. MIBs intending to support such counters should return a value of 0 (not supported).

**Table 27: Indirectly Supported MIB Counters** 

| BCM53115M MIB                                                                            | Ethernet-Like MIB<br>RFC 1643 | Bridge MIB<br>RFC 1493 | MIB II Interface<br>RFC 1213/1573 | RMON MIB<br>RFC 1757 |
|------------------------------------------------------------------------------------------|-------------------------------|------------------------|-----------------------------------|----------------------|
| RxErrorPkts = RxAlignmentErrors + RxFCSErrors + RxFragments + RxOversizePkts + RxJabbers | _                             | _                      | ifInErrors                        | _                    |
|                                                                                          | _                             | _                      | ifInUnknownProtos                 | -                    |

Note 2: Extensions required by recent standards developments or BCM53115M operation specifics.

Table 27: Indirectly Supported MIB Counters (Cont.)

| BCM53115M MIB                                               | Ethernet-Like MIB<br>RFC 1643 | Bridge MIB<br>RFC 1493 | MIB II Interface<br>RFC 1213/1573 | RMON MIB<br>RFC 1757         |
|-------------------------------------------------------------|-------------------------------|------------------------|-----------------------------------|------------------------------|
| RxGoodPkts =                                                | _                             | dot1dTpPortIn          | _                                 | _                            |
| RxUnicastPkts +                                             |                               | Frames                 |                                   |                              |
| RxMulticastPkts +<br>RxBroadcastPkts                        |                               |                        |                                   |                              |
| DropEvents =<br>RxDropPkts +<br>TxDropPkts                  | _                             | -                      | _                                 | ether Stats Drop<br>Events   |
| RxTotalPkts =                                               | _                             | _                      | _                                 | etherStatsPkts               |
| RxGoodPkts +<br>RxErrorPkts                                 |                               |                        |                                   |                              |
| RxCRCAlignErrors = RxCRCErrors + RxAlignmentErrors          | _                             | -                      | -                                 | etherStatsCRCAlign<br>Errors |
| _                                                           | dot3StatsSQETest<br>Errors    | _                      | _                                 | -                            |
| RxFramesTooLong =<br>RxOversizePkts +<br>RxJabber           | dot3StatsFrameToo<br>Longs    | -                      | -                                 | -                            |
| TxGoodPkts =                                                | _                             | dot1dTpPortOut         | _                                 | _                            |
| TxUnicastPkts + TxMulticastPkts +                           |                               | Frames                 |                                   |                              |
| TxBroadcastPkts                                             |                               |                        |                                   |                              |
| TxErrorPkts = TxExcessiveCollision + TxLateCollision Note 1 | _                             | _                      | ifOutErrors                       | _                            |

**Note 1:** The number of packets transmitted from a port that experienced a late collision or excessive collisions. While some media types operate in half-duplex mode, frames that experience carrier sense errors are also summed in this counter. The BCM53115M integrated design means this error condition is eliminated.

Table 28: BCM53115M Supported MIB Extensions

| BCM53115M MIB    | Appropriate Standards Reference                                                                                                                                                                         |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RxSAChanges      | IEEE 802.3u Clause 30—Repeater Port Managed Object Class a SourceAddressChanges.                                                                                                                        |
| RxExcessSizeDisc | The BCM53115M cannot store packets in excess of 1536 bytes (excluding preamble/SFD, but inclusive of FCS). This counter indicates packets that were discarded by the BCM53115M due to excessive length. |
| RxPausePkts      | IEEE 802.3x Clause 30—PAUSE Entity Managed Object Class aPAUSEMACCtrlFramesReceived.                                                                                                                    |
| RxSymbolErrors   | IEEE 802.3u Clause 30—Repeater Port Managed Object Class aSymbolErrorDuringPacket.                                                                                                                      |

Table 28: BCM53115M Supported MIB Extensions (Cont.)

| BCM53115M MIB | Appropriate Standards Reference                                                           |  |  |  |
|---------------|-------------------------------------------------------------------------------------------|--|--|--|
| TxFrameInDisc | Internal diagnostic use for optimization of flow control and buffer allocation algorithm. |  |  |  |
| TxPausePkts   | The number of PAUSE events at a given port.                                               |  |  |  |

# **Integrated High-Performance Memory**

The BCM53115M embed a 128 KB high-performance SRAM for storing:

- Packet data
- The ARL table
- The VLAN table
- The TX queues
- Descriptors

This eliminates the need for external memory and allows for the implementation of extremely low-cost systems.

The internal RAM controller efficiently executes memory transfers and achieves non-blocking performance for stand-alone 5-port applications.

## **Switch Controller**

The core of the BCM53115M devices is a cost-effective and high-performance switch controller. The controller manages packet forwarding between the MAC receive and transmit ports through the frame buffer memory with a store and forward architecture. The switch controller encompasses the functions of buffer management, memory arbitration, and transmit descriptor queueing.

## **Buffer Management**

The frame buffer memory is divided into pages (units of data consisting of 256 bytes each). Each received packet may be allocated more than one page. For example, six pages are required to store a 1522-byte frame. Frame data is stored in the buffer memory as the packet is received. After reception, the frame is queued to the egress port(s) transmit queue. This list tracks the transmission of the packet. After successful packet transmission, the buffer memory is released to the free buffer pool.

BCM53115M Data Sheet Switch Controller

## **Memory Arbitration**

Processes requesting access to the internal memory include the receive and transmit frame data handlers, address resolution, the VLAN lookup, learning and aging functions, egress descriptor update, and output-port queue managers. These processes are arbitrated to provide fair access to the memory and minimize the latency of critical processes to provide a fully non-blocking solution.

## **Transmit Output Port Queues**

Frames are maintained in the egress port using a linked list. Two levels of linked lists are used to maintain one output queue (see Figure 23). The first level is the TXQ linked list, and the second level is the buffer tag linked list. The TXQ linked list is used to maintain frame TC order for each port. For each frame, the buffer tag linked list is used to maintain the order of the buffer pages corresponding to each frame.

Each egress port supports up to six transmit queues for servicing Quality of Service (QoS). All six transmit queues share the 512 entries of the TXQ table. The TXQ table is maintained as a linked list, and each node in the TXQ uses one entry in the TXQ table. The TXQ size for each priority can be programmed to up to 512 entries.

When the QoS function has been turned off, the switch controller maintains one output queue for each egress port. The TXQ table is maintained in a per-port individual internal memory. Each node in the queue represents a pointer that points to a frame buffer tag. Each buffer tag includes frame information and a pointer to the next buffer tag. Each buffer tag has an associated page allocated in the frame buffer. For a packet with a frame size larger than 256 bytes, multiple buffer tags are required. For instance, a 9720-byte jumbo frame requires 38 buffer tags for handling the frame.



Figure 23: TXQ and Buffer Tag Structure

BCM53115M Data Sheet System Interfaces

# **Section 4: System Interfaces**

#### **Overview**

The BCM53115M include the following interfaces:

- "Copper Interface"
- "SGMII/SerDes Interface" on page 116
- "Frame Management Port Interface" on page 116
- "WAN Interface" on page 118
- "Configuration Pins" on page 118
- "Programming Interfaces" on page 118
- "MDC/MDIO Interface" on page 136
- "LED Interfaces" on page 142

Each interface is discussed in detail in these sections.

## **Copper Interface**

The internal PHYs transmit and receive data via the analog copper interface. This section discusses the following topics:

- "Auto-Negotiation"
- "Lineside (Remote) Loopback Mode" on page 116
- "Reverse MII Interface (RvMII)" on page 117
- "GMII Interface" on page 117
- "RGMII Interface" on page 117
- "SPI-Compatible Programming Interface" on page 118
- "EEPROM Interface" on page 133
- "MDC/MDIO Interface Register Programming" on page 136
- "Pseudo-PHY" on page 137

## **Auto-Negotiation**

The BCM53115M negotiate a mode of operation over the copper media using the auto-negotiation mechanism defined in the IEEE 802.3u and IEEE 802.3ab specifications. When the auto-negotiation function is enabled, the BCM53115M automatically chooses the mode of operation by advertising its abilities and comparing them with those received from its link partner. The BCM53115M can be configured to advertise the following modes:

- 1000BASE-T full-duplex and/or half-duplex
- 100BASE-TX full-duplex and/or half-duplex

BCM53115M Data Sheet SGMII/SerDes Interface

• 10BASE-T full-duplex and/or half-duplex

The transceiver negotiates with its link partner and chooses the highest common operating speed and duplex mode, commonly referred to as highest common denominator (HCD). Auto-negotiation can be disabled by software control, but is required for 1000BASE-T operation.

## Lineside (Remote) Loopback Mode

The lineside loopback mode allows the testing of the copper interface from the link partner. This mode is enabled by setting bit 15 of the Miscellaneous Test register. The MDI receive packet is passed through the PCS and sent back out as the MDI transmit packet. The PCS receive data appears on the internal MAC interface.

# **SGMII/SerDes Interface**

The BCM53115M provides one GMII/RGMII/MII/RvMII/TMII interface for the WAN port, and it can be configured in SGMII or SerDes mode.

In SGMII mode, the transmit and receive differential pairs are running at 1.25 Gbps. The receive and transmit clocks are embedded within the data stream. Because the data is 8b/10b encoded, the actual throughput is 1 Gbps. SGMII is an LVDS interface and commonly connected to an external PHY for a 10/100/1000BASE-T application. The BCM53115M supports auto-negotiation on its SGMII interface. When the device operate at 10 Mbps or 100 Mbps, the SGMII differential pair replicates the data 100 and 10 times, respectively.

In SerDes mode, the differential pair also runs at 1.25 Gbps. With 8b/10b encoding, the actual data throughput is 1 Gbps. Therefore, fiber is a typical application using this interface, which can be connected directly to an optical module with an option of being DC- or AC-coupled for 1000BASE-X or 100BASE-X application.

## **Frame Management Port Interface**

The dedicated frame management port provides high-speed connection to transfer management packets to an external management agent. For more information about frame management, see "Frame Management" on page 102. The port is configurable to Reverse MII (RvMII), GMII, or RGMII via strap pins or software configuration.

## MII/TMII Interface

The BCM53115M provides a fully IEEE 802.3u compatible MII interface. This interface can run at the standard 100 Mbps speed with 25 MHz clocks from the link partner, or it can run at 200 Mbps with 50 MHz clocks from an external source.



**Note:** Reverse TMII (RvTMII) is not supported by the BCM53115M device.

## Reverse MII Interface (RvMII)

The media independent interface (MII) serves as a digital data interface between the BCM53115M and an external 10/100 Mbps management entity. Reverse MII notation reflects the MII port interfacing to a MAC-based external agent. The RvMII contains all the signals required to transmit and receive data at 100 Mbps and 10 Mbps for both full-duplex and half-duplex operation. See Figure 24 for connection information.



Figure 24: RvMII Interface Connection

#### **GMII** Interface

The Gigabit Media Independent Interface (GMII) serves as a digital data interface between the BCM53115M and an external gigabit management entity. Transmit and receive data is clocked on the rising edge of the clocks. The GMII transmits data synchronously via the TXD[7:0] and RXD[7:0] data signals.

## **RGMII Interface**

The Reduced Gigabit Media Independent Interface (RGMII) serves as a digital data interface between the BCM53115M and an external gigabit management entity. Transmit and receive data is clocked on the rising and falling edge of the clocks. This reduces the number of data signals crossing the MAC interface without affecting the data transmission rate. The RGMII transmits data synchronously via the TXD[3:0] and RXD[3:0] data signals.

BCM53115M Data Sheet WAN Interface

## WAN Interface

The BCM53115M provides one GMII/RGMII/MII/RVMII/TMII interface (Port 5) for WAN port or integrated gateways application. Port 5 is IMP port-capable; the BCM53115M provides dual-IMP (both IMP port and Port 5) feature via enabled bits [7:6] of "Global Management Configuration Register (Page 02h: Address 00h)" on page 197.

Port 5 can be configured as IMP port in BCM53115M dual-IMP enabled only.

## **Configuration Pins**

Initial configuration of the BCM53115M takes place during power-on/reset by loading internal control values from hardware strap pins. The value of the pin is loaded when the reset sequence completes, and the pin transitions to normal operation. Pull-up or pull-down resistors can be added to these pins to control the device configuration. If the pins are left floating, the default value is determined based on the internal pull-up or pull-down configuration. See "Signal Descriptions" on page 147 for more information.

## **Programming Interfaces**

The BCM53115M can be programmed via the SPI interface or the EEPROM interface. The interfaces share a common pin set that is configured via the CPU\_EPROM\_SEL strap pin. The "SPI-Compatible Programming Interface" on page 118 provides access for a general-purpose microcontroller, allowing read and write access to the internal BCM53115M register space. It is configured to be compatible with the Motorola Serial Peripheral Interface (SPI) protocol. Alternatively, the "EEPROM Interface" on page 133 can be connected to an external EEPROM for writing register values upon power-up initialization.

The internal address space of the BCM53115M devices is broken into a number of pages. Each page groups a logical set of registers associated with a specific function. Each page provides a logical address space of 256 bytes, although, in general, only a small portion of the address space in each page is utilized.

An explanation follows for using the serial interface with an SPI-compatible CPU ("SPI-Compatible Programming Interface" on page 118) or an EEPROM ("EEPROM Interface" on page 133). Either mode can be selected with the strap pin, CPU\_EPROM\_SEL. Either mode has access to the same register space.

## **SPI-Compatible Programming Interface**

One way to access the BCM53115M internal registers is to use the serial peripheral interconnect (SPI) compatible interface. This four-pin interface is designed to support a fully functional, bi-directional Motorola® serial peripheral interface (SPI) for register read/write accesses. The maximum speed of operation is 2 MHz. The SPI interface shares pins with the EEPROM interface. To select the SPI interface, pull up or float the CPU EPROM SEL pin. (The internal pull-up resistor defaults SPI interface over EEPROM interface.)

The SPI is a four-pin interface consisting of:

- Device select (SS: slave select, input to BCM53115M)
- Device clock (SCK: which operates at speeds up to 2 MHz, input to BCM53115M)
- Data write line (MOSI: Master Out/Slave In, input to BCM53115M)
- Data read line (MISO: Master In/Slave Out, output from BCM53115M)



**Note:** All the RoboSwitch™ SPI interfaces are designed to operate in slave mode. Therefore, the SCK and SS signals are driven by the external master host device when accessing the BCM53115M registers. For more detailed descriptions reader may refer to the *Motorola SPI spec MC68HC08AS20-Rev. 4.0*.

#### SS: Slave Select

The SS signal is used to select a slave device and to indicate the beginning of transmission. The BCM53115M SPI interface operates in the clock phase one (CPHA = 1) transmission format. In this format, the SS signal is driven active low while the SCK signal is high, and remains <u>low</u> throughout the transmission including multiple-byte transfers. The minimum time requirement between SS operation is 200 ns.

#### **SCK: Serial Clock**

The serial clock SCK maximum operating frequency is 2 MHz for the BCM53115M family of devices. The SCK is used to clock data into and out of the Slave ROBO device. The SCK signal is expected to remain high when the interface is idle. This is because the BCM53115M SPI design is based on CPOL = 1 (Clock Polarity = 1). This is not programmable on BCM53115M. The BCM53115M is designed so that data is driving by the falling edge and sampling by the rising edge of the SCK clock. This clock is not a free-running clock, it is generated only during a data transaction, and remains high when the clock is idle.

## **MOSI: Master Output Slave Input**

The MOSI signal is used by the master device to transmit the data to the slave device. The data is put on the bus and is expected to be clocked in by a rising edge of the SCK clock signal. This line is used to issue a command and to set the register page and address value of read/write operations.

## **MISO: Master Input Slave Output**

The MISO signal is used by the Slave device to output the data to the master device. The data is put on the bus and is expected to be clocked out by a rising edge of the SCK clock signal. This line is used to transmit the status and the content of the register of read operation.

A layer of protocol is added to the basic SPI definition to facilitate transfers from the BCM53115M. This protocol establishes the definition of the first 2 bytes issued by the master to the BCM53115M slave during an SPI transfer. The first byte issued from the SPI master in any transaction is defined as a command byte, which is always followed by a register address byte, and any additional bytes are data bytes.

The SPI mode supports two different access mechanisms, normal SPI and fast SPI, determined by the content of the command byte. Figure 25 shows the normal SPI command byte, and Figure 26 shows the Fast SPI command byte. These two mechanisms should not be mixed in an implementation; the CPU should always initiate transfers consistently with only one of the two mechanisms.

Figure 25: Normal SPI Command Byte

| 0 | 1 | 1 | MODE = 0 | CHIP ID 2<br>(MSB) | CHIP ID 1 | CHIP ID 0<br>(LSB) | Read/Write<br>(0/1) |
|---|---|---|----------|--------------------|-----------|--------------------|---------------------|
|   |   |   |          |                    |           |                    |                     |

Figure 26: Fast SPI Command Byte

| Byte Offset | Byte Offset | Byte Offset | MODE = 1 | CHIP ID 2 | CHIP ID 1 | CHIP ID 0 | Read/Write |
|-------------|-------------|-------------|----------|-----------|-----------|-----------|------------|
| (MSB)       |             | (LSB)       |          | (MSB)     |           | (LSB)     | (0/1)      |

The MODE bit (bit 4) of the command byte determines the meaning of bits 7:5. If bit 4 is a 0, it is a normal SPI command byte, and bits 7:5 should be defined as 011b. If bit 4 is a 1, bits 7:5 indicate a fast SPI command byte, and bits 7:5 indicate the byte offset into the register that the BCM53115M starts to read from (byte offsets are not supported for write operations).

In command bytes, bits[3:1] indicate the CHIP ID to be accessed. Because the BCM53115M operates as a single-chip system, the CHIP ID is 000.



**Note:** The SS signal must also be active for any BCM53115M device to recognize that it is being accessed.

Bit 0 of the command byte is the R/W signal (0 = Read, 1 = Write) and determines the transmission direction of the data.

The byte following the command byte is an 8-bit register address. Initially, this sets the page address, followed by another command byte that contains the register base address in that page, which is used as the location to store the next byte of data received in the case of a write operation, or the next address from which to retrieve data in the case of a read operation. This base address increments as each byte of data is transmitted/received, allowing a contiguous block data from a register to be stored/read in a single transmission. When the fast SPI command byte mode is used, the actual start location of a read operation can be modified by the offset contained in bits 7:5 of the command byte. Reading/writing data from/to separate registers, even if those registers are contiguous in the current page, must be performed by supplying a new command byte and register address for each register, with the address as defined in the appropriate page register map.

Non-contiguous blocks are also stored/read through the use of multiple transmissions, which allow a new command byte and register base address to be specified. The SS signal must remain low for the entire read or write transaction, as shown in Figure 27 on page 121 and Figure 28 on page 121, with the transaction terminated by the deassertion of the SS line by the master.

Figure 27: SPI Serial Interface Write Operation



Figure 28: SPI Serial Interface Read Operation



The following diagram shows the typical connection block diagram for SPI interface with/without external PHY devices.

#### **Without External PHY**

Slave

Mosi
Mosi
Miso
SCK
SCK
Device

SS#

SS#

Figure 29: SPI Interface Without External PHY Device

#### **External PHY Registers**

The BCM53115M also uses the MDIO/MDC interface for polling registers of an external PHY. In this case, the MDIO/MDC interface polls the external PHY registers pulling the data internal to the BCM53115M. Then, the external PHYs and retrieved from the register data using the SPI interface. The MDIO/MDC interface is not used as a method to access internal PHY registers. This must be done via the SPI interface.



Figure 30: Accessing External PHY Registers

## Reading and Writing BCM53115M Registers Using SPI

BCM53115M internal register read and write operations are executed by issuing a command followed by multiple accesses of the SPI registers in the BCM53115M. There are three SPI interface registers in the BCM53115M that are used by the master device to access the internal switch registers. The SPI interface registers are:

- SPI Page register (page: global, address: FFh): used to specify the value of the specific register pages.
- SPI Data I/O register (page: global, address: F0h): used to write and read the specific register's content.
- SPI Status Register (page: global, address: FEh): used to check for an operation completion.
  - Bit 7: SPIF, SPI read/write complete flag
  - Bit 6: Reserved
  - Bit 5: RACK, SPI read data ready acknowledgement
  - Bit 4:3: Reserved
  - Bit 2: MDIO\_Start, Start/Done MDC/MDIO operation

- Bit 1: Reserved
- Bit 0: Reserved

The BCM53115M SPI interface supports the following operating modes.

- · Normal read mode
- · Fast read mode
- · Normal write mode



**Note:** The RoboSwitch family does not support fast-write mode.

The details of each modes are described in the following paragraphs.

#### **Normal Read Operation**

Normal Read operation consists of five transactions (five SS operations):

- 1. Issue a Normal Read Command (opcode = 0x60) to poll the SPIF bit in the SPI Status register (0xFE) to determine the operation can start.
- 2. Issue a Normal Write command (opcode = 0x61) to write the register page value into the SPI Page register 0xFF.
- 3. Issue a Normal Read command (opcode = 0x60) to setup the required RoboSwitch register address.
- **4.** Issue a Normal Read command (opcode = 0x60) to poll the RACK bit in the SPI status register(0xFE) to determine the completion of read (register content gets loaded in SPI Data I/O register).
- 5. Issue a Normal Read command (opcode = 0x60) to read the specific registers' content placed in the SPI Data I/O register (0xF0).



Figure 31: Normal Read Operation

Example: Read from 1000BASE-T Control register (Page 10h, Offset 12h).

- 1. Issue a Normal Read command (opcode = 0x60) to check the SPIF bit in the SPI Status register (0xFE).
  - Assert SS while SCK is high idle state

- Clock in a Normal Read Command Byte: 0 1 1 0 0 0 0 (opcode = 0x60)
- Clock in the SPI Status register address (0xFE)
- Clock out the SPI Status register value: 0 0 0 0 0 0 0 0 (SPIF bit 7=0)
- Deassert SS while SCK is high idle state

Figure 32: Normal Read Mode to Check the SPIF Bit of SPI Status Register



- 2. Issue a Normal Write command (opcode = 0x61) and write the accessed register page value of 0x10 into SPI Page Reigster(0xFF)—this step is required only if previous read/write was not to/from Page 10h.
  - Assert SS while SCK is high idle state
  - Clock in a Normal Write Command Byte: 0 1 1 0 0 0 0 1 (opcode = 0x61)
  - Clock in offset of Page register (0xFF)
  - Clock in the accessed register page value,: 0 0 0 1 0 0 0 (Page register: 0x10)
  - Deassert SS while SCK is high idle state

Figure 33: Normal Read Mode to Setup the Accessed Register Page Value



- 3. Issue a Normal Read command (opcode = 0x60) and write the accessed register address value 0x12, and clock out 8 bits to complete the read cycle, but discard result (this is where the state machine triggers a internal data transfer from Address 0x12 to the SPI Data I/O register)
  - · Assert SS while SCK is high idle state
  - Clock in a Normal Read Command Byte: 0 1 1 0 0 0 0 0 (opcode = 0x60)
  - Clock in the address of accessed register address value (0x12)
  - Clock out eight clocks for the dummy read, and discard results on MISO

• Deassert SS while SCK is high idle state

Figure 34: Normal Read Mode to Setup the Accessed Register Address Value (Dummy Read)





**Note:** This dummy read is always eight clock cycles, whether or not it is an 8-bit register.

- **4.** Issue a Normal Read command (opcode = 0x60) to read the SPI Status to check the RACK bit for completion of the register content transfer to the SPI Data I/O register.(this step may be repeated until the proper bit set is read.)
  - Assert SS while SCK is high idle state
  - Clock in a Normal Read Command Byte: 0 1 1 0 0 0 0 0 (opcode = 0x60)
  - Clock in offset for SPI Status Register (0xFE): 11111110
  - · Clock out the content of SPI Status bits
  - Repeat the polling until the content of SPI Status Register value: 0 0 1 0 0 0 0 0 (RACK bit 5= 1)
  - · Deassert SS while SCK is high idle state

Figure 35: Normal Read Mode to Check the SPI Status for Completion of Read



- 5. Issue a Normal Read command (opcode = 0x60) to read the data from the SPI Data I/O register:
  - Assert SS while SCK is high idle state
  - Clock in Command Byte: 0 1 1 0 0 0 0 (opcode = 0x60)
  - Clock in offset of SPI Data I/O Register (0xF0)
  - Clock out first data byte on MISO line: 0 0 0 0 0 0 0 0 (Byte 0: Bit 7 to Bit 0: MSB to LSB)

• Clock out next byte (in this case, last) on MISO line: 0 0 0 0 1 1 1 0 (Byte 1: Bit 15 to Bit 8)

- [Continue if more bytes]
- Deassert SS while SCK is high idle state

Figure 36: Normal Read Mode to Obtain the Register Content



### **Fast Read Operation**

Fast Read operation consists of 3 transactions (three SS operations)

- 1. Issue a Normal Read Command (opcode = 0x60) to poll the SPIF bit in the SPI Status Register (0xFE) to determine the operation can start.
- 2. Issue a Fast Read command (opcode = 0x10) to setup the accessed Register Page value into the Page register (0xFF).
- 3. Issue a Fast Read command (opcode = 0x10) to setup the accessed register address value, to trigger an actual read, and retrieve the accessed register content till the completion

Fast Read mode process is different from Normal Read mode, once the switch receives a fast read command followed by the register page and address information, the status and the data (register content) will be put on the MISO line without going through the SPI Status register or SPI Data I/O register. Once RACK bit of the bytes following the Fast Read command with Address information is recognized the register content will be put on MISO line immediately following the byte with RACK bit set. The Fast Read process is described in the following paragraphs with a flowchart followed by a step by step description.

Fast Read Mode Start Step 1 Issue a Normal Read Command (opcode=60) to poll data from SPI Status Register (0xFE) No No Software Yes SPIF (bit 7) =0? Timeout? Yes Is accessed Register page same as previous? No Step 2 Issue a Normal Write Command (opcode=61) to write the accessed register page value into SPI Page Register (0xFF) Step 3 Issue a Fast Read Command (opcode=10) to setup the accessed register address value to trigger an actual read Retrieve the first byte data to check RACK is ready No Software RACK=1 Timeout? Yes Yes Retrieve the data starting Issue a Normal Write from the lowest byte Command (opcode=61) to write the accessed register page value into SPI Page Register (0xFF) Done Task Abort

Figure 37: Fast Read Operation

Example: Read from 1000BASE-T Control register (Page 10h, Offset 12h).

- 1. Issue a Normal Read command (opcode = 0x60) to check the SPIF bit in the SPI Status register (0xFE).
  - Assert SS while SCK is high idle state
  - Clock in a Normal Read Command Byte: 0 1 1 0 0 0 0 (opcode = 0x60)
  - Clock in the SPI Status register address (0xFE)
  - Clock in the accessed register page value: 0 0 0 0 0 0 0 0 (SPIF bit 7=0)
  - Deassert SS while SCK is high idle state

Figure 38: Normal Read Mode to Check the SPIF Bit of SPI Status Register



- 2. Issue a Normal Write command (opcode = 0x61) and write the accessed register page value of 0x10 in to SPI Page Reigster(0xFF) —this step is required only if previous read/write was not to/from Page 10h.
  - · Assert SS while SCK is high idle state
  - Clock in a Fast Read Command Byte: 0 11 0 0 0 0 1 (opcode = 0x61)
  - Clock in offset of Page register (0xFF)
  - Clock in the accessed register page value: 0 0 0 1 0 0 0 0 (Page register: 0x10)
  - Deassert SS while SCK is high idle state

Figure 39: Fast Read Mode to Setup New Page Value



- 3. Issue a Fast Read command (opcode = 0x10), followed by the Address of the accessed register (0x12), check for a read completion by checking the RACK bit in the SPI Status register, and finally clock out the read data.
  - · Assert SS while SCK is high idle state
  - Clock in a Fast Read Command Byte: 0 0 0 1 0 0 0 0 (opcode = 0x10)
  - Clock in the Address of accessed register (0x12)
  - Clock out Bytes Until Bit 0 or Bit 1 = 1:0000001 (RACK bit 0=1)

- Clock out first data byte: 0 0 0 0 0 0 0 0 (Byte 0: Bit 7 to Bit 0)
- Clock out next data (in this case, last) byte: 0 0 0 0 1 1 1 0 (Byte 1: Bit 15 to Bit 8)
- [Continue if more bytes]
- Deassert SS while SCK is high idle state

Figure 40: Fast Read to Read the Register





**Note:** There is an errata on the RACK output timing in Fast Read mode. The RACK (bit 0) must be sampled prior to toggling the clock to shift out the bit 0.

#### **Normal Write Operation**

Normal Write operation consists of 3 transactions (three SS operations)

- 1. Issue a Normal Read Command (opcode = 0x60) to poll the SPIF bit in the SPI Status register (0xFE) to determine the operation can start.
- 2. Issue a Normal Write command (opcode = 0x61) to setup the accessed register page value into the page register (0xFF).
- **3.** Issue a Normal Write command (opcode = 0x61) to setup the accessed register address value, followed by the write content starting from a lower byte.

The Normal Write Mode process is described in the following paragraphs with a flowchart followed by a step by step description.



**Note:** The RoboSwitch does not support Fast Write Mode.



**Figure 41: Normal Write Operation** 

Example: 0x1600h is written to 1000BASE-T Control register (Page 0x10, Offset 0x12).

- 1. Issue a Normal Read command (opcode = 0x60) to check the SPIF bit in the SPI Status register (0xFE).
  - Assert SS while SCK is high idle state
  - Clock in a Normal Read Command Byte: 0 1 1 0 0 0 0 (opcode = 0x60)
  - Clock in the SPI Status register address (0xFE)
  - Clock in the accessed register page value,: 0 0 0 0 0 0 0 0 (SPIF bit 7=0)

• Deassert SS while SCK is high idle state

Figure 42: Normal Read Mode to Check the SPIF Bit of SPI Status Register



- 2. Issue a Normal Write command (opcode = 0x61) and write the accessed register page value of 0x10 into SPI Page register (0xFF)—this step is required only if previous read/write was not from/to Page 0x10.
  - Assert SS while SCK is high idle state
  - Clock in a Normal Write Command Byte: 0 1 1 0 0 0 0 1 (opcode = 0x61)
  - Clock in offset of Page register (0xFF)
  - Clock in 1 byte of the accessed register page value (Page register 0x10)
  - Deassert SS while SCK is high idle state

Figure 43: Normal Write to Setup the Register Page Value



- 3. Issue a Normal Write command (opcode = 0x61) and write the Address of the accessed register followed by the write content starting from a lower byte.
- Assert SS while SCK is high idle state
  - Clock in a Normal Write Command Byte: 0 1 1 0 0 0 0 1 (opcode = 0x61)
  - Clock in Offset of Address of accessed register (0x12)
  - Clock in lower data byte first: 0 0 0 0 0 0 0 0 (Byte 0: Bit 7 to Bit 0)
  - Clock in upper data byte next: 0 0 0 1 0 1 1 0 (Byte 1: Bit 15 to Bit 8)
  - [Continue if more bytes]

• Deassert SS while SCK is high idle state

Figure 44: Normal Write to Write the Register Address Followed by Written Data



### **EEPROM Interface**

The BCM53115M can be connected via the serial interface to a low-cost external serial EEPROM, enabling it to download register-programming instructions during power-on initialization. For each programming instruction fetched from the EEPROM, the instruction executes immediately and affects the register file.

During the chip-initialization phase, the data is sequentially read-in from the EEPROM after the internal memory has been cleared. The first data read-in is the HEADER and it matches a predefined magic code. In the case where the HEADER data does not match the instruction fetch, the process stops, and the EEPROM controller treats it as if no EEPROM exists. If the magic code matches, the fetch instruction process continues until it reaches the instruction length defined in the HEADER.

Due to the different access cycles of different capacity EEPROMs, the strap pins EEPROM\_TYPE[1:0] are used to support the various EEPROM devices according to Table 29.

Table 29: EEPROM\_TYPE[1:0] Settings

| EEPROM_TYPE[1:0] | EEPROM |
|------------------|--------|
| 00               | 93C46  |
| 01               | 93C56  |
| 10               | 93C66  |
| 11               | 93C86  |

Figure 45: Serial EEPROM Connection



#### **EEPROM Format**

The EEPROM should be configured to x16 word format. The header contains key and length information as shown in Table 30. The actual data stored in the EEPROM is byte-swapped as shown in Table 31.

- Upper 5 bits are magic code 15h, which indicates that valid data follows.
- Bit 10 is for speed indication. A 0 means normal speed. A 1 indicates speedup. The default is 0.
- Lower 10 bits indicate the total length of all entries. For example:
  - 93C46 up to 64 words
  - 93C56 up to 128 words
  - 93C66 up to 256 words
  - 93C86 up to 1024 words

Table 30: EEPROM Header Format

| Bits [15:11}    | Bit 10 | Bits [9:0]         |
|-----------------|--------|--------------------|
| Magic code, 15h | Speed  | Total entry number |
|                 |        | 93C46: 0 ~ 63      |
|                 |        | 93C56: 0 ~ 127     |
|                 |        | 93C66: 0 ~ 255     |
|                 |        | 93C86: 0 ~ 1023    |

**Table 31: EEPROM Contents** 

| Bits [7:0]         | Bits [15:11]    | Bit 10 | Bits [9:8]         |
|--------------------|-----------------|--------|--------------------|
| Total entry number | Magic code, 15h | Speed  | Total entry number |

Figure 46 shows an EEPROM programming example.

15 7 6 5 Write 00 A890 101010001 0 000000 Page:10'h Offset:30'h Data:013C'h Page:11'h Offset:30'h Data:013C'h 01 FF01 FF 01 02 MC: 101010101 TOTAL ENTRY NUM: 08 'h 0010 S:0 (Normal) 10 00 03 3001 30 01 Data Entry Num . # 01 Address FF'h (Page) 04 013C 3C 01 Page # 00'h Page # 10'h 05 FF 01 FF01 Offset 30'h Data Entry Num . # 01 00 11 06 0011 Data 01'h Data 3C'h 01 30 07 3001 Address FF'h (Page) Data Entry Num . # 01 01 3C 013C 80 Page # 00'h Page # 11'h Offset 30'h Data Entry Num . # 01 Data 01'h Data 3C'h 3F EEPROM Serial Stream: 90 A8 01 FF 10 00 01 30 3C 01 01 FF 11 00 01 30 3C 01

Figure 46: EEPROM Programming Example

# **MDC/MDIO** Interface

The BCM53115M offers an MDC/MDIO interface for accessing the switch registers as well as the PHY registers. An external management entity can access the switch registers through this interface when the SPI interface is not used. (i.e., when the SPI clock is in idle mode.) The switch registers are accessed through the Pseudo PHY interface, and the PHY registers are accessed directly by using PHY addresses.

An external PHY can be connected to the GMII interface of the IMP port and Port 5. Through the SPI interface, by accessing the Page 88h and Page 85h, the external PHY MII registers can be accessed. The actual PHY address can be assigned through the "MDIO IMP PORT Address Register (Page 00h: Address 78h)" on page 190 and "MDIO WAN Port Address Register (Page 00h: Address 75h)" on page 190.



**Note:** The PHY registers are not accessible through the Pseudo PHY operation.

## **MDC/MDIO Interface Register Programming**

The BCM53115M are designed to be fully compliant with the MII clause of the IEEE 802.3u Ethernet specification. The MDC pin of the BCM53115M sources a 2.5 MHz clock. Serial bidirectional data transmitted via the MDIO pin is synchronized with the MDC clock. Each MII read or write instruction is initiated by the BCM53115M and contains the following:

- **Preamble (PRE)**. To signal the beginning of an MII instruction after reset, at least 32 consecutive 1-bits must be written to the MDIO pin. A preamble of 32 1-bits is required only for the first read or write following reset. A preamble of fewer than 32 1-bits causes the remainder of the instruction to be ignored.
- Start of Frame (ST). A 01 pattern indicates that the start of the instruction follows.
- Operation Code (OP). A read instruction is indicated by 10, while a write instruction is indicated by 01.
- PHY Address (PHYAD). A 5-bit PHY address follows, with the MSB transmitted first. The PHY address allows a single MDIO bus to access multiple PHY chips.
- Register Address (REGAD). A 5-bit register address follows, with the MSB transmitted first.
- Turnaround (TA). The next bit times are used to avoid contention on the MDIO pin when a read operation is performed. When a write operation is being performed, 10 must be sent by the BCM53115M chip during these two bit times. When a read operation is being performed, the MDIO pin of the BCM53115M must be put in a high-impedance state during these bit times. The external PHY drives the MDIO pin to 0 during the second bit time.
- **Data.** The last 16 bits of the Instruction are the actual data bits. During a write operation, these bits are written to the MDIO pin with the most significant bit (MSB) transmitted first by the BCM53115M. During a read operation, the data bits are driven by the external PHY with the MSB transmitted first.

#### Pseudo-PHY

The MDC/MDIO can be used by an external management entity to read/write register values internal to the BCM53115M. This mode offers an alternative programming interface to the chip. The BCM53115M operate in slave mode with a PHY address of 30d. The following figures show the register setup flow chart for accessing the registers via the MDC/MDIO interface.

Reg 0 IEEE Reserved Reg 15 Page Number Reserved Α Reg 16 Register Address Reserved ΟP Reg 17 Access Status Reg 18 Reserved Access register bits [15:0] Reg 24 Access register bits [31:16] Reg 25 Access register bits [47:32] Reg 26 Access register bits [63:48] Reg 27 Reserved Reg 31

Figure 47: Pseudo-PHY MII Register Definitions

Figure 48: Pseudo-PHY MII Register 16: Register Set Access Control Bit Definition





**Note:** The bit 0 (MDC/MDIO Access Enable) in register 16 should be released (set to 0) after a transaction is completed. This allows the SPI interface to access the switch register if required.

Figure 49: Pseudo-PHY MII Register 17: Register Set Read/Write Control Bit Definition



Figure 50: Pseudo-PHY MII Register 18: Register Access Status Bit Definition







#### Figure 52: Pseudo-PHY MII Register 25: Access Register Bit Definition



Figure 53: Pseudo-PHY MII Register 26: Access Register Bit Definition



Figure 54: Pseudo-PHY MII Register 27: Access Register Bit Definition



Write MII register 16: Set bit 0 as 1 Set Page Number to bits [15:8] Write MII register 17: Set Operation Code as 10 Set register address to bits [15:8] Read MII register 17: No Check op\_code = 00? Yes Read MII register 24: for Access register bits [15:0] Read MII register 25: for Access register bits [31:16] Read MII register 26: for Access register bits [47:32] Read MII register 27: for Access register bits [63:48] No New Page Access? Yes

Figure 55: Read Access to the Register Set via the Pseudo-PHY (PHYAD = 11110) MDC/MDIO Path

Write MII register 16: Set bit 0 as 1 Set Page Number to bits [15:8] Write MII register 24: for Access register bits [15:0] Write MII register 25: for Access register bits [31:16] Write MII register 26: for Access register bits [47:32] Read MII register 27: for Access register bits [63:48] Write MII register 17: Set Operation Code as 01 Set register address to bits [15:8] Read MII register 17: No Check op\_code = 00? Yes No New Page Access? Yes

Figure 56: Write Access to the Register Set via the Pseudo-PHY (PHYAD = 11110) MDC/MDIO Path

BCM53115M Data Sheet LED Interfaces

Table 32 summarizes the complete management frame format.

Table 32: MII Management Frame Format

| Operation | PRE | ST | OP | PHYAD | REGAD | TA       | Data       | Direction                           |
|-----------|-----|----|----|-------|-------|----------|------------|-------------------------------------|
| Read      | 1 1 | 01 | 10 | AAAA  | RRRRR | ZZ<br>Z0 | Z Z<br>D D | Driven by master<br>Driven by slave |
| Write     | 1 1 | 01 | 01 | AAAAA | RRRRR | 10       | D D        | Driven to master                    |

See "MDC/MDIO Interface" on page 136 for more information regarding the timing requirements.

## **LED Interfaces**

The BCM53115M provides flexible visibility per-port status of various functions. The LED Interface offers an option to display different functions for each port given the number of LED bits available. The BCM53115M provides a total of 20 LED pins. In a 5-port switch application, these are dedicated as four LED pins per port as shown in Table 33 on page 143. If one or more ports are not used in an application and are disabled via LED Enable Map register (Page 00h: Address 16h), and no more than four LED pins are to be used per port, the locations of the pins for the enabled ports are the same as if all five ports were used, with four pins reserved per port, regardless of whether the port is enabled.

For example, if port 4, port 3, and port 2 LED displays are disabled (value of register page 00h, address 16h = 0003), port 0 and port 1 LED display are still from LED pins LED16~19 (port 0), LED12~15 (port 1), just as if all five ports were used. If port 1 and port 0 LED displays are disabled (value of register page 00h, address 16h = 001C), port 2, port 3, and port 4 are still from LED pins LED8~11 (port 2), LED4~7 (port 3), and LED0~3 (port 4), also just as if all five ports were used.

To set up the LED interface, configure strap pins LED\_MODE[1:0] or select the desired display the functions in the LED Function 0 Control register/LED Function 1 Control register. The per-port LED display is fixed with four functions.

- To configure the strap pins, set the predefined functions to be displayed by setting the strap pins LED\_MODE[1:0]. The predefined functions are described in "Signal Type Definitions" on page 147. Perport LED display is fixed four functions and occupy four LED pins.
- To configure LED display function in the two LED Function Control registers, assign each port to one of the "LED Function 0 Control Register (Page 00h: Address 10h)" on page 180 and "LED Function 1 Control Register (Page 00h: Address 12h)" on page 181 by enabling the bits in the "LED Function Map Register (Page 00h: Address 14h–15h)" on page 181. The LED interface shifts out the status of the selected functions for ports enabled in the "LED Enable Map Register (Page 00h: Address 16h–17h)" on page 182.

Only four or less than four functions can be selected, and the per-port LED display occupies four LED pins (fixed four functions). For example, if LED display function via "LED Function 1 Control Register (Page 00h: Address 12h)" on page 181 is configured and the value is set to 0324h (four LED functions) or 0320h (three LED functions), the per-port LED display has four fixed functions and occupies four LED pins per port, port 4 (LED0~3), port 3 (LED4~7), ....port 0 (LED16~19).

BCM53115M Data Sheet LED Interfaces

The status of enabled ports is sent out from a higher port number to the lowest port number. The output order that is in the shift out is from LED[0], LED[1], LED[2],.....LED[19]. The output port order for LED is from high port number to low port number, and the output bit order within the port LED is form MSB to LSB.

The LED MODE MAP 0 and 1 (Page 00h: Address 18h, and 1Ah) can be set to select:

- LED to blinking,
- · LED on, or
- LED auto mode.

Bit 7, LED\_EN, of the "LED Refresh Register (Page 00h: Address 0Fh)" on page 179 is default enabled. When this bit 7 is enabled, the LED display of each port status is normal and truly reflects each port link up/link down status. If bit 7 is disabled, the LED status is latched in its current state.

LED signals are active low, and for the dual function LEDs, LNK, DPX, and Speed state are active low. The ACT (activity) indicator is indicated by blinking.

Table 33: LED Output Pins Per Port

| Port   | LED Output Pins |
|--------|-----------------|
| Port 4 | LED [0:3]       |
| Port 3 | LED [4:7]       |
| Port 2 | LED [8:11]      |
| Port 1 | LED [12:15]     |
| Port 0 | LED [16: 19]    |



**Note:** The BCM53115 device may display a short (~1 mS) LED blink during power up. The behavior can be eliminated by either connecting a NC pin (pin U14 for BCM53115KFB, pin AA18 for BCM53115IPB) to ground or connecting ACT\_LOOP\_DETECT pin (pin F09 for BCM53115KFB, pin D08 for BCM53115IPB) to 3.3V if loop detection function is not used. Refer to the BCM53115 errata sheet (53115-ES40x-R) for more details.

Figure 57 shows the LED Interface register structure.

BCM53115M Data Sheet LED Interfaces



Figure 57: LED Interface Register Structure Diagram

The BCM53115M offer two LED Interfaces, parallel LED interface and serial interface. As shown in Figure 58 on page 145, the source of LED status stream is the same for both interfaces; the status bit stream is based on the programmed register settings. The Parallel LED Interface provides all the shifting and storing of the status internally, so that it does not require any external shift registers, but it requires more I/O pins to be connected on the part.

The Serial LED Interface is being output through two pins (LEDDATA, LEDCLK). It saves the number of I/O pins, but it requires the user to design in the external shift registers. The serial LED interface provides the LED display of port 0 to port 5.

BCM53115M Data Sheet LED Interfaces

LED I/O Block
LED Control Block
LED[3]

LED[3]

LED[3]

LED[31]

Figure 58: LED Interface Block Diagram

Dual LED is used for displaying more than one status using one LED cell. By packing two different colors LED into one holder, dual LED can display more than two states in one cell. Figure 59 shows a typical dual LED usage. Green LED is to display LNKG/ACT status, while Yellow LED is to display LNKF/ACT status.



Figure 59: Dual LED Usage Example

# **Section 5: Hardware Signal Definition Table**

## **I/O Signal Types**

The following conventions are used to identify the I/O types shown in Table 34. The I/O pin type is useful in referencing the DC-pin characteristics.

Table 34: I/O Signal Type Definitions

| Abbreviation        | Description                 |
|---------------------|-----------------------------|
| XYZ                 | Active low signal           |
| 3T                  | 3.3V tolerant               |
| A                   | Analog pin type             |
| В                   | Bias pin type               |
| CS                  | Continuously sampled        |
| D                   | Digital pin type            |
| DNC                 | Do not connect              |
| GND                 | Ground                      |
| I                   | Input                       |
| 1/0                 | Bidirectional               |
| IPU                 | Input with internal pull-up |
| $\overline{O_{3S}}$ | Tristated Signal            |
| $\overline{O_{DO}}$ | Open-drain output           |
| 0                   | Output                      |
| PD                  | Internal pull-down          |
| SOR                 | Sample on reset             |
| PWR                 | Power pin supply            |
| PU                  | Internal pull-up            |
| XT                  | Crystal pin type            |

# **Signal Descriptions**

Table 35: Signal Type Definitions

| Signal Name      | Туре        | Description                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Interface |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD0_0+/-        | IA/OA       | Transmit/Receive Pairs. In TRD [pair number]_[port number]± 1000BASE-T mode, differential data from the media is transmitted and received on all four signal pairs. In auto-negotiation and 10BASE-T and 100BASE-TX modes, the BCM53115M normally transmits on TRD[0]_[port number]± and receives on TRD[1]_{port number}±. Auto-MDIX operation can reverse the pairs TRD[0]_{4:0}± and TRD[1]_{4:0}± |
| TRD1_0+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD2_0+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD3_0+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD0_1+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD1_1+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD2_1+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD3_1+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD0_2+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD1_2+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD2_2+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD3_2+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD0_3+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD1_3+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD2_3+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD3_3+/-        | <del></del> |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD0_4+/-        | <del></del> |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD1_4+/-        | <del></del> |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD2_4+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| TRD3_4+/-        |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| Clock/Reset      |             |                                                                                                                                                                                                                                                                                                                                                                                                       |
| RESET            | IPU         | Hardware Reset Input. Active low Schmitt-triggered input. Resets the BCM53115M.                                                                                                                                                                                                                                                                                                                       |
| XTALI            | IXT         | 25 MHz Crystal Oscillator Input/Output. A continuous 25 MHz                                                                                                                                                                                                                                                                                                                                           |
| XTALO            | ОХТ         | reference clock must be supplied to the BCM53115M by connecting a 25 MHz crystal between these two pins or by driving XTALI with an external 25 MHz oscillator clock. When using a crystal, connect a loading capacitor from each pin to GND. When using an oscillator, leave XTALO unconnected. The maximum XTALI input voltage is 3.3V.                                                             |
| OSC_XTAL_SEL     | IPD         | Oscillator/Crystal Selection.                                                                                                                                                                                                                                                                                                                                                                         |
|                  |             | 1= External clock source using oscillator.                                                                                                                                                                                                                                                                                                                                                            |
|                  |             | 0= External clock source using crystal.                                                                                                                                                                                                                                                                                                                                                               |

Table 35: Signal Type Definitions (Cont.)

| Signal Name   | Туре | Description                                                                                                                                                                                                                                                                                          |
|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMP Interface |      |                                                                                                                                                                                                                                                                                                      |
| IMP_TXCLK     | I/O  | MII Transmit Clock. This is an input pin in MII mode, or GMII mode but speed is 100Mbps/10Mbps. It synchronizes the TXD[3:0] and connects to the PHY Entity TXC. In 100 Mbps mode, this is 25 MHz, and in 10 Mbps mode, this is 2.5 MHz.                                                             |
|               |      | RvMII Receive Clock. This is an output pin in RvMII mode. It synchronizes the TXD[3:0] in RvMII mode and connects to the MAC/Management Entity RXC. In 100 Mbps mode, this is 25 MHz, and in 10 Mbps mode, this is 2.5 MHz. This output pin has an internal $25\Omega$ -series termination resistor. |
|               |      | This clock is not use in the other conditions.                                                                                                                                                                                                                                                       |
| IMP_TXD[3:0]  | 0    | GMII Transmit Data Output (first nibble). Data bits TXD[3:0] are clocked on the rising edge of TXCLK.                                                                                                                                                                                                |
|               |      | RGMII Transmit Data Output. For 1000 Mbps operation, data bits TXD[3:0] are clocked on the rising edge of TXCLK, and data bits TXD[7:4] are clocked on the falling edge of TXCLK. For 10 Mbps and 100 Mbps, data bits TXD[3:0] are clocked on the rising edge of TXCLK.                              |
|               |      | RvMII Receive Data Output. Clocked on the rising edge of TXCLK and connected to the RXD pins of the external MAC/Management entity.                                                                                                                                                                  |
|               |      | MII Transmit Data Output. Clocked on the rising edge of TXCLK supplied by MAC/Management entity.                                                                                                                                                                                                     |
|               |      | These output pins have internal 25 $\Omega$ -series termination resistor.                                                                                                                                                                                                                            |
| IMP_TXD[7:4]  | 0    | GMII Transmit Data Output (second nibble). Data bits [7:4] are clocked on the rising edge of TXCLK. These output pins have internal $25\Omega$ -series termination resistor.                                                                                                                         |
| IMP_TXEN      | 0    | GMII/MII Transmit Enable. Active high. TXEN indicates the data on the TXD pins are encoded and transmitted.                                                                                                                                                                                          |
|               |      | RGMII Transmit Control. On the rising edge of TXCLK, TXEN indicates that a transmit frame is in progress, and the data present on the TXD[3:0] output pins is valid. On the falling edge of TXCLK, TXEN is a derivative of GMII mode TXEN and TXER signals.                                          |
|               |      | RvMII Receive Data Valid. Active high. Connected to RXDV pin of MAC/Management entity. Indicates that a receive frame is in progress, and the data present on the TXD[3:0] output pins is valid.                                                                                                     |
|               |      | This output pin has an internal 25 $\Omega$ -series termination resistor.                                                                                                                                                                                                                            |
| IMP_TXER      | 0    | GMII/MII Transmit Error. Active high. Asserting TXER when TXEN is high indicates a transmission error. TXER is also used to indicate Carrier Extension when operating in half-duplex mode. This output pin has an internal $25\Omega$ -series termination resistor.                                  |

Table 35: Signal Type Definitions (Cont.)

| Signal Name  | Туре | Description                                                                                                                                                                                                                                                        |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMP_RXCLK    | 1    | GMII Receive Clock. 125 MHz for 1000 Mbps operation.                                                                                                                                                                                                               |
|              |      | RGMII Receive Clock. 125 MHz for 1000 Mbps operation, 25 MHz for 100 Mbps operation, and 2.5 MHz for 10 Mbps operation. Data bits RXD[3:0] are clocked in on the rising edge of the RXCLK, and data bits RXD[7:4] are clocked in on the falling edge of the RXCLK. |
|              |      | MII Receive Clock. 25 MHz for 100 Mbps operation, and 2.5 MHz for 10 Mbps operation.                                                                                                                                                                               |
|              | 0    | RvMII Transmit Clock. Synchronizes the RXD[3:0] in RvMII mode and connects to the MAC/Management entity TXC. 25 MHz for 100 Mbps mode, and 2.5 MHz for 10 Mbps mode. This output pin has an internal $25\Omega$ -series termination resistor.                      |
| IMP_RXD[3:0] | I    | GMII Receive Data Inputs (first nibble). Data bits RXD[3:0] are clocked on the rising edge of RXCLK.                                                                                                                                                               |
|              |      | RGMII Receive Data Inputs. For 1000 Mbps operation, data bits RXD[3:0] are clocked-out on the rising edge of RXCLK, and data bits RXD[7:4] are clocked on the falling edge of RXCLK. In 10 Mbps and 100 Mbps modes, data bits                                      |
|              |      | RXD[3:0] are clocked on the rising edge of RXCLK.                                                                                                                                                                                                                  |
|              |      | RvMII Transmit Data Inputs. Clocked on the rising edge of RXCLK and connected to the TXD pins of the external MAC/Management entity.  MII Receive Data Input. Data bits RXD[3:0] are clocked on the rising                                                         |
|              |      | edge of RXCLK.                                                                                                                                                                                                                                                     |
| IMP_RXD[7:4] | I    | GMII Receive Data Inputs (second nibble). Data bits RXD[7:4] are clocked out on the rising edge of RXCLK.                                                                                                                                                          |
| IMP_RXDV     | I    | GMII/MII Receive Data Valid. Active high. RXDV indicates that a receive frame is in progress, and the data present on the RXD output pins is valid.                                                                                                                |
|              |      | RGMII Receive Data Valid. Functional equivalent of GMII RXDV on the rising edge of RXCLK and functional equivalent of a logical derivative of GMII RXDV and RXER on the falling edge of RXCLK.                                                                     |
|              |      | RvMII Transmit Enable. Active high. Indicates the data on the RXD[3:0] pins are encoded and transmitted. Connects to the TXEN of the external MAC/Management entity.                                                                                               |
| IMP_RXER     | I    | GMII/MII Receive Error. Indicates an error during the receive frame.                                                                                                                                                                                               |
| IMP_CRS      | I    | Carrier Sense. Active-high, indicates traffic on link                                                                                                                                                                                                              |
| IMP_COL      | I    | Collision Detect. In half-duplex mode, active-high input indicates that a collision has occurred. In full-duplex mode, COL remains low. COL is an asynchronous input signal.                                                                                       |

Table 35: Signal Type Definitions (Cont.)

| Signal Name | Туре | Description                                                                                                                                                                                                                                                           |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMP_GTX_CLK | 0    | GMII Transmit Clock. This clock is driven to synchronize the transmit data in 1000 Mbps speed in GMII mode.                                                                                                                                                           |
|             |      | RGMII Transmit Clock. This clock is driven to synchronize the transmit data in RGMII mode(125 MHz for 1000 Mbps operation, 25 MHz for 100 Mbps operation, and 2.5 MHz for 10 Mbps operation). In RGMII mode, both edges of the clock are used to align with TXD[3:0]. |
|             |      | IMP_GTX_CLK is used in RGMII and 1000 Mbps speed in GMII mode.                                                                                                                                                                                                        |
|             |      | IMP_TXCLK is used for MII mode, and 10/100 Mbps speed in GMII mode. This output pin has an internal 25 $\Omega$ -series termination resistor.                                                                                                                         |

Table 35: Signal Type Definitions (Cont.)

| Signal Name                                                            | Туре | Description                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WAN Interface of Port 5, GMII_CTRL= 1 (GMII/RGMII/RvMII/MII interface) |      |                                                                                                                                                                                                                                                                                                                                                                         |
| GMII_GTXCLK                                                            | 0    | GMII Transmit Clock. This clock is driven to synchronize the transmit data in 1000 Mbps speed in GMII mode.                                                                                                                                                                                                                                                             |
|                                                                        |      | RGMII Transmit Clock. This clock is driven to synchronize the transmit data in RGMII mode(125 MHz for 1000 Mbps operation, 25 MHz for 100 Mbps operation, and 2.5 MHz for 10 Mbps operation). In RGMII mode, both edges of the clock are used to align with TXD[3:0].                                                                                                   |
|                                                                        |      | GMII_GTXCLK is used in RGMII and 1000 Mbps speed in GMII mode.                                                                                                                                                                                                                                                                                                          |
|                                                                        |      | GMII_TXCLK is used for MII mode, and 10/100 Mbps speed in GMII mode. This output pin has an internal 25 $\Omega$ -series termination resistor                                                                                                                                                                                                                           |
| GMII_TXCLK                                                             | I/O  | MII Transmit Clock. This is an input pin in MII mode, or GMII mode but speed is 100Mbps/10Mbps. It synchronizes the TXD[3:0] and connects to the PHY Entity TXC. In 100 Mbps mode, this is 25 MHz, and in 10 Mbps mode, this is 2.5 MHz.                                                                                                                                |
|                                                                        |      | RvMII Receive Clock. This is an output pin in RvMII mode. It synchronizes the TXD[3:0] in RvMII mode and connects to the MAC/Management Entity RXC. In 100 Mbps mode, this is 25 MHz, and in 10 Mbps mode, this is 2.5 MHz. This output pin has an internal $25\Omega$ -series termination resistor.                                                                    |
|                                                                        |      | This clock is not uses in the other conditions.                                                                                                                                                                                                                                                                                                                         |
| GMII_TXEN                                                              | 0    | GMII/MII Transmit Enable. Active high. TXEN indicates the data on the TXD pins are encoded and transmitted. RGMII Transmit Control. On the rising edge of TXCLK, TXEN indicates that a transmit frame is in progress, and the data present on the TXD[3:0] output pins is valid. On the falling edge of TXCLK, TXEN is a derivative of GMII mode TXEN and TXER signals. |
|                                                                        |      | RvMII Receive Data Valid. Active high. Connected to RXDV pin of MAC/Management entity. Indicates that a receive frame is in progress, and the data present on the TXD[3:0] output pins is valid. This output pin has an internal $25\Omega$ -series termination resistor.                                                                                               |
| GMII_TXER                                                              | 0    | GMII/MII Transmit Error. Active high. Asserting TXER when TXEN is high indicates a transmission error. TXER is also used to indicate Carrier Extension when operating in half-duplex mode. This output pin has an internal $25\Omega$ -series termination resistor.                                                                                                     |
| GMII_TXD[3:0]                                                          | 0    | GMII Transmit Data Output (first nibble). Data bits TXD[3:0] are clocked on the rising edge of TXCLK.                                                                                                                                                                                                                                                                   |
|                                                                        |      | RGMII Transmit Data Output. For 1000 Mbps operation, data bits TXD[3:0] are clocked on the rising edge of TXCLK, and data bits TXD[7:4] are clocked on the falling edge of TXCLK. For 10 Mbps and 100 Mbps, data bits TXD[3:0] are clocked on the rising edge of TXCLK.                                                                                                 |
|                                                                        |      | RvMII Receive Data Output. Clocked on the rising edge of TXCLK and connected to the RXD pins of the external MAC/Management entity.                                                                                                                                                                                                                                     |
|                                                                        |      | MII Transmit Data Output. Clocked on the rising edge of TXCLK supplied by MAC/Management entity.                                                                                                                                                                                                                                                                        |
|                                                                        |      | These output pins have internal 25 $\Omega$ -series termination resistor.                                                                                                                                                                                                                                                                                               |

Table 35: Signal Type Definitions (Cont.)

| Signal Name   | Туре | Description                                                                                                                                                                                                                                                        |
|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GMII_TXD[7:4] | 0    | GMII Transmit Data Output (second nibble). Data bits [7:4] are                                                                                                                                                                                                     |
|               |      | clocked on the rising edge of TXCLK. These output pins have internal 25 $\!\Omega$ -series termination resistor.                                                                                                                                                   |
| GMII_CRS      | I    | Carrier Sense. Active-high, indicates traffic on link                                                                                                                                                                                                              |
| GMII_COL      | I    | Collision Detect. In half-duplex mode, active-high input indicates that a collision has occurred. In full-duplex mode, COL remains low. COL is an asynchronous input signal.                                                                                       |
| GMII_RXCLK    | I    | GMII Receive Clock. 125 MHz for 1000 Mbps operation.                                                                                                                                                                                                               |
|               |      | RGMII Receive Clock. 125 MHz for 1000 Mbps operation, 25 MHz for 100 Mbps operation, and 2.5 MHz for 10 Mbps operation. Data bits RXD[3:0] are clocked in on the rising edge of the RXCLK, and data bits RXD[7:4] are clocked in on the falling edge of the RXCLK. |
|               |      | MII Receive Clock. 25 MHz for 100 Mbps operation, and 2.5 MHz for 10 Mbps operation.                                                                                                                                                                               |
|               | 0    | RvMII Transmit Clock. Synchronizes the RXD[3:0] in RvMII mode and connects to the MAC/Management entity TXC. 25 MHz for 100 Mbps mode, and 2.5 MHz for 10 Mbps mode. This output pin has an internal $25\Omega$ -series termination resistor.                      |
| GMII_RXDV     | I    | GMII/MII Receive Data Valid. Active high. RXDV indicates that a receive frame is in progress, and the data present on the RXD output pins is valid.                                                                                                                |
|               |      | RGMII Receive Data Valid. Functional equivalent of GMII RXDV on<br>the rising edge of RXCLK and functional equivalent of a logical<br>derivative of GMII RXDV and RXER on the falling edge of RXCLK.                                                               |
|               |      | RvMII Transmit Enable. Active high. Indicates the data on the RXD[3:0] pins are encoded and transmitted. Connects to the TXEN of the external MAC/Management entity.                                                                                               |
| GMII_RXER     | ı    | GMII/MII Receive Error. Indicates an error during the receive frame.                                                                                                                                                                                               |
| GMII_RXD[3:0] | I    | GMII Receive Data Inputs (first nibble). Data bits RXD[3:0] are clocked on the rising edge of RXCLK.                                                                                                                                                               |
|               |      | RGMII Receive Data Inputs. For 1000 Mbps operation, data bits RXD[3:0] are clocked-out on the rising edge of RXCLK, and data bits RXD[7:4] are clocked on the falling edge of RXCLK. In 10 Mbps and 100 Mbps modes, data bits                                      |
|               |      | RXD[3:0] are clocked on the rising edge of RXCLK.                                                                                                                                                                                                                  |
|               |      | RvMII Transmit Data Inputs. Clocked on the rising edge of RXCLK and connected to the TXD pins of the external MAC/Management entity.                                                                                                                               |
|               |      | MII Receive Data Input. Data bits RXD[3:0] are clocked on the rising edge of RXCLK.                                                                                                                                                                                |
| GMII_RXD[7:4] | I    | GMII Receive Data Intputs (second nibble). Data bits RXD[7:4] are clocked out on the rising edge of RXCLK.                                                                                                                                                         |

Table 35: Signal Type Definitions (Cont.)

| Signal Name | Туре        | Description                                      |
|-------------|-------------|--------------------------------------------------|
| SGRX-       | IA/OA       | Serial Transmit/Receive Pairs.                   |
| SGRX+       | <del></del> | Differential serial input and output data pairs. |
| SGTX-       | <del></del> |                                                  |
| SGTX+       | <del></del> |                                                  |
| SD          | IPU         | Serial signal detection.                         |

Table 35: Signal Type Definitions (Cont.)

| Signal Name        | Туре     | Description                                                                                                                                                                                                                                                                                                            |
|--------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDC/MDIO Interface |          |                                                                                                                                                                                                                                                                                                                        |
| MDIO               | I/OPD    | Management Data I/O. In master mode, this serial input/output data signal is used to read from and write to the MII registers of the external transceivers. In slave mode, it is used by an external entity to read/write to the switch registers via the Pseudo-PHY. See the MDC/MDIO interface for more information. |
| MDC                | I/OPD    | Management Data Clock. In master mode, this 2.5 MHz clock sourced by BCM53115M to the external PHY device. In slave mode, it is sourced by an external entity.                                                                                                                                                         |
| Test Interface     |          |                                                                                                                                                                                                                                                                                                                        |
| тск                | IPU      | JTAG Test Clock Input. Clock Input used to synchronize JTAG control and data transfers. If unused, may be left unconnected.                                                                                                                                                                                            |
| TDI                | IPU      | JTAG Test Data Input. Serial data input to the JTAG TAP Controller. Sampled on the rising edge of TCK. If unused, may be left unconnected. Shared with MOSI.                                                                                                                                                           |
| TDO                | 0        | JTAG Test Data Output                                                                                                                                                                                                                                                                                                  |
| TMS                | IPU      | JTAG Mode Select Input                                                                                                                                                                                                                                                                                                 |
| TRST               | IPU      | JTAG Test Reset                                                                                                                                                                                                                                                                                                        |
|                    |          | Active low. Resets the JTAG controller. This signal must be pulled low during normal operation.                                                                                                                                                                                                                        |
| Configuration Pins |          |                                                                                                                                                                                                                                                                                                                        |
| BC_SUPP_EN         | IPD, SOR | Broadcast Suppression Enable                                                                                                                                                                                                                                                                                           |
|                    |          | 0=Disable rate-based broadcast suppression.                                                                                                                                                                                                                                                                            |
|                    |          | 1=Enable rate-based broadcast suppression.                                                                                                                                                                                                                                                                             |
|                    |          | See "Rate Control" on page 51 for more information.                                                                                                                                                                                                                                                                    |
| CLK_FREQ1          | IPD, SOR | System Clock Selection                                                                                                                                                                                                                                                                                                 |
| CLK_FREQ0          | IPU. SOR | Determines rate of system clock.                                                                                                                                                                                                                                                                                       |
| _ `                | •        | 00=83 MHz                                                                                                                                                                                                                                                                                                              |
|                    |          | 01=91 MHZ (normal operation)                                                                                                                                                                                                                                                                                           |
|                    |          | 10=100 MHz                                                                                                                                                                                                                                                                                                             |
|                    |          | 11=111 MHz                                                                                                                                                                                                                                                                                                             |
| CPU_EEPROM_SEL     | IPU, SOR | CPU or EEPROM Interface Selection                                                                                                                                                                                                                                                                                      |
|                    |          | CPU_EEPROM_SEL=0: Enable EEPROM interface.                                                                                                                                                                                                                                                                             |
|                    |          | CPU_EEPROM_SEL=1: Enable SPI Interface, The SPI interface has to be enabled (CPU_EEPROM_SEL=1) for Pseudo-PHY accesses through the MDC/MDIO Interface.                                                                                                                                                                 |
|                    |          | See "Programming Interfaces" on page 118 for more information.                                                                                                                                                                                                                                                         |
| ENFDXFLOW          | IPU, SOR | Enable Automatic Full-Duplex Flow Control.                                                                                                                                                                                                                                                                             |
|                    |          | In combination with the results of auto-negotiation, sets the flow control mode. See "Flow Control" on page 92 for more information.                                                                                                                                                                                   |

Table 35: Signal Type Definitions (Cont.)

|                  |                            | s. signal type bejinitions (cont.)                                                                                                                                                                                                                                                     |
|------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name      | Туре                       | Description                                                                                                                                                                                                                                                                            |
| ENHDXFLOW        | IPU, SOR                   | Enable Automatic Backpressure. When this pin is pulled high, it enables half-duplex backpressure flow control when a port is configured to half-duplex.                                                                                                                                |
|                  |                            | See "Flow Control" on page 92 for more information.                                                                                                                                                                                                                                    |
| EEPROM_TYPE[1:0] | IPD, SOR                   | Extended EEPROM Interface Selection.  EEPROM_TYPE[1:0] = 00: Supports 93C46 EEPROM  EEPROM_TYPE[1:0] = 01: Supports 93C56 EEPROM  EEPROM_TYPE[1:0] = 10: Supports 93C66 EEPROM  EEPROM_TYPE[1:0] = 11: Supports 93C86 EEPROM  See "EEPROM Interface" on page 133 for more information. |
| HW_FWDG_EN       | IPD, SOR                   | Forwarding Enable. Active high. If this pin is pulled low at power-up, frame forwarding is disabled.                                                                                                                                                                                   |
| DIS_IMP          | IPD, SOR                   | Disables IMP port                                                                                                                                                                                                                                                                      |
|                  |                            | 0 = Enable IMP port                                                                                                                                                                                                                                                                    |
|                  |                            | 1 = Disable IMP port, and external pull-up resister is required                                                                                                                                                                                                                        |
| LED MODE[1:0]    | Bit 0:                     | LED MODE                                                                                                                                                                                                                                                                               |
|                  | IPD, Bit<br>1: IPU,<br>SOR | Users can select predefined functions to be displayed for each port by setting the bits accordingly. By default, LED_function_map register points to the LED Function 1 Control register settings (page 00h, address 14h).                                                             |
|                  |                            | When LED MODE[1:0] = 00                                                                                                                                                                                                                                                                |
|                  |                            | Default setting for LED Function 0 Control register (page 00h, address 10h)SPD100M                                                                                                                                                                                                     |
|                  |                            | LNK/ACT                                                                                                                                                                                                                                                                                |
|                  |                            | PHYLED4                                                                                                                                                                                                                                                                                |
|                  |                            | Default setting for LED Function 1 Control register (page 00h, address 12h)                                                                                                                                                                                                            |
|                  |                            | SPD1G (LSB)                                                                                                                                                                                                                                                                            |
|                  |                            | SPD100M                                                                                                                                                                                                                                                                                |
|                  |                            | LNK/ACT                                                                                                                                                                                                                                                                                |
|                  |                            | PHYLED4 (MSB)                                                                                                                                                                                                                                                                          |
|                  |                            | When LED MODE[1:0] = 01  Default setting for LED Function 0 Control register (page 00h, address 10h) 100M/ACT  10M/ACT                                                                                                                                                                 |
|                  |                            | DPX/COL                                                                                                                                                                                                                                                                                |
|                  |                            | PHYLED4                                                                                                                                                                                                                                                                                |
|                  |                            | Default setting for LED Function 1 Control register (page 00h, address 12h)                                                                                                                                                                                                            |
|                  |                            | 1G/ACT                                                                                                                                                                                                                                                                                 |
|                  |                            | 10/100M/ACT                                                                                                                                                                                                                                                                            |
|                  |                            | DPX/COL                                                                                                                                                                                                                                                                                |
|                  |                            | PHYLED4                                                                                                                                                                                                                                                                                |
|                  |                            |                                                                                                                                                                                                                                                                                        |

Table 35: Signal Type Definitions (Cont.)

| Control register (page 00h,     |
|---------------------------------|
| Control register (page 00h,     |
|                                 |
|                                 |
|                                 |
| Control register (page 00h,     |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
| Control register (page 00h,     |
|                                 |
|                                 |
| Control register (page 00h,     |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
| the IMP port based on the value |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
|                                 |
| Rx                              |
|                                 |
|                                 |
| •                               |

Table 35: Signal Type Definitions (Cont.)

| Signal Name            | Туре        | Description                                                                                                                                                          |
|------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMP_PAUSE_CAP_TX       | IPU         | Enable IMP port pause capable in Tx                                                                                                                                  |
|                        |             | 0 = Disable Pause capable                                                                                                                                            |
|                        |             | 1 = Enable Pause capable                                                                                                                                             |
| IMP_RXC_DELAY          | IPD, SOR    | RXCLK Clock Timing Delay. Active high. This pin enables the RXCLK to data-sampling timing delay. See "RGMII Interface Timing" on page 366 for more information.      |
| IMP_TXC_DELAY          | IPD, SOR    | TXCLK Clock Timing Delay. Active high. This pin enables the TXCLK to data timing delay in RGMII mode. See "RGMII Interface Timing" on page 366 for more information. |
| IMP_VOL_SEL[1:0]       | IPD         | IMP interface voltage control. RGMII must be set to 01 for 2.5V; GMII/MII/RvMII bust be set to 00 for 3.3V.                                                          |
|                        |             | 00: 3.3V                                                                                                                                                             |
|                        |             | 01: 2.5V                                                                                                                                                             |
|                        |             | 10: Reserved                                                                                                                                                         |
|                        |             | 11: Reserved                                                                                                                                                         |
| IMP_DUMB_FWDG_EN       | IPD,SOR     | IMP port in blocking state for unmanaged mode.                                                                                                                       |
|                        |             | 0 = Blocking for dumb mode                                                                                                                                           |
|                        |             | 1 = Forwarding for dumb mode                                                                                                                                         |
|                        |             | When this pin is pulled up, the IMP port is not in management mode, the IMP port is in a regular port.                                                               |
| EN_CLK25_OUT/CLK25_OUT | OPD,SO<br>R | Enable CLK25 Out and CLK_25 output. En_CLK25_Out is a strap pin function.                                                                                            |
|                        |             | 0 = Disable clock out                                                                                                                                                |
|                        |             | 1 = Enable clock out                                                                                                                                                 |
| EN_CLK50_OUT/CLK50_OUT | OPD,SO<br>R | Enable CLK50 Out and CLK_50 output. En_CLK50_Out is a strap pin function.                                                                                            |
|                        |             | 0 = Disable clock out                                                                                                                                                |
|                        |             | 1 = Enable clock out                                                                                                                                                 |
| ACT_LOOP_DET           | IPD         | Loop detection feature activation                                                                                                                                    |
| LOOP_DET_EN            | IPD,SOR     | Enable loop detection mode                                                                                                                                           |
| LOOP_IMP_SEL           | IPD,SOR     | Exclude IMP port in Loop Detection function.                                                                                                                         |
|                        |             | 0 = Exclude IMP port from loop detection function                                                                                                                    |
|                        |             | 1 = Include IMP port in loop detection function                                                                                                                      |
| LOOP_DETECTED          | OPD         | Loop Found. This signal is to indicate there is a loop detected in the local network connection.                                                                     |
| GMII_CTRL              | IPD,SOR     | Strap Pin for WAN interface control of port 5                                                                                                                        |
| _                      |             | 0 = SGMII/SerDes interface                                                                                                                                           |
|                        |             | 1 = GMII/RGMII/RvMII/MII interface                                                                                                                                   |
|                        |             |                                                                                                                                                                      |

Table 35: Signal Type Definitions (Cont.)

| Signal Name            | Туре               | Description                                                                                                                                                                                                   |
|------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GMII_MODE[1:0]         | Bit 0:             | Strap Pin for WAN interface mode of port 5                                                                                                                                                                    |
|                        | IPU, Bit<br>1: IPU | 00 = RGMII                                                                                                                                                                                                    |
|                        | 1. 11 0            | 01 = MII                                                                                                                                                                                                      |
|                        |                    | 10 = RvMII                                                                                                                                                                                                    |
|                        |                    | 11 = GMII                                                                                                                                                                                                     |
| GMII_RXC_DELAY         | IPD, SOR           | RXCLK Clock Timing Delay. Active high. This pin enables the RXCLK output delay.                                                                                                                               |
|                        |                    | Only use in RGMII Interface of Port 5,GMII_CTRL= 1, GMII_MODE[1:0]=00                                                                                                                                         |
| GMII_TXC_DELAY         | IPD, SOR           | GTXCLK Clock Timing Delay. Active high. This pin enables the GTXCLK input delay.                                                                                                                              |
|                        |                    | Only use in RGMII Interface of Port 5,GMII_CTRL= 1, GMII_MODE[1:0]=00                                                                                                                                         |
| GMII_VOL_SEL[1:0]      | IPD                | WAN interface Port 5 voltage control when GMII_CTRL=1. RGMII must be set to 01 for 2.5V; GMII/MII/RvMII must be set to 00 for 3.3V.                                                                           |
|                        |                    | 00: 3.3V                                                                                                                                                                                                      |
|                        |                    | 01: 2.5V                                                                                                                                                                                                      |
|                        |                    | 10: Reserved                                                                                                                                                                                                  |
|                        |                    | 11: Reserved                                                                                                                                                                                                  |
| LED Interface          |                    |                                                                                                                                                                                                               |
| LED{19:0}              | 0                  | Parallel LED Indicators.                                                                                                                                                                                      |
|                        |                    | LED{19:0}: 5 ports x 4 LEDs = 20 (exclude IMP)                                                                                                                                                                |
| LEDCLK                 | OPD                | LED Shift Clock. This clock is periodically active to enable LEDDATA to shift into external registers.                                                                                                        |
| LEDDATA                | OPD                | Serial LED Data Output. Serial LED data for all ports is shifted out when LEDCLK is active. LEDMODE[1:0] pins set the serial data content. See the LED interface for a functional description of this signal. |
| Programming Interfaces |                    |                                                                                                                                                                                                               |
| SCK                    | IPD<br>OPD         | SPI Serial Clock. The clock input to the BCM53115M SPI interface is supplied by the SPI master, which supports up to 2 MHz, and is enabled if CPU_EPROM_SEL is high during power-on reset.                    |
|                        |                    | EEPROM Serial Clock. The clock output to an external EEPROM device, and is enabled if CPU_EPROM_SEL is low during power-on reset.                                                                             |
|                        |                    | See the programming interfaces for more information.                                                                                                                                                          |
| SS/CS                  | IPU<br>OPU         | SPI Slave Select. Active low signal which enables an SPI interface read or write operation. Enable if CPU_EPROM_SEL is high during power-on reset.                                                            |
|                        |                    | EEPROM Chip Select. Active high control signal that enables a read operation from an external EEPROM device. Enable if                                                                                        |
|                        |                    | CPU_EPROM_SEL is low during power-on reset.                                                                                                                                                                   |
|                        |                    | See the programming interfaces for more information.                                                                                                                                                          |

Table 35: Signal Type Definitions (Cont.)

| Signal Name      | Туре           | Description                                                                                                                                                                                                                                                                          |
|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOSI/DI          | IPD, 3T<br>OPD | SPI Master-Out/Slave-in. Input signal which receives control and address information for the SPI interface, as well as serial data during write operations. Enabled if CPU_EPROM_SEL is high during power-on reset.  EEPROM Data In. Serial data input to an external EEPROM device. |
|                  |                | Enabled if CPU_EPROM_SEL is low during power-on reset.  See the programming interfaces for more information.                                                                                                                                                                         |
| MISO/DO          | OPD<br>IPD     | SPI Master-In/Slave-Out. Output signal which transmits serial data during an SPI interface read operations. Enabled if CPU_EPROM_SEL is high during power-on reset.                                                                                                                  |
|                  |                | EEPROM Data Out. Serial data output to an external EEPROM device. Enable if CPU_EPROM_SEL is low during power-on reset.                                                                                                                                                              |
|                  |                | See the programming interfaces for more information.                                                                                                                                                                                                                                 |
| Interrupt Pin    |                |                                                                                                                                                                                                                                                                                      |
| INT              | O3S            | Link Status Change interrupt                                                                                                                                                                                                                                                         |
|                  |                | If the interrupt is enabled, this pin asserted low when link status change occurs.                                                                                                                                                                                                   |
|                  |                | This pin will be tri-state after reading Link Status Register (Page 01h: Address 2h).                                                                                                                                                                                                |
| Bias             |                |                                                                                                                                                                                                                                                                                      |
| GPHY1_RDAC       | Bias           | A 1.24 k $\Omega$ resistor to GND is required.                                                                                                                                                                                                                                       |
| GPHY2_RDAC       | Bias           | A 1.24 $k\Omega$ resistor to GND is required.                                                                                                                                                                                                                                        |
| Power Interfaces |                |                                                                                                                                                                                                                                                                                      |
| AVDDH            | _              | 3.3V Analog IO power                                                                                                                                                                                                                                                                 |
| AVDDL            | _              | 1.2V Analog core power                                                                                                                                                                                                                                                               |
| DVDD             | _              | 1.2V digital core power                                                                                                                                                                                                                                                              |
| OVDD             | _              | Power for GMII/RGMII/MII/RvMII of IMP, depends on IMP_VOL_SEL[1:0] configuration.                                                                                                                                                                                                    |
|                  |                | 3.3V if IMP_VOL_SEL[1:0] =00                                                                                                                                                                                                                                                         |
| 0/1003           |                | 2.5V if IMP_VOL_SEL[1:0] =01                                                                                                                                                                                                                                                         |
| OVDD2            | _              | 3.3V digital IO power                                                                                                                                                                                                                                                                |
| OVDD3            | _              | Power for WAN interface Port 5 depends on GMII_VOL_SEL[1:0]configuration.                                                                                                                                                                                                            |
|                  |                | 3.3V if GMII_VOL_SEL[1:0] =00                                                                                                                                                                                                                                                        |
|                  |                | 2.5V if GMII_VOL_SEL[1:0] =01                                                                                                                                                                                                                                                        |
| GPHY1_BAVDD      | _              | 3.3V Analog power                                                                                                                                                                                                                                                                    |
| GPHY2_BAVDD      | _              | 3.3V Analog power                                                                                                                                                                                                                                                                    |
| PLL_AVDD         | _              | 1.2V Analog power                                                                                                                                                                                                                                                                    |
| GPHY1_PLLVDD     | _              | 1.2V Analog power                                                                                                                                                                                                                                                                    |
| GPHY2_PLLVDD     | _              | 1.2V Analog power                                                                                                                                                                                                                                                                    |

Table 35: Signal Type Definitions (Cont.)

| Signal Name  | Туре | Description                                    |
|--------------|------|------------------------------------------------|
| GMII_VOL_REF | -    | Port 5 WAN interface reference power           |
|              |      | Connect this pin to ground                     |
| IMP_VOL_REF  | _    | IMP Interface reference power                  |
|              |      | Connect this pin to ground                     |
| SDVDD        | _    | 1.2V Analog power                              |
| SD_PLLAVDD   | _    | 1.2V Analog power                              |
| SD_PLLAVDD33 | _    | 3.3V Analog power for XTAL_AVDD (XTALI, XTALO) |
| AVSS         | _    | Shared digital ground                          |
| DVSS         | -    | Shared digital ground                          |
| PLL_AVSS     | _    | Shared analog ground                           |
| SDVSS        | _    | Shared digital ground                          |
| SD_PLLAVSS   | _    | Shared digital ground                          |
| No Connect   |      |                                                |
| NC           | _    | -                                              |

BCM53115M Data Sheet Pin Assignment

# **Section 6: Pin Assignment**

# BCM53115MKFB Pin List by Signal Name

Table 36: BCM53115MKFB Pin List by Signal Name

| Signal          | Ball | Signal         | Ball | Signal | Ball | Signal | Ва  |
|-----------------|------|----------------|------|--------|------|--------|-----|
| ACT_LOOP_DETECT | F9   | AVSS           | V18  | DVSS   | F15  | DVSS   | K5  |
| AVDDH           | D1   | AVSS           | W3   | DVSS   | G5   | DVSS   | К6  |
| AVDDH           | F4   | AVSS           | W18  | DVSS   | G6   | DVSS   | K7  |
| AVDDH           | H4   | AVSS           | Y3   | DVSS   | G7   | DVSS   | К8  |
| AVDDH           | K4   | BC_SUPP_EN     | V10  | DVSS   | G8   | DVSS   | К9  |
| AVDDH           | R4   | CLK_FREQ0      | U5   | DVSS   | G11  | DVSS   | K10 |
| AVDDH           | R17  | CLK_FREQ1      | T6   | DVSS   | G12  | DVSS   | K1: |
| AVDDH           | T16  | CPU_EEPROM_SEL | W10  | DVSS   | G13  | DVSS   | K12 |
| AVDDH           | T18  | DIS_IMP        | V5   | DVSS   | G14  | DVSS   | K13 |
| AVDDH           | U4   | DVDD           | D20  | DVSS   | G15  | DVSS   | K14 |
| AVDDH           | W4   | DVDD           | E6   | DVSS   | G16  | DVSS   | K15 |
| AVDDH           | Y18  | DVDD           | E14  | DVSS   | G18  | DVSS   | K18 |
| AVDDL           | E4   | DVDD           | E15  | DVSS   | H5   | DVSS   | L5  |
| AVDDL           | G4   | DVDD           | E16  | DVSS   | H6   | DVSS   | L6  |
| AVDDL           | J4   | DVDD           | F5   | DVSS   | H7   | DVSS   | L7  |
| AVDDL           | T4   | DVDD           | F7   | DVSS   | Н8   | DVSS   | L8  |
| AVDDL           | T17  | DVDD           | F11  | DVSS   | Н9   | DVSS   | L9  |
| AVDDL           | U18  | DVDD           | F12  | DVSS   | H10  | DVSS   | L10 |
| AVDDL           | V4   | DVDD           | F13  | DVSS   | H11  | DVSS   | L11 |
| AVDDL           | Y4   | DVDD           | G9   | DVSS   | H12  | DVSS   | L12 |
| AVSS            | D2   | DVDD           | H16  | DVSS   | H13  | DVSS   | L13 |
| AVSS            | E3   | DVDD           | L18  | DVSS   | H14  | DVSS   | L14 |
| AVSS            | F3   | DVDD           | R10  | DVSS   | H15  | DVSS   | L15 |
| AVSS            | G3   | DVDD           | R12  | DVSS   | J5   | DVSS   | L16 |
| AVSS            | Н3   | DVDD           | T8   | DVSS   | J6   | DVSS   | M5  |
| AVSS            | J3   | DVDD           | Y6   | DVSS   | J7   | DVSS   | M6  |
| AVSS            | К3   | DVSS           | В3   | DVSS   | 18   | DVSS   | M7  |
| AVSS            | L3   | DVSS           | B5   | DVSS   | 19   | DVSS   | M8  |
| AVSS            | M3   | DVSS           | В7   | DVSS   | J10  | DVSS   | M9  |
| AVSS            | N3   | DVSS           | B12  | DVSS   | J11  | DVSS   | M1  |
| AVSS            | Р3   | DVSS           | C15  | DVSS   | J12  | DVSS   | M1  |
| AVSS            | R3   | DVSS           | E19  | DVSS   | J13  | DVSS   | M1  |
| AVSS            | T3   | DVSS           | F6   | DVSS   | J14  | DVSS   | M1  |
| AVSS            | U3   | DVSS           | F8   | DVSS   | J15  | DVSS   | M1  |
| AVSS            | V3   | DVSS           | F14  | DVSS   | J16  | DVSS   | M1  |

| Signal                     | Ball |
|----------------------------|------|
| DVSS                       | N5   |
| DVSS                       | N6   |
| DVSS                       | N7   |
| DVSS                       | N8   |
| DVSS                       | N9   |
| DVSS                       | N10  |
| DVSS                       | N11  |
| DVSS                       | N12  |
| DVSS                       | N13  |
| DVSS                       | N14  |
| DVSS                       | N15  |
| DVSS                       | P5   |
| DVSS                       | P6   |
| DVSS                       | P7   |
| DVSS                       | P8   |
| DVSS                       | P9   |
| DVSS                       | P10  |
| DVSS                       | P11  |
| DVSS                       | P12  |
| DVSS                       | P13  |
| DVSS                       | P14  |
| DVSS                       | P15  |
| DVSS                       | R5   |
| DVSS                       | R7   |
| DVSS                       | R8   |
| DVSS                       | R9   |
| DVSS                       | R11  |
| DVSS                       | R13  |
| DVSS                       | R14  |
| DVSS                       | T5   |
| DVSS                       | U10  |
| DVSS                       | U12  |
| DVSS                       | U15  |
| DVSS                       | V6   |
| DVSS                       | Y10  |
| DVSS                       | Y12  |
| EEPROM_TYPE0               | U6   |
| EEPROM_TYPE1               | W6   |
| EN_CLK25_OUT/<br>CLK25_OUT | U13  |
| EN_CLK50_OUT/<br>CLK50_OUT | Y13  |
| ENFDXFLOW                  | W8   |
| ENHDXFLOW                  | Y9   |
| -                          |      |

| Signal         | Ball |
|----------------|------|
| GMII_COL       | G17  |
| GMII_CRS       | J17  |
| GMII_CTRL      | Y8   |
| GMII_GTXCLK    | F19  |
| GMII_MODE0     | V14  |
| GMII_MODE1     | V15  |
| GMII_RXC_DELAY | V16  |
| GMII_RXCLK     | G20  |
| GMII_RXD0      | J20  |
| GMII_RXD1      | J19  |
| GMII_RXD2      | J18  |
| GMII_RXD3      | H20  |
| GMII_RXD4      | H19  |
| GMII_RXD5      | H18  |
| GMII_RXD6      | H17  |
| GMII_RXD7      | G19  |
| GMII_RXDV      | L17  |
| GMII_RXER      | K17  |
| GMII_TXC_DELAY | T15  |
| GMII_TXCLK     | F18  |
| GMII_TXD0      | C17  |
| GMII_TXD1      | D17  |
| GMII_TXD2      | E17  |
| GMII_TXD3      | C18  |
| GMII_TXD4      | D18  |
| GMII_TXD5      | B19  |
| GMII_TXD6      | C19  |
| GMII_TXD7      | D19  |
| GMII_TXEN      | C20  |
| GMII_TXER      | B20  |
| GMII_VOL_REF   | F16  |
| GMII_VOL_SEL0  | W14  |
| GMII_VOL_SEL1  | V13  |
| GPHY1_BVDD     | N4   |
| GPHY1_PLLVDD   | M4   |
| GPHY1_RDAC     | P4   |
| GPHY2_BVDD     | W17  |
| GPHY2_PLLVDD   | V17  |
| GPHY2_RDAC     | Y17  |
| HW_FWDG_EN     | U8   |
| IMP_COL        | D3   |
| IMP_CRS        | D4   |

| Signal               | Ball |
|----------------------|------|
| IMP_DUMB_FWDG_<br>EN | U7   |
| IMP_DUPLEX           | B10  |
| IMP_GTXCLK           | C5   |
| IMP_LINK             | E9   |
| IMP_MODE0            | Y14  |
| IMP_MODE1            | T13  |
| IMP_PAUSECAP_RX      | D13  |
| IMP_PAUSECAP_TX      | C10  |
| IMP_RXC_DELAY        | U11  |
| IMP_RXCLK            | B4   |
| IMP_RXD0             | C3   |
| IMP_RXD1             | A3   |
| IMP_RXD2             | C2   |
| IMP_RXD3             | A2   |
| IMP_RXD4             | B2   |
| IMP_RXD5             | A1   |
| IMP_RXD6             | C1   |
| IMP_RXD7             | B1   |
| IMP_RXDV             | A4   |
| IMP_RXER             | E5   |
| IMP_SPD_SEL0         | A11  |
| IMP_SPD_SEL1         | A12  |
| IMP_TXC_DELAY        | T12  |
| IMP_TXCLK            | В6   |
| IMP_TXD0             | A6   |
| IMP_TXD1             | A7   |
| IMP_TXD2             | B8   |
| IMP_TXD3             | C7   |
| IMP_TXD4             | A8   |
| IMP_TXD5             | A9   |
| IMP_TXD6             | В9   |
| IMP_TXD7             | A10  |
| IMP_TXEN             | A5   |
| IMP_TXER             | D6   |
| IMP_VOL_REF          | E7   |
| IMP_VOL_SEL0         | T14  |
| IMP_VOL_SEL1         | R15  |
| INT                  | C9   |
| LED0                 | D7   |
| LED1                 | D8   |
| LED10                | C16  |
| LED11                | A15  |
|                      |      |

| Signal        | Ball |
|---------------|------|
| LED12         | D12  |
| LED13         | C12  |
| LED14         | C13  |
| LED15         | B13  |
| LED16         | D15  |
| LED17         | B15  |
| LED18         | D14  |
| LED19         | C14  |
| LED2          | D9   |
| LED3          | A13  |
| LED4          | A14  |
| LED5          | D10  |
| LED6          | E11  |
| LED7          | D11  |
| LED8          | B11  |
| LED9          | B14  |
| LEDCLK        | A19  |
| LEDDATA       | A20  |
| LEDMODE0      | W5   |
| LEDMODE1      | Y5   |
| LOOP_DET_EN   | Y15  |
| LOOP_DETECTED | E10  |
| LOOP_IMP_SEL  | W15  |
| MDC           | A16  |
| MDIO          | B16  |
| MISO          | B17  |
| MOSI          | A18  |
| NC            | T11  |
| NC            | G10  |
| NC            | K16  |
| NC            | L4   |
| NC            | N16  |
| NC            | R6   |
| NC            | T7   |
| NC            | Т9   |
| NC            | T10  |
| NC            | U9   |
| NC            | U14  |
| NC            | U16  |
| NC            | U17  |
| NC            | V7   |
| NC            | W9   |
| NC            | W16  |

| Signal       | Ball | Signal     | Ball |
|--------------|------|------------|------|
| OSC_XTAL_SEL | Y16  | SS         | B18  |
| OVDD2        | F10  | TCK        | V12  |
| OVDD         | C4   | TDI        | W11  |
| OVDD         | C6   | TDO        | Y11  |
| OVDD         | C8   | TMS        | W12  |
| OVDD         | D5   | TRD[0]-{0} | E2   |
| OVDD2        | C11  | TRD[0]-{1} | J2   |
| OVDD2        | E8   | TRD[0]-{2} | N2   |
| OVDD2        | E12  | TRD[0]-{3} | U2   |
| OVDD2        | E13  | TRD[0]-{4} | Y19  |
| OVDD2        | R16  | TRD[0]+{0} | E1   |
| OVDD2        | V8   | TRD[0]+{1} | J1   |
| OVDD2        | V11  | TRD[0]+{2} | N1   |
| OVDD2        | W7   | TRD[0]+{3} | U1   |
| OVDD2        | W13  | TRD[0]+{4} | Y20  |
| OVDD3        | E18  | TRD[1]-{0} | F2   |
| OVDD3        | E20  | TRD[1]-{1} | K2   |
| OVDD3        | F17  | TRD[1]-{2} | P2   |
| OVDD3        | F20  | TRD[1]-{3} | V2   |
| PLL_AVDD     | M17  | TRD[1]-{4} | W19  |
| PLL_AVDD     | P17  | TRD[1]+{0} | F1   |
| PLL_AVSS     | N17  | TRD[1]+{1} | K1   |
| RESET        | Y7   | TRD[1]+{2} | P1   |
| SCK          | A17  | TRD[1]+{3} | V1   |
| SD           | D16  | TRD[1]+{4} | W20  |
| SD_PLLAVDD   | K19  | TRD[2]-{0} | G2   |
| SD_PLLAVDD   | M16  | TRD[2]-{1} | L2   |
| SD_PLLAVDD33 | M18  | TRD[2]-{2} | R2   |
| SD_PLLAVSS   | K20  | TRD[2]-{3} | W2   |
| SD_PLLAVSS   | P16  | TRD[2]-{4} | V19  |
| SDVDD        | M19  | TRD[2]+{0} | G1   |
| SDVDD        | P19  | TRD[2]+{1} | L1   |
| SDVDD        | T19  | TRD[2]+{2} | R1   |
| SDVSS        | M20  | TRD[2]+{3} | W1   |
| SDVSS        | N18  | TRD[2]+{4} | V20  |
| SDVSS        | P18  | TRD[3]-{0} | H2   |
| SDVSS        | P20  | TRD[3]-{1} | M2   |
| SDVSS        | R18  | TRD[3]-{2} | T2   |
| SDVSS        | T20  | TRD[3]-{3} | Y2   |
| SGRX-        | R19  | TRD[3]-{4} | U19  |
| SGRX+        | R20  | TRD[3]+{0} | H1   |
| SGTX-        | N19  | TRD[3]+{1} | M1   |
| SGTX+        | N20  | TRD[3]+{2} | T1   |

| Signal     | Ball |
|------------|------|
| TRD[3]+{3} | Y1   |
| TRD[3]+{4} | U20  |
| TRST       | V9   |
| XTALI      | L19  |
| XTALO      | L20  |

# BCM53115MKFB Pin List by Ball Number

Table 37: BCM53115MKFB Pin List by Ball Number

| Ball | Signal       | Ball | Signal          | Ball | Signal        | Ball       | Signal          |
|------|--------------|------|-----------------|------|---------------|------------|-----------------|
| A1   | IMP_RXD5     | B9   | IMP_TXD6        | D8   | LED1          | F7         | DVDD            |
| A10  | IMP_TXD7     | C1   | IMP_RXD6        | D9   | LED2          | F8         | DVSS            |
| A11  | IMP_SPD_SEL0 | C10  | IMP_PAUSECAP_TX | E1   | TRD[0]+{0}    | F9         | ACT_LOOP_DETECT |
| A12  | IMP_SPD_SEL1 | C11  | OVDD2           | E10  | LOOP_DETECTED | G1         | TRD[2]+{0}      |
| A13  | LED3         | C12  | LED13           | E11  | LED6          | G10        | NC              |
| A14  | LED4         | C13  | LED14           | E12  | OVDD2         | G11        | DVSS            |
| A15  | LED11        | C14  | LED19           | E13  | OVDD2         | G12        | DVSS            |
| A16  | MDC          | C15  | DVSS            | E14  | DVDD          | G13        | DVSS            |
| A17  | SCK          | C16  | LED10           | E15  | DVDD          | G14        | DVSS            |
| A18  | MOSI         | C17  | GMII_TXD0       | E16  | DVDD          | G15        | DVSS            |
| A19  | LEDCLK       | C18  | GMII_TXD3       | E17  | GMII_TXD2     | G16        | DVSS            |
| A2   | IMP_RXD3     | C19  | GMII_TXD6       | E18  | OVDD3         | G17        | GMII_COL        |
| A20  | LEDDATA      | C2   | IMP_RXD2        | E19  | DVSS          | G18        | DVSS            |
| A3   | IMP_RXD1     | C20  | GMII_TXEN       | E2   | TRD[0]-{0}    | G19        | GMII_RXD7       |
| A4   | IMP_RXDV     | C3   | IMP_RXD0        | E20  | OVDD3         | G2         | TRD[2]-{0}      |
| A5   | IMP_TXEN     | C4   | OVDD            | E3   | AVSS          | G20        | GMII_RXCLK      |
| A6   | IMP_TXD0     | C5   | IMP_GTXCLK      | E4   | AVDDL         | G3         | AVSS            |
| A7   | IMP_TXD1     | C6   | OVDD            | E5   | IMP_RXER      | G4         | AVDDL           |
| A8   | IMP_TXD4     | C7   | IMP_TXD3        | E6   | DVDD          | G5         | DVSS            |
| A9   | IMP_TXD5     | C8   | OVDD            | E7   | IMP_VOL_REF   | G6         | DVSS            |
| B1   | IMP_RXD7     | C9   | INT             | E8   | OVDD2         | <b>G</b> 7 | DVSS            |
| B10  | IMP_DUPLEX   | D1   | AVDDH           | E9   | IMP_LINK      | G8         | DVSS            |
| B11  | LED8         | D10  | LED5            | F1   | TRD[1]+{0}    | <b>G</b> 9 | DVDD            |
| B12  | DVSS         | D11  | LED7            | F10  | OVDD2         | H1         | TRD[3]+{0}      |
| B13  | LED15        | D12  | LED12           | F11  | DVDD          | H10        | DVSS            |
| B14  | LED9         | D13  | IMP_PAUSECAP_RX | F12  | DVDD          | H11        | DVSS            |
| B15  | LED17        | D14  | LED18           | F13  | DVDD          | H12        | DVSS            |
| B16  | MDIO         | D15  | LED16           | F14  | DVSS          | H13        | DVSS            |
| B17  | MISO         | D16  | SD              | F15  | DVSS          | H14        | DVSS            |
| B18  | SS           | D17  | GMII_TXD1       | F16  | GMII_VOL_REF  | H15        | DVSS            |
| B19  | GMII_TXD5    | D18  | GMII_TXD4       | F17  | OVDD3         | H16        | DVDD            |
| B2   | IMP_RXD4     | D19  | GMII_TXD7       | F18  | GMII_TXCLK    | H17        | GMII_RXD6       |
| B20  | GMII_TXER    | D2   | AVSS            | F19  | GMII_GTXCLK   | H18        | GMII_RXD5       |
| В3   | DVSS         | D20  | DVDD            | F2   | TRD[1]-{0}    | H19        | GMII_RXD4       |
| B4   | IMP_RXCLK    | D3   | IMP_COL         | F20  | OVDD3         | H2         | TRD[3]-{0}      |
| B5   | DVSS         | D4   | IMP_CRS         | F3   | AVSS          | H20        | GMII_RXD3       |
| B6   | IMP_TXCLK    | D5   | OVDD            | F4   | AVDDH         | H3         | AVSS            |
| B7   | DVSS         | D6   | IMP_TXER        | F5   | DVDD          | H4         | AVDDH           |
| B8   | IMP_TXD2     | D7   | LED0            | F6   | DVSS          | H5         | DVSS            |

| Ball | Signal     | Ball | Signal       | Ball | Signal     | Ball | Signal         |
|------|------------|------|--------------|------|------------|------|----------------|
| H6   | DVSS       | K9   | DVSS         | N11  | DVSS       | R14  | DVSS           |
| H7   | DVSS       | L1   | TRD[2]+{1}   | N12  | DVSS       | R15  | IMP_VOL_SEL1   |
| Н8   | DVSS       | L10  | DVSS         | N13  | DVSS       | R16  | OVDD2          |
| H9   | DVSS       | L11  | DVSS         | N14  | DVSS       | R17  | AVDDH          |
| J1   | TRD[0]+{1} | L12  | DVSS         | N15  | DVSS       | R18  | SDVSS          |
| J10  | DVSS       | L13  | DVSS         | N16  | NC         | R19  | SGRX-          |
| J11  | DVSS       | L14  | DVSS         | N17  | PLL_AVSS   | R2   | TRD[2]-{2}     |
| J12  | DVSS       | L15  | DVSS         | N18  | SDVSS      | R20  | SGRX+          |
| J13  | DVSS       | L16  | DVSS         | N19  | SGTX-      | R3   | AVSS           |
| J14  | DVSS       | L17  | GMII_RXDV    | N2   | TRD[0]-{2} | R4   | AVDDH          |
| J15  | DVSS       | L18  | DVDD         | N20  | SGTX+      | R5   | DVSS           |
| J16  | DVSS       | L19  | XTALI        | N3   | AVSS       | R6   | NC             |
| J17  | GMII_CRS   | L2   | TRD[2]-{1}   | N4   | GPHY1_BVDD | R7   | DVSS           |
| J18  | GMII_RXD2  | L20  | XTALO        | N5   | DVSS       | R8   | DVSS           |
| J19  | GMII_RXD1  | L3   | AVSS         | N6   | DVSS       | R9   | DVSS           |
| J2   | TRD[0]-{1} | L4   | NC           | N7   | DVSS       | T1   | TRD[3]+{2}     |
| J20  | GMII_RXD0  | L5   | DVSS         | N8   | DVSS       | T10  | NC             |
| J3   | AVSS       | L6   | DVSS         | N9   | DVSS       | T11  | NC             |
| J4   | AVDDL      | L7   | DVSS         | P1   | TRD[1]+{2} | T12  | IMP_TXC_DELAY  |
| J5   | DVSS       | L8   | DVSS         | P10  | DVSS       | T13  | IMP_MODE1      |
| J6   | DVSS       | L9   | DVSS         | P11  | DVSS       | T14  | IMP_VOL_SEL0   |
| J7   | DVSS       | M1   | TRD[3]+{1}   | P12  | DVSS       | T15  | GMII_TXC_DELAY |
| J8   | DVSS       | M10  | DVSS         | P13  | DVSS       | T16  | AVDDH          |
| J9   | DVSS       | M11  | DVSS         | P14  | DVSS       | T17  | AVDDL          |
| K1   | TRD[1]+{1} | M12  | DVSS         | P15  | DVSS       | T18  | AVDDH          |
| K10  | DVSS       | M13  | DVSS         | P16  | SD_PLLAVSS | T19  | SDVDD          |
| K11  | DVSS       | M14  | DVSS         | P17  | PLL_AVDD   | T2   | TRD[3]-{2}     |
| K12  | DVSS       | M15  | DVSS         | P18  | SDVSS      | T20  | SDVSS          |
| K13  | DVSS       | M16  | SD_PLLAVDD   | P19  | SDVDD      | T3   | AVSS           |
| K14  | DVSS       | M17  | PLL_AVDD     | P2   | TRD[1]-{2} | T4   | AVDDL          |
| K15  | DVSS       | M18  | SD_PLLAVDD33 | P20  | SDVSS      | T5   | DVSS           |
| K16  | NC         | M19  | SDVDD        | P3   | AVSS       | T6   | CLK_FREQ1      |
| K17  | GMII_RXER  | M2   | TRD[3]-{1}   | P4   | GPHY1_RDAC | T7   | NC             |
| K18  | DVSS       | M20  | SDVSS        | P5   | DVSS       | T8   | DVDD           |
| K19  | SD_PLLAVDD | M3   | AVSS         | P6   | DVSS       | T9   | NC             |
| K2   | TRD[1]-{1} | M4   | GPHY1_PLLVDD | P7   | DVSS       | U1   | TRD[0]+{3}     |
| K20  | SD_PLLAVSS | M5   | DVSS         | P8   | DVSS       | U10  | DVSS           |
| К3   | AVSS       | M6   | DVSS         | P9   | DVSS       | U11  | IMP_RXC_DELAY  |
| K4   | AVDDH      | M7   | DVSS         | R1   | TRD[2]+{2} | U12  | DVSS           |
| K5   | DVSS       | M8   | DVSS         | R10  | DVDD       | U13  | EN_CLK25_OUT/  |
| К6   | DVSS       | M9   | DVSS         | R11  | DVSS       |      | CLK25_OUT      |
| K7   | DVSS       | N1   | TRD[0]+{2}   | R12  | DVDD       | U14  | NC             |
| K8   | DVSS       | N10  | DVSS         | R13  | DVSS       | U15  | DVSS           |

| Ball | Signal               |
|------|----------------------|
| U16  | NC                   |
| U17  | NC                   |
| U18  | AVDDL                |
| U19  | TRD[3]-{4}           |
| U2   | TRD[0]-{3}           |
| U20  | TRD[3]+{4}           |
| U3   | AVSS                 |
| U4   | AVDDH                |
| U5   | CLK_FREQ0            |
| U6   | EEPROM_TYPE0         |
| U7   | IMP_DUMB_FWDG_<br>EN |
| U8   | HW_FWDG_EN           |
| U9   | NC                   |
| V1   | TRD[1]+{3}           |
| V10  | BC_SUPP_EN           |
| V11  | OVDD2                |
| V12  | TCK                  |
| V13  | GMII_VOL_SEL1        |
| V14  | GMII_MODE0           |
| V15  | GMII_MODE1           |
| V16  | GMII_RXC_DELAY       |
| V17  | GPHY2_PLLVDD         |
| V18  | AVSS                 |
| V19  | TRD[2]-{4}           |
| V2   | TRD[1]-{3}           |
| V20  | TRD[2]+{4}           |
| V3   | AVSS                 |
| V4   | AVDDL                |
| V5   | DIS_IMP              |
| V6   | DVSS                 |
| V7   | NC                   |
| V8   | OVDD2                |
| V9   | TRST                 |
| W1   | TRD[2]+{3}           |
| W10  | CPU_EEPROM_SEL       |
| W11  | TDI                  |
| W12  | TMS                  |
| W13  | OVDD2                |
| W14  | GMII_VOL_SEL0        |
| W15  | LOOP_IMP_SEL         |
| W16  | NC                   |
| W17  | GPHY2_BVDD           |
| -    |                      |

| Ball | Signal                     |
|------|----------------------------|
| W18  | AVSS                       |
| W19  | TRD[1]-{4}                 |
| W2   | TRD[2]-{3}                 |
| W20  | TRD[1]+{4}                 |
| W3   | AVSS                       |
| W4   | AVDDH                      |
| W5   | LEDMODE0                   |
| W6   | EEPROM_TYPE1               |
| W7   | OVDD2                      |
| W8   | ENFDXFLOW                  |
| W9   | NC                         |
| Y1   | TRD[3]+{3}                 |
| Y10  | DVSS                       |
| Y11  | TDO                        |
| Y12  | DVSS                       |
| Y13  | EN_CLK50_OUT/<br>CLK50_OUT |
| Y14  | IMP_MODE0                  |
| Y15  | LOOP_DET_EN                |
| Y16  | OSC_XTAL_SEL               |
| Y17  | GPHY2_RDAC                 |
| Y18  | AVDDH                      |
| Y19  | TRD[0]-{4}                 |
| Y2   | TRD[3]-{3}                 |
| Y20  | TRD[0]+{4}                 |
| Y3   | AVSS                       |
| Y4   | AVDDL                      |
| Y5   | LEDMODE1                   |
| Y6   | DVDD                       |
| Y7   | RESET                      |
| Y8   | GMII_CTRL                  |
| Y9   | ENHDXFLOW                  |

# **BCM53115MIPB** Pin List by Signal Name

Table 38: BCM53115MIPB Pin List by Signal Name

|                 |      |                |      | - · · · · - · · · · · · · · · · · · · · |      |        |     |
|-----------------|------|----------------|------|-----------------------------------------|------|--------|-----|
| Signal          | Ball | Signal         | Ball | Signal                                  | Ball | Signal | Bal |
| ACT_LOOP_DETECT | D8   | AVSS           | AB20 | DVSS                                    | F5   | DVSS   | H15 |
| AVDDH           | H4   | BC_SUPP_EN     | AA11 | DVSS                                    | F6   | DVSS   | H16 |
| AVDDH           | K4   | CLK_FREQ0      | W6   | DVSS                                    | F7   | DVSS   | H17 |
| AVDDH           | M4   | CLK_FREQ1      | Y7   | DVSS                                    | F8   | DVSS   | J5  |
| SDVSS           | T20  | CPU_EEPROM_SEL | AB10 | DVSS                                    | F9   | DVSS   | J6  |
| AVDDH           | U4   | DIS_IMP        | Y5   | DVSS                                    | F10  | DVSS   | J7  |
| AVDDH           | V20  | DVDD           | E4   | DVSS                                    | F11  | DVSS   | J8  |
| AVDDH           | V21  | DVDD           | E6   | DVSS                                    | F12  | DVSS   | J9  |
| AVDDH           | W4   | DVDD           | E11  | DVSS                                    | F13  | DVSS   | J10 |
| AVDDH           | AA4  | DVDD           | E12  | DVSS                                    | F14  | DVSS   | J11 |
| AVDDL           | G4   | DVDD           | E13  | DVSS                                    | F15  | DVSS   | J12 |
| AVDDL           | J4   | DVDD           | E14  | DVSS                                    | F16  | DVSS   | J13 |
| AVDDL           | L4   | DVDD           | E15  | DVSS                                    | F17  | DVSS   | J14 |
| AVDDL           | V4   | DVDD           | E16  | DVSS                                    | F21  | DVSS   | J15 |
| AVDDL           | W20  | DVDD           | E17  | DVSS                                    | G5   | DVSS   | J16 |
| AVDDL           | Y4   | DVDD           | E18  | DVSS                                    | G6   | DVSS   | J17 |
| AVDDL           | Y20  | DVDD           | E22  | DVSS                                    | G7   | DVSS   | K5  |
| AVDDL           | AB4  | DVDD           | H18  | DVSS                                    | G8   | DVSS   | К6  |
| AVSS            | F1   | DVDD           | J18  | DVSS                                    | G9   | DVSS   | K7  |
| AVSS            | F2   | DVDD           | L20  | DVSS                                    | G10  | DVSS   | К8  |
| AVSS            | G3   | DVDD           | V9   | DVSS                                    | G11  | DVSS   | К9  |
| AVSS            | Н3   | DVDD           | V10  | DVSS                                    | G12  | DVSS   | K10 |
| AVSS            | J3   | DVDD           | V13  | DVSS                                    | G13  | DVSS   | K11 |
| AVSS            | К3   | DVDD           | V14  | DVSS                                    | G14  | DVSS   | K12 |
| AVSS            | L3   | DVDD           | V17  | DVSS                                    | G15  | DVSS   | K13 |
| AVSS            | M3   | DVDD           | AB6  | DVSS                                    | G16  | DVSS   | K14 |
| AVSS            | N3   | DVSS           | A20  | DVSS                                    | G17  | DVSS   | K15 |
| AVSS            | Р3   | DVSS           | В3   | DVSS                                    | G18  | DVSS   | K16 |
| AVSS            | R3   | DVSS           | B5   | DVSS                                    | G20  | DVSS   | K17 |
| AVSS            | Т3   | DVSS           | В7   | DVSS                                    | H5   | DVSS   | K18 |
| AVSS            | U3   | DVSS           | B12  | DVSS                                    | Н6   | DVSS   | L5  |
| AVSS            | U20  | DVSS           | C17  | DVSS                                    | H7   | DVSS   | L6  |
| AVSS            | V3   | DVSS           | D2   | DVSS                                    | Н8   | DVSS   | L7  |
| AVSS            | V22  | DVSS           | D14  | DVSS                                    | Н9   | DVSS   | L8  |
| AVSS            | W3   | DVSS           | D15  | DVSS                                    | H10  | DVSS   | L9  |
| AVSS            | Y3   | DVSS           | E2   | DVSS                                    | H11  | DVSS   | L10 |
| AVSS            | AA3  | DVSS           | E3   | DVSS                                    | H12  | DVSS   | L11 |
| AVSS            | AA20 | DVSS           | F3   | DVSS                                    | H13  | DVSS   | L12 |
| AVSS            | AB3  | DVSS           | F4   | DVSS                                    | H14  | DVSS   | L13 |

| Signal   | Ball | Signal       | Ball |
|----------|------|--------------|------|
| DVSS     | L14  | DVSS         | P17  |
| DVSS     | L15  | DVSS         | R5   |
| DVSS     | L16  | DVSS         | R6   |
| DVSS     | L17  | DVSS         | R7   |
| DVSS     | M5   | DVSS         | R8   |
| DVSS     | M6   | DVSS         | R9   |
| DVSS     | M7   | DVSS         | R10  |
| DVSS     | M8   | DVSS         | R11  |
| DVSS     | M9   | DVSS         | R12  |
| DVSS     | M10  | DVSS         | R13  |
| DVSS     | M11  | DVSS         | R14  |
| DVSS     | M12  | DVSS         | R15  |
| DVSS     | M13  | DVSS         | R16  |
| DVSS     | M14  | DVSS         | R17  |
| DVSS     | M15  | DVSS         | R18  |
| DVSS     | M16  | DVSS         | R19  |
| DVSS     | M17  | DVSS         | T5   |
| PLL_AVSS | M18  | DVSS         | T6   |
| DVSS     | N5   | DVSS         | T7   |
| DVSS     | N6   | DVSS         | T8   |
| DVSS     | N7   | DVSS         | T9   |
| DVSS     | N8   | DVSS         | T10  |
| DVSS     | N9   | DVSS         | T11  |
| DVSS     | N10  | DVSS         | T12  |
| DVSS     | N11  | DVSS         | T13  |
| DVSS     | N12  | DVSS         | T14  |
| DVSS     | N13  | DVSS         | T15  |
| DVSS     | N14  | DVSS         | T16  |
| DVSS     | N15  | DVSS         | T17  |
| DVSS     | N16  | DVSS         | T18  |
| DVSS     | N17  | GPHY2_PLLVDD | T19  |
| DVSS     | P5   | DVSS         | U5   |
| DVSS     | P6   | DVSS         | U6   |
| DVSS     | P7   | DVSS         | U7   |
| DVSS     | P8   | DVSS         | U8   |
| DVSS     | P9   | DVSS         | U9   |
| DVSS     | P10  | DVSS         | U10  |
| DVSS     | P11  | DVSS         | U11  |
| DVSS     | P12  | DVSS         | U12  |
| DVSS     | P13  | DVSS         | U13  |
| DVSS     | P14  | DVSS         | U14  |
| DVSS     | P15  | DVSS         | U15  |
| DVSS     | P16  | DVSS         | U16  |

| Signal                     | Ball |
|----------------------------|------|
| DVSS                       | U17  |
| DVSS                       | U18  |
| DVSS                       | V5   |
| DVSS                       | V7   |
| DVSS                       | V11  |
| DVSS                       | V12  |
| DVSS                       | V15  |
| DVSS                       | V16  |
| DVSS                       | W13  |
| DVSS                       | Y6   |
| DVSS                       | Y11  |
| DVSS                       | Y15  |
| DVSS                       | AA8  |
| DVSS                       | AA17 |
| DVSS                       | AB13 |
| EEPROM_TYPE0               | W7   |
| EEPROM_TYPE1               | AB8  |
| EN_CLK25_OUT/<br>CLK25_OUT | Y14  |
| EN_CLK50_OUT/<br>CLK50_OUT | AB14 |
| ENFDXFLOW                  | Y8   |
| ENHDXFLOW                  | AB9  |
| GMII_COL                   | E19  |
| GMII_CRS                   | H19  |
| GMII_CTRL                  | AA6  |
| GMII_GTXCLK                | G21  |
| GMII_MODE0                 | AA16 |
| GMII_MODE1                 | Y16  |
| GMII_RXC_DELAY             | Y18  |
| GMII_RXCLK                 | F22  |
| GMII_RXD0                  | K22  |
| GMII_RXD1                  | K21  |
| GMII_RXD2                  | K20  |
| GMII_RXD3                  | J22  |
| GMII_RXD4                  | J21  |
| GMII_RXD5                  | J20  |
| GMII_RXD6                  | H22  |
| GMII_RXD7                  | G19  |
| GMII_RXDV                  | K19  |
| GMII_RXER                  | J19  |
| GMII_TXC_DELAY             | Y17  |
| GMII_TXCLK                 | F20  |
| GMII_TXD0                  | C19  |

| Signal               | Ball |
|----------------------|------|
| GMII_TXD1            | D19  |
| GMII_TXD2            | D20  |
| GMII_TXD3            | C20  |
| GMII_TXD4            | C21  |
| GMII_TXD5            | D21  |
| GMII_TXD6            | H20  |
| GMII_TXD7            | E21  |
| GMII_TXEN            | D22  |
| GMII_TXER            | C22  |
| GMII_VOL_REF         | F18  |
| GMII_VOL_SEL0        | AB16 |
| GMII_VOL_SEL1        | AA15 |
| GPHY1_BAVDD          | R4   |
| GPHY1_PLLVDD         | P4   |
| GPHY1_RDAC           | T4   |
| NC                   | AA19 |
| AVDDH                | Y19  |
| NC                   | AB19 |
| HW_FWDG_EN           | W10  |
| IMP_COL              | D3   |
| IMP_CRS              | D4   |
| IMP_DUMB_FWDG_<br>EN | V8   |
| IMP_DUPLEX           | C9   |
| IMP_GTXCLK           | C5   |
| IMP_LINK             | D10  |
| IMP_MODE0            | AB15 |
| IMP_MODE1            | W15  |
| IMP_PAUSECAP_RX      | C14  |
| IMP_PAUSECAP_TX      | B10  |
| IMP_RXC_DELAY        | Y13  |
| IMP_RXCLK            | B4   |
| IMP_RXD0             | C3   |
| IMP_RXD1             | A3   |
| IMP_RXD2             | C2   |
| IMP_RXD3             | A2   |
| IMP_RXD4             | B2   |
| IMP_RXD5             | A1   |
| IMP_RXD6             | C1   |
| IMP_RXD7             | B1   |
| IMP_RXDV             | A4   |
| IMP_RXER             | E5   |
| IMP_SPD_SEL0         | A11  |
|                      |      |

| Signal         Ball           IMP_SPD_SEL1         A12           IMP_TXC_DELAY         W14           IMP_TXD0         A6           IMP_TXD1         A7           IMP_TXD2         B8           IMP_TXD3         C7           IMP_TXD4         A8           IMP_TXD5         A9           IMP_TXD6         B9           IMP_TXD7         A10           IMP_TXEN         A5           IMP_TXER         D6           IMP_VOL_SEL0         W16           IMP_VOL_SEL1         W17           INT         D7           LED0         D11           LED1         D12           LED1         D12           LED1         A17           LED1         A17           LED1         B14           LED13         A13           LED14         B14           LED15         B15           LED16         D17           LED17         B17           LED18         C15           LED2         D13           LED3         A15           LED4         A16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMP_TXC_DELAY         W14           IMP_TXCLK         B6           IMP_TXD0         A6           IMP_TXD1         A7           IMP_TXD2         B8           IMP_TXD3         C7           IMP_TXD4         A8           IMP_TXD5         A9           IMP_TXD6         B9           IMP_TXD7         A10           IMP_TXEN         A5           IMP_TXER         D6           IMP_VOL_REF         E7           IMP_VOL_SEL0         W16           IMP_VOL_SEL1         W17           INT         D7           LED0         D11           LED1         D12           LED1         D12           LED1         A17           LED1         A14           LED13         A13           LED14         B14           LED15         B15           LED16         D17           LED17         B17           LED18         C15           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| IMP_TXCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IMP_TXD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IMP_TXD1         A7           IMP_TXD2         B8           IMP_TXD3         C7           IMP_TXD4         A8           IMP_TXD5         A9           IMP_TXD6         B9           IMP_TXD7         A10           IMP_TXEN         A5           IMP_TXER         D6           IMP_VOL_REF         E7           IMP_VOL_SEL0         W16           IMP_VOL_SEL1         W17           INT         D7           LED0         D11           LED1         D12           LED1         C18           LED1         A17           LED1         A14           LED12         A14           LED13         A13           LED14         B14           LED15         B15           LED16         D17           LED17         B17           LED18         C15           LED19         C16           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| IMP_TXD2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IMP_TXD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IMP_TXD4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| MP_TXD5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IMP_TXD6   B9   IMP_TXD7   A10   IMP_TXD7   A10   IMP_TXEN   A5   IMP_TXER   D6   IMP_VOL_REF   E7   IMP_VOL_SEL0   W16   IMP_VOL_SEL1   W17   INT   D7   LED0   D11   LED1   D12   LED10   C18   LED11   A17   LED12   A14   LED13   A13   LED14   B14   LED15   B15   LED16   D17   LED17   B17   LED18   C15   LED19   C16   LED2   D13   LED2   D13   LED3   A15   LED4   A15   A15   LED4   A15   A15   LED4   A15   A15 |
| MP_TXD7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MP_TXEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IMP_TXER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IMP_VOL_REF E7  IMP_VOL_SEL0 W16  IMP_VOL_SEL1 W17  INT D7  LED0 D11  LED1 D12  LED10 C18  LED11 A17  LED12 A14  LED13 A13  LED14 B14  LED15 B15  LED16 D17  LED17 B17  LED18 C15  LED19 C16  LED2 D13  LED2 D13  LED2 D13  LED3 A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IMP_VOL_SEL0 W16 IMP_VOL_SEL1 W17 INT D7 LED0 D11 LED1 D12 LED10 C18 LED11 A17 LED12 A14 LED13 A13 LED14 B14 LED15 B15 LED16 D17 LED17 B17 LED18 C15 LED19 C16 LED2 D13 LED2 D13 LED2 D13 LED3 A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| IMP_VOL_SEL1       W17         INT       D7         LED0       D11         LED1       D12         LED10       C18         LED11       A17         LED12       A14         LED13       A13         LED14       B14         LED15       B15         LED16       D17         LED17       B17         LED18       C15         LED19       C16         LED2       D13         LED3       A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| INT D7  LED0 D11  LED1 D12  LED10 C18  LED11 A17  LED12 A14  LED13 A13  LED14 B14  LED15 B15  LED16 D17  LED17 B17  LED18 C15  LED19 C16  LED2 D13  LED2 D13  LED2 D13  LED3 A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| LED0         D11           LED1         D12           LED10         C18           LED11         A17           LED12         A14           LED13         A13           LED14         B14           LED15         B15           LED16         D17           LED17         B17           LED18         C15           LED19         C16           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| LED1         D12           LED10         C18           LED11         A17           LED12         A14           LED13         A13           LED14         B14           LED15         B15           LED16         D17           LED17         B17           LED18         C15           LED19         C16           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| LED10     C18       LED11     A17       LED12     A14       LED13     A13       LED14     B14       LED15     B15       LED16     D17       LED17     B17       LED18     C15       LED19     C16       LED2     D13       LED3     A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LED11     A17       LED12     A14       LED13     A13       LED14     B14       LED15     B15       LED16     D17       LED17     B17       LED18     C15       LED19     C16       LED2     D13       LED3     A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| LED12 A14  LED13 A13  LED14 B14  LED15 B15  LED16 D17  LED17 B17  LED18 C15  LED19 C16  LED2 D13  LED3 A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| LED13 A13  LED14 B14  LED15 B15  LED16 D17  LED17 B17  LED18 C15  LED19 C16  LED2 D13  LED3 A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LED14       B14         LED15       B15         LED16       D17         LED17       B17         LED18       C15         LED19       C16         LED2       D13         LED3       A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LED15     B15       LED16     D17       LED17     B17       LED18     C15       LED19     C16       LED2     D13       LED3     A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| LED16         D17           LED17         B17           LED18         C15           LED19         C16           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LED17         B17           LED18         C15           LED19         C16           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LED18         C15           LED19         C16           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| LED19         C16           LED2         D13           LED3         A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LED2 D13<br>LED3 A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LED3 A15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LED4 A16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LED5 C12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LED6 C13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LED7 B13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LED8 B11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LED9 B16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LEDCLK A22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| LEDDATA B22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LEDMODEO AA5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| LEDMODE1 AB5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| LOOP DET EN AB17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| LOOP_DETECTED D9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Signal       | Ball |
|--------------|------|
| LOOP IMP SEL | W18  |
| MDC          | A18  |
| MDIO         | B18  |
| MISO         | B20  |
| MOSI         | A21  |
| NC           | V6   |
| NC           | W11  |
| NC           | W9   |
| NC           | W8   |
| NC           | W12  |
| GPHY2_BVDD   | U19  |
| NC           | AA10 |
| NC           | V19  |
| NC           | L18  |
| NC           | E10  |
| NC           | N4   |
| GPHY2_RDAC   | W19  |
| NC           | P18  |
| NC           | W5   |
| NC           | AA18 |
| NC           | AA9  |
| OSC_XTAL_SEL | AB18 |
| OVDD2        | C10  |
| OVDD         | C4   |
| OVDD         | C6   |
| OVDD         | C8   |
| OVDD         | D1   |
| OVDD         | D5   |
| OVDD         | E1   |
| OVDD2        | B19  |
| OVDD2        | C11  |
| OVDD2        | D16  |
| OVDD2        | E8   |
| OVDD2        | E9   |
| OVDD2        | V18  |
| OVDD2        | Y9   |
| OVDD2        | AA7  |
| OVDD2        | AA12 |
| OVDD2        | AA14 |
| OVDD3        | E20  |
| OVDD3        | F19  |
| OVDD3        | G22  |
| OVDD3        | H21  |
|              |      |

| Signal       | Ball |
|--------------|------|
| PLL_AVDD     | M19  |
| PLL_AVDD     | N19  |
| PLL_AVSS     | L19  |
| RESET        | AB7  |
| RESET        | AB7  |
| SCK          | A19  |
| SD           | D18  |
| SD_PLLAVDD   | L21  |
| SD_PLLAVDD   | P19  |
| SD_PLLAVDD33 | M20  |
| SD_PLLAVSS   | L22  |
| SD_PLLAVSS   | N18  |
| SDVDD        | N21  |
| SDVDD        | R21  |
| SDVDD        | U21  |
| SDVSS        | N20  |
| SDVSS        | N22  |
| SDVSS        | P20  |
| SDVSS        | R20  |
| SDVSS        | R22  |
| SDVSS        | U22  |
| SGRX-        | T22  |
| SGRX+        | T21  |
| SGTX-        | P21  |
| SGTX+        | P22  |
| SS           | B21  |
| TCK          | Y12  |
| TDI          | AB12 |
| TDO          | AB11 |
| TMS          | AA13 |
| TRD[0]-{0}   | G2   |
| TRD[0]-{1}   | L2   |
| TRD[0]-{2}   | R2   |
| TRD[0]-{3}   | W2   |
| TRD[0]-{4}   | AB21 |
| TRD[0]+{0}   | G1   |
| TRD[0]+{1}   | L1   |
| TRD[0]+{2}   | R1   |
| TRD[0]+{3}   | W1   |
| TRD[0]+{4}   | AB22 |
| TRD[1]-{0}   | H2   |
| TRD[1]-{1}   | M2   |
| TRD[1]-{2}   | T2   |
|              |      |

| Signal     | Ball |
|------------|------|
| TRD[1]-{3} | Y2   |
| TRD[1]-{4} | AA21 |
| TRD[1]+{0} | H1   |
| TRD[1]+{1} | M1   |
| TRD[1]+{2} | T1   |
| TRD[1]+{3} | Y1   |
| TRD[1]+{4} | AA22 |
| TRD[2]-{0} | J2   |
| TRD[2]-{1} | N2   |
| TRD[2]-{2} | U2   |
| TRD[2]-{3} | AA2  |
| TRD[2]-{4} | Y21  |
| TRD[2]+{0} | J1   |
| TRD[2]+{1} | N1   |
| TRD[2]+{2} | U1   |
| TRD[2]+{3} | AA1  |
| TRD[2]+{4} | Y22  |
| TRD[3]-{0} | K2   |
| TRD[3]-{1} | P2   |
| TRD[3]-{2} | V2   |
| TRD[3]-{3} | AB2  |
| TRD[3]-{4} | W21  |
| TRD[3]+{0} | K1   |
| TRD[3]+{1} | P1   |
| TRD[3]+{2} | V1   |
| TRD[3]+{3} | AB1  |
| TRD[3]+{4} | W22  |
| TRST       | Y10  |
| KTALI      | M21  |
| KTALO      | M22  |
|            |      |

# **BCM53115MIPB** Pin List by Ball Number

Table 39: BCM53115MIPB Pin List by Ball Number

| Signal        | Ball |
|---------------|------|
| IMP_RXD5      | A1   |
| IMP_TXD7      | A10  |
| IMP_SPD_SEL0  | A11  |
| IMP_SPD_SEL1  | A12  |
| LED13         | A13  |
| LED12         | A14  |
| LED3          | A15  |
| LED4          | A16  |
| LED11         | A17  |
| MDC           | A18  |
| SCK           | A19  |
| IMP_RXD3      | A2   |
| DVSS          | A20  |
| MOSI          | A21  |
| LEDCLK        | A22  |
| IMP_RXD1      | A3   |
| IMP_RXDV      | A4   |
| IMP_TXEN      | A5   |
| IMP_TXD0      | A6   |
| IMP_TXD1      | A7   |
| IMP_TXD4      | A8   |
| IMP_TXD5      | A9   |
| TRD[2]+{3}    | AA1  |
| NC            | AA10 |
| BC_SUPP_EN    | AA11 |
| OVDD2         | AA12 |
| TMS           | AA13 |
| OVDD2         | AA14 |
| GMII_VOL_SEL1 | AA15 |
| GMII_MODE0    | AA16 |
| DVSS          | AA17 |
| NC            | AA18 |
| NC            | AA19 |
| TRD[2]-{3}    | AA2  |
| AVSS          | AA20 |
| TRD[1]-{4}    | AA21 |
| TRD[1]+{4}    | AA22 |
| AVSS          | AA3  |
| AVDDH         | AA4  |

| Table 39: BCM              | 53115MI |
|----------------------------|---------|
| Signal                     | Ball    |
| LEDMODE0                   | AA5     |
| GMII_CTRL                  | AA6     |
| OVDD2                      | AA7     |
| DVSS                       | AA8     |
| NC                         | AA9     |
| TRD[3]+{3}                 | AB1     |
| CPU_EEPROM_SEL             | AB10    |
| TDO                        | AB11    |
| TDI                        | AB12    |
| DVSS                       | AB13    |
| EN_CLK50_OUT/<br>CLK50_OUT | AB14    |
| IMP_MODE0                  | AB15    |
| GMII_VOL_SEL0              | AB16    |
| LOOP_DET_EN                | AB17    |
| OSC_XTAL_SEL               | AB18    |
| NC                         | AB19    |
| TRD[3]-{3}                 | AB2     |
| AVSS                       | AB20    |
| TRD[0]-{4}                 | AB21    |
| TRD[0]+{4}                 | AB22    |
| AVSS                       | AB3     |
| AVDDL                      | AB4     |
| LEDMODE1                   | AB5     |
| DVDD                       | AB6     |
| RESET                      | AB7     |
| EEPROM_TYPE1               | AB8     |
| ENHDXFLOW                  | AB9     |
| IMP_RXD7                   | B1      |
| IMP_PAUSECAP_TX            | B10     |
| LED8                       | B11     |
| DVSS                       | B12     |
| LED7                       | B13     |
| LED14                      | B14     |
| LED15                      | B15     |
| LED9                       | B16     |
| LED17                      | B17     |
| MDIO                       | B18     |
| OVDD2                      | B19     |
|                            |         |

| Signal          | Ball |
|-----------------|------|
| IMP_RXD4        | B2   |
| MISO            | B20  |
| SS              | B21  |
| LEDDATA         | B22  |
| DVSS            | В3   |
| IMP_RXCLK       | B4   |
| DVSS            | B5   |
| IMP_TXCLK       | В6   |
| DVSS            | B7   |
| IMP_TXD2        | B8   |
| IMP_TXD6        | В9   |
| IMP_RXD6        | C1   |
| OVDD2           | C10  |
| OVDD2           | C11  |
| LED5            | C12  |
| LED6            | C13  |
| IMP_PAUSECAP_RX | C14  |
| LED18           | C15  |
| LED19           | C16  |
| DVSS            | C17  |
| LED10           | C18  |
| GMII_TXD0       | C19  |
| IMP_RXD2        | C2   |
| GMII_TXD3       | C20  |
| GMII_TXD4       | C21  |
| GMII_TXER       | C22  |
| IMP_RXD0        | C3   |
| OVDD            | C4   |
| IMP_GTXCLK      | C5   |
| OVDD            | C6   |
| IMP_TXD3        | C7   |
| OVDD            | C8   |
| IMP_DUPLEX      | C9   |
| OVDD            | D1   |
| IMP_LINK        | D10  |
| LED0            | D11  |
| LED1            | D12  |
| LED2            | D13  |
| DVSS            | D14  |
|                 |      |

| Signal          | Ball |
|-----------------|------|
| DVSS            | D15  |
| OVDD2           | D16  |
| LED16           | D17  |
| SD              | D18  |
| GMII_TXD1       | D19  |
| DVSS            | D2   |
| GMII_TXD2       | D20  |
| GMII_TXD5       | D21  |
| GMII_TXEN       | D22  |
| IMP_COL         | D3   |
| IMP_CRS         | D4   |
| OVDD            | D5   |
| IMP_TXER        | D6   |
| INT             | D7   |
| ACT_LOOP_DETECT | D8   |
| LOOP_DETECTED   | D9   |
| OVDD            | E1   |
| NC              | E10  |
| DVDD            | E11  |
| DVDD            | E12  |
| DVDD            | E13  |
| DVDD            | E14  |
| DVDD            | E15  |
| DVDD            | E16  |
| DVDD            | E17  |
| DVDD            | E18  |
| GMII_COL        | E19  |
| DVSS            | E2   |
| OVDD3           | E20  |
| GMII_TXD7       | E21  |
| DVDD            | E22  |
| DVSS            | E3   |
| DVDD            | E4   |
| IMP_RXER        | E5   |
| DVDD            | E6   |
| IMP_VOL_REF     | E7   |
| OVDD2           | E8   |
| OVDD2           | E9   |
| AVSS            | F1   |

| Signal       | Ball       | Signal     | Ball | Signal         | Ball | Signal         |   |
|--------------|------------|------------|------|----------------|------|----------------|---|
| DVSS         | F10        | TRD[1]+{0} | H1   | DVSS           | J9   | DVSS           |   |
| DVSS         | F11        | DVSS       | H10  | TRD[3]+{0}     | K1   | DVSS           |   |
| DVSS         | F12        | DVSS       | H11  | DVSS           | K10  | TRD[1]+{1}     |   |
| DVSS         | F13        | DVSS       | H12  | DVSS           | K11  | DVSS           |   |
| DVSS         | F14        | DVSS       | H13  | DVSS           | K12  | DVSS           |   |
| DVSS         | F15        | DVSS       | H14  | DVSS           | K13  | DVSS           |   |
| DVSS         | F16        | DVSS       | H15  | DVSS           | K14  | DVSS           |   |
| DVSS         | F17        | DVSS       | H16  | DVSS           | K15  | DVSS           |   |
| GMII_VOL_REF | F18        | DVSS       | H17  | DVSS           | K16  | DVSS           |   |
| OVDD3        | F19        | DVDD       | H18  | DVSS           | K17  | DVSS           |   |
| AVSS         | F2         | GMII_CRS   | H19  | DVSS           | K18  | DVSS           |   |
| GMII_TXCLK   | F20        | TRD[1]-{0} | H2   | GMII_RXDV      | K19  | PLL_AVSS       |   |
| DVSS         | F21        | GMII_TXD6  | H20  | <br>TRD[3]-{0} | К2   | PLL_AVDD       |   |
| GMII_RXCLK   | F22        | OVDD3      | H21  | GMII_RXD2      | K20  | <br>TRD[1]-{1} |   |
| DVSS         | F3         | GMII_RXD6  | H22  | GMII_RXD1      | K21  | SD_PLLAVDD33   |   |
| DVSS         | F4         | AVSS       | Н3   | GMII_RXD0      | K22  | XTALI          |   |
| DVSS         | F5         | AVDDH      | H4   | AVSS           | К3   | XTALO          |   |
| DVSS         | F6         | DVSS       | H5   | AVDDH          | K4   | AVSS           |   |
| DVSS         | F7         | DVSS       | Н6   | DVSS           | K5   | AVDDH          |   |
| DVSS         | F8         | DVSS       | H7   | DVSS           | К6   | DVSS           |   |
| DVSS         | F9         | DVSS       | H8   | DVSS           | K7   | DVSS           |   |
| TRD[0]+{0}   | G1         | DVSS       | Н9   | DVSS           | К8   | DVSS           |   |
| DVSS         | G10        | TRD[2]+{0} | J1   | DVSS           | К9   | DVSS           |   |
| DVSS         | G11        | DVSS       | J10  | TRD[0]+{1}     | L1   | DVSS           |   |
| DVSS         | G12        | DVSS       | J11  | DVSS           | L10  | TRD[2]+{1}     |   |
| DVSS         | G13        | DVSS       | J12  | DVSS           | L11  | DVSS           |   |
| DVSS         | G14        | DVSS       | J13  | DVSS           | L12  | DVSS           | - |
| DVSS         | G15        | DVSS       | J14  | DVSS           | L13  | DVSS           |   |
| DVSS         | G16        | DVSS       | J15  | DVSS           | L14  | DVSS           |   |
| DVSS         | G17        | DVSS       | J16  | DVSS           | L15  | DVSS           |   |
| DVSS         | G18        | DVSS       | J17  | DVSS           | L16  | DVSS           |   |
| GMII_RXD7    | G19        | DVDD       | J18  | DVSS           | L17  | DVSS           |   |
| TRD[0]-{0}   | G2         | GMII_RXER  | J19  | NC             | L18  | DVSS           |   |
| DVSS         | G20        | TRD[2]-{0} | J2   | PLL_AVSS       | L19  | SD_PLLAVSS     |   |
| GMII_GTXCLK  | G21        | GMII_RXD5  | J20  | TRD[0]-{1}     | L2   | PLL_AVDD       |   |
| OVDD3        | G22        | GMII_RXD4  | J21  | DVDD           | L20  | TRD[2]-{1}     |   |
| AVSS         | G3         | GMII_RXD3  | J22  | SD_PLLAVDD     | L21  | SDVSS          |   |
| AVDDL        | G4         | AVSS       | J3   | SD_PLLAVSS     | L22  | SDVDD          |   |
| DVSS         | G5         | AVDDL      | J4   | AVSS           | L3   | SDVSS          |   |
| DVSS         | G6         | DVSS       | J5   | AVDDL          | L4   | AVSS           |   |
| DVSS         | <b>G</b> 7 | DVSS       | J6   | DVSS           | L5   | NC             |   |
| DVSS         | G8         | DVSS       | J7   | DVSS           | L6   | DVSS           | - |
| DVSS         | <b>G</b> 9 | DVSS       | J8   | DVSS           | L7   | DVSS           | - |

| Signal       | Ball |
|--------------|------|
| DVSS         | R6   |
| DVSS         | R7   |
| DVSS         | R8   |
| DVSS         | R9   |
| TRD[1]+{2}   | T1   |
| DVSS         | T10  |
| DVSS         | T11  |
| DVSS         | T12  |
| DVSS         | T13  |
| DVSS         | T14  |
| DVSS         | T15  |
| DVSS         | T16  |
| DVSS         | T17  |
| DVSS         | T18  |
| GPHY2_PLLVDD | T19  |
| TRD[1]-{2}   | T2   |
| SDVSS        | T20  |
| SGRX+        | T21  |
| SGRX-        | T22  |
| AVSS         | T3   |
| GPHY1_RDAC   | T4   |
| DVSS         | T5   |
| DVSS         | T6   |
| DVSS         | T7   |
| DVSS         | T8   |
| DVSS         | Т9   |
| TRD[2]+{2}   | U1   |
| DVSS         | U10  |
| DVSS         | U11  |
| DVSS         | U12  |
| DVSS         | U13  |
| DVSS         | U14  |
| DVSS         | U15  |
| DVSS         | U16  |
| DVSS         | U17  |
| DVSS         | U18  |
| GPHY2_BVDD   | U19  |
| TRD[2]-{2}   | U2   |
| AVSS         | U20  |
| SDVDD        | U21  |
| SDVSS        | U22  |
| AVSS         | U3   |
| AVDDH        | U4   |

| Signal               | Ball |
|----------------------|------|
| DVSS                 | U5   |
| DVSS                 | U6   |
| DVSS                 | U7   |
| DVSS                 | U8   |
| DVSS                 | U9   |
| TRD[3]+{2}           | V1   |
| DVDD                 | V10  |
| DVSS                 | V11  |
| DVSS                 | V12  |
| DVDD                 | V13  |
| DVDD                 | V14  |
| DVSS                 | V15  |
| DVSS                 | V16  |
| DVDD                 | V17  |
| OVDD2                | V18  |
| NC                   | V19  |
| TRD[3]-{2}           | V2   |
| AVDDH                | V20  |
| AVDDH                | V21  |
| AVSS                 | V22  |
| AVSS                 | V3   |
| AVDDL                | V4   |
| DVSS                 | V5   |
| NC                   | V6   |
| DVSS                 | V7   |
| IMP_DUMB_FWDG_<br>EN | V8   |
| DVDD                 | V9   |
| TRD[0]+{3}           | W1   |
| HW_FWDG_EN           | W10  |
| NC                   | W11  |
| NC                   | W12  |
| DVSS                 | W13  |
| IMP_TXC_DELAY        | W14  |
| IMP_MODE1            | W15  |
| IMP_VOL_SEL0         | W16  |
| IMP_VOL_SEL1         | W17  |
| LOOP_IMP_SEL         | W18  |
| GPHY2_RDAC           | W19  |
| TRD[0]-{3}           | W2   |
| AVDDL                | W20  |
| TRD[3]-{4}           | W21  |
| TRD[3]+{4}           | W22  |
|                      |      |

| Signal                     | Ball |
|----------------------------|------|
| AVSS                       | W3   |
| AVDDH                      | W4   |
| NC                         | W5   |
| CLK_FREQ0                  | W6   |
| EEPROM_TYPE0               | W7   |
| NC                         | W8   |
| NC                         | W9   |
| TRD[1]+{3}                 | Y1   |
| TRST                       | Y10  |
| DVSS                       | Y11  |
| ГСК                        | Y12  |
| MP_RXC_DELAY               | Y13  |
| EN_CLK25_OUT/<br>CLK25_OUT | Y14  |
| DVSS                       | Y15  |
| GMII_MODE1                 | Y16  |
| GMII_TXC_DELAY             | Y17  |
| GMII_RXC_DELAY             | Y18  |
| AVDDH                      | Y19  |
| TRD[1]-{3}                 | Y2   |
| AVDDL                      | Y20  |
| TRD[2]-{4}                 | Y21  |
| TRD[2]+{4}                 | Y22  |
| AVSS                       | Y3   |
| AVDDL                      | Y4   |
| DIS_IMP                    | Y5   |
| DVSS                       | Y6   |
| CLK_FREQ1                  | Y7   |
| ENFDXFLOW                  | Y8   |
| OVDD2                      | Y9   |

BCM53115M Data Sheet Register Definitions

## **Section 7: Register Definitions**

### **Register Definition**

BCM53115M register sets can be accessed through the programming interfaces described on page 118. The register space is organized into pages, each containing a certain set of registers. Table 40 lists the pages defined in BCM53115M. To access a page, the page register (0xFF) is written with the page value. The registers contained in the page can then be accessed by their addresses. See "Programming Interfaces" on page 118 for more information.

#### **Register Notations**

In the register description tables, the following notation in the R/W column is used to describe the ability to read or to write:

- R/W = Read or write
- RO = Read only
- LH = Latched high
- LL = Latched low
- H = Fixed high
- L = Fixed low
- SC = Clear on read

Reserved bits must be written as the default value and ignored when read.

#### **Global Page Register**

Table 40: Global Page Register Map

| Page     | Description                                            |  |
|----------|--------------------------------------------------------|--|
| 00h      | "Page 00h: Control Registers" on page 175              |  |
| 01h      | "Page 01h: Status Registers" on page 192               |  |
| 02h      | "Page 02h: Management/Mirroring Registers" on page 196 |  |
| 03h      | Reserved                                               |  |
| 04h      | "Page 04h: ARL Control Register" on page 205           |  |
| 05h      | "Page 05h: ARL/VTBL Access Registers" on page 210      |  |
| 06h, 07h | Reserved                                               |  |
| 08h      | Reserved                                               |  |

BCM53115M Data Sheet Global Page Register

Table 40: Global Page Register Map (Cont.)

| Page              | Description                                                               |
|-------------------|---------------------------------------------------------------------------|
| 09h               | Reserved                                                                  |
| 0Ah               | Reserved                                                                  |
| 0Bh-0Fh           | Reserved                                                                  |
| 10h-14h           | "Page 10h–14h: Internal GPHY MII Registers" on page 219                   |
| 15h               | "PAGE 15h: Internal SerDes Port (Port 5) Register" on page 258            |
| 16h-1Fh           | Reserved                                                                  |
| 20h–28h           | "Page 20h–28h: Port MIB Registers" on page 279                            |
| 29h-2Fh           | Reserved                                                                  |
| 30h               | "Page 30h: QoS Registers" on page 283                                     |
| 31h               | "Page 31h: Port-Based VLAN Registers" on page 293                         |
| 32h               | "Page 32h: Trunking Registers" on page 294                                |
| 33h               | Reserved                                                                  |
| 34h               | "Page 34h: IEEE 802.1Q VLAN Registers" on page 296                        |
| 35h               | Reserved                                                                  |
| 36h               | "Page 36h: DOS Prevent Register" on page 308                              |
| 37h-3Fh           | Reserved                                                                  |
| 40h               | "Page 40h: Jumbo Frame Control Register" on page 311                      |
| 41h               | "Page 41h: Broadcast Storm Suppression Register" on page 313              |
| 42h               | "Page 42h: EAP Register" on page 319                                      |
| 43h               | "Page 43h: MSPT Register" on page 323                                     |
| 44h-6Fh           | Reserved                                                                  |
| 70h               | "Page 70h: MIB Snapshot Control Register" on page 326                     |
| 71h               | "Page 71h: Port Snapshot MIB Control Register" on page 327                |
| 72h               | "Page 72h: Loop Detection Register" on page 327                           |
| 73h–7Fh           | Reserved                                                                  |
| 80h-83h           | Reserved                                                                  |
| 84h               | Reserved                                                                  |
| 85h               | "Page 85h: WAN Interface (Port 5) External PHY MII Registers" on page 329 |
| 86h-87h           | Reserved                                                                  |
| 88h               | "Page 88h: IMP Port External PHY MII Registers Page Summary" on page 329  |
| 90h               | "Page 90h: BroadSync HD Register" on page 330                             |
| 91h               | "Page 91h: Traffic Remarking Register" on page 336                        |
| 92h–9Fh           | Reserved                                                                  |
| A0h               | "Page A0h: CFP TCAM Register" on page 338                                 |
| A1h               | "Page A1h: CFP Configuration Register" on page 349                        |
| A2h–EFh           | Reserved                                                                  |
| Maps to all pages | "Global Registers" on page 355                                            |

# Page 00h: Control Registers

Table 41: Control Registers (Page 00h)

| Address | Bits   | Register Name                                                                          |  |
|---------|--------|----------------------------------------------------------------------------------------|--|
| 00h–05h | 8/port | "Port Traffic Control Register (Page 00h: Address 00h)" on page 176                    |  |
| 06h–07h | 8      | Reserved                                                                               |  |
| 08h     | 8      | "IMP Port Control Register (Page 00h: Address 08h)" on page 177                        |  |
| 09h–0Ah | 8      | Reserved                                                                               |  |
| 0Bh     | 8      | "Switch Mode Register (Page 00h: Address 0Bh)" on page 178                             |  |
| 0Ch-0Dh | 16     | Reserved                                                                               |  |
| 0Eh     | 8      | "IMP Port State Override Register (Page 00h: Address 0Eh)" on page 178                 |  |
| 0Fh     | 8      | "LED Refresh Register (Page 00h: Address 0Fh)" on page 179                             |  |
| 10h-11h | 16     | "LED Function 0 Control Register (Page 00h: Address 10h)" on page 180                  |  |
| 12h-13h | 16     | "LED Function 1 Control Register (Page 00h: Address 12h)" on page 181                  |  |
| 14h-15h | 16     | "LED Function Map Register (Page 00h: Address 14h–15h)" on page 181                    |  |
| 16h-17h | 16     | "LED Enable Map Register (Page 00h: Address 16h-17h)" on page 182                      |  |
| 18h-19h | 16     | "LED Mode Map 0 Register (Page 00h: Address 18h–19h)" on page 182                      |  |
| 1Ah-1Bh | 16     | "LED Mode Map 1 Register (Page 00h: Address 1Ah–1Bh)" on page 182                      |  |
| 1Ch-1Eh | _      | Reserved                                                                               |  |
| 1Fh     | 8      | Reserved                                                                               |  |
| 20h     | _      | Reserved                                                                               |  |
| 21h     | 8      | "Port Forward Control Register (Page 00h: Address 21h)" on page 183                    |  |
| 22h-23h | _      | Reserved                                                                               |  |
| 24h-25h | 16     | "Protected Port Selection Register (Page 00h: Address 24h–25h)" on page 183            |  |
| 26h-27h | 16     | "WAN Port Select Register (Page 00h: Address 26h–27h)" on page 184                     |  |
| 28h-2Bh | 32     | "Pause Capability Register (Page 00h: Address 28h–2Bh)" on page 184                    |  |
| 2Ch-2Eh | _      | Reserved                                                                               |  |
| 2Fh     | 8      | "Reserved Multicast Control Register (Page 00h: Address 2Fh)" on page 184              |  |
| 30h     | _      | Reserved                                                                               |  |
| 31h     | 8      | Reserved                                                                               |  |
| 32h-33h | 16     | "Unicast Lookup Failed Forward Map Register (Page 00h: Address 32h)" on page 186       |  |
| 34h-35h | 16     | "Multicast Lookup Failed Forward Map Register (Page 00h: Address 34h–35h)" on page 186 |  |
| 36h-37h | 16     | "MLF IPMC Forward Map Register (Page 00h: Address 36h–37h)" on page 187                |  |
| 38h-39h | 16     | "Pause Pass Through for RX Register (Page 00h: Address 38h–39h)" on page 187           |  |
| 3Ah-3Bh | 16     | "Pause Pass Through for TX Register (Page 00h: Address 3Ah–3Bh)" on page 187           |  |
| 3Ch-3Dh | 16     | "Disable Learning Register (Page 00h: Address 3Ch–3Dh)" on page 188                    |  |

Table 41: Control Registers (Page 00h) (Cont.)

| Address | Bits   | Register Name                                                                |
|---------|--------|------------------------------------------------------------------------------|
| 3Eh-3Fh | 16     | "Software Learning Register (Page 00h: Address 3Eh–3Fh)" on page 188         |
| 40h-49h | _      | Reserved                                                                     |
| 4Ah–4Bh | _      | Reserved                                                                     |
| 4Ch-57h | _      | Reserved                                                                     |
| 58h-5Dh | 8/port | "Port State Override Register (Page 00h: Address 58h)" on page 189           |
| 60h-65h | _      | Reserved                                                                     |
| 66h-74h | _      | Reserved                                                                     |
| 75h     | _      | "MDIO WAN Port Address Register (Page 00h: Address 75h)" on page 190         |
| 78h     | _      | "MDIO IMP PORT Address Register (Page 00h: Address 78h)" on page 190         |
| 79h     | _      | "Software Reset Control Register (Page 00h: Address 79h)" on page 190        |
| 7Ah–7Fh | _      | Reserved                                                                     |
| 80h     | 8      | "Pause Frame Detection Control Register (Page 00h: Address 80h)" on page 191 |
| 81h-87h | _      | Reserved                                                                     |
| 88h     | 8      | "Fast-Aging Control Register (Page 00h: Address 88h)" on page 191            |
| 89h     | 8      | "Fast-Aging Port Control Register (Page 00h: Address 89h)" on page 191       |
| 8Ah-8Bh | 16     | "Fast-Aging VID Control Register (Page 00h: Address 8Ah–8Bh)" on page 192    |
| F0h-F7h | 8      | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0-7         |
| F8h-FDh | _      | Reserved                                                                     |
| 8Ch-EFh | _      | Reserved                                                                     |
| FEh     | 8      | "SPI Status Register (Global, Address FEh)" on page 355                      |
| FFh     | 8      | "Page Register (Global, Address FFh)" on page 356                            |

### Port Traffic Control Register (Page 00h: Address 00h)

Table 42: Port Traffic Control Register Address Summary

| Address                         | Description |
|---------------------------------|-------------|
| <u>00h</u>                      | Port 0      |
| <u>01h</u>                      | Port 1      |
| <u>02h</u>                      | Port 2      |
| <u>03h</u>                      | Port 3      |
| 00h<br>01h<br>02h<br>03h<br>04h | Port 4      |
| <u>05h</u>                      | Port 5      |

Table 43: Port Control Register (Page 00h: Address 00h-05h)

| BIt | Name           | R/W | Description                                                                                                                                                                                                                                                      | Default        |
|-----|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 7:5 | STP_STATE[2:0] | R/W | CPU writes the current computed states of its spanning tree algorithm for a given port.  000 = No spanning tree (default for unmanaged mode)  001 = Disabled state (default for managed mode)  010 = Blocking state  011 = Listening state  100 = Learning state | (controlled by |
|     |                |     | 101 = Forwarding state                                                                                                                                                                                                                                           |                |
|     |                |     | 110–111= Reserved                                                                                                                                                                                                                                                |                |
| 4:2 | Reserved       | _   | -                                                                                                                                                                                                                                                                | 000            |
| 1   | TX_DISABLE     | R/W | 0 = Enable the transmit function of the port at the MAC level.                                                                                                                                                                                                   | 0              |
|     |                |     | 1 = Disable the transmit function of the port at the MAC level.                                                                                                                                                                                                  |                |
| 0   | RX_DISABLE     | R/W | 0 = Enable the receive function of the port at the MAC level.                                                                                                                                                                                                    | 0              |
|     |                |     | 1 = Disable the receive function of the port at the MAC level.                                                                                                                                                                                                   |                |

## IMP Port Control Register (Page 00h: Address 08h)

Table 44: IMP Port Control Register (Page 00h: Address 08h)

| Bit | Name       | R/W | Description                                                                                                                                                                         | Default |
|-----|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:5 | Reserved   | R/W | -                                                                                                                                                                                   | _       |
| 4   | RX_UCST_EN | R/W | Receive unicast enable                                                                                                                                                              | 0       |
|     |            |     | Allow unicast frames to be forwarded to the IMP, when the IMP is configured as the frame management port, and the frame was matching address table entry.                           |         |
|     |            |     | When cleared, unicast frames that meet the mirror ingress/egress rules are forwarded to the frame management port. Ignored if the IMP is not selected as the Frame Management Port. |         |
| 3   | RX_MCST_EN | R/W | Receive multicast enable                                                                                                                                                            | 0       |
|     |            |     | Allow multicast frames to be forwarded to the IMP, when the IMP is configured as the Frame Management Port, and the frame was flooded due to no matching address table entry.       |         |
|     |            |     | When cleared, multicast frames that meet the mirror ingress/egress rules are forwarded to the frame management port.                                                                |         |

Table 44: IMP Port Control Register (Page 00h: Address 08h) (Cont.)

| Bit | Name       | R/W | Description                                                                                                          | Default |
|-----|------------|-----|----------------------------------------------------------------------------------------------------------------------|---------|
| 2   | RX_BCST_EN | R/W | Receive broadcast enable                                                                                             | 0       |
|     |            |     | Allow broadcast frames to be forwarded to the IMP, when the IMP is configured as the Frame Management Port.          |         |
|     |            |     | When cleared, multicast frames that meet the mirror ingress/egress rules are forwarded to the frame management port. |         |
| 1:0 | Reserved   | R/W | -                                                                                                                    | 0       |

#### Switch Mode Register (Page 00h: Address 0Bh)

Table 45: Switch Mode Register (Page 00h: Address 0Bh)

| Bit | Name         | R/W | Description                                                                                                                                                                                                                                                                                                                            | Default     |
|-----|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 7:2 | Reserved     | R/W | -                                                                                                                                                                                                                                                                                                                                      | 000001      |
| 1   | SW_FWDG_EN   | R/W | Software forwarding enable  SW_FWDG_EN = 1: Frame forwarding is enabled.  SW_FWDG_EN = 0: Frame forwarding is disabled.  Managed switch implementations should be configured to disable forwarding on power-on to allow the processor to configure the internal address table and other parameters before frame forwarding is enabled. | HW_FWDG_EN  |
| 0   | SW_FWDG_MODE | R/W | Software forwarding mode  0 = Unmanaged mode.  1 = Managed mode.  The ARL treats reserved multicast addresses differently depending on this selection.                                                                                                                                                                                 | ~HW_FWDG_EN |

### IMP Port State Override Register (Page 00h: Address 0Eh)

Table 46: IMP Port State Override Register (Page 00h: Address 0Eh)

| Bit | Name                       | R/W | Description                                                                    | Default |
|-----|----------------------------|-----|--------------------------------------------------------------------------------|---------|
| 7   | MII_SW_OR                  | R/W | MII software override  0 = Use MII hardware pin status.                        | 0       |
| 6   | Reserved                   | R/W | 1 = Use contents of this register.  Reserved                                   | 0       |
| 5   | Tx Flow Control Capability | R/W | Link partner flow control capability  0 = Not PAUSE capable  1 = PAUSE capable | 0       |

Table 46: IMP Port State Override Register (Page 00h: Address 0Eh) (Cont.)

| Bit | Name                       | R/W | Description                          | Default |
|-----|----------------------------|-----|--------------------------------------|---------|
| 4   | Rx Flow Control Capability | R/W | Link partner flow control capability | 0       |
|     |                            |     | 0 = Not PAUSE-capable                |         |
|     |                            |     | 1 = PAUSE-capable                    |         |
| 3:2 | SPEED                      | R/W | Speed                                | 10      |
|     |                            |     | 00 = 10 Mbps                         |         |
|     |                            |     | 01 = 100 Mbps                        |         |
|     |                            |     | 10 = 1000 Mbps                       |         |
| 1   | FDX                        | R/W | Full-duplex                          | 1       |
|     |                            |     | 0 = Half-duplex                      |         |
|     |                            |     | 1 = Full-duplex                      |         |
| 0   | LINK                       | R/W | Link status                          | 0       |
|     |                            |     | 0 = Link fail                        |         |
|     |                            |     | 1 = Link pass                        |         |

### LED Control Register (Page 00h: Address 0Fh-1Bh)

**Table 47: LED Control Register Address Summary** 

| Address | Description                       |
|---------|-----------------------------------|
| 0Fh     | LED refresh control register      |
| 10h-11h | LED function 0 control register   |
| 12h-13h | LED function 1 control register   |
| 14h-15h | LED function map control register |
| 16h-17h | LED enable map register           |
| 18h-19h | LED mode map 0 register           |
| 1Ah-1Bh | LED mode map 1 register           |

## **LED Refresh Register (Page 00h: Address 0Fh)**

Table 48: LED Refresh Register (Page 00h: Address 0Fh)

| Bit | Name                 | R/W | Description                                                 | Default |
|-----|----------------------|-----|-------------------------------------------------------------|---------|
| 7   | LED_EN               | R/W | Enable LED                                                  | 1       |
| 6   | POST_EXEC            | R/W | Write 1 to restart POST.                                    | 0       |
| 5   | POST_PSCAN_EN        | R/W | When enabled, switch scans the port during the POST period. | 0       |
| 4   | POSt_Cable_diag_en   | R/W | Enable cable diagnostics display during POST                | 0       |
| 3   | Normal_Cable_diag_en | R/W | Enable cable diagnostics display in normal mode             | 0       |

Table 48: LED Refresh Register (Page 00h: Address 0Fh) (Cont.)

| Bit | Name             | R/W | Description                                          | Default |
|-----|------------------|-----|------------------------------------------------------|---------|
| 2:0 | LED_Refresh_rate | R/W | LED refresh count register (i.e., LED blinking rate) | 3h      |
|     |                  |     | Refresh time = (N+1) * 10 ms                         |         |
|     |                  |     | 000: Reserved                                        |         |
|     |                  |     | • 001: 20 ms/25 Hz                                   |         |
|     |                  |     | • 010: 30 ms/16 Hz                                   |         |
|     |                  |     | • 011: 40 ms/12 Hz                                   |         |
|     |                  |     | • 100: 50 ms/10 Hz                                   |         |
|     |                  |     | • 101: 60 ms/8 Hz                                    |         |
|     |                  |     | • 110: 70 ms/7 Hz                                    |         |
|     |                  |     | • 111: 80 ms/6 Hz                                    |         |

### LED Function 0 Control Register (Page 00h: Address 10h)

Table 49: LED Function 0 Control Register (Page 00h: Address 10h-11h)

| Bit  | Name         | R/W | Description                                                  | Default                         |
|------|--------------|-----|--------------------------------------------------------------|---------------------------------|
| 15:0 | LED_FUNCTION | R/W | The following is the list of functions assigned to each bit: | LED MODE[1:0] = 00:<br>16'h0121 |
|      |              |     | 15: PHYLED3                                                  | LED MODE[1:0] = 01:             |
|      |              |     | 14: BroadSync HD Link                                        | 16'h0C41                        |
|      |              |     | 13: 1G/ACT                                                   | LED MODE[1:0] = 10:             |
|      |              |     | 12: 10/100M/ACT                                              | 16'h0124                        |
|      |              |     | 11: 100M/ACT                                                 | LED MODE[1:0] = 11:<br>16'h0C04 |
|      |              |     | 10: 10M/ACT                                                  | 10 110004                       |
|      |              |     | 9: SPD1G                                                     |                                 |
|      |              |     | 8: SPD100M                                                   |                                 |
|      |              |     | 7: SPD10M                                                    |                                 |
|      |              |     | 6: DPX/COL                                                   |                                 |
|      |              |     | 5: LNK/ACT                                                   |                                 |
|      |              |     | 4: COL                                                       |                                 |
|      |              |     | 3: ACT                                                       |                                 |
|      |              |     | 2: DPX                                                       |                                 |
|      |              |     | 1: LNK                                                       |                                 |
|      |              |     | 0: PHYLED4                                                   |                                 |

## LED Function 1 Control Register (Page 00h: Address 12h)

Table 50: LED Function 1 Control Register (Page 00h: Address 12h–13h)

| Bit  | Name         | R/W | Description                                                  | Default                         |
|------|--------------|-----|--------------------------------------------------------------|---------------------------------|
| 15:0 | LED_FUNCTION | R/W | The following is the list of functions assigned to each bit: | LED MODE[1:0] = 00:<br>16'h0321 |
|      |              |     | 15: PHYLED3                                                  | LED MODE[1:0] = 01:             |
|      |              |     | 14: BroadSync HD Link                                        | 16'h3041                        |
|      |              |     | 13: 1G/ACT                                                   | LED MODE[1:0] = 10:<br>16'h0324 |
|      |              |     | 12: 10/100M/ACT                                              |                                 |
|      |              |     | 11: 100M/ACT                                                 | LED MODE[1:0] = 11:<br>16'h2C04 |
|      |              |     | 10: 10M/ACT                                                  | 10112001                        |
|      |              |     | 9: SPD1G                                                     |                                 |
|      |              |     | 8: SPD100M                                                   |                                 |
|      |              |     | 7: SPD10M                                                    |                                 |
|      |              |     | 6: DPX/COL                                                   |                                 |
|      |              |     | 5: LNK/ACT                                                   |                                 |
|      |              |     | 4: COL                                                       |                                 |
|      |              |     | 3: ACT                                                       |                                 |
|      |              |     | 2: DPX                                                       |                                 |
|      |              |     | 1: LNK                                                       |                                 |
|      |              |     | 0: PHYLED4                                                   |                                 |

## LED Function Map Register (Page 00h: Address 14h-15h)

Table 51: LED Function Map Register (Page 00h: Address 14h–15h)

| BIt  | Name         | R/W | Description                                                                                                                                                                                                                                | Default |
|------|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved     | R/W | -                                                                                                                                                                                                                                          | 0       |
| 8:0  | LED_FUNC_MAP | R/W | Per port select function bit. Each port LED follows the function table specified for each port.  1: Select Function 1.  0: Select Function 0.  Bits [4:0] correspond to ports [4:0].  Bit 5 corresponds to port 5 in serial LED interface. | 1FFh    |

#### LED Enable Map Register (Page 00h: Address 16h-17h)

Table 52: LED Enable Map Register (Page 00h: Address 16h-17h)

| BIt  | Name       | R/W | Description                                                                                                                         | Default |
|------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved   | R/W | -                                                                                                                                   | 0       |
| 8:0  | LED_EN_MAP | R/W | Per-port enable bit 1: Enable 0: Disable Bits [4:0] correspond to ports [4:0]. Bit 5 corresponds to port 5 in serial LED interface. | 9'h1F   |

#### LED Mode Map 0 Register (Page 00h: Address 18h-19h)

Table 53: LED Mode Map 0 Register (Page 00h: Address 18h-19h)

| BIt  | Name          | R/W | Description                                                                                                                                                 | Default |
|------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved      | R/W | -                                                                                                                                                           | 0       |
| 8:0  | LED_MODE_MAP0 | R/W | Combine with LED_MODE_MAP1 to decide per port LED output mode.  Bits [4:0] correspond to ports [4:0].  Bit 5 corresponds to port 5 in serial LED interface. | 1FFh    |

#### LED Mode Map 1 Register (Page 00h: Address 1Ah-1Bh)

Table 54: LED Function Map 1 Control Register (Page 00h: Address 1Ah–1Bh)

| BIt  | Name          | R/W | Description                                                                                         | Default |
|------|---------------|-----|-----------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved      | R/W | _                                                                                                   | 0       |
| 8:0  | LED_MODE_MAP1 | R/W | Per port select function bit LED_FUNC_MAP[1:0] 00: LED off 01: LED on 10: LED blinking 11: LED auto | 1FFh    |

See "LED Interfaces" on page 142 for more information.

#### Port Forward Control Register (Page 00h: Address 21h)

Table 55: Port Forward Control Register (Page 00h: Address 21h)

| BIt | Name            | R/W | Description                                                                                                                  | Default |
|-----|-----------------|-----|------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | MCST_DLF_FWD_EN | R/W | 1 = Forward multicast lookup failed frames according to multicast lookup failed forward map register (Page 00h: Address 34h) | 0       |
|     |                 |     | 0 = Flood multicast packet if fail ARL table lookup                                                                          |         |
| 6   | UCST_DLF_FWD_EN | R/W | 1 = Forward unicast lookup failed frames according to Unicast Lookup failed forward map register (Page 00h: Address 32h)     | 0h      |
|     |                 |     | 0 = Flood unicast packet if fail ARL table lookup                                                                            |         |
| 5:1 | Reserved        | R/W | -                                                                                                                            | 0       |
| 0   | Reserved        | R/W | -                                                                                                                            | 1       |

See "Egress PCP Remarking" on page 82 for more information.

## Protected Port Selection Register (Page 00h: Address 24h-25h)

Table 56: Protected Port Selection Register (Page 00h: Address 24h–25h)

| BIt  | Name        | R/W | Description                                                                                                                                                       | Default |
|------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved    | RO  | -                                                                                                                                                                 | 0       |
| 8:0  | PORT_SELECT | R/W | Protected port selection  Bit 8: IMP port  Bits [4:0] correspond to ports [4:0], respectively.  1 = Port protected. Cannot send/receive to other protected ports. | 0       |
|      |             |     | 0 = Port is not protected.                                                                                                                                        |         |

See "Protected Ports" on page 53 for more information.

#### WAN Port Select Register (Page 00h: Address 26h-27h)

Table 57: WAN Port Select Register (Page 00h: Address 26h-27h)

| BIt   | Name         | R/W | Description                                                                                                                                                                           | Default |
|-------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved     | RO  | -                                                                                                                                                                                     | 0       |
| 9     | Reserved     | R/W | -                                                                                                                                                                                     | _       |
| 8:6   | Reserved     | R/W | -                                                                                                                                                                                     | _       |
| 5:0   | WAN_PORT_MAP | R/W | Set assigned WAN port to 1.                                                                                                                                                           | 0       |
|       |              |     | Bits [5:0] correspond to ports [5:0], respectively. Port 5 can be selected as a WAN port only in En_IMP_Port = 10 of Global Management Configuration Register (Page 02h Address 00h). |         |

#### Pause Capability Register (Page 00h: Address 28h-2Bh)

Table 58: Pause Capability Register (Page 00h: Address 28h-2Bh)

| BIt   | Name            | R/W | Description                                                                              | Default |
|-------|-----------------|-----|------------------------------------------------------------------------------------------|---------|
| 31:24 | Reserved        | RO  | -                                                                                        | 0       |
| 23    | EN_OVERIDE      | R/W | Forces the content of this register setting to be used over the auto negotiation result. | 0       |
| 22:18 | Reserved        | _   | -                                                                                        | _       |
| 17:9  | EN_RX_PAUSE_CAP | _   | Enabling the receive pause capability.                                                   | 0h      |
|       |                 |     | Bit 17: IMP port                                                                         |         |
|       |                 |     | Bits [14:9] correspond to ports [5:0], respectively.                                     |         |
| 8:0   | EN_TX_PAUSE_CAP | _   | Enables the transmit pause capability.                                                   | 0h      |
|       |                 |     | Bit 8: IMP port                                                                          |         |
|       |                 |     | Bits [5:0] correspond to ports [5:0], respectively.                                      |         |

#### Reserved Multicast Control Register (Page 00h: Address 2Fh)

Table 59: Reserved Multicast Control Register (Page 00h: Address 2Fh)

| BIt | Name               | R/W | Description                                                                                             | Default |
|-----|--------------------|-----|---------------------------------------------------------------------------------------------------------|---------|
| 7   | Multicast Learning | R/W | Multicast learning enable                                                                               | 0       |
|     |                    |     | 0 = Do not learn unicast source addresses of frames that have a reserved multicast destination address. |         |
|     |                    |     | 1 = Learn unicast source addresses even from frames that have a reserved multicast destination address. |         |
|     |                    |     | See "Address Management" on page 82 for more information.                                               |         |
| 6:5 | Reserved           | R/W | -                                                                                                       | 0       |

Table 59: Reserved Multicast Control Register (Page 00h: Address 2Fh) (Cont.)

| BIt | Name      | R/W    | Description                                                                                                                                                                                            | Default |
|-----|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 4   | En_Mul_4  | R/W    | Specifies if packets with the destination addresses in the below range are to be forwarded to the appropriate port or dropped when operating in unmanaged mode.  01-80-C2-00-00-20 ~ 01-80-C2-00-00-2F | 0       |
|     |           |        | 0 = Forward                                                                                                                                                                                            | 0 0 1   |
|     |           |        | 1 = Drop                                                                                                                                                                                               |         |
| 3   | En_Mul_3  | R/W    | Specifies if packets with the destination addresses in the below range are to be forwarded to the appropriate port or dropped when operating in unmanaged mode.                                        | 0       |
|     |           |        | 01-80-C2-00-00-11 ~ 01-80-C2-00-00-1F                                                                                                                                                                  |         |
|     |           |        | 0 = Forward                                                                                                                                                                                            |         |
|     | 5. 14.1.2 | D ()4/ | 1 = Drop                                                                                                                                                                                               |         |
| 2   | En_Mul_2  | R/W    | Specifies if packets with the destination address below are to be forwarded to the appropriate port or dropped when operating in unmanaged mode.                                                       | 0       |
|     |           |        | 01-80-C2-00-00-10                                                                                                                                                                                      |         |
|     |           |        | 0 = Forward                                                                                                                                                                                            |         |
|     |           |        | 1 = Drop                                                                                                                                                                                               |         |
| 1   | En_mul_1  | R/W    | Specifies if packets with the destination addresses in the below range are to be forwarded to the appropriate port or dropped when operating in unmanaged mode.                                        | 1       |
|     |           |        | 01-80-C2-00-00-02 ~ 01-80-C2-00-00-0F                                                                                                                                                                  |         |
|     |           |        | 0 = Forward                                                                                                                                                                                            |         |
|     |           |        | 1 = Drop                                                                                                                                                                                               |         |
| 0   | En_Mul_0  | R/W    | Specifies if packets with the destination address below are to be forwarded to the appropriate port or dropped when operating in unmanaged mode.                                                       | 0       |
|     |           |        | 01-80-C2-00-00-00                                                                                                                                                                                      |         |
|     |           |        | 0 = Forward                                                                                                                                                                                            |         |
|     |           |        | 1 = Drop                                                                                                                                                                                               |         |

See "Multicast Addresses" on page 86 for more information.

#### Unicast Lookup Failed Forward Map Register (Page 00h: Address 32h)

Table 60: Unicast Lookup Failed Forward Map Register (Page 00h: Address 32h-33h)

| BIt  | Name        | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                             | Default |
|------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved    | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                       | 0       |
| 8:0  | UNI_DLF_MAP | R/W | Unicast lookup failed forward map Bit 8: IMP port Bits [5:0] correspond to ports [5:0], respectively. When the UCST_DLF_FWD_EN bit in "Port Forward Control Register (Page 00h: Address 21h)" on page 183 is enabled and a unicast lookup failure occurs, the ARL table forwards the frame according to the contents of this register. If this register remains in default value, the frame is dropped. |         |
|      |             |     | 0 = Do not forward a unicast lookup failure to this port.                                                                                                                                                                                                                                                                                                                                               |         |
|      |             |     | 1 = Forward a unicast lookup failure to this port.                                                                                                                                                                                                                                                                                                                                                      |         |

See "Unicast Addresses" on page 84 for more information.

# Multicast Lookup Failed Forward Map Register (Page 00h: Address 34h–35h)

Table 61: Multicast Lookup Failed Forward Map Register (Page 00h: Address 34h-35h)

| BIt  | Name         | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               | Default |
|------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved     | R/W | -                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0       |
| 8:0  | MCST_DLF_MAP | R/W | Multicast lookup failed forward map Bit 8: IMP port Bits [5:0] correspond to ports [5:0], respectively. When the MCST_DLF_FWD_EN bit in port forward control register (Page 00h:Address 21h) is enabled and a multicast lookup failure occurs, the ARL table forwards the frame according to the contents of this register. If this register remains in default value, the frame is dropped.  0 = Do not forward a multicast lookup failure to this port. | O<br>d  |
|      |              |     | 1 = Forward a multicast lookup failure to this port.                                                                                                                                                                                                                                                                                                                                                                                                      |         |

See "Multicast Addresses" on page 86 for more information.

#### MLF IPMC Forward Map Register (Page 00h: Address 36h-37h)

Table 62: MLF IMPC Forward Map Register (Page 00h: Address 36h-37h)

| BIt  | Name             | R/W | Description                                         | Default |  |
|------|------------------|-----|-----------------------------------------------------|---------|--|
| 15:9 | Reserved         | RO  | -                                                   | 0       |  |
| 8:0  | MLF_IPMC_FWD_MAP | R/W | IPMC forward map                                    | 0       |  |
|      |                  |     | Bit 8: IMP port                                     |         |  |
|      |                  |     | Bits [5:0] correspond to ports [5:0], respectively. |         |  |

#### Pause Pass Through for RX Register (Page 00h: Address 38h-39h)

Table 63: Pause Pass Through for RX Register (Page 00h: Address 38h-39h)

| BIt  | Name                   | R/W | Description                                                                                                                                           | Default |
|------|------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:8 | Reserved               | RO  | -                                                                                                                                                     | 0       |
| 7:0  | IGNORE_PAUSE FRAME _RX | R/W | RX pause pass through map 1: Ignore IEEE 802.3x 0: Comply with IEEE 802.3x pause frame receiving. Bits [5:0] correspond to ports [5:0], respectively. | 0       |

#### Pause Pass Through for TX Register (Page 00h: Address 3Ah-3Bh)

Table 64: Pause Pass Through for TX Register (Page 00h: Address 3Ah–3Bh)

| BIt  | Name                   | R/W | Description                                      | Default |
|------|------------------------|-----|--------------------------------------------------|---------|
| 15:9 | Reserved               | RO  | -                                                | 0       |
| 8:0  | IGNORE_PAUSE FRAME _TX | R/W | TX pause pass through map                        | 0       |
|      |                        |     | 1: Ignore IEEE 802.3x.                           |         |
|      |                        |     | 0: Comply with IEEE 802.3x pause frame receiving |         |
|      |                        |     | Bit 8: IMP port                                  |         |
|      |                        |     | Bits [5:0] correspond to ports [5:0], respective | ly.     |

#### Disable Learning Register (Page 00h: Address 3Ch-3Dh)

Table 65: Disable Learning Register (Page 00h: Address 3Ch-3Dh)

| BIt  | Name         | R/W | Description                                        | Default |
|------|--------------|-----|----------------------------------------------------|---------|
| 15:9 | Reserved     | RO  | -                                                  | 0       |
| 8:0  | DIS_LEARNING | R/W | 1 = Disable learning                               | 0       |
|      |              |     | 0 = Enable learning                                |         |
|      |              |     | Bit 8: IMP port                                    |         |
|      |              |     | Bits [5:0] correspond to ports [5:0], respectively | •       |

#### Software Learning Register (Page 00h: Address 3Eh-3Fh)

Table 66: Software Learning Control Register (Page 00h: Address 3Eh-3Fh)

| Bit  | Name          | R/W | / Description                                                                                                                                                                                  | , | Default |
|------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|
| 15:9 | Reserved      | RO  | Reserved                                                                                                                                                                                       | _ |         |
| 8:0  | SW_LEARN_CNTL | R/W | 1: Software learning control enabled. The behaviors are as follows:                                                                                                                            | 0 |         |
|      |               |     | <ul> <li>Forwarding behavior: Incoming packet with<br/>unknown SA will be copied to CPU port.</li> </ul>                                                                                       |   |         |
|      |               |     | <ul> <li>Learning behavior: Allow S/W to decide<br/>whether incoming packet learn or not. In S/<br/>W learning mode, the H/W learning<br/>mechanism will be disabled automatically.</li> </ul> | ′ |         |
|      |               |     | <ul> <li>Refreshed behavior: Allow refreshed<br/>mechanism to operate properly even<br/>through the H/W learning had been<br/>disabled.</li> </ul>                                             |   |         |
|      |               |     | 0: Software learning control disabled.<br>Forwarding/Learning/Refreshed behavior to<br>keep hardware operation.                                                                                |   |         |
|      |               |     | Bit 8: IMP port                                                                                                                                                                                |   |         |
|      |               |     | Bits [5:0] correspond to ports [5:0]                                                                                                                                                           |   |         |

## Port State Override Register (Page 00h: Address 58h)

Table 67: Port State Override Register Address Summary

| Address | Description |  |
|---------|-------------|--|
| 58h     | Port 0      |  |
| 59h     | Port 1      |  |
| 5Ah     | Port 2      |  |
| 5Bh     | Port 3      |  |
| 5Ch     | Port 4      |  |
| 5Dh     | Port 5      |  |

Table 68: Port State Override Register (Page 00h: Address 58h-5Fh)

| BIt | Name                   | R/W | Description                                                                                                                                                                                   | Default |
|-----|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Reserved               | R/W | -                                                                                                                                                                                             | _       |
| 6   | Software Override      | R/W | Writing 1 to this bit allows the values of the bits [5:0] to be written to the external PHY. Writing 0 to this bit prevents these values from overriding the present external PHY conditions. | 0       |
| 5   | Tx Flow Control Enable | R/W | The value of this bit overrides the existing conditions of the external PHY port if bit 6 is written to 1.                                                                                    | 0       |
|     |                        |     | 0 = Flow control disabled for transmit traffic.                                                                                                                                               |         |
|     |                        |     | 1 = Flow control enabled for transmit traffic.                                                                                                                                                |         |
| 4   | Rx Flow Control Enable | R/W | The value of this bit overrides the existing conditions of the external PHY port if bit 6 is written to 1.                                                                                    | 0       |
|     |                        |     | 0 = Flow control disabled for receive traffic.                                                                                                                                                |         |
|     |                        |     | 1 = Flow control enabled for receive traffic.                                                                                                                                                 |         |
| 3:2 | Speed                  | R/W | The value of this bit overrides the existing conditions of the external PHY port if bit 6 is written to 1.                                                                                    | 10      |
|     |                        |     | 00 = 10 Mbps                                                                                                                                                                                  |         |
|     |                        |     | 01 = 100 Mbps                                                                                                                                                                                 |         |
|     |                        |     | 10 = 1000 Mbps                                                                                                                                                                                |         |
|     |                        |     | 11 = Illegal state                                                                                                                                                                            |         |
| 1   | Duplex Mode            | R/W | The value of this bit overrides the existing conditions of the external PHY port if bit 6 is written to 1.                                                                                    | 1       |
|     |                        |     | 0 = Half-duplex                                                                                                                                                                               |         |
|     |                        |     | 1 = Full-duplex                                                                                                                                                                               |         |

Table 68: Port State Override Register (Page 00h: Address 58h-5Fh) (Cont.)

| BIt | Name       | R/W | Description                                                                                             | Default |
|-----|------------|-----|---------------------------------------------------------------------------------------------------------|---------|
| 0   | Link State | R/W | The value of this bit overrides the existing conditions of the external PHY port if bit 6 is written 1. | 1       |
|     |            |     | 1 = Link-up                                                                                             |         |
|     |            |     | 0 = Link-down                                                                                           |         |

#### MDIO WAN Port Address Register (Page 00h: Address 75h)

Table 69: MDIO WAN Port Address Register (Page 00h: Address 75h)

| BIt | Name             | R/W | Description                | Default |
|-----|------------------|-----|----------------------------|---------|
| 7:5 | Reserved         | RO  | -                          | 0       |
| 4:0 | WAN_MDIO_ADDRESS | R/W | WAN port MDIO SCAN address | 15h     |

## MDIO IMP PORT Address Register (Page 00h: Address 78h)

Table 70: MDIO IMP PORT Address Register (Page 00h: Address 78h)

| BIt | Name             | R/W | Description           | Default |
|-----|------------------|-----|-----------------------|---------|
| 7:5 | Reserved         | RO  | -                     | 0       |
| 4:0 | IMP_MDIO_ADDRESS | R/W | IMP PORT MDIO address | 18h     |

#### Software Reset Control Register (Page 00h: Address 79h)

Table 71: Software Reset Control Register (Page 00h: Address 79h)

| Name      | R/W                        | Description                          | Default                                                                                                                                                                                                                                         |
|-----------|----------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW_RST    | R/W                        |                                      |                                                                                                                                                                                                                                                 |
|           |                            | 1 = Activate reset.                  |                                                                                                                                                                                                                                                 |
|           |                            | 0 = Clear reset.                     |                                                                                                                                                                                                                                                 |
| Reserved  | _                          | -                                    | _                                                                                                                                                                                                                                               |
| EN_SW_RST | R/W                        | Enable software reset.               | 0                                                                                                                                                                                                                                               |
| Reserved  | R/W                        | -                                    | _                                                                                                                                                                                                                                               |
|           | SW_RST  Reserved EN_SW_RST | SW_RST R/W  Reserved - EN_SW_RST R/W | SW_RST  R/W  Software reset (Bit4 "EN_SW_RST" MUST be enabled as well). Software reset, write "1" to activate a RESET "0" to clear the reset state.  1 = Activate reset.  0 = Clear reset.  Reserved  -  EN_SW_RST  R/W  Enable software reset. |

#### Pause Frame Detection Control Register (Page 00h: Address 80h)

Table 72: Pause Frame Detection Control Register (Page 00h: Address 80h)

| BIt | Name            | R/W | Description                                   | Default |
|-----|-----------------|-----|-----------------------------------------------|---------|
| 7:3 | Reserved        | RO  | -                                             | 0       |
| 2:1 | Reserved        | R/W | -                                             | 0       |
| 0   | PAUSE_IGNORE_DA | R/W | 0 = Check DA field on pause frame detection.  | 0       |
|     |                 |     | 1 = Ignore DA field on pause frame detection. |         |

#### Fast-Aging Control Register (Page 00h: Address 88h)

Table 73: Fast-Aging Control Register (Page 00h: Address 88h)

| BIt | Name                | R/W | Description                                                                                  | Default |
|-----|---------------------|-----|----------------------------------------------------------------------------------------------|---------|
| 7   | Fast_Age_Start/Done | R/W | Set bit to 1 triggers the fast aging process.                                                | 0       |
|     |                     |     | When the fast aging process is done, this bit is cleared to 0.                               |         |
| 6   | Reserved            | _   | -                                                                                            | _       |
| 5   | EN_AGE_MCAST        | R/W | Enable Aging Multicast Entry                                                                 | 0       |
|     |                     |     | 1: Aging multicast Entries in ARL Table                                                      |         |
|     |                     |     | 0: Disable Aging Multicast Entries in ARL Table                                              |         |
|     |                     |     | <b>Note:</b> The EN_AGE_MCAST and the EN_AGE_Port cannot enable (set to 1) at the same time. |         |
| 4   | EN_AGE_SPT          | R/W | When set, check spanning tree ID.                                                            | _       |
| 3   | EN_AGE_VLAN         | R/W | When set, check VLAN ID.                                                                     | _       |
| 2   | EN_AGE_Port         | R/W | When set, check port ID.                                                                     | _       |
| 1   | EN_AGE_Dynamic      | R/W | When set, age out dynamic entry.                                                             | _       |
| 0   | EN_AGE_Static       | R/W | When set, age out static entry.                                                              | _       |

#### Fast-Aging Port Control Register (Page 00h: Address 89h)

Table 74: Fast-Aging Port Control Register (Page 00h: Address 89h)

| Bit | Name                 | R/W | Description                                                                         | Default |
|-----|----------------------|-----|-------------------------------------------------------------------------------------|---------|
| 7:4 | Reserved             | R/W | -                                                                                   | 0       |
| 3:0 | Fast Age Single Port | R/W | Fast age single port select<br>Writing bits [3:0] selects the port to be fast-aged. | 0       |

#### Fast-Aging VID Control Register (Page 00h: Address 8Ah-8Bh)

Table 75: Fast-Aging VID Control Register (Page 00h: Address 8Ah–8Bh)

| Bit   | Name                | R/W | Description                                                                    | Default |
|-------|---------------------|-----|--------------------------------------------------------------------------------|---------|
| 15:12 | Reserved            | R/W | -                                                                              | 0       |
| 11:0  | Fast Age Single VID | R/W | Fast age single VID select Writing bits [11:0] selects the VID to be fastaged. | 0       |

## Page 01h: Status Registers

Table 76: Status Registers (Page 01h)

| Address | Bits         | Register Name                                                        |
|---------|--------------|----------------------------------------------------------------------|
| 00h–01h | 16           | "Link Status Summary (Page 01h: Address 00h)"                        |
| 02h–03h | 16           | "Link Status Change (Page 01h: Address 02h)" on page 193             |
| 04h-07h | 32           | "Port Speed Summary (Page 01h: Address 04h)" on page 193             |
| 08h-09h | 16           | "Duplex Status Summary (Page 01h: Address 08h)" on page 194          |
| 0Ah–0Dh | 32           | "Pause Status Summary (Page 01h: Address 0Ah)" on page 194           |
| 0Eh–0Fh | 16           | "Source Address Change Register (Page 01h: Address 0Eh)" on page 195 |
| 10h-45h | 48/port      | "Last Source Address Register (Page 01h: Address 10h)" on page 195   |
| 46h–EFh | <del>-</del> | Reserved                                                             |
| F0h–F7h | 8            | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7 |
| F8h-FDh | _            | Reserved                                                             |
| FEh     | 8            | "SPI Status Register (Global, Address FEh)" on page 355              |
| FFh     | 8            | "Page Register (Global, Address FFh)" on page 356                    |

## Link Status Summary (Page 01h: Address 00h)

Table 77: Link Status Summary Register (Page 01h: Address 00h-01h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 15:9 | Reserved    | RO  | -                                                   | 0       |
| 8:0  | LINK_STATUS | RO  | Link status                                         | 0       |
|      |             |     | Bit 8: IMP port                                     |         |
|      |             |     | Bits [5:0] correspond to ports [5:0], respectively. |         |
|      |             |     | 0 = Link fail                                       |         |
|      |             |     | 1 = Link pass                                       |         |

## Link Status Change (Page 01h: Address 02h)

Table 78: Link Status Change Register (Page 01h: Address 02h-03h)

| BIt  | Name               | R/W | Description                                                                      | Default |
|------|--------------------|-----|----------------------------------------------------------------------------------|---------|
| 15:9 | Reserved           | RO  | -                                                                                | 0       |
| 8:0  | LINK_STATUS_CHANGE | RO  | Link status change.                                                              | 0       |
|      |                    |     | Bit 8: IMP port                                                                  |         |
|      |                    |     | Bits [5:0] correspond to ports [5:0], respectively.                              |         |
|      |                    |     | Upon change of link status, a bit remains set until cleared by a read operation. |         |
|      |                    |     | 0 = Link status constant.                                                        |         |
|      |                    |     | 1 = Link status change.                                                          |         |

## Port Speed Summary (Page 01h: Address 04h)

Table 79: Port Speed Summary Register (Page 01h: Address 04h-07h)

| BIt   | Name       | R/W | Description                                                    | Default |
|-------|------------|-----|----------------------------------------------------------------|---------|
| 31:18 | Reserved   | РО  | Reserved                                                       | 0       |
| 17:0  | PORT_SPEED | RO  | Port speed                                                     | 0       |
|       |            |     | The speed of each port is reported based on the mapping below: |         |
|       |            |     | <ul> <li>Bits [17:16] = IMP port</li> </ul>                    |         |
|       |            |     | <ul> <li>Bits [15:12] = Reserved</li> </ul>                    |         |
|       |            |     | • Bits [11:10] = Port 5                                        |         |
|       |            |     | • Bits [9:8] = Port 4                                          |         |
|       |            |     | • Bits [7:6] = Port 3                                          |         |
|       |            |     | • Bits [5:4] = Port 2                                          |         |
|       |            |     | • Bits [3:2] = Port 1                                          |         |
|       |            |     | • Bits [1:0] = Port 0                                          |         |
|       |            |     | The value of the bits are:                                     |         |
|       |            |     | • 00 = 10 Mbps                                                 |         |
|       |            |     | • 01 = 100 Mbps                                                |         |
|       |            |     | • 10 = 1000 Mbps                                               |         |
|       |            |     | • 11 = Illegal state                                           |         |

## **Duplex Status Summary (Page 01h: Address 08h)**

Table 80: Duplex Status Summary Register (Page 01h: Address 08h-09h)

| BIt  | Name         | R/W | Description                                         | Default |
|------|--------------|-----|-----------------------------------------------------|---------|
| 15:9 | Reserved     | RO  | -                                                   | 0       |
| 8:0  | DUPLEX_STATE | RO  | Duplex state                                        | 0x1ff   |
|      |              |     | Bit 8: IMP port                                     |         |
|      |              |     | Bits [5:0] correspond to ports [5:0], respectively. |         |
|      |              |     | 0 = Half-duplex                                     |         |
|      |              |     | 1 = Full-duplex                                     |         |

## Pause Status Summary (Page 01h: Address 0Ah)

Table 81: PAUSE Status Summary Register (Page 01h: Address 0Ah-0Dh)

| BIt   | Name                 | R/W | Description                                            | Default    |
|-------|----------------------|-----|--------------------------------------------------------|------------|
| 31:18 | Reserved             | RO  | Reserved                                               | 0          |
| 17:9  | RECEIVE_PAUSE_STATE  | RO  | Pause state. Receive pause capability Bit 17: IMP port | 0          |
|       |                      |     | Bits [14:9] correspond to ports [5:0], respectively.   |            |
|       |                      |     | 0 = Disabled                                           |            |
|       |                      |     | 1 = Enabled                                            |            |
| 8:0   | TRANSMIT_PAUSE_STATE | RO  | Transmit pause capability                              |            |
|       |                      |     | Bit 8: IMP port                                        |            |
|       |                      |     | Bits [5:0] correspond to ports [5:0], respectively     | <i>'</i> . |
|       |                      |     | 0 = Disabled                                           |            |
|       |                      |     | 1 = Enabled                                            |            |

## Source Address Change Register (Page 01h: Address 0Eh)

Table 82: Source Address Change Register (Page 01h: Address 0Eh-0Fh)

| BIt  | Name            | R/W | Description                                                                                 | Default   |
|------|-----------------|-----|---------------------------------------------------------------------------------------------|-----------|
| 15:9 | Reserved        | RO  | -                                                                                           | 0         |
| 8:0  | SRC_ADDR_CHANGE | RC  | Source address change                                                                       | 0         |
|      |                 |     | Bit 8: IMP port                                                                             |           |
|      |                 |     | Bits [4:0] correspond to ports [4:0], respectively                                          | <b>'.</b> |
|      |                 |     | The value of this bit is 1 if a change in the source address is detected on the given port. |           |
|      |                 |     | The bit remains set until cleared by a read operation.                                      |           |
|      |                 |     | 0 = No change in source address since last read.                                            | •         |
|      |                 |     | 1 = Source address has changed since last read.                                             |           |

#### Last Source Address Register (Page 01h: Address 10h)

**Table 83: Last Source Address Register Address Summary** 

| Address | Description |  |
|---------|-------------|--|
| 10h-15h | Port 0      |  |
| 16h-1Bh | Port 1      |  |
| 1Ch-21h | Port 2      |  |
| 22h–27h | Port 3      |  |
| 28h-2Dh | Port 4      |  |
| 2Eh-33h | Port 5      |  |
| 34h-39h | Reserved    |  |
| 3Ah–3Fh | Reserved    |  |
| 40h-45h | IMP port    |  |

Table 84: Last Source Address (Page 01h: Address 10h-45h)

| BIt  | Name            | R/W | Description                                                      | Default |
|------|-----------------|-----|------------------------------------------------------------------|---------|
| 47:0 | LAST_SOURCE_ADD | RO  | The 48-bit source address detected on the last packet ingressed. | 0       |

## Page 02h: Management/Mirroring Registers

Table 85: Aging/Mirroring Registers (Page 02h)

| Address | Bits | Register Name                                                                  |
|---------|------|--------------------------------------------------------------------------------|
| 00h     | 8    | "Global Management Configuration Register (Page 02h: Address 00h)" on page 197 |
| 01h-02h | _    | Reserved                                                                       |
| 03h     | 8    | "Broadcom Header Control Register (Page 02h: Address 03h)" on page 197         |
| 04h-05h | 16   | "RMON MIB Steering Register (Page 02h: Address 04h)" on page 198               |
| 06h-09h | 32   | "Aging Time Control Register (Page 02h: Address 06h)" on page 198              |
| 0Ah-0Fh | _    | Reserved                                                                       |
| 10h-11h | 16   | "Mirror Capture Control Register (Page 02h: Address 10h)" on page 198          |
| 12h-13h | 16   | "Ingress Mirror Control Register (Page 02h: Address 12h)" on page 199          |
| 14h-15h | 16   | "Ingress Mirror Divider Register (Page 02h: Address 14h)" on page 200          |
| 16h-1Bh | 48   | "Ingress Mirror MAC Address Register (Page 02h: Address 16h)" on page 200      |
| 1Ch-1Dh | 16   | "Egress Mirror Control Register (Page 02h: Address 1Ch)" on page 201           |
| 1Eh-1Fh | 16   | "Egress Mirror Divider Register (Page 02h: Address 1Eh)" on page 202           |
| 20h-25h | 48   | "Egress Mirror MAC Address Register (Page 02h: Address 20h)" on page 202       |
| 26h–EFh | _    | Reserved                                                                       |
| 30h-33h | 8    | Device ID number                                                               |
| 34h-3Fh | _    | Reserved                                                                       |
| 40h     | 8    | Revision ID number                                                             |
| 41h-4Fh | _    | Reserved                                                                       |
| 50h-53h | 32   | "High-Level Protocol Control Register (Page 02h: Address 50h–53h)" on page 203 |
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7           |
| F8h-FDh | _    | Reserved                                                                       |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                        |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                              |
|         |      |                                                                                |

## Global Management Configuration Register (Page 02h: Address 00h)

Table 86: Global Management Configuration Register (Page 02h: Address 00h)

| Bit | Name        | R/W | Description                                                                                                                                                                      | Default |
|-----|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:6 | En_IMP_Port | R/W | IMP port enable                                                                                                                                                                  | 00      |
|     |             |     | 00=No frame management port.                                                                                                                                                     |         |
|     |             |     | 01=Reserved.                                                                                                                                                                     |         |
|     |             |     | 10=Enable IMP port only. All traffic to CPU from LAN and WAN ports will be forwarded to IMP port.                                                                                |         |
|     |             |     | 11=Enable Dual-IMP ports (both IMP port and port 5). All traffic to CPU from LAN ports will be forwarded to IMP port and all traffic from WAN ports will be forwarded to Port 5. |         |
|     |             |     | These bits are ignored when SW_FWD_MODE = Unmanaged in the "Switch Mode Register (Page 00h: Address 0Bh)" on page 178.                                                           |         |
| 5   | Reserved    | R/W | -                                                                                                                                                                                | 0       |
| 4   | Intrpt_En   | R/W | Link status change interrupt enable                                                                                                                                              | 0       |
|     |             |     | 0 = Disable link status change interrupt                                                                                                                                         |         |
|     |             |     | 1 = Enable link status change interrupt                                                                                                                                          |         |
| 3:2 | Reserved    | R/W | -                                                                                                                                                                                | 0       |
| 1   | En_Rx_BPDU  | R/W | Receive BPDU enable                                                                                                                                                              | 0       |
|     |             |     | Enables all ports to receive BPDUs and forwards to the IMP port. This bit must be set to globally allow BPDUs to be received.                                                    |         |
| 0   | Reset MIB   | R/W | Reset MIB counters                                                                                                                                                               | 0       |
|     |             |     | Resets all MIB counters for all ports to 0 (pages 20h–28h). This bit must be set and then cleared in successive write cycles to activate the reset operation.                    |         |

#### **Broadcom Header Control Register (Page 02h: Address 03h)**

Table 87: BROADCOM Tag Control Register (Page 02h: Address 03h)

| Bit | Name        | R/W | Description                                                                                                                                                                                                                                                                                    | Default |
|-----|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:2 | Reserved    | RO  | -                                                                                                                                                                                                                                                                                              | 0       |
| 1:0 | BRCM_HDR_EN | R/W | Broadcom Tag enable for IMP  Bit 1: Reserved  Bit 0: Enable BRCM header for IMP port.  1: Additional header information is inserted into the original frame, between original SA field and Type/Length fields. The tag includes the BRCM Tag field.  0: Without additional header information. | 11      |

#### RMON MIB Steering Register (Page 02h: Address 04h)

Table 88: RMON MIB Steering Register (Page 02h: Address 04h-05h)

| Bit  | Name          | R/W | Description                                                                                                                                                                                                                                      | Default |
|------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved      | R/W | -                                                                                                                                                                                                                                                | 0       |
| 8:0  | Override RMON | R/W | Override RMON receive                                                                                                                                                                                                                            | 0       |
|      | Receive       |     | Forces the RMON packet size bucket counters from the normal default of snooping on the receive side of the MAC to the transmit side. This allows the RMON bucket counters to snoop either transmit or receive, allowing full-duplex MAC support. |         |
|      |               |     | Bit 8: IMP port                                                                                                                                                                                                                                  |         |
|      |               |     | Bits [5:0] correspond to ports [5:0], respectively.                                                                                                                                                                                              |         |

#### Aging Time Control Register (Page 02h: Address 06h)

Table 89: Aging Time Control Register (Page 02h: Address 06h-09h)

| BIt   | Name       | R/W | Description                                                                                                                                                                                                                           | Default |
|-------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:21 | Reserved   | RO  | -                                                                                                                                                                                                                                     | _       |
| 20    | Age Change | R/W | Age change enable  1 = Set age time via bits [19:0]  0 = Age time default 300 ns                                                                                                                                                      | 0       |
| 19:0  | AGE_TIME   | R/W | Specifies the aging time in seconds for dynamically learned addresses. Maximum age time is 1,048,575s. Setting the AGE_TIME to 0 disables the aging process. For more information on ARL table aging, see "Address Aging" on page 90. | 300d    |

#### Mirror Capture Control Register (Page 02h: Address 10h)

Table 90: Mirror Capture Control Register (Page 02h: Address 10h-11h)

|                                  | Default                                 |
|----------------------------------|-----------------------------------------|
|                                  | 0                                       |
|                                  |                                         |
|                                  |                                         |
| APTURE_PORT is nirror traffic is | 0                                       |
| re port                          |                                         |
| ed unless mirror                 |                                         |
|                                  | 0                                       |
| nirr<br>re p                     | ror traffic is<br>port<br>unless mirror |

Table 90: Mirror Capture Control Register (Page 02h: Address 10h-11h) (Cont.)

| BIt | Name         | R/W | Description                                                                                                                                                | Default |
|-----|--------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 5:4 | Reserved     | R/W | Reserved                                                                                                                                                   | 0       |
| 3:0 | Capture Port | R/W | Mirror capture port ID  Binary value identifies the single unique port that is designated as the port where all ingress and/or egress traffic is mirrored. | 0       |

For additional information about port mirroring, see "Port Mirroring" on page 54.

## Ingress Mirror Control Register (Page 02h: Address 12h)

Table 91: Ingress Mirror Control Register (Page 02h: Address 12h–13h)

| BIt   | Name             | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                  | Default |
|-------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:14 | IN_MIRROR_FILTER | R/W | Ingress mirror filter                                                                                                                                                                                                                                                                                                                                                                        | 0       |
|       |                  |     | Filters frames to be forwarded to the mirror capture port, specified in "Mirror Capture Control Register (Page 02h: Address 10h)" on page 198.                                                                                                                                                                                                                                               |         |
|       |                  |     | 00 = Mirror all ingress frames.                                                                                                                                                                                                                                                                                                                                                              |         |
|       |                  |     | 01 = Mirror all ingress frames with DA = IN_MIRROR_MAC.                                                                                                                                                                                                                                                                                                                                      | •       |
|       |                  |     | 10 = Mirror all ingress frames with SA = IN_MIRROR_MAC.                                                                                                                                                                                                                                                                                                                                      | •       |
|       |                  |     | 11 = Reserved.                                                                                                                                                                                                                                                                                                                                                                               |         |
|       |                  |     | IN_MIRROR_MAC is specified in "Ingress Mirror MAC Address Register (Page 02h: Address 16h)" on page 200.                                                                                                                                                                                                                                                                                     |         |
| 13    | IN_DIV_EN        | R/W | Ingress divider enable                                                                                                                                                                                                                                                                                                                                                                       | 0       |
|       |                  |     | The ingress divider mirrors every n <sup>th</sup> ingress frame that has passed through the IN_MIRROR_FILTER (n represents the IN_MIRROR_DIV defined in "Ingress Mirror Divider Register (Page 02h: Address 14h)" on page 200).                                                                                                                                                              |         |
|       |                  |     | 0 = Disable ingress divider feature.                                                                                                                                                                                                                                                                                                                                                         |         |
|       |                  |     | 1 = Enable ingress divider feature.                                                                                                                                                                                                                                                                                                                                                          |         |
| 12:9  | Reserved         | R/W |                                                                                                                                                                                                                                                                                                                                                                                              | 0       |
| 8:0   | IN_MIRROR_MASK   | R/W | Ingress mirror port mask                                                                                                                                                                                                                                                                                                                                                                     | 0       |
|       |                  |     | Bit 8: IMP port                                                                                                                                                                                                                                                                                                                                                                              |         |
|       |                  |     | Bits [5:0] correspond to ports [5:0], respectively.                                                                                                                                                                                                                                                                                                                                          |         |
|       |                  |     | Ports with the corresponding bit set to 1 have ingress frames mirrored to the MIRROR_CAPTURE_PORT. While multiple ports can be set as an Ingress Mirror port, severe congestion and/or frame loss may occur if excessive bandwidth from the ingress mirrored port (s) is directed to the MIRROR_CAPTURE_PORT. Setting a mirror filter via bits [15:14] or divider via bit 13 may be helpful. |         |

For additional information about port mirroring, see "Port Mirroring" on page 54.

#### Ingress Mirror Divider Register (Page 02h: Address 14h)

Table 92: Ingress Mirror Divider Register (Page 02h: Address 14h–15h)

| BIt   | Name          | R/W | Description                                                                                                                                                                                                                                                                                                                                                               | Default |
|-------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved      | R/W | -                                                                                                                                                                                                                                                                                                                                                                         | 0       |
| 9:0   | IN_MIRROR_DIV | R/W | Ingress mirror divider                                                                                                                                                                                                                                                                                                                                                    | 0       |
|       |               |     | Receive frames that have passed the IN_MIRROR_FILTER rule can further be pruned to reduce the overall number of frames returned to the MIRROR_CAPTURE_PORT. When the IN_DIV_EN bit in the "Ingress Mirror Control Register (Page 02h: Address 12h)" on page 199 is set, frames that pass the IN_MIRROR_FILTER rule are further divided by n, where n = IN_MIRROR_DIV + 1. |         |

For additional information about port mirroring, see "Port Mirroring" on page 54.

#### Ingress Mirror MAC Address Register (Page 02h: Address 16h)

Table 93: Ingress Mirror MAC Address Register (Page 02h: Address 16h-1Bh)

| BIt  | Name          | R/W | Description                                                                                                                                                                 | Default |
|------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 47:0 | IN_MIRROR_MAC | R/W | Ingress mirror MAC address                                                                                                                                                  | 0       |
|      |               |     | MAC address that is compared against ingress frames in accordance with the IN_MIRROR_FILTER rules in "Ingress Mirror Control Register (Page 02h: Address 12h)" on page 199. |         |

For additional information about port mirroring, see "Port Mirroring" on page 54.

## Egress Mirror Control Register (Page 02h: Address 1Ch)

Table 94: Egress Mirror Control Register (Page 02h: Address 1Ch-1Dh)

| BIt   | Name              | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                 | Default |
|-------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:14 | OUT_MIRROR_FILTER | R/W | Egress mirror filter                                                                                                                                                                                                                                                                                                                                                                        | 0       |
|       |                   |     | Filters egress frames that are forwarded to the mirror capture port, specified in "Mirror Capture Control Register (Page 02h: Address 10h)" on page 198.                                                                                                                                                                                                                                    |         |
|       |                   |     | 00 = Mirror all egress frames.                                                                                                                                                                                                                                                                                                                                                              |         |
|       |                   |     | 01 = Mirror all egress frames with DA = OUT_MIRROR_MAC.                                                                                                                                                                                                                                                                                                                                     |         |
|       |                   |     | 10 = Mirror all egress frames with SA = OUT_MIRROR_MAC.                                                                                                                                                                                                                                                                                                                                     |         |
|       |                   |     | 11 = Reserved.                                                                                                                                                                                                                                                                                                                                                                              |         |
|       |                   |     | OUT_MIRROR_MAC is specified in "Egress Mirror MAC Address Register (Page 02h: Address 20h)" on page 202.                                                                                                                                                                                                                                                                                    |         |
| 13    | OUT_DIV_EN        | R/W | Egress divider enable                                                                                                                                                                                                                                                                                                                                                                       | 0       |
|       |                   |     | The egress divider mirrors every n <sup>th</sup> egress frame that has passed through the OUT_MIRROR_FILTER (n represents the OUT_MIRROR_DIV defined in "Egress Mirror Divider Register (Page 02h: Address 1Eh)" on page 202).                                                                                                                                                              |         |
|       |                   |     | 0 = Disable egress divider feature.                                                                                                                                                                                                                                                                                                                                                         |         |
|       |                   |     | 1 = Enable egress divider feature.                                                                                                                                                                                                                                                                                                                                                          |         |
| 12:9  | Reserved          | R/W | -                                                                                                                                                                                                                                                                                                                                                                                           | 0       |
| 8:0   | OUT_MIRROR_MASK   | R/W | Egress mirror port mask Bit 8: IMP port                                                                                                                                                                                                                                                                                                                                                     | 0       |
|       |                   |     | Bits [5:0] correspond to ports [5:0], respectively.                                                                                                                                                                                                                                                                                                                                         |         |
|       |                   |     | Ports with the corresponding bit set to 1 have egress frames mirrored to the MIRROR_CAPTURE_PORT. While multiple ports can be set as an egress mirror port, severe congestion and/or frame loss may occur if excessive bandwidth from the egress mirrored port (s) is directed to the MIRROR_CAPTURE_PORT. Setting a mirror filter via bits [15:14] or a divider via bit 13 may be helpful. |         |

For additional information about port mirroring, see "Port Mirroring" on page 54.

#### Egress Mirror Divider Register (Page 02h: Address 1Eh)

Table 95: Egress Mirror Divider Register (Page 02h: Address 1Eh-1Fh)

| BIt   | Name           | R/W | Description                                                                                                                                                                                                                                                                                                                                                                  | Default |
|-------|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved       | R/W | -                                                                                                                                                                                                                                                                                                                                                                            | 0       |
| 9:0   | OUT_MIRROR_DIV | R/W | Egress mirror divider                                                                                                                                                                                                                                                                                                                                                        | 0       |
|       |                |     | Egressed frames that have passed the OUT_MIRROR_FILTER rule can further be pruned to reduce the overall number of frames returned to the MIRROR_CAPTURE_PORT. When the OUT_DIV_EN bit in the "Egress Mirror Control Register (Page 02h Address 1Ch)" on page 201 is set, frames that pass the OUT_MIRROR_FILTER rule are further divided by n, where n = OUT_MIRROR_DIV + 1. | :       |

For additional information about port mirroring, see "Port Mirroring" on page 54.

#### Egress Mirror MAC Address Register (Page 02h: Address 20h)

Table 96: Egress Mirror MAC Address Register (Page 02h: Address 20h-25h)

| BIt  | Name           | R/W | Description                                                                                                                                     | Default |
|------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 47:0 | OUT_MIRROR_MAC | R/W | Egress mirror MAC address  MAC address that is compared against egress frames in accordance with the OUT_MIRROR_FILTER rules defined in "Egress | 0       |
|      |                |     | Mirror Control Register (Page 02h: Address 1Ch)" on page 201.                                                                                   |         |

For additional information about port mirroring, see "Port Mirroring" on page 54.

#### Device ID Register (Page 02h: Address 30h-33h)

Table 97: Device ID Register (Page 02h: Address 30h-33h)

| BIt  | Name      | R/W | Description | Default      |
|------|-----------|-----|-------------|--------------|
| 31:0 | Device_ID | RO  | Device ID   | 32'0005_3115 |

#### **Revision Number Register (Page 02h: Address 40h)**

Table 98: Egress Mirror MAC Address Register (Page 02h: Address 40h)

| BIt | Name        | R/W | Description     | Default |
|-----|-------------|-----|-----------------|---------|
| 7:0 | Revision_ID | RO  | Revision number | 0       |

## High-Level Protocol Control Register (Page 02h: Address 50h-53h)

Table 99: High-Level Protocol Control Register (Page 02h: Address 50h-53h)

| BIt   | Name                     | R/W | Description                                                                                                                                                                                          | Default |
|-------|--------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:19 | Reserved                 | R/W | Reserved                                                                                                                                                                                             | _       |
| 18    | MLD_QRY_FWD_MODE         | R/W | MLD Query Message Forwarding Mode  1: MLD Query message frames will be trapped to CPU port only.  0: MLD Query message frames will be forwarded by L2 result and also copied to CPU.                 | 0       |
| 17    | MLD_QRY_EN               | R/W | MLD Query Message Snooping/Redirect Enable 1: Enable MLD query message snooping/ redirect 0: Disable                                                                                                 | 0       |
| 16    | MLD_RPTDONE_FWD_MOD<br>E | R/W | MLD Report/Done Message Forwarding Mode  1: MLD report/done message frames will be trapped to CPU port only  0: MLD report/done message frames will be forwarded by L2 result and also copied to CPU | 0       |
| 15    | MLD_RPTDONE_EN           | R/W | MLD Report/Done Message Snooping/Redirect Enable 1: Enable MLD report/done message snooping/redirect 0: Disable                                                                                      |         |
| 14    | IGMP_UKN_FWD_MODE        | R/W | IGMP Unknown Message Forwarding Mode  1: IGMP unknown message frames will be trapped to CPU port only  0: IGMP unknown message frames will be forwarded by L2 result and also copied to CPU          | 0       |
| 13    | IGMP_UKN_EN              | R/W | IGMP Unknown Message Snooping/Redirect Enable 1: Enable IGMP unknown message snooping/redirect 0: Disable                                                                                            | 0       |
| 12    | IGMP_QRY_FWD_MODE        | R/W | IGMP Query Message Forwarding Mode  1: IGMP query message frames will be trapped to CPU port only  0: IGMP query message frames will be forwarded by L2 result and also copied to CPU                | 0       |
| 11    | IGMP_QRY_EN              | R/W | IGMP Query Message Snooping/Redirect<br>Enable<br>1: Enable IGMP query message Snooping/<br>Redirect<br>0: Disable                                                                                   | 0       |

Table 99: High-Level Protocol Control Register (Page 02h: Address 50h-53h) (Cont.)

| BIt | Name                 | R/W    | Description                                                                                                                                                    | Default |
|-----|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 10  | IGMP_RPTLVE_FWD_MODE | R/W    | IGMP Report/Leave Message Forwarding Mode<br>1: IGMP report/leave message frames will be<br>trapped to CPU port only                                           | 0       |
|     |                      |        | 0: IGMP report/leave message frames will be forwarded by L2 result and also copied to CPU                                                                      |         |
| 9   | IGMP_RPTLVE_EN       | R/W    | IGMP Report/Leave Message Snooping/Redirect Enable                                                                                                             | 0       |
|     |                      |        | 1: Enable IGMP report/leave message<br>Snooping/Redirect<br>0: Disable                                                                                         |         |
| 8   | IGMP_DIP_EN          | R/W    | IGMP L3 DIP checking Enable                                                                                                                                    | 0       |
|     |                      | .,     | In addition to the IP datagram with a protocol value of 2, IGMP will be classified by matching its DIP with the Class D IP address(224.0.0.0~239.255.255.255). |         |
| 7:6 | Reserved             | R/W    | Reserved                                                                                                                                                       | 0       |
| 5   | ICMPv6_FWD_MODE      | R/W    | ICMPv6 (exclude MLD) Forwarding Mode                                                                                                                           | 0       |
|     |                      |        | 1: ICMPv6 frames will be trapped to CPU port only.                                                                                                             |         |
|     |                      |        | 0: ICMPv6 frames will be forwarded by L2 result and also copied to CPU.                                                                                        |         |
| 4   | ICMPv6_EN            | R/W    | ICMPv6 (exclude MLD) Snooping/Redirect Enable                                                                                                                  | 0       |
|     |                      |        | ICMPv6, with a next header value of 58, will be classified by IPv6 datagram.                                                                                   |         |
| 3   | ICMPv4_EN            | R/W    | ICMPv4 Snooping Enable                                                                                                                                         | 0       |
|     |                      |        | ICMPv6, with a next header value of 0 and extension header next header value of 58, will be classified by IPv6 datagram.                                       |         |
|     |                      |        | 1: ICMPv4 frames will be forwarded by L2 result and also copied to CPU.                                                                                        |         |
|     |                      |        | 0: ICMPv4 frames will be forwarded by L2 result.                                                                                                               |         |
| 2   | DHCP_EN              | R/W    | DHCP Snooping Enable 1: DHCP frames will be forwarded by L2 result                                                                                             | 0       |
|     |                      |        | and also copied to CPU.                                                                                                                                        |         |
| 1   | DADD EN              | D /\A/ | 0: DHCP frames will be forwarded by L2 result.                                                                                                                 | 0       |
| 1   | RARP_EN              | R/W    | RARP Snooping Enable  1: RARP frames will be forwarded by L2 result                                                                                            | U       |
|     |                      |        | and also copied to CPU.  O: RAPR frames will be forwarded by L2 result.                                                                                        |         |
| 0   | ARP_EN               | R/W    | ARP Snooping Enable                                                                                                                                            | 0       |
| U   | ANF_EIN              | n/ VV  | 1: ARP frames will be forwarded by L2 result and also copied to CPU.                                                                                           | U       |
|     |                      |        | 0: ARP frames will be forwarded by L2 result.                                                                                                                  |         |

## Page 04h: ARL Control Register

Table 100: ARL Control Registers (Page 04h)

| Address | Bits | Register Name                                                              |
|---------|------|----------------------------------------------------------------------------|
| 00h     | 8    | "Global ARL Configuration Register (Page 04h: Address 00h)" on page 206    |
| 01h–03h | _    | Reserved                                                                   |
| 04h–09h | 48   | "BPDU Multicast Address Register (Page 04h: Address 04h)" on page 206      |
| 0Ah–0Dh | _    | Reserved                                                                   |
| 0Eh–0Fh | 16   | "Multiport Control Register (Page 04h: Address 0Eh-0Fh)" on page 207       |
| 10h-17h | 64   | "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 |
| 18h-1Bh | 32   | "Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)" on page 209  |
| 1Ch-1Fh | _    | Reserved                                                                   |
| 20h–27h | 64   | "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 |
| 28h–2Bh | 32   | "Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)" on page 209  |
| 2Ch-2Fh | _    | Reserved                                                                   |
| 30h-37h | 64   | "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 |
| 38h-3Bh | 32   | "Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)" on page 209  |
| 3Ch-3Fh | _    | Reserved                                                                   |
| 40h–47h | 64   | "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 |
| 48h–4Bh | 32   | "Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)" on page 209  |
| 4Ch-4Fh | _    | Reserved                                                                   |
| 50h–57h | 64   | "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 |
| 58h-5Bh | 32   | "Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)" on page 209  |
| 5Ch-5Fh | _    | Reserved                                                                   |
| 60h–67h | 64   | "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 |
| 68h–6Bh | 32   | "Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)" on page 209  |
| 6Ch-FEh | _    | Reserved                                                                   |
| F0h–F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7       |
| F8h-FDh | -    | Reserved                                                                   |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                    |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                          |

#### Global ARL Configuration Register (Page 04h: Address 00h)

Table 101: Global ARL Configuration Register (Page 04h: Address 00h)

| BIt | Name           | R/W | Description                                                                                                                                                                                                                                                                   | Default |
|-----|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:5 | Reserved       | R/W | -                                                                                                                                                                                                                                                                             | 0       |
| 4   | Reserved       | R/W | -                                                                                                                                                                                                                                                                             | _       |
| 3   | Reserved       | R/W | -                                                                                                                                                                                                                                                                             | 0       |
| 2   | AGE_Accelerate | R/W | When enabled, the aging time is reduced by 1/128.<br>1 = Accelerate the aging 128 times                                                                                                                                                                                       | _       |
|     |                |     | 0 = Keep the original age process                                                                                                                                                                                                                                             |         |
| 1   | Reserved       | R/W | -                                                                                                                                                                                                                                                                             | 1       |
| 0   | Hash Disable   | R/W | Hash function disable Disables the hash function of the ARL table so that entries are directly mapped to the table instead of being hashed to an index.  1 = Disable hash function 0 = Enable hash function For more information see "Address Table Organization" on page 83. | 0       |

## **BPDU Multicast Address Register (Page 04h: Address 04h)**

Table 102: BPDU Multicast Address Register (Page 04h: Address 04h-09h)

| Bit  | Name         | R/W | Description                                                                                                                                                                                                                                                                                                                               | Default               |
|------|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 47:0 | BPDU_MC_ADDR | R/W | BPDU multicast address 1  Defaults to the IEEE 802.1 defined reserved multicast address for the bridge group address. Programming to an alternate value allows support of proprietary protocols in place of the normal spanning tree protocol. Frames with a matching DA to this address are forwarded to the designated management port. | 01-80-c2-<br>00-00-00 |

## Multiport Control Register (Page 04h: Address 0Eh-0Fh)

Table 103: Multiport Control Register (Page 04h: Address 0Eh-0Fh)

| Bit   | Name         | R/W | Description                                                                          | Default |
|-------|--------------|-----|--------------------------------------------------------------------------------------|---------|
| 15    | MPORTO_TS-EN | R/W | Mport 0 Time Sync Enable                                                             | 0       |
|       |              |     | 1: Packet will be time-stamped if forwarded to CPU.                                  |         |
|       |              |     | MPORT_VECTOR0 should be programmed to CPU only if this bit is set.                   |         |
|       |              |     | 0: Packet will not be time-stamped                                                   |         |
| 14:12 | Reserved     | RO  | Reserved                                                                             | 0       |
| 11:10 | MPORT_CTRL5  | R/W | Multiport 5 Control                                                                  | 00      |
|       |              |     | 00: Disable Multiport 5 Forward.                                                     |         |
|       |              |     | 10: Compare MPORT_ADD5 only; Forward based on MPORT_Vector 5 if matched.             |         |
|       |              |     | 01: Compare MPORT_ETYPE5 only; Forward based on MPORT_Vector 5 if matched.           |         |
|       |              |     | 11: Compare MPORT_ETYPE5 and MPORT_ADD5; Forward based on MPORT_Vector 5 if matched. |         |
| 9:8   | MPORT_CTRL4  | R/W | Multiport 4 Control                                                                  | 00      |
|       | _            | -   | 00: Disable Multiport 4 Forward.                                                     |         |
|       |              |     | 10: Compare MPORT_ADD4 only; Forward based on MPORT_Vector 4 if matched.             |         |
|       |              |     | 01: Compare MPORT_ETYPE4 only; Forward based on MPORT_Vector 4 if matched.           |         |
|       |              |     | 11: Compare MPORT_ETYPE4 and MPORT_ADD4; Forward based on MPORT_Vector 4 if matched. |         |
| 7:6   | MPORT_CTRL3  | R/W | Multiport 3 Control                                                                  | 00      |
|       |              |     | 00: Disable Multiport 3 Forward.                                                     |         |
|       |              |     | 10: Compare MPORT_ADD3 only; Forward based on MPORT_Vector 3 if matched.             |         |
|       |              |     | 01: Compare MPORT_ETYPE3 only; Forward based on MPORT_Vector 3 if matched.           |         |
|       |              |     | 11: Compare MPORT_ETYPE3 and MPORT_ADD3; Forward based on MPORT_Vector 3 if matched. |         |
| 5:4   | MPORT_CTRL2  | R/W | Multiport 2 Control                                                                  | 00      |
|       |              |     | 00: Disable Multiport 2 Forward.                                                     |         |
|       |              |     | 10: Compare MPORT_ADD2 only; Forward based on MPORT_Vector 2 if matched.             |         |
|       |              |     | 01: Compare MPORT_ETYPE2 only; Forward based on MPORT_Vector 2 if matched.           |         |
|       |              |     | 11: Compare MPORT_ETYPE2 and MPORT_ADD2; Forward based on MPORT_Vector 2 if matched. |         |

Table 103: Multiport Control Register (Page 04h: Address 0Eh-0Fh) (Cont.)

| Bit | Name        | R/W | Description                                                                          | Default |
|-----|-------------|-----|--------------------------------------------------------------------------------------|---------|
| 3:2 | MPORT_CTRL1 | R/W | Multiport 1 Control                                                                  | 00      |
|     |             |     | 00: Disable Multiport 1 Forward.                                                     |         |
|     |             |     | 10: Compare MPORT_ADD1 only; Forward based on MPORT_Vector 1 if matched.             |         |
|     |             |     | 01: Compare MPORT_ETYPE1 only; Forward based on MPORT_Vector 1 if matched.           |         |
|     |             |     | 11: Compare MPORT_ETYPE1 and MPORT_ADD1; Forward based on MPORT_Vector 1 if matched. |         |
| 1:0 | MPORT_CTRL0 | R/W | Multiport 0 Control                                                                  | 00      |
|     |             |     | 00: Disable Multiport 0 Forward.                                                     |         |
|     |             |     | 10: Compare MPORT_ADD0 only; Forward based on MPORT_Vector 0 if matched.             |         |
|     |             |     | 01: Compare MPORT_ETYPE0 only; Forward based on MPORT_Vector 0 if matched.           |         |
|     |             |     | 11: Compare MPORT_ETYPE0 and MPORT_ADD0; Forward based on MPORT_Vector 0 if matched. |         |

## Multiport Address N (N=0-5) Register (Page 04h: Address 10h)

Table 104: Multiport Address Register Address Summary

| Address | Description               |
|---------|---------------------------|
| 10h–17h | Multiport ETYPE Address 0 |
| 20h–27h | Multiport ETYPE Address 1 |
| 30h-37h | Multiport ETYPE Address 2 |
| 40h-47h | Multiport ETYPE Address 3 |
| 50h-57h | Multiport ETYPE Address 4 |
| 60h-67h | Multiport ETYPE Address 5 |

Table 105: Multiport Address Register (Page 04h: Address 10h–17h, 20h–27h, 30h–37h, 40h–47h, 50h–57h, 60h–67h)

| BIt   | Name        | R/W | Description                                                                                                                                                                                                               | Default |
|-------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 64:48 | MPORT_ETYPE | R/W | Multiport Ethernet Type Allows a frames with a matching MPORT_ETYPE to this Length Type field to be forwarded to any programmable group of ports on the chip, as defined in the bit map in the Multiport Vector Register. |         |
|       |             |     | Must be enabled using the MPORT_CTRL bit in the Multiport Control Register.                                                                                                                                               |         |

Table 105: Multiport Address Register (Page 04h: Address 10h–17h, 20h–27h, 30h–37h, 40h–47h, 50h–57h, 60h–67h) (Cont.)

| BIt  | Name       | R/W | Description                                                                                                                                                                                                                                                                   | Default         |
|------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 47:0 | MPORT_ADDR | R/W | Multiport Address Allows a frames with a matching DA to this address to be forwarded to any programmable group of ports on the chip, as defined in the bit map in the Multiport Vector Register.  Must be enabled using the MPORT_CTRL bit in the Multiport Control Register. | 000000<br>00000 |

## Multiport Vector N (N=0-5) Register (Page 04h: Address 18h)

Table 106: Multiport Vector Register Address Summary

| Address | Description        |  |
|---------|--------------------|--|
| 18h-1Bh | Multiport Vector 0 |  |
| 28h-2Bh | Multiport Vector 1 |  |
| 38h-3Bh | Multiport Vector 2 |  |
| 48h-4Bh | Multiport Vector 3 |  |
| 58h-5Bh | Multiport Vector 4 |  |
| 68h-6Bh | Multiport Vector 5 |  |

Table 107: Multiport Vector Register (Page 04h: Address 18h–1Bh, 28h–2Bh, 38h–3Bh, 48h–4Bh, 58h–5Bh, 68h–6Bh)

| BIt  | Name         | R/W | Description                                                                                                                                             | Default |
|------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:9 | Reserved     | R/O | -                                                                                                                                                       | 0       |
| 8:0  | MPORT_VCTR_N | R/W | Multiport Vector                                                                                                                                        | 0       |
|      |              |     | A bit mask corresponding to the physical ports on the chip.                                                                                             |         |
|      |              |     | A frame with a DA matching the content of the Multiport Address Register will be forwarded to each port with a bit set in the Multiport Vector bit map. |         |
|      |              |     | Bits[5:0] correspond to ports[5:0]                                                                                                                      |         |
|      |              |     | Bit 8: Management Port (MII Management)                                                                                                                 |         |

## Page 05h: ARL/VTBL Access Registers

Table 108: ARL/VTBL Access Registers (Page 05h)

| Bits | Register Name                                                                            |
|------|------------------------------------------------------------------------------------------|
| 8    | "ARL Table Read/Write Control Register (Page 05h: Address 00h)" on page 211              |
| _    | Reserved                                                                                 |
| 48   | "MAC Address Index Register (Page 05h: Address 02h)" on page 211                         |
| 16   | "VLAN ID Index Register (Page 05h: Address 08h)" on page 212                             |
| -    | Reserved                                                                                 |
| 64   | "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212         |
| 16   | "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213            |
| _    | Reserved                                                                                 |
| 64   | "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212         |
| 32   | "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213            |
| _    | Reserved                                                                                 |
| 64   | "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212         |
| 32   | "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213            |
| _    | Reserved                                                                                 |
| 64   | "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212         |
| 32   | "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213            |
| -    | Reserved                                                                                 |
| 8    | "ARL Table Search Control Register (Page 05h: Address 50h)" on page 214                  |
| 16   | ARL Search Address                                                                       |
| 64   | "ARL Table Search MAC/VID Result N (N=0-1) Register (Page 05h: Address 60h)" on page 215 |
| 32   | "ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h)" on page 216    |
| _    | Reserved                                                                                 |
| 8    | "VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)" on page 217       |
| 16   | "VLAN Table Address Index Register (Page 05h: Address 81h)" on page 218                  |
| 32   | "VLAN Table Entry Register (Page 05h: Address 83h–86h)" on page 218                      |
| _    | Reserved                                                                                 |
|      | 8                                                                                        |

Table 108: ARL/VTBL Access Registers (Page 05h) (Cont.)

| Address | Bits | Register Name                                                        |
|---------|------|----------------------------------------------------------------------|
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7 |
| F8h-FDh | _    | Reserved                                                             |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355              |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                    |

## ARL Table Read/Write Control Register (Page 05h: Address 00h)

Table 109: ARL Table Read/Write Control Register (Page 05h: Address 00h)

| BIt | Name       | R/W  | Description                                                                                                                             | Default |
|-----|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | START/DONE | R/W  | Start/done command                                                                                                                      | 0       |
|     |            | (SC) | Write as 1 to initiate a read/write command to the ARL table. The bit returns to 0 to indicate that a read/write operation is complete. |         |
| 6:1 | Reserved   | R/W  | -                                                                                                                                       | _       |
| 0   | ARL_R/W    | R/W  | ARL table read/write bit                                                                                                                | 0       |
|     |            |      | Specifies whether the ARL command is a read or write operation.                                                                         |         |
|     |            |      | 1 = Read                                                                                                                                |         |
|     |            |      | 0 = Write                                                                                                                               |         |

For more information, see "Accessing the ARL Table Entries" on page 88.

#### MAC Address Index Register (Page 05h: Address 02h)

Table 110: MAC Address Index Register (Page 05h: Address 02h-07h)

| BIt  | Name          | R/W | Description                                                                                                                                                                                                                                                                                          | Default  |
|------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 47:0 | MAC_ADDR_INDX | R/W | MAC address index The ARL table read/write command uses this 48-bit address to index the ARL table. When IEEE 802.1Q is enabled, the ARL table is indexed by a combined hash of the MAC_ADDR_INDX and the VID_TBL_INDX, defined in the "VLAN ID Index Register (Page 05h: Address 08h)" on page 212. |          |
|      |               |     | For more information, see "Accessing the ARL Table Entries" on page 88.                                                                                                                                                                                                                              | <u>.</u> |

#### **VLAN ID Index Register (Page 05h: Address 08h)**

Table 111: VLAN ID Index Register (Page 05h: Address 08h-09h)

| BIt   | Name     | R/W | Description                                                                                                                                                                                                                       | Default |
|-------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:12 | Reserved | R/W | -                                                                                                                                                                                                                                 | 0       |
| 11:0  | VID_INDX | R/W | VLAN ID index                                                                                                                                                                                                                     | 0       |
|       |          |     | When IEEE 802.1Q is enabled, the VLAN ID Index is used with the MAC_ADDR_INDX, defined in the "MAC Address Index Register (Page 05h: Address 02h)" on page 211, to form the hash index for which status is to be read or written. |         |
|       |          |     | For more information, see "Accessing the ARL Table Entries" on page 88.                                                                                                                                                           |         |

#### ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)

Table 112: ARL Table MAC/VID Entry N (N=0-3) Register Address Summary

| Address | Description               |
|---------|---------------------------|
| 10h-17h | ARL Table MAC/VID Entry 0 |
| 20h–27h | ARL Table MAC/VID Entry 1 |
| 30h–37h | ARL Table MAC/VID Entry 2 |
| 40h–47h | ARL Table MAC/VID Entry 3 |

Table 113: ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h–17h, 20h–27h, 30h–37h, 40h–47h)

| BIt   | Name      | R/W | Description                                                                              | Default |
|-------|-----------|-----|------------------------------------------------------------------------------------------|---------|
| 63:60 | Reserved  | R/O | -                                                                                        | 0       |
| 59:48 | VID_N     | R/W | VID entry N                                                                              | 0       |
|       |           |     | The VID field is either read from or written to the ARL table entry N.                   | !       |
|       |           |     | The VID is a "don't-care" field when IEEE 802.10 is disabled.                            | Į.      |
| 47:0  | MACADDR_N | R/W | MAC address entry N                                                                      | 0       |
|       |           |     | The 48-bit MAC Address field to be either read from or written to the ARL table entry N. |         |



**Note:** Together, the "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212 and the "ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)" on page 213 compose a complete entry in the ARL table. For more information, see "Accessing the ARL Table Entries" on page 88.

## ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h)

Table 114: ARL Table Data Entry N (N=0-3) Register Address Summary

| Address | Description            |
|---------|------------------------|
| 18h-1Bh | ARL Table Data Entry 0 |
| 28h–2Bh | ARL Table Data Entry 1 |
| 38h–3Bh | ARL Table Data Entry 2 |
| 48h–4Bh | ARL Table Data Entry 3 |

Table 115: ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h–1Bh, 28h–2Bh, 38h–3Bh, 48h–4Bh)

| BIt   | Name     | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Default |
|-------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:17 | Reserved | RO  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0       |
| 16    | VALID_N  | R/W | Valid bit entry N Write this bit to 1 to indicate that a valid MAC address is stored in the MACADDR_N field defined in the "ARL Table MAC/VID Entry N (N=0-3) Register (Page 05h: Address 10h)" on page 212, and that the entry has not aged out. Reset when an entry is empty. This information is read from or written to the ARL table during a read/write command.                                                                                                                                                                                                                               | 0       |
| 15    | STATIC_N | RW  | Static bit entry N Write this bit to 1 to indicate that the entry is controlled by the external register control. When cleared, the internal learning and aging process controls the validity of the entry. This information is read from or written to the ARL table during a read/write command.                                                                                                                                                                                                                                                                                                   | 0       |
| 14    | AGE_N    | R/W | Age bit entry N Write this bit to 1 to indicate that an address entry has been learned or accessed. This bit is set to 0 by the internal aging algorithm. If the internal aging process detects that a valid entry has remained unused for the period set by the AGE_TIME (defined in the "Aging Time Control Register (Page 02h: Address 06h)" on page 198) and the entry has not been marked as static, the entry has the valid bit cleared. The age bit is ignored if the entry has been marked as Static. This information is read from or written to the ARL table during a read/write command. | 0       |

Table 115: ARL Table Data Entry N (N=0-3) Register (Page 05h: Address 18h–1Bh, 28h–2Bh, 38h–3Bh, 48h–4Bh) (Cont.)

| BIt   | Name          | R/W | Description                                                                                              | Default |
|-------|---------------|-----|----------------------------------------------------------------------------------------------------------|---------|
| 13:11 | TC_N          | R/W | TC bit for MAC-based QoS entry N                                                                         | 0       |
|       |               |     | These bits define the TC field for MAC-based QoS packets.                                                |         |
|       |               |     | This information is read from or written to the ARL table during a read/write command.                   |         |
| 10:9  | Reserved      | R/W | -                                                                                                        | _       |
| 8:0   | FWD_PRT_MAP_N | R/W | Multicast Group Forward portmap entry N                                                                  | 0       |
|       |               |     | For multicast entries, these bits define the forward port map.                                           |         |
|       |               |     | Bit 8: CPU port/MII port                                                                                 |         |
|       |               |     | Bits [5:0] correspond to ports [5:0], respectively.                                                      | •       |
|       | PORTID_N      |     | Unicast Forward PortID entry N                                                                           | 0       |
|       |               |     | For unicast entries, these bits define the port<br>number associated with the entry of the ARL<br>table. |         |
|       |               |     | Bits [8:4]: Reserved                                                                                     |         |
|       |               |     | Bits [3:0]: Port ID/Port Number which identifies where the station with unique MACADDR_N is connected.   |         |

## **ARL Table Search Control Register (Page 05h: Address 50h)**

Table 116: ARL Table Search Control Register (Page 05h: Address 50h)

| BIt | Name         | R/W         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default |
|-----|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | START/DONE   | R/W<br>(SC) | Start/done Write as 1 to initiate a sequential search of the ARL table. Each entry found by the search is returned to the "ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h)" on page 216 and the "ARL Table Search MAC/VID Result N (N=0-1) Register (Page 05h: Address 60h)" on page 215. Reading the "ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h)" on page 216 allows the ARL table search to continue. BCM53115M clears this bit when the ARL table search is complete. |         |
| 6:1 | Reserved     | RO          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0       |
| 0   | ARL_SR_VALID | RC          | ARL search result valid  Set by BCM53115M to indicate that an ARL entry is found by the ARL table search. The found entry is available in the "ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h)" on page 216.  This bit automatically returns to 0 after the ARL Search Result register is read.                                                                                                                                                                                                       |         |

For more information, see "Accessing the ARL Table Entries" on page 88.

#### ARL Search Address Register (Page 05h: Address 51h)

Table 117: ARL Search Address Register (Page 05h: Address 51h-52h)

| Bit  | Name           | R/W         | Description                                                                                                                                                                                                                            | Default |
|------|----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | ARL_ADDR_VALID | R/W<br>(SC) | ARL address valid Indicates the lower 15 bits of this register contain a valid internal representation of the ARL entry that is currently being accessed. Intended for factory test/diagnostic use only.                               | 0       |
| 14:0 | ARL_ADDR       | _           | ARL address  14-bit internal representation of the address of the ARL entry currently being accessed by the ARL search routine. This is not a direct address of the ARL location and is intended for factory test/diagnostic use only. | 0       |

# ARL Table Search MAC/VID Result N (N=0-1) Register (Page 05h: Address 60h)

Table 118: ARL Table Search MAC/VID Result N (N=0-1) Register Address Summary

| Address | Description                       |
|---------|-----------------------------------|
| 60h-67h | ARL Table Search MAC/VID Result 0 |
| 70h–77h | ARL Table Search MAC/VID Result 1 |

Table 119: ARL Table Search MAC/VID Result N (N=0-1) Register (Page 05h: Address 60h-67h, 70h-77h)

| BIt   | Name         | R/W | Description                                                                                     | Default |
|-------|--------------|-----|-------------------------------------------------------------------------------------------------|---------|
| 63:60 | Reserved     | RO  | -                                                                                               | 0       |
| 59:48 | ARL_SR_VID_N | RO  | ARL search VID result                                                                           | 0       |
|       |              |     | These bits store the VID of the ARL table entry found by the ARL table search function.         |         |
| 47:0  | ARL_SR_MAC_N | RO  | ARL search MAC address result.                                                                  | N/A     |
|       |              |     | These bits store the MAC address of the ARL table entry found by the ARL table search function. |         |

For more information, see "Accessing the ARL Table Entries" on page 88.

# ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h)

Table 120: ARL Table Search Data Result N (N=0-1) Register Address Summary

| Address | Description                    |
|---------|--------------------------------|
| 68h–6Bh | ARL Table Search Data Result 0 |
| 78h–7Bh | ARL Table Search Data Result 1 |

Table 121: ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h-6Bh, 78h-7Bh)

| BIt   | Name            | R/W | Description                                                                                                                                                                                                           | Default |
|-------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:17 | Reserved        | RO  | -                                                                                                                                                                                                                     | 0       |
| 16    | ARL_SR_VALID_N  | RO  | ARL search valid bit result.                                                                                                                                                                                          | 0       |
|       |                 |     | This bit stores the valid bit of the ARL table entry found by the ARL table search function. Reading this register clears the data from the register and allows the ARL table search function to continue searching.  |         |
| 15    | ARL_SR_STATIC_N | RO  | ARL search static bit result.                                                                                                                                                                                         | N/A     |
|       |                 |     | This bit stores the static bit of the ARL table entry found by the ARL table search function. Reading this register clears the data from the register and allows the ARL table search function to continue searching. |         |
| 14    | ARL_SR_AGE_N    | RO  | ARL search age bit result.                                                                                                                                                                                            | _       |
|       |                 |     | This bit stores the Age bit of the ARL table entry found by the ARL table search function. Reading this register clears the data from the register and allows the ARL table search function to continue searching.    |         |
| 13:11 | ARL_SR_TC_N     | RO  | ARL search TC bits result.                                                                                                                                                                                            | _       |
|       |                 |     | These bits store the TC bits of the ARL table entry found by the ARL table search function. Reading this register clears the data from the register and allows the ARL table search function to continue searching.   |         |
| 10:9  | Reserved        | RO  | -                                                                                                                                                                                                                     | 0       |

Table 121: ARL Table Search Data Result N (N=0-1) Register (Page 05h: Address 68h-6Bh, 78h-7Bh) (Cont.)

| BIt | Name          | R/W | Description                                                                                              | Default |
|-----|---------------|-----|----------------------------------------------------------------------------------------------------------|---------|
| 8:0 | FWD_PRT_MAP_N | R/W | Multicast Group Forward portmap entry N                                                                  | 0       |
|     |               |     | For multicast entries, these bits define the forward port map.                                           |         |
|     |               |     | Bit 8: CPU port/MII port                                                                                 |         |
|     |               |     | Bits [5:0] correspond to ports [5:0]                                                                     |         |
|     | PORTID_N      |     | Unicast Forward PortID entry N                                                                           | 0       |
|     |               |     | For unicast entries, these bits define the port<br>number associated with the entry of the ARL<br>table. |         |
|     |               |     | Bits [8:4]: Reserved                                                                                     |         |
|     |               |     | Bits [3:0]: Port ID/Port Number which identifies where the station with unique MACADDR_N is connected.   |         |

For more information, see "Accessing the ARL Table Entries" on page 88.

# VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)

Table 122: VLAN Table Read/Write/Clear Control Register (Page 05h: Address 80h)

| BIt | Name         | R/W  | Description                                                                                                                                                                    | Default |
|-----|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | START/DONE   | R/W  | Start/done command                                                                                                                                                             | 0       |
|     |              | (SC) | Write as 1 to initiate a read or write or clear-table command to the VLAN table. The bit returns to 0 to indicate that the read or write or clear-table operation is complete. |         |
| 6:2 | Reserved     | R/W  | -                                                                                                                                                                              | _       |
| 1:0 | VTBL_R/W/Clr | R/W  | Read/Write/Clear-table                                                                                                                                                         | 0       |
|     |              |      | Specifies whether the current VLAN table read/write/clear-table                                                                                                                |         |
|     |              |      | command is a read or write or clear-table operation.                                                                                                                           |         |
|     |              |      | 11 = Reserved                                                                                                                                                                  |         |
|     |              |      | 10 = Clear-table                                                                                                                                                               |         |
|     |              |      | 01 = Read                                                                                                                                                                      |         |
|     |              |      | 00 = Write                                                                                                                                                                     |         |

See "Programming the VLAN Table" on page 45 for more information.

### VLAN Table Address Index Register (Page 05h: Address 81h)

Table 123: VLAN Table Address Index Register (Page 05h: Address 81h–82h)

| BIt   | Name           | R/W | Description                                                                         | Default |
|-------|----------------|-----|-------------------------------------------------------------------------------------|---------|
| 15:12 | Reserved       | RO  | -                                                                                   | 0       |
| 11:0  | VTBL_ADDR_INDX | R/W | VLAN table address index                                                            | _       |
|       |                |     | The current VLAN table read/write uses this 12-bit address to index the VLAN table. |         |

See "Programming the VLAN Table" on page 45 for more information.

### VLAN Table Entry Register (Page 05h: Address 83h-86h)

Table 124: VLAN Table Entry Register (Page 05h: Address 83h-86h)

| BIt   | Name       | R/W | Description                                                                                                                                                            | Default |
|-------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:22 | Reserved   | RO  | -                                                                                                                                                                      | 0       |
| 21    | FWD_MODE   | R/W | This indicates whether the packet forwarding should be based on VLAN membership or based on ARL flow.                                                                  | 0       |
|       |            |     | 1:Based on VLAN membership (excluding Ingress port)                                                                                                                    |         |
|       |            |     | 0: Based on ARL flow.                                                                                                                                                  |         |
|       |            |     | Note that the VLAN membership based forwarding mode is only used for certain ISP Tagged packets received from ISP port when BCM53115M is operating in Double Tag Mode. |         |
| 20:18 | MSPT_INDEX | R/W | Index for 8 spanning trees                                                                                                                                             | 0       |
| 17:9  | UNTAG_MAP  | R/W | Untagged port map                                                                                                                                                      | _       |
|       |            |     | Bit 17: CPU Port/MII Port                                                                                                                                              |         |
|       |            |     | Bits [14:9] correspond to ports [5:0], respectively.                                                                                                                   |         |
|       |            |     | Ports written to 1 are designated as untagged VLAN ports.                                                                                                              |         |
|       |            |     | VLAN-tagged frames destined for these ports are untagged before they are forwarded.                                                                                    |         |
|       |            |     | When the IEEE 802.1Q feature is enabled, frames sent via the CPU (MII port configured as a management port) are tagged.                                                |         |
|       |            |     | Note that the packet forwarded to IMP port should always be VLAN tagged.                                                                                               |         |

Table 124: VLAN Table Entry Register (Page 05h: Address 83h–86h) (Cont.)

| BIt | Name    | R/W | Description                                                                                                                                                                               | Default |
|-----|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 8:0 | FWD_MAP | R/W | Forward PORT MAP                                                                                                                                                                          | _       |
|     |         |     | The VLAN-tagged Frame is allowed to be forwarded to the destination ports corresponding bits set in the Map Ports writter to 1 are designated as capable of receiving VLAN-tagged frames. | 1       |
|     |         |     | Bit 8: CPU Port/MII Port                                                                                                                                                                  |         |
|     |         |     | Bits [7:6]: Reserved                                                                                                                                                                      |         |
|     |         |     | Bits [5:0] correspond to Ports [5:0], respectively                                                                                                                                        | /.      |

See "Programming the VLAN Table" on page 45 for more information.

# Page 10h-14h: Internal GPHY MII Registers

Table 125: 10/100/1000 PHY Page Summary

| Page | Description                       |
|------|-----------------------------------|
| 10h  | Port 0 Internal PHY MII Registers |
| 11h  | Port 1 Internal PHY MII Registers |
| 12h  | Port 2 Internal PHY MII Registers |
| 13h  | Port 3 Internal PHY MII Registers |
| 14h  | Port 4 Internal PHY MII Registers |

Table 126: Register Map (Page 10h-14h)

| SPI Offset<br>Address | MII<br>Address | Numb<br>er of<br>Bits | Register Table                                                                                           |
|-----------------------|----------------|-----------------------|----------------------------------------------------------------------------------------------------------|
| 10BASE-T/1            | 100BASE-T      | X/1000                | BASE-T Registers                                                                                         |
| 00h                   | 00h            | 16                    | Table 127: "MII Control Register (Page 10h–14h: Address 00h–01h)," on page 222                           |
| 02h                   | 01h            | 16                    | Table 128: "MII Status Register (Page 10h–14h: Address 02h–03h)," on page 223                            |
| 04h–06h               | 02h            | 32                    | Table 129: "PHY Identifier Register MSB (Page 10h–14h: Address 04–07h)," on page 224                     |
| 08h                   | 04h            | 16                    | Table 131: "Auto-Negotiation Advertisement Register (Page 10h–14h: Address 08h–09h)," on page 225        |
| 0Ah                   | 05h            | 16                    | Table 132: "Auto-Negotiation Link Partner Ability Register (Page 10h–14h: Address 0Ah–0Bh)," on page 226 |
| 0Ch                   | 06h            | 16                    | Table 133: "Auto-Negotiation Expansion Register (Page 10h–14h: Address 0Ch–0Dh)," on page 227            |

Table 126: Register Map (Page 10h–14h) (Cont.)

| SPI Offset<br>Address | MII<br>Address | Numb<br>er of<br>Bits | Register Table                                                                                                                 |  |
|-----------------------|----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| 0Eh                   | 07h            | 16                    | Table 134: "Next Page Transmit Register (Page 10h–14h: Address 0Eh–0Fh)," on page 228                                          |  |
| 10h                   | 08h            | 16                    | Table 135: "Link Partner Received Next Page Register (Page 10h–14h: Add 10h–11h)," on page 229                                 |  |
| 12h                   | 09h            | 16                    | Table 136: "1000BASE-T Control Register (Page 10h–14h: Address 12h–13h)," on page 230                                          |  |
| 14h                   | 0Ah            | 16                    | Table 137: "1000BASE-T Status Register (Page 10h–14h: Address 14h–15h)," on page 231                                           |  |
| 16h-1Dh               | _              | 16                    | Reserved (Do not read from or write to a reserved register.)                                                                   |  |
| 1Eh                   | 0Fh            | 16                    | Table 138: "IEEE Extended Status Register (Page 10h–14h: Address 1Eh–1Fh)," on page 233                                        |  |
| 20h                   | 10h            | 16                    | Table 139: "PHY Extended Control Register (Page 10h–14h: Address 20h–21h)," on page 234                                        |  |
| 22h                   | 11h            | 16                    | Table 140: "PHY Extended Status Register (Page 10h–14h: Address 22h–23h)," on page 235                                         |  |
| 24h                   | 12h            | 16                    | Table 141: "Receive Error Counter Register (Page 10h–14h: Address 24h–25h)," on page 236                                       |  |
| 26h                   | 13h            | 16                    | Table 142: "False Carrier Sense Counter Register (Page 10h–14h: Address 26h–27h)," on page 236                                 |  |
| 28h                   | 14h            | 16                    | Table 144: "Receiver NOT_OK Counter Register (Page 10h–14h: Address 28h–29h)," on page 237                                     |  |
| 2Ah–2Ch               | 15h–16h        |                       | Reserved (Do not read from or write to a reserved register except for accessing the Expansion registers through register 15h.) |  |
| 2Eh                   | 17h            | 16                    | Table 146: "Expansion Register Access Register (Page 10h–14h: Address 2Eh–2Fh)," on page 238                                   |  |
| 30h                   | 18h            | 16                    | Table 151: "Auxiliary Control Register (Page 10h–14h: Address 30h, Shadow Value 000)," on page 240                             |  |
|                       |                |                       | Table 152: "10BASE-T Register (Page 10h–14h: Address 30h, Shadow Value 001)," on page 241                                      |  |
|                       |                |                       | Table 153: "Power/MII Control Register (Page 10h–14h: Address 30h, Shadow Value 010)," on page 242                             |  |
|                       |                |                       | Table 154: "Miscellaneous Test Register (Page 10h–14h: Address 30h, Shadow Value 100)," on page 243                            |  |
|                       |                |                       | Table 155: "Miscellaneous Control Register (Page 10h–14h: Address 30h, Shadow Value 111)," on page 243                         |  |
| 32h                   | 19h            | 16                    | Table 156: "Auxiliary Status Summary Register (Page 10h–14h: Address 32h–33h)," on page 244                                    |  |
| 34h                   | 1Ah            | 16                    | Table 157: "Interrupt Status Register (Page 10h–14h: Address 34h–35h)," on page 246                                            |  |
| 36h                   | 1Bh            | 16                    | Table 158: "Interrupt Mask Register (Page 10h–14h: Address 36h)," on page 247                                                  |  |
|                       |                |                       |                                                                                                                                |  |

Table 126: Register Map (Page 10h–14h) (Cont.)

| SPI Offset              |         | Numb<br>er of |                                                                                                    |
|-------------------------|---------|---------------|----------------------------------------------------------------------------------------------------|
| Address                 | Address | Bits          | Register Table                                                                                     |
| 38h                     | 1Ch     | 16            | Table 160: "Spare Control 2 Register (Page 10h–14h: Address 38h, Shadow Value 00100)," on page 249 |
|                         |         |               | Table 160: "Spare Control 2 Register (Page 10h–14h: Address 38h, Shadow Value 00100)," on page 249 |
|                         |         |               | Table 161: "Auto Power-Down Register (Page 10h–14h: Address 38h, Shadow Value 01010)," on page 250 |
|                         |         |               | Table 163: "Mode Control Register (Page 10h–14h: Address 38h, Shadow Value 11111)," on page 253    |
| 3Ah                     | 1Dh     | 16            | Table 164: "Master/Slave Seed Register (Page 10h–14h: Address 3Ah–3Bh) Bit 15 = 0," on page 254    |
|                         |         |               | Table 165: "HCD Status Register (Page 10h–14h: Address 3Ah–3Bh) Bit 15 = 1," on page 255           |
| 3Ch                     | 1Eh     | 16            | Table 166: "Test Register 1 (Page 10h–14h: Address 3C–3Dh)," on page 256                           |
| 3Eh                     | 1Fh     | 16            | Reserved (Do not read from or write to a reserved register.)                                       |
| Expansion<br>1111 + Exp |         |               | Write through Register 2Ah (Accessed by Writing to Register 2Eh, Bits [11:0] = lumber)             |
| 00h                     | -       | _             | Table 167: "Expansion Register 00h: Receive/Transmit Packet Counter," on page 257                  |
| 01h                     | _       | -             | Table 168: "Expansion Register 01h: Expansion Interrupt Status," on page 257                       |
| 04h                     | _       | _             | -                                                                                                  |
| 05h                     | _       | _             | -                                                                                                  |
| 07h                     | _       | -             | -                                                                                                  |
| 45h                     | _       | _             | Table 169: "Expansion Register 45h: Transmit CRC," on page 258                                     |

# MII Control Register (Page 10h-14h: Address 00h-01h)

Table 127: MII Control Register (Page 10h–14h: Address 00h–01h)

| Bit | Name                                  | R/W | Description                               | Default |
|-----|---------------------------------------|-----|-------------------------------------------|---------|
| 15  | Reset                                 | R/W | 1 = PHY reset                             | 0       |
|     |                                       | SC  | 0 = Normal operation                      |         |
| 14  | Internal Loopback                     | R/W | 1 = Loopback mode                         | 0       |
|     |                                       |     | 0 = Normal operation                      |         |
| 13  | Speed Selection (LSB)                 | R/W | Bits [6,13]:                              | 0       |
|     |                                       |     | 11 = Reserved                             |         |
|     |                                       |     | 10 = 1000 Mbps                            |         |
|     |                                       |     | 01 = 100 Mbps                             |         |
|     |                                       |     | 00 = 10 Mbps                              |         |
| 12  | Auto-negotiation Enable               | R/W | 1 = Auto-negotiation is enabled.          | 1       |
|     |                                       |     | 0 = Auto-negotiation is disabled.         |         |
| 11  | Power Down                            | R/W | 1 = Power-down                            | 0       |
|     |                                       |     | 0 = Normal operation                      |         |
| 10  | Isolate                               | R/W | 1 = Electrically isolate PHY from GMII.   | 0       |
|     |                                       |     | 0 = Normal operation                      |         |
| 9   | Restart Auto-negotiation              | R/W | 1 = Restarting auto-negotiation           | 0       |
|     |                                       | SC  | 0 = Auto-negotiation restart is complete. |         |
| 8   | Duplex Mode                           | R/W | 1 = Full-duplex                           | 1       |
|     |                                       |     | 0 = Half-duplex                           |         |
| 7   | Collision Test Enable                 | R/W | 1 = Enable the collision test mode.       | 0       |
|     |                                       |     | 0 = Disable the collision test mode.      |         |
| 6   | Speed Selection (MSB)                 | R/W | Works in conjunction with bit 13          | 1       |
| 5   | Reserved                              | R/W | Write as 0, ignore on read.               | 0       |
| 4   | Reserved                              | R/W | Write as 0 ignore on read                 | 0       |
| 3   | Reserved                              | R/W | Write as 0 ignore on read                 | 0       |
| 2   | Reserved                              | R/W | Write as 0 ignore on read                 | 0       |
| 1   | Reserved                              | R/W | Write as 0 ignore on read                 | 0       |
| 0   | Reserved                              | R/W | Write as 0 ignore on read                 | 0       |
| ·   | · · · · · · · · · · · · · · · · · · · | ·   | · · · · · · · · · · · · · · · · · · ·     |         |

# MII Status Register (Page 10h-14h: Address 02h)

Table 128: MII Status Register (Page 10h-14h: Address 02h-03h)

| Bit | Name                                      | R/W      | Description                                                                                        | Default |
|-----|-------------------------------------------|----------|----------------------------------------------------------------------------------------------------|---------|
| 15  | 100BASE-T4 Capable                        | RO<br>L  | 1 = 100BASE-T4 capable<br>0 = Not 100BASE-T4 capable                                               | 0       |
| 14  | 100BASE-X Full-Duplex Capable             | RO<br>H  | 1 = 100BASE-X full-duplex capable<br>0 = Not 100BASE-X full-duplex capable                         | 1       |
| 13  | 100BASE-X Half-Duplex<br>Capable          | RO<br>H  | 1 = 100BASE-X half-duplex capable<br>0 = Not 100BASE-X half-duplex capable                         | 1       |
| 12  | 10BASE-T Full-Duplex Capable              | RO<br>H  | 1 = 10BASE-T full-duplex capable<br>0 = Not 10BASE-T full-duplex capable                           | 1       |
| 11  | 10BASE-T Half-Duplex Capable              | RO<br>H  | 1 = 10BASE-T half-duplex capable<br>0 = Not 10BASE-T half-duplex capable                           | 1       |
| 10  | 100BASE-T2 Full-Duplex<br>Capable         | RO<br>L  | 1 = 100BASE-T2 full-duplex capable<br>0 = Not 100BASE-T2 full-duplex capable                       | 0       |
| 9   | 100BASE-T2 Half-Duplex<br>Capable         | RO<br>L  | 1 = 100BASE-T2 half-duplex capable<br>0 = Not 100BASE-T2 half-duplex capable                       | 0       |
| 8   | Extended Status                           | RO<br>H  | 1 = Extended status information in reg 0Fh<br>0 = No extended status information in reg 0Fh        | 1       |
| 7   | Reserved                                  | RO       | Ignore on read.                                                                                    | 0       |
| 6   | Management Frames<br>Preamble Suppression | RO<br>H  | <ul><li>1 = Preamble can be suppressed.</li><li>0 = Preamble always required</li></ul>             | 1       |
| 5   | Auto-negotiation Complete                 | RO       | <ul><li>1 = Auto-negotiation is complete.</li><li>0 = Auto-negotiation is in progress.</li></ul>   | 0       |
| 4   | Remote Fault                              | RO<br>LH | <ul><li>1 = Remote fault detected.</li><li>0 = No remote fault detected.</li></ul>                 | 0       |
| 3   | Auto-negotiation Ability                  | RO<br>H  | <ul><li>1 = Auto-negotiation capable</li><li>0 = Not auto-negotiation capable</li></ul>            | 1       |
| 2   | Link Status                               | RO<br>LL | 1 = Link is up (link pass state).<br>0 = Link is down (link fail state).                           | 0       |
| 1   | Jabber Detect                             | RO<br>LH | <ul><li>1 = Jabber condition detected.</li><li>0 = No jabber condition detected.</li></ul>         | 0       |
| 0   | Extended Capability                       | RO<br>H  | <ul><li>1 = Extended register capabilities</li><li>0 = No extended register capabilities</li></ul> | 1       |

#### PHY Identifier Register (Page 10h-14h: Address 04h)

Table 129: PHY Identifier Register MSB (Page 10h–14h: Address 04–07h)

| Bit  | Name | R/W | Description                                     | Default    |
|------|------|-----|-------------------------------------------------|------------|
| 15:0 | OUI  | RO  | Bits 3:18 of organizationally unique identifier | 0143 (hex) |

Table 130: PHY Identifier Register LSB (Page 10h-14h: Address 06h-07h)

| Bit   | Name     | R/W | Description                                      | Default              |
|-------|----------|-----|--------------------------------------------------|----------------------|
| 15:10 | OUI      | RO  | Bits 19:24 of organizationally unique identifier | 101111               |
| 9:4   | MODEL    | RO  | Device model number                              | 111000               |
| 3:0   | REVISION | RO  | Device revision number                           | n <sup>a</sup> (hex) |

a. The revision number (n) changes with each silicon revision.

The IEEE has issued an Organizationally Unique Identifier (OUI) to Broadcom Corporation. This 24-bit number allows devices developed by Broadcom to be distinguished from all other manufacturers. The OUI combined with model numbers and revision numbers assigned by Broadcom precisely identifies a device manufactured by Broadcom.

The [15:0] bits of MII register 02h (PHYID HIGH) contain OUI bits [3:18]. The [15:0] bits of MII register 03h (PHYID LOW) contain the most significant OUI bits [19:24], six manufacturer's model number bits, and four revision number bits. The two

least significant OUI binary bits are not used.

Broadcom Corporation's OUI is 00-0A-F7, expressed as hexadecimal values. The binary OUI is 0000-0000-0000-1010-1111-0111. The model number for BCM53115M is 38h. Revision numbers start with 0h and increment by 1 for each chip modification.

- PHYID HIGH[15:0] = OUI[3:18]
- PHYID LOW[15:0] = OUI[19:24] + Model[5:0] + Revision [3:0]

# Auto-Negotiation Advertisement Register (Page 10h-14h: Address 08h)

Table 131: Auto-Negotiation Advertisement Register (Page 10h–14h: Address 08h–09h)

| Bit | Name                    | R/W | Description                                        | Default |
|-----|-------------------------|-----|----------------------------------------------------|---------|
| 15  | Next Page               | R/W | 1 = Next page ability is supported.                | 0       |
|     |                         |     | 0 = Next page ability is not supported.            |         |
| 14  | Reserved                | R/W | Write as 0, ignore on read.                        | 0       |
| 13  | Remote Fault            | R/W | 1 = Advertise remote fault is detected.            | 0       |
|     |                         |     | 0 = Advertise no remote fault is detected.         |         |
| 12  | Reserved Technology     | R/W | Write as 0, ignore on read.                        | 0       |
| 11  | Asymmetric Pause        | R/W | 1 = Advertise asymmetric pause                     | 1       |
|     |                         |     | 0 = Advertise no asymmetric pause                  |         |
| 10  | Pause Capable           | R/W | 1 = Capable of full-duplex pause operation         | 1       |
|     |                         |     | 0 = Not capable of pause operation                 |         |
| 9   | 100BASE-T4 Capable      | R/W | 1 = 100BASE-T4 capable                             | 0       |
|     |                         |     | 0 = Not 100BASE-T4 capable                         |         |
| 8   | 100BASE-TX Full-Duplex  | R/W | 1 = 100BASE-TX full-duplex capable                 | 1       |
|     | Capable                 |     | 0 = Not 100BASE-TX full-duplex capable             |         |
| 7   | 100BASE-TX Half-Duplex  | R/W | 1 = 100BASE-TX half-duplex capable                 | 1       |
|     | Capable                 |     | 0 = Not 100BASE-TX half-duplex capable             |         |
| 6   | 10BASE-T Full-Duplex    | R/W | 1 = 10BASE-T full-duplex capable                   | 1       |
|     | Capable                 |     | 0 = Not 10BASE-T full-duplex capable               |         |
| 5   | 10BASE-T Half-Duplex    | R/W | 1 = 10BASE-T half-duplex capable                   | 1       |
|     | Capable                 |     | 0 = Not 10BASE-T half-duplex capable               |         |
| 4   | Protocol Selector Field | R/W | Bits [4:0] = 00001 indicates<br>IEEE 802.3 CSMA/CD | 0       |
| 3   |                         | R/W |                                                    | 0       |
| 2   |                         | R/W |                                                    | 0       |
| 1   |                         | R/W |                                                    | 0       |
| 0   |                         | R/W |                                                    | 1       |

# Auto-Negotiation Link Partner Ability Register (Page 10h-14h: Address 0Ah)

Table 132: Auto-Negotiation Link Partner Ability Register (Page 10h-14h: Address 0Ah-0Bh)

| Bit | Name                           | R/W | Description                                             | Default |
|-----|--------------------------------|-----|---------------------------------------------------------|---------|
| 15  | Next Page                      | RO  | 1 = Link partner has next page ability.                 | 0       |
|     |                                |     | 0 = Link partner does not have next page ability.       |         |
| 14  | Acknowledge                    | RO  | 1 = Link partner has received link code word.           | 0       |
|     |                                |     | 0 = Link partner has not received link code word.       |         |
| 13  | Remote Fault                   | RO  | 1 = Link partner has detected remote fault.             | 0       |
|     |                                |     | 0 = Link partner has not detected remote fault.         |         |
| 12  | Reserved Technology            | RO  | Write as 0, ignore on read.                             | 0       |
| 11  | Link Partner Asymmetric Pause  | RO  | 1 = Link partner wants asymmetric pause.                | 0       |
|     |                                |     | 0 = Link partner does not want asymmetric pause.        |         |
| 10  | Pause Capable                  | RO  | 1 = Link partner is capable of pause operation.         | 0       |
|     |                                |     | 0 = Link partner is not capable of pause operation.     |         |
| 9   | 100BASE-T4 Capable             | RO  | 1 = Link partner is 100BASE-T4 capable.                 | 0       |
|     |                                |     | 0 = Link partner is not 100BASE-T4 capable.             |         |
| 8   | 100BASE-TX Full-Duplex Capable | RO  | 1 = Link partner is 100BASE-TX full-duplex capable.     | 0       |
|     |                                |     | 0 = Link partner is not 100BASE-TX full-duplex capable. |         |
| 7   | 100BASE-TX Half-Duplex         | RO  | 1 = Link partner is 100BASE-TX half-duplex capable.     | 0       |
|     | Capable                        |     | 0 = Link partner not 100BASE-TX half-duplex capable.    |         |
| 6   | 10BASE-T Full-Duplex Capable   | RO  | 1 = Link partner is 10BASE-T full-duplex capable.       | 0       |
|     |                                |     | 0 = Link partner is not 10BASE-T full-duplex capable.   |         |
| 5   | 10BASE-T Half-Duplex Capable   | RO  | 1 = Link partner is 10BASE-T half-duplex capable.       | 0       |
|     |                                |     | 0 = Link partner is not 10BASE-T half-duplex capable.   |         |
| 4   | Protocol Selector Field        | RO  | Link partner protocol selector field                    | 0       |
| 3   |                                | RO  |                                                         | 0       |
| 2   |                                | RO  |                                                         | 0       |
| 1   |                                | RO  |                                                         | 0       |
| 0   |                                | RO  |                                                         | 0       |



**Note:** As indicated by bit 5 of the 10BASE-T/100BASE-TX/1000BASE-T MII Status register, the values contained in the 10BASE-T/100BASE-TX/1000BASE-T Auto-negotiation Link Partner Ability register are only guaranteed to be valid after auto-negotiation has successfully completed.

#### **Next Page**

BCM53115M returns a 1 in bit 15 when the link partner wants to transmit Next Page information.

#### **Acknowledge**

BCM53115M returns a 1 in bit 14 when the link partner has acknowledged reception of the link code word; otherwise, BCM53115M returns a 0.

## Auto-Negotiation Expansion Register (Page 10h-14h: Address 0Ch)

Table 133: Auto-Negotiation Expansion Register (Page 10h–14h: Address 0Ch–0Dh)

| Bit | Name                               | R/W | Description                                                              | Default |
|-----|------------------------------------|-----|--------------------------------------------------------------------------|---------|
| 15  | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 14  | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 13  | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 12  | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 11  | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 10  | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 9   | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 8   | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 7   | Reserved                           | R0  | Ignore on read.                                                          | 0       |
| 6   | Next Page Receive Location<br>Able | R/W | 1 = Bit 5 in register 06h determines next page receive location.         | 1       |
|     |                                    |     | 0 = Bit 5 in register 06h does not determine next page receive location. |         |
| 5   | Next Page Receive Location         | R/W | 1 = Next pages stored in register 08h.                                   | 1       |
|     |                                    |     | 0 = Next pages stored in register 05h.                                   |         |
| 4   | Parallel Detection Fault           | RO  | 1 = Parallel link fault is detected.                                     | 0       |
|     |                                    | LH  | 0 = Parallel link fault is not detected.                                 |         |
| 3   | Link Partner Next Page Ability     | RO  | 1 = Link partner has next page capability.                               | 0       |
|     |                                    |     | 0 = Link partner does not have next page capability.                     |         |
| 2   | Next Page Capable                  | RO  | 1 = BCM53115M is next page capable.                                      | 1       |
|     |                                    | Н   | 0 = BCM53115M is not next page capable.                                  |         |
| 1   | Page Received                      | RO  | 1 = New page has been received from link partner.                        | 0       |
|     |                                    | LH  | 0 = New page has not been received.                                      |         |
| 0   | Link Partner Auto-negotiation      | RO  | 1 = Link partner has auto-negotiation capability.                        | 0       |
|     | Ability                            |     | 0 = Link partner does not have auto-negotiation.                         |         |

# Next Page Transmit Register (Page 10h-14h: Address 0Eh)

Table 134: Next Page Transmit Register (Page 10h–14h: Address 0Eh–0Fh)

| Bit | Name                     | R/W      | Description                                        | Default |
|-----|--------------------------|----------|----------------------------------------------------|---------|
| 15  | Next Page                | R/W      | 1 = Additional next pages follow.                  | 0       |
|     |                          |          | 0 = Sending last next page.                        |         |
| 14  | Reserved                 | RO       | Ignore on read.                                    | 0       |
| 13  | Message Page             | R/W      | 1 = Formatted page                                 | 1       |
|     |                          |          | 0 = Unformatted page                               |         |
| 12  | Acknowledge2             | R/W      | 1 = Complies with message.                         | 0       |
|     |                          |          | 0 = Cannot comply with message.                    |         |
|     |                          |          | <b>Note:</b> Not used with 1000BASE-T next pages.  |         |
| 11  | Toggle                   | RO       | Toggles between exchanges of different next pages. | 0       |
| 10  | Message/Unformatted Code | R/W      | Next page message code or unformatted              | 0       |
| 9   | Field                    | R/W      | data                                               | 0       |
| 8   |                          | R/W      |                                                    | 0       |
| 7   |                          | R/W      |                                                    | 0       |
| 6   |                          | R/W      |                                                    | 0       |
| 5   |                          | R/W      |                                                    | 0       |
| 4   |                          | R/W      |                                                    | 0       |
| 3   |                          | R/W      |                                                    | 0       |
| 2   |                          | R/W      |                                                    | 0       |
| 1   |                          | R/W      |                                                    | 0       |
| 0   |                          | ,<br>R/W |                                                    | 1       |

# Link Partner Received Next Page Register (Page 10h-14h: Address 10h)

Table 135: Link Partner Received Next Page Register (Page 10h–14h: Address 10h–11h)

| Bit | Name               | R/W | Description                                      | Default |
|-----|--------------------|-----|--------------------------------------------------|---------|
| 15  | Next Page          | RO  | 1 = Additional next pages follow.                | 0       |
|     |                    |     | 0 = Sending last next page.                      |         |
| 14  | Acknowledge        | RO  | 1 = Acknowledge                                  | 0       |
|     |                    |     | 0 = No acknowledge                               |         |
| 13  | Message Page       | RO  | 1 = Formatted page                               | 0       |
|     |                    |     | 0 = Unformatted page                             |         |
| 12  | Acknowledge2       | RO  | 1 = Complies with message.                       | 0       |
|     |                    |     | 0 = Cannot comply with message.                  |         |
|     |                    |     | Note: Not used with 1000BASE-T next pages.       |         |
| 11  | Toggle             | RO  | Toggles between exchanges of different next page | es. 0   |
| 10  | Message Code field | RO  | Next page message code or unformatted data       | 0       |
| 9   |                    | RO  |                                                  | 0       |
| 8   |                    | RO  |                                                  | 0       |
| 7   |                    | RO  |                                                  | 0       |
| 6   |                    | RO  |                                                  | 0       |
| 5   |                    | RO  |                                                  | 0       |
| 4   |                    | RO  |                                                  | 0       |
| 3   |                    | RO  |                                                  | 0       |
| 2   |                    | RO  |                                                  | 0       |
| 1   |                    | RO  |                                                  | 0       |
| 0   |                    | RO  |                                                  | 0       |

### 1000BASE-T Control Register (Page 10h-14h: Address 12h)

Table 136: 1000BASE-T Control Register (Page 10h–14h: Address 12h–13h)

| Bit | Name                                 | R/W | Description                                         | Default |
|-----|--------------------------------------|-----|-----------------------------------------------------|---------|
| 15  | Test Mode                            | R/W | 1 X X = Test mode 4—Transmitter distortion test.    | 0       |
| 14  |                                      | R/W | 0 1 1 = Test mode 3—Slave transmit jitter test.     | 0       |
| 13  |                                      | R/W | 0 1 0 = Test mode 2—Master transmit jitter test.    | 0       |
|     |                                      | ·   | 0 0 1 = Test mode 1—Transmit waveform test.         |         |
|     |                                      |     | 0 0 0 = Normal operation                            |         |
| 12  | Master/Slave<br>Configuration Enable | R/W | 1 = Enable master/slave manual configuration value. | 0       |
|     |                                      |     | 0 = Automatic master/slave configuration            |         |
| 11  | Master/Slave                         | R/W | 1 = Configure PHY as master.                        | 1       |
|     | Configuration Value                  |     | 0 = Configure PHY as slave.                         |         |
| 10  | Repeater/DTE                         | R/W | 1 = Repeater/switch device port                     | 1       |
|     |                                      |     | 0 = DTE device                                      |         |
| 9   | Advertise 1000BASE-T                 | R/W | 1 = Advertise 1000BASE-T full-duplex capability.    | 1       |
|     | Full-Duplex Capability               |     | 0 = Advertise no 1000BASE-T full-duplex capability. |         |
| 8   | Advertise 1000BASE-T                 | R/W | 1 = Advertise 1000BASE-T half-duplex capability.    | 1       |
|     | Half-Duplex Capability               |     | 0 = Advertise no 1000BASE-T half-duplex capability. |         |
| 7   | Reserved                             | RO  | Ignore on read.                                     | 0       |
| 6   | Reserved                             | RO  | Ignore on read.                                     | 0       |
| 5   | Reserved                             | RO  | Ignore on read.                                     | 0       |
| 4   | Reserved                             | RO  | Ignore on read.                                     | 0       |
| 3   | Reserved                             | RO  | Ignore on read.                                     | 0       |
| 2   | Reserved                             | RO  | Ignore on read.                                     | 0       |
| 1   | Reserved                             | RO  | Ignore on read.                                     | 0       |
| 0   | Reserved                             | RO  | Ignore on read.                                     | 0       |

#### **Test Mode**

The BCM53115M can be placed in 1 of 4 transmit test modes by writing bits [15:13] of the 1000BASE-T Control register. The transmit test modes are defined in IEEE 802.3ab. When read, these bits return the last value written. For test modes 1, 2, and 4, the PHY must have auto-negotiation disabled and forced to 1000BASE-T mode and Auto-MDIX disabled.

- Disable auto-negotiation and force to 1000BASE-T mode (write to register 00h = 0x0040)
- Disable Auto-MDIX (write to register 18h, shadow value 111, bit 9 = 0)
- Enter test modes (write to register 09h, bits [15:13] = the desired test mode)

#### **Master/Slave Configuration Enable**

When bit 12 is set = 1, the BCM53115M master/slave mode is configured using the manual master/slave configuration value. When the bit is cleared, the master/slave mode is configured using the automatic resolution function. This bit returns a 1 when manual master/slave configuration is enabled; otherwise, it returns a 0.

## 1000BASE-T Status Register (Page 10h-14h: Address 14h)

Table 137: 1000BASE-T Status Register (Page 10h-14h: Address 14h-15h)

| Bit | Name                                              | R/W      | Description                                                                                                                | Default |
|-----|---------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Master/Slave Configuration Fault                  | RO<br>LH | <ul><li>1 = Master/slave configuration fault detected.</li><li>0 = No master/slave configuration fault detected.</li></ul> | 0       |
| 14  | Master/Slave Configuration<br>Resolution          | RO       | <ul><li>1 = Local transmitter is master.</li><li>0 = Local transmitter is slave.</li></ul>                                 | 0       |
| 13  | Local Receiver Status                             | RO       | <ul><li>1 = Local receiver is OK.</li><li>0 = Local receiver is not OK.</li></ul>                                          | 0       |
| 12  | Remote Receiver Status                            | RO       | 1 = Remote receiver is OK.<br>0 = Remote receiver is not OK.                                                               | 0       |
| 11  | Link Partner 1000BASE-T<br>Full-Duplex Capability | RO       | 1 = Link partner is 1000BASE-T full-duplex capable.<br>0 = Link partner is not 1000BASE-T full-duplex<br>capable.          | 0       |
| 10  | Link Partner 1000BASE-T<br>Half-Duplex Capability | RO       | 1 = Link partner is 1000BASE-T half-duplex capable.<br>0 = Link partner is not 1000BASE-T half-duplex<br>capable.          | 0       |
| 9   | Reserved                                          | RO       | Ignore on read.                                                                                                            | 0       |
| 8   | Reserved                                          | RO       | Ignore on read.                                                                                                            | 0       |

Table 137: 1000BASE-T Status Register (Page 10h-14h: Address 14h-15h) (Cont.)

| Bit | Name             | R/W | Description                           | Default |
|-----|------------------|-----|---------------------------------------|---------|
| 7   | Idle Error Count | RO  | Number of idle errors since last read | 0       |
|     |                  | CR  |                                       |         |
| 6   |                  | RO  |                                       | 0       |
|     |                  | CR  |                                       |         |
| 5   |                  | RO  |                                       | 0       |
|     |                  | CR  |                                       |         |
| 4   |                  | RO  |                                       | 0       |
|     |                  | CR  |                                       |         |
| 3   |                  | RO  |                                       | 0       |
|     |                  | CR  |                                       |         |
| 2   |                  | RO  |                                       | 0       |
|     |                  | CR  |                                       |         |
| 1   |                  | RO  |                                       | 0       |
|     |                  | CR  |                                       |         |
| 0   |                  | RO  |                                       | 0       |
|     |                  | CR  |                                       |         |



**Note:** As indicated by bit 5 of the MII Status register (0h), the values contained in bits 14, 11, and 10 of the 1000BASE-T Status register are guaranteed to be valid only after auto-negotiation has successfully completed.

# IEEE Extended Status Register (Page 10h-14h: Address 1Eh)

Table 138: IEEE Extended Status Register (Page 10h-14h: Address 1Eh-1Fh)

| Bit | Name                   | R/W | Description                            | Default |
|-----|------------------------|-----|----------------------------------------|---------|
| 15  | 1000BASE-X Full-Duplex | RO  | 1 = 1000BASE-X full-duplex capable     | 0       |
|     | Capable                | L   | 0 = Not 1000BASE-X full-duplex capable |         |
| 14  | 1000BASE-X Half-Duplex | RO  | 1 = 1000BASE-X half-duplex capable     | 0       |
|     | Capable                | L   | 0 = Not 1000BASE-X half-duplex capable |         |
| 13  | 1000BASE-T Full-Duplex | RO  | 1 = 1000BASE-T full-duplex capable     | 1       |
|     | Capable                | Н   | 0 = Not 1000BASE-T full-duplex capable |         |
| 12  | 1000BASE-T Half-Duplex | RO  | 1 = 1000BASE-T half-duplex capable     | 1       |
|     | Capable                | Н   | 0 = Not 1000BASE-T half-duplex capable |         |
| 11  | Reserved               | RO  | Ignore on read.                        | 0       |
| 10  | Reserved               | RO  | Ignore on read.                        | 0       |
| 9   | Reserved               | RO  | Ignore on read.                        | 0       |
| 8   | Reserved               | RO  | Ignore on read.                        | 0       |
| 7   | Reserved               | RO  | Ignore on read.                        | 0       |
| 6   | Reserved               | RO  | Ignore on read.                        | 0       |
| 5   | Reserved               | RO  | Ignore on read.                        | 0       |
| 4   | Reserved               | RO  | Ignore on read.                        | 0       |
| 3   | Reserved               | RO  | Ignore on read.                        | 0       |
| 2   | Reserved               | RO  | Ignore on read.                        | 0       |
| 1   | Reserved               | RO  | Ignore on read.                        | 0       |
| 0   | Reserved               | RO  | Ignore on read.                        | 0       |

# PHY Extended Control Register (Page 10h-14h: Address 20h)

Table 139: PHY Extended Control Register (Page 10h–14h: Address 20h–21h)

| Bit   | Name                                             | R/W       | Description                                                                                                        | Default |
|-------|--------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------|---------|
| 15    | Reserved                                         | R/W       | Write as 0, ignore on read.                                                                                        | 0       |
| 14    | Disable Automatic MDI<br>Crossover               | R/W       | <ul><li>1 = Automatic MDI crossover is disabled.</li><li>0 = Automatic MDI crossover is enabled.</li></ul>         | 0       |
| 13    | Transmit Disable                                 | R/W       | <ul><li>1 = Transmitter outputs are disabled.</li><li>0 = Normal operation</li></ul>                               | 0       |
| 12:11 | Reserved                                         | _         | -                                                                                                                  | _       |
| 10    | Bypass 4B/5B Encoder/Decoder<br>(100BASE-T)      | R/W       | 1 = Transmit and receive 5B codes over MII pins.                                                                   | 0       |
|       |                                                  |           | 0 = Normal MII                                                                                                     |         |
| 9     | Bypass Scrambler/Descrambler (100BASE-T)         | R/W       | <ul><li>1 = Scrambler and descrambler are disabled.</li><li>0 = Scrambler and descrambler are enabled.</li></ul>   | 0       |
| 8     | Bypass NRZI/MLT3 Encoder/<br>Decoder (100BASE-T) | R/W       | 1 = Bypass NRZI/MLT3 encoder and decoder.<br>0 = Normal operation                                                  | 0       |
| 7     | Bypass Receive Symbol<br>Alignment (100BASE-T)   | R/W       | <ul><li>1 = The 5B receive symbols are not aligned.</li><li>0 = Receive symbols aligned to 5B boundaries</li></ul> | 0       |
| 6     | Reset Scrambler (100BASE-T)                      | R/W<br>SC | <ul><li>1 = Reset scrambler to initial state.</li><li>0 = Normal scrambler operation</li></ul>                     | 0       |
| 5:3   | Reserved                                         | _         | -                                                                                                                  | _       |
| 2     | Reserved                                         | R/W       | Write as 0, ignore on read.                                                                                        | 0       |
| 1     | Reserved                                         | R/W       | Write as 0, ignore on read.                                                                                        | 0       |
| 0     | 1000 Mbps PCS Transmit FIFO Elasticity           | R/W       | 1 = High latency<br>0 = Low latency                                                                                | 0       |

# PHY Extended Status Register (Page 10h-14h: Address 22h)

Table 140: PHY Extended Status Register (Page 10h-14h: Address 22h-23h)

| Bit | Name                                                  | R/W      | Description                                                                                                          | Default |
|-----|-------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Auto-negotiation Base Page<br>Selector Field Mismatch | RO<br>LH | 1 = Link partner base page selector field mismatched advertised selector field since last read.                      | 0       |
| 14  | Ethernet@WireSpeed™                                   | RO       | <ul><li>0 = No mismatch detected since last read.</li><li>1 = Auto-negotiation advertised speed downgraded</li></ul> | 0       |
| 14  | Downgrade                                             | NO       | 0 = No advertised speed downgrade                                                                                    | O       |
| 13  | MDI Crossover State                                   | RO       | 1 = Crossover MDI mode<br>0 = Normal MDI mode                                                                        | 0       |
| 12  | Interrupt Status                                      | RO       | <ul><li>1 = Unmasked interrupt is currently active.</li><li>0 = Interrupt is cleared.</li></ul>                      | 0       |
| 11  | Remote Receiver Status                                | RO       | 1 = Remote receiver is OK.                                                                                           | 0       |
|     |                                                       | LL       | 0 = Remote receiver is not OK since last read                                                                        |         |
| 10  | Local Receiver Status                                 | RO       | 1 = Local receiver is OK.                                                                                            | 0       |
|     |                                                       | LL       | 0 = Local receiver is not OK since last read.                                                                        |         |
| 9   | Locked                                                | RO       | 1 = Descrambler is locked.                                                                                           | 0       |
|     |                                                       |          | 0 = Descrambler is unlocked.                                                                                         |         |
| 8   | Link Status                                           | RO       | 1 = Link pass                                                                                                        | 0       |
|     |                                                       |          | 0 = Link fail                                                                                                        |         |
| 7   | CRC Error Detected                                    | RO       | 1 = CRC error detected.                                                                                              | 0       |
|     |                                                       | LH       | 0 = No CRC error since last read.                                                                                    |         |
| 6   | Carrier Extension Error                               | RO       | 1 = Carrier extension error detected since last read.                                                                | 0       |
|     | Detected                                              | LH       | 0 = No carrier extension error since last read.                                                                      |         |
| 5   | Bad SSD Detected                                      | RO       | 1 = Bad SSD error detected since last read.                                                                          | 0       |
|     | (False Carrier)                                       | LH       | 0 = No bad SSD error since last read.                                                                                |         |
| 4   | Bad ESD Detected                                      | RO       | 1 = Bad ESD error detected since last read.                                                                          | 0       |
|     | (Premature End)                                       | LH       | 0 = No bad ESD error since last read.                                                                                |         |
| 3   | Receive Error Detected                                | RO       | 1 = Receive error detected since last read.                                                                          | 0       |
|     |                                                       | LH       | 0 = No receive error since last read.                                                                                |         |
| 2   | Transmit Error Detected                               | RO       | 1 = Transmit error code received since last read.                                                                    | 0       |
|     |                                                       | LH       | 0 = No transmit error code received since last read.                                                                 |         |
| 1   | Lock Error Detected                                   | RO       | 1 = Lock error detected since last read.                                                                             | 0       |
|     |                                                       | LH       | 0 = No lock error since last read.                                                                                   |         |
| 0   | MLT3 Code Error Detected                              | RO       | 1 = MLT3 code error detected since last read.                                                                        | 0       |
|     |                                                       | LH       | 0 = No MLT3 code error since last read.                                                                              |         |

### Receive Error Counter Register (Page 10h-14h: Address 24h)

Table 141: Receive Error Counter Register (Page 10h–14h: Address 24h–25h)<sup>a</sup>

| Bit  | Name                  | R/W       | Description                                                            | Default |
|------|-----------------------|-----------|------------------------------------------------------------------------|---------|
| 15:0 | Receive Error Counter | R/W<br>CR | The number of noncollision packets with receive errors since last read | 0000h   |

a. Bits 15:0 of this register become the 10BASE-T, 100BASE-TX, 1000BASE-T Receive Error Counter when register 38h, shadow value11011, bit 9 = 0.

#### **Copper Receive Error Counter**

When bit 9 = 0 in register 38h, shadow value 11011, this counter increments each time BCM53115M receives a 10BASE-T, 100BASE-TX, 1000BASE-T noncollision packet containing at least one receive error. This counter freezes at the maximum value of FFFFh. The counter automatically clears when read.

### False Carrier Sense Counter Register (Page 10h-14h: Address 26h)

Table 142: False Carrier Sense Counter Register (Page 10h–14h: Address 26h–27h)<sup>a</sup>

| Bit  | Name                        | R/W       | Description                                               | Default |
|------|-----------------------------|-----------|-----------------------------------------------------------|---------|
| 15:8 | Reserved                    | RO        | Ignore on read.                                           | 00h     |
| 7:0  | False Carrier Sense Counter | R/W<br>CR | The number of false carrier sense events since last read. | 00h     |

a. Bits 7:0 of this register become the 10BASE-T/100BASE-TX/1000BASE-T Carrier Sense Counter when register 38h, shadow 11011, bit 9 = 0 and register 3Ch, bit 14 = 0.

#### **Copper False Carrier Sense Counter**

When bit 9 = 0 in register 1Ch, shadow value 11011 and bit 14 = 0 in register 3Ch, the False Carrier Sense Counter increments each time the BCM53115M detects a 10BASE-T, 100BASE-TX, 1000BASE-T false carrier sense on the receive input. This counter freezes at the maximum value of FFh. The counter automatically clears when read.

# 10BASE-T/100BASE-TX/1000BASE-T Packets Received with Transmit Error Codes Counter

Table 143: 10BASE-T/100BASE-TX/1000BASE-T Transmit Error Code Counter Register (Address 13h)<sup>a</sup>

| Bit  | Name                        | R/W       | Description                                                               | Default |
|------|-----------------------------|-----------|---------------------------------------------------------------------------|---------|
| 15:8 | Reserved                    | RO        | Write as 0, ignore on read.                                               | 00h     |
| 7:0  | Transmit Error Code Counter | R/W<br>CR | The number of packets received with transmit error codes since last read. | 00h     |

a. Bits 7:0 of this register become the 10BASE-T/100BASE-TX/1000BASE-T packets received with transmit error codes counter when register 38h, shadow 11011, bit 9 = 0 and register 3Ch, bit 14 = 1.

#### **Packets Received with Transmit Error Codes Counter**

BCM53115M detects a 10BASE-T/100BASE-TX/1000BASE-T packet with a transmit error code violation when bit 9 = 0 in register 38h, shadow value 11011, and when bit 14 = 1 in register 1Eh, Packets Received with Transmit Error Codes Counter increments each time. This counter freezes at the maximum value of FFh. The counter automatically clears when read.

#### Receiver NOT\_OK Counter Register (Page 10h-14h: Address 28h)

Table 144: Receiver NOT\_OK Counter Register (Page 10h-14h: Address 28h-29h)<sup>a</sup>

| Bit  | Name                              | R/W       | Description                                                                                 | Default |
|------|-----------------------------------|-----------|---------------------------------------------------------------------------------------------|---------|
| 15:8 | Local Receiver NOT_OK<br>Counter  | R/W<br>CR | The number of times local receiver was NOT_OK since last read.                              | 00h     |
| 7:0  | Remote Receiver NOT_OK<br>Counter | R/W<br>CR | The number of times BCM53115M detected that the remote receiver was NOT_OK since last read. | 00h     |

a. Bits 15:0 of this register become the 10BASE-T, 100BASE-TX, or 1000BASE-T Receiver NOT\_OK Counter when register 38h, shadow 11011, bit 9 = 0 and register 3Ch bit 15 = 0.

#### Copper Local Receiver NOT\_OK Counter

When bit 9 = 0 in register 38h, shadow value 11011 and bit 15 = 0 in register 3Ch, this counter increments each time the 10BASE-T, 100BASE-TX, or 1000BASE-T local receiver enters the NOT\_OK state. This counter freezes at the maximum value of FFh. The counter automatically clears when read.

#### **Copper Remote Receiver NOT\_OK Counter**

When bit 9 = 0 in register 38h, shadow value 11011 and bit 15 = 0 in register 3Ch, this counter increments each time the 1000BASE-T, 100BASE-TX, or 10BASE-T remote receiver enters the NOT\_OK state. This counter freezes at the maximum value of FFh. The counter automatically clears when read.

#### Receive CRC Counter Register (Page 10h-14h: Address 28h)

Table 145: CRC Counter Register (Page 10h–14h: Address 28h–29h)<sup>a</sup>

| Bit  | Name                | R/W       | Description                                           | Default |
|------|---------------------|-----------|-------------------------------------------------------|---------|
| 15:0 | Receive CRC Counter | R/W<br>CR | The number of times receive CRC errors were detected. | 00h     |

a. Bits 15:0 of this register become the 10BASE-T, 100BASE-TX, or 1000BASE-T Receive CRC Counter when register 38h, shadow 11011, bit 9 = 0 and register 3Ch bit 15 = 1.

#### **Copper CRC Counter**

When bit 9 = 0 in register 38h, shadow value 11011 and bit 15 = 1 in register 3Ch, this counter increments each time the 10BASE-T, 100BASE-TX, or 1000BASE-T detects a receive CRC error. This counter freezes at the maximum value of FFh. The counter automatically clears when read.

### Expansion Register Access Register (Page 10h-14h: Address 2Eh)

Table 146: Expansion Register Access Register (Page 10h–14h: Address 2Eh–2Fh)

| Bit | Name                        | R/W | Description                                                                  | Default |
|-----|-----------------------------|-----|------------------------------------------------------------------------------|---------|
| 15  | Reserved                    | R/W | Write as 0, ignore on read.                                                  | 0       |
| 14  | Reserved                    | R/W | Write as 0, ignore on read.                                                  | 0       |
| 13  | Reserved                    | R/W | Write as 0, ignore on read.                                                  | 0       |
| 12  | Reserved                    | R/W | Write as 0, ignore on read.                                                  | 0       |
| 11  | Expansion Register Select   | R/W | 1111 = Expansion register is selected.                                       | 0       |
| 10  |                             | R/W | 0000 = Expansion register is not selected.                                   | 0       |
| 9   |                             | R/W |                                                                              | 0       |
| 8   |                             | R/W | All others = Reserved (Do not use)                                           | 0       |
| 7   | Expansion Register Accessed | R/W | Sets the expansion register number accessed when read/write to register 2Ah. | 0       |
| 6   |                             | R/W |                                                                              | 0       |
| 5   |                             | R/W |                                                                              | 0       |
| 4   |                             | R/W |                                                                              | 0       |
| 3   |                             | R/W |                                                                              | 0       |
| 2   |                             | R/W |                                                                              | 0       |
| 1   |                             | R/W |                                                                              | 0       |
| 0   |                             | R/W |                                                                              | 0       |

#### **Expansion Register Select**

Setting bits [11:8] to 1111 enables the reading from and writing to the Expansion registers in conjunction with register 2Ah. These bits should be cleared after the Expansion registers are accessed or when the Expansion registers are not being accessed. See "Expansion Registers" on page 257 for Expansion register detail.

#### **Expansion Register Accessed**

The Expansion registers can be accessed through register 2Ah when bits [11:8] of this register are set to 1111. The available expansion registers are listed in Table 147.

**Table 147: Expansion Register Select Values** 

| Expansion Register | Register Name                                        |
|--------------------|------------------------------------------------------|
| 00h                | "Expansion Register 01h: Expansion Interrupt Status" |

# Auxiliary Control Shadow Value Access Register (Page 10h-14h: Address 30h)

Available 30h registers are listed in the Table 148.

Table 148: Auxiliary Control Shadow Values Access Register (Page 10h–14h: Address 30h)

| Shadow Value | Register Name                                                                              |
|--------------|--------------------------------------------------------------------------------------------|
| 000          | "Auxiliary Control Shadow Values Access Register (Page 10h–14h: Address 30h)" on page 239  |
| 001          | "10BASE-T Register (Page 10h–14h: Address 30h, Shadow Value 001)" on page 241              |
| 010          | "Power/MII Control Register (Page 10h–14h: Address 30h, Shadow Value 010)" on page 242     |
| 100          | "Miscellaneous Test Register (Page 10h–14h: Address 30h, Shadow Value 100)" on page 243    |
| 111          | "Miscellaneous Control Register (Page 10h–14h: Address 30h, Shadow Value 111)" on page 243 |

Read from register 30h, shadow value zzz.

Table 149: Reading Register 30h

| Register Reads/Writes                  | Description                                                                                                                              |  |  |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Write register 30h, bits [2:0] = 111   | This selects the miscellaneous control register, shadow value 111.<br>All reads must be done through the miscellaneous control register. |  |  |
| Bit 15 = 0                             | This allows only bits [14:12] and bits [2:0] to be written.                                                                              |  |  |
| Bits [14:12] = zzz                     | This selects shadow value register zzz to be read.                                                                                       |  |  |
| Bits [11: 3] = <don't care=""></don't> | When bit 15 = 0, these bits will be ignored.                                                                                             |  |  |
| Bits [2:0] = 111                       | This sets the shadow register select to 111 (miscellaneous control register).                                                            |  |  |
| Read register 30h                      | Data read back is the value from shadow register zzz.                                                                                    |  |  |

Write to register 30h, shadow value yyy.

Table 150: Writing Register 30h

| Register Writes                          | Description                                                                                              |  |
|------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| Set Bits [15:3] = Preferred write values | Bits [15:3] contain the values to which the desired bits are written.                                    |  |
| Set Bits [2:0] = yyy                     | This enables shadow value register yyy to be written. For shadow value 111, bit 15 must also be written. |  |

Table 151: Auxiliary Control Register (Page 10h–14h: Address 30h, Shadow Value 000)

| Bit | Name                   | R/W | Description                                                 | Default |
|-----|------------------------|-----|-------------------------------------------------------------|---------|
| 15  | External Loopback      | R/W | 1 = External Loopback is enabled                            | 0       |
|     |                        |     | 0 = Normal operation                                        |         |
| 14  | Receive Extended       | R/W | 1 = Allow reception of extended length packets.             | 0       |
|     | Packet Length          |     | 0 = Allow reception of normal length Ethernet packets only. |         |
| 13  | Edge Rate Control      | R/W | 00 = 4.0 ns                                                 | 0       |
| 12  | (1000BASE-T)           | R/W | 01 = 5.0 ns                                                 | 0       |
|     |                        |     | 10 = 3.0 ns                                                 |         |
|     |                        |     | 11 = 0.0 ns                                                 |         |
| 11  | Reserved               | R/W | Write as 0, ignore on read.                                 | 0       |
| 10  | Reserved               | R/W | Write as 1, ignore on read.                                 | 1       |
| 9   | Reserved               | R/W | Write as 0, ignore on read.                                 | 0       |
| 8   | Reserved               | R/W | Write as 0, ignore on read.                                 | 0       |
| 7   | Reserved               | R/W | Write as 0, ignore on read.                                 | 0       |
| 6   | Reserved               | R/W | Write as 0, ignore on read.                                 | 0       |
| 5   | Edge Rate Control      | R/W | 00 = 4.0 ns                                                 | 0       |
| 4   | (100BASE-TX)           | R/W | 01 = 5.0 ns                                                 | 0       |
|     |                        |     | 10 = 3.0 ns                                                 |         |
|     |                        |     | 11 = 0.0 ns                                                 |         |
| 3   | Reserved               | R/W | Write as 0, ignore on read                                  | 0       |
| 2   | Shadow Register Select | R/W | 000 = Auxiliary control register                            | 0       |
| 1   |                        | R/W | 001 = 10BASE-T register                                     | 0       |
| 0   |                        | R/W | 010 = Power/MII control register                            | 0       |
|     |                        | •   | 100 = Miscellaneous test register                           | -       |
|     |                        |     | 111 = Miscellaneous control register                        |         |

#### **External Loopback**

When bit 15 = 1, external loopback operation is enabled. When the bit is cleared, normal operation resumes.

#### **Receive Extended Packet Length**

When bit 14 = 1, BCM53115M can receive packets up to 9720 bytes in length when in SGMII mode.

When the bit is cleared, the BCM53115M only receives packets up to standard maximum size in length.

## Edge Rate Control (1000BASE-T)

Bits [13:12] control the edge rate of the 1000BASE-T transmit DAC output waveform.

#### **Edge Rate Control (100BASE-TX)**

Bits [5:4] control the edge rate of the 100BASE-TX transmit DAC output waveform.

#### **Shadow Register Select**

See the note on "Auxiliary Control Shadow Values Access Register (Page 10h–14h: Address 30h)" on page 239 describing reading from and writing to register 18h.

The register set shown above is that for normal operation obtained when the lower 3 bits are 000.

## **10BASE-T Register**

Table 152: 10BASE-T Register (Page 10h-14h: Address 30h, Shadow Value 001)

| Bit | Name                        | R/W | Description                                             | Default |
|-----|-----------------------------|-----|---------------------------------------------------------|---------|
| 15  | Manchester Code Error       | RO  | 1 = Manchester code error (10BASE-T)                    | 0       |
|     |                             | LH  | 0 = No Manchester code error                            |         |
| 14  | EOF Error                   | RO  | 1 = EOF error is detected (10BASE-T).                   | 0       |
|     |                             | LH  | 0 = No EOF error is detected.                           |         |
| 13  | Polarity Error              | RO  | 1 = Channel polarity is inverted.                       | 0       |
|     |                             |     | 0 = Channel polarity is correct.                        |         |
| 12  | Block RX_DV Extension (IPG) | R/W | 1 = Block RX_DV for four additional RXC cycles for IPG. | 0       |
|     |                             |     | 0 = Normal operation                                    |         |
| 11  | 10BASE-T TXC Invert Mode    | R/W | 1 = Invert TXC output.                                  | 0       |
|     |                             |     | 0 = Normal operation                                    |         |
| 10  | Reserved                    | R/W | Write as 0, ignore on read                              | 0       |
| 9   | Jabber Disable              | R/W | 1 = Jabber function is disabled.                        | 0       |
|     |                             |     | 0 = Jabber function is enabled                          |         |
| 8   | Reserved                    | R/W | Write as 0, ignore on read.                             | 0       |
| 7   | Reserved                    | R/W | Write as 0, ignore on read.                             | 0       |
| 6   | 10BASE-T Echo Mode          | R/W | 1 = Echo transmit data to receive data                  | 0       |
|     |                             |     | 0 = Normal operation                                    |         |
| 5   | SQE Enable Mode             | R/W | 1 = Enable SQE.                                         | 0       |
|     |                             |     | 0 = Disable SQE.                                        |         |
| 4   | 10BASE-T No Dribble         | R/W | 1 = Correct 10BASE-T dribble nibble.                    | 0       |
|     |                             |     | 0 = Normal operation                                    |         |
| 3   | Reserved                    | R/W | Write as 0, ignore on read.                             | 0       |
|     |                             |     |                                                         |         |

Table 152: 10BASE-T Register (Page 10h–14h: Address 30h, Shadow Value 001) (Cont.)

| Bit | Name                   | R/W | Description                          | Default |
|-----|------------------------|-----|--------------------------------------|---------|
| 2   | Shadow Register Select | R/W | 000 = Auxiliary control register     | 0       |
| 1   |                        | R/W | 001 = 10BASE-T register              | 0       |
| 0   |                        | R/W | 010 = Power/MII control register     | 1       |
|     |                        | ,   | 100 = Miscellaneous test register    |         |
|     |                        |     | 111 = Miscellaneous control register |         |

## Power/MII Control Register (Page 10h-14h: Address 30h)

Table 153: Power/MII Control Register (Page 10h–14h: Address 30h, Shadow Value 010)

| Bit  | Name                        | R/W | Description                                       | Default |
|------|-----------------------------|-----|---------------------------------------------------|---------|
| 15   | Reserved                    | R/W | Write as 0, ignore on read.                       | 0       |
| 14   | Reserved                    | R/W | Write as 0, ignore on read.                       | 0       |
| 13   | Reserved                    | R/W | Write as 0, ignore on read.                       | 0       |
| 12   | Reserved                    | R/W | Write as 0, ignore on read.                       | 0       |
| 11   | Reserved                    | R/W | Write as 0, ignore on read.                       | 0       |
| 10:7 | Reserved                    | _   | -                                                 | _       |
| 6    | Reserved                    | R/W | Write as 0, ignore on read.                       | 1       |
| 5    | Super Isolate (Copper Only) | R/W | 1 = Isolate mode with no link pulses transmitted. | 1       |
|      |                             |     | 0 = Normal operation                              |         |
| 4    | Reserved                    | R/W | Write as 0, ignore on read.                       | 0       |
| 3    | Reserved                    | R/W | Write as 0, ignore on read.                       | 0       |
| 2    | Shadow Register Select      | R/W | 000 = Auxiliary control register                  | 0       |
| 1    |                             | R/W | 001 = 10BASE-T register                           | 1       |
| 0    |                             | R/W | 010 = Power/MII control register                  | 0       |
|      |                             | -   | 100 = Miscellaneous test register                 |         |
|      |                             |     | 111 = Miscellaneous control register              |         |

#### **Super Isolate (Copper Only)**

Setting bit 5 = 1, places the BCM53115M into the super isolate mode.

#### **Shadow Register Select**

See the note on "Auxiliary Control Shadow Values Access Register (Page 10h–14h: Address 30h)" on page 239 describing reading from and writing to register 30h.

## Miscellaneous Test Register (Page 10h-14h: Address 30h)

Table 154: Miscellaneous Test Register (Page 10h–14h: Address 30h, Shadow Value 100)

| Bit | Name                   | R/W | Description                              | Default |
|-----|------------------------|-----|------------------------------------------|---------|
| 15  | Lineside [Remote]      | R/W | 1 = Enable lineside [remote] loopback.   | 0       |
|     | Loopback Enable        |     | 0 = Disable loopback.                    |         |
| 14  | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 13  | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 12  | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 11  | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 10  | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 9   | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 8   | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 7   | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 6   | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 5   | Reserved               | R/W | Write as 0, ignore on read.              | 0       |
| 4   | Swap RX MDIX           | R/W | 1 = RX and TX operate on same pair.      | 0       |
|     |                        |     | 0 = Normal operation                     |         |
| 3   | 10BASE-T Halfout       | R/W | 1 = Transmit 10BASE-T at half amplitude. | 0       |
|     |                        |     | 0 = Normal operation                     |         |
| 2   | Shadow Register Select | R/W | 000 = Auxiliary control register         | 1       |
| 1   |                        | R/W | 001 = 10BASE-T register                  | 0       |
| 0   |                        | R/W | 010 = Power/MII control register         | 0       |
|     |                        |     | 100 = Miscellaneous test register        |         |
|     |                        |     | 111 = Miscellaneous control register     |         |

## Miscellaneous Control Register (Page 10h-14h: Address 30h)

Table 155: Miscellaneous Control Register (Page 10h–14h: Address 30h, Shadow Value 111)

| Bit | Name                 | R/W                          | Description                                          | Default |
|-----|----------------------|------------------------------|------------------------------------------------------|---------|
| 15  | Write Enable         | R/W                          | 1 = Write bits [14:3]                                | 0       |
|     |                      | SC                           | 0 = Only write bits [14:12]                          |         |
| 14  | Shadow Register Read | R/W                          | These bits are written when bit 15 is not set. This  | 0       |
| 13  | Selector             | R/W                          | sets the shadow value for address 18h register read. | 0       |
| 12  |                      | R/W                          | 000 = Normal operation                               | 0       |
|     |                      |                              | 001 = 10BASE-T register                              |         |
|     |                      | 010 = Power control register |                                                      |         |
|     |                      |                              | 100 = Miscellaneous test register                    |         |
|     |                      |                              | 111 = Miscellaneous control register                 |         |

Table 155: Miscellaneous Control Register (Page 10h–14h: Address 30h, Shadow Value 111) (Cont.)

| Bit | Name                      | R/W | Description                                                   | Default |
|-----|---------------------------|-----|---------------------------------------------------------------|---------|
| 11  | Packet Counter Mode       | R/W | 1 = Receive packet counter.                                   | 0       |
|     |                           |     | 0 = Transmit packet counter.                                  |         |
| 10  | Reserved                  | R/W | Write as 0, ignore on read.                                   | 0       |
| 9   | Force Auto-MDIX Mode      | R/W | 1 = Auto-MDIX is enabled when auto-negotiation is disabled.   | 0       |
|     |                           |     | 0 = Auto-MDIX is disabled when auto-negotiation is disabled.  |         |
| 8   | Reserved                  | R/W | Write as 0, ignore on read.                                   | 0       |
| 7   | Reserved                  | R/W | Write as 0, ignore on read.                                   | 0       |
| 6   | Reserved                  | R/W | Write as 0, ignore on read.                                   | 0       |
| 5   | Reserved                  | R/W | Write as 0, ignore on read.                                   | 0       |
| 4   | Ethernet@WireSpeed Enable | R/W | 1 = Enable Ethernet@WireSpeed                                 | 1       |
|     |                           |     | 0 = Disable Ethernet@WireSpeed                                |         |
| 3   | MDIO All PHY Select       | R/W | 1 = The PHY ports accepts MDIO writes to PHY address = 00000. | 0       |
|     |                           |     | 0 = Normal operation                                          |         |
| 2   | Shadow Register Select    | R/W | 000 = Auxiliary control register                              | 1       |
| 1   |                           | R/W | 001 = 10BASE-T register                                       | 1       |
| 0   |                           | R/W | 010 = Power/MII control register                              | 1       |
|     |                           | •   | 100 = Miscellaneous test register                             |         |
|     |                           |     | 111 = Miscellaneous control register                          |         |

## Auxiliary Status Summary Register (Page 10h-14h: Address 32h)

Table 156: Auxiliary Status Summary Register (Page 10h–14h: Address 32h–33h)

| Bit | Name                                     | R/W      | Description                                                                                                         | Default |
|-----|------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Auto-negotiation Complete                | RO       | 1 = Auto-negotiation is complete. 0 = Auto-negotiation is in progress.                                              | 0       |
| 14  | Auto-negotiation Complete<br>Acknowledge | RO<br>LH | 1 = Entered auto-negotiation link is good check state.                                                              | 0       |
|     |                                          |          | 0 = State not entered since last read.                                                                              |         |
| 13  | Auto-negotiation Acknowledge             | RO       |                                                                                                                     | 0       |
|     | Detect                                   | LH       | state. 0 = State not entered since last read                                                                        |         |
| 12  | Auto-negotiation Ability Detect          | RO       | 1 = Entered auto-negotiation ability detect state.                                                                  | 0       |
|     |                                          | LH       | 0 = State not entered since last read.                                                                              |         |
| 11  | Auto-negotiation Next Page<br>Wait       | RO<br>LH | <ul><li>1 = Entered auto-negotiation next page wait state.</li><li>0 = State not entered since last read.</li></ul> | 0       |

Table 156: Auxiliary Status Summary Register (Page 10h-14h: Address 32h-33h) (Cont.)

| Bit | Name                                       | R/W | Description                                                                                                                     | Default |
|-----|--------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|---------|
| 10  | Auto-negotiation HCD                       | RO  | 111 = 1000BASE-T full-duplex <sup>a</sup>                                                                                       | 0       |
| 9   | Current Operating Speed and<br>Duplex Mode | RO  | 110 = 1000BASE-T half-duplex <sup>a</sup>                                                                                       | 0       |
| 8   | Duplex Mode                                | RO  | 101 = 100BASE-TX full-duplex <sup>a</sup>                                                                                       | 0       |
|     |                                            |     | 100 = 100BASE-T4                                                                                                                |         |
|     |                                            |     | 011 = 100BASE-TX half-duplex <sup>a</sup>                                                                                       |         |
|     |                                            |     | 010 = 10BASE-T full-duplex <sup>a</sup>                                                                                         |         |
|     |                                            |     | 001 = 10BASE-T half-duplex <sup>a</sup>                                                                                         |         |
|     |                                            |     | 000 = No highest common denominator or auto-negotiation is incomplete.                                                          |         |
| 7   | Parallel Detection Fault                   | RO  | 1 = Parallel link fault is detected.                                                                                            | 0       |
|     |                                            | LH  | 0 = Parallel link fault is not detected.                                                                                        |         |
| 6   | Remote Fault                               | RO  | 1 = Link partner has detected a remote fault.                                                                                   | 0       |
|     |                                            |     | 0 = Link partner has not detected a remote fault.                                                                               |         |
| 5   | Auto-negotiation Page Received             | RO  | 1 = New page has been received from the link                                                                                    | 0       |
|     |                                            | LH  | partner.  0 = New page has not been received.                                                                                   |         |
| 4   | Link Dortner Auto pogotistics              | DO. | · -                                                                                                                             | 0       |
| 4   | Link Partner Auto-negotiation<br>Ability   | RO  | <ul><li>1 = Link partner has auto-negotiation capability.</li><li>0 = Link partner does not perform auto-negotiation.</li></ul> |         |
| 3   | Link Partner Next Page Ability             | RO  | 1 = Link partner has next page capability.                                                                                      | 0       |
| 3   | Link Farther Next Fage Ability             | NO  | 0 = Link partner has next page capability.                                                                                      |         |
| 2   | Link Status                                | RO  | 1 = Link is up (link pass state).                                                                                               | 0       |
|     |                                            |     | 0 = Link is down (link fail state).                                                                                             |         |
| 1   | Pause Resolution—Receive                   | RO  | 1 = Enable pause receive.                                                                                                       | 0       |
|     | Direction                                  |     | 0 = Disable pause receive.                                                                                                      |         |
| 0   | Pause Resolution—Transmit                  | RO  | 1 = Enable pause transmit.                                                                                                      | 0       |
|     | Direction                                  |     | 0 = Disable pause transmit.                                                                                                     |         |
|     |                                            | _   |                                                                                                                                 |         |

a. Indicates the negotiated HCD when Auto-negotiation Enable = 1, or indicates the manually selected speed and duplex mode when Auto-negotiation Enable = 0.

# Interrupt Status Register (Page 10h-14h: Address 34h)

Table 157: Interrupt Status Register (Page 10h-14h: Address 34h-35h)

| Bit | Name                            | R/W      | Description                                                                                  | Default |
|-----|---------------------------------|----------|----------------------------------------------------------------------------------------------|---------|
| 15  | Energy Detect Change            | RO<br>LH | 1 = Energy detect change since last read (enabled by register 1Ch, shadow 00101, bit 5 = 1). | 0       |
|     |                                 |          | 0 = Interrupt cleared.                                                                       |         |
| 14  | Illegal Pair Swap               | RO       | 1 = Illegal pair swap is detected.                                                           | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
| 13  | MDIX Status Change              | RO       | 1 = MDIX status changed since last read.                                                     | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
| 12  | Exceeded High Counter Threshold | RO       | 1 = Value in one or more counters is above 32K.                                              | 0       |
|     |                                 |          | 0 = All counters below are 32K.                                                              |         |
| 11  | Exceeded Low Counter Threshold  | RO       | 1 = Value in one or more counters is above 128K.                                             | 0       |
|     |                                 |          | 0 = All counters below are 128K.                                                             |         |
| 10  | Auto-negotiation Page Received  | RO       | 1 = Page received since last read.                                                           | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
| 9   | No HCD Link                     | RO       | 1 = Negotiated HCD, did not establish link.                                                  | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
| 8   | No HCD                          | RO       | 1 = Auto-negotiation returned HCD = none.                                                    | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
| 7   | Negotiated Unsupported HCD      | RO<br>LH | 1 = Auto-negotiation HCD is not supported by BCM53115M.                                      | 0       |
|     |                                 |          | 0 = Interrupt cleared.                                                                       |         |
| 6   | Scrambler Synchronization Error | RO<br>LH | 1 = Scrambler synchronization error occurred since last read.                                | 0       |
|     |                                 |          | 0 = Interrupt cleared.                                                                       |         |
| 5   | Remote Receiver Status Change   | RO<br>LH | 1 = Remote receiver status changed since last read.                                          | 0       |
|     |                                 |          | 0 = Interrupt cleared.                                                                       |         |
| 4   | Local Receiver Status Change    | RO       | 1 = Local receiver status changed since last read.                                           | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
| 3   | Duplex Mode Change              | RO       | 1 = Duplex mode changed since last read.                                                     | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
| 2   | Link Speed Change               | RO       | 1 = Link speed changed since last read.                                                      | 0       |
|     | - <del>-</del>                  | LH       | 0 = Interrupt cleared.                                                                       |         |
| 1   | Link Status Change              | RO       | 1 = Link status changed since last read.                                                     | 0       |
|     | J                               | LH       | 0 = Interrupt cleared.                                                                       |         |
| 0   | Receive CRC Error               | RO       | 1 = Receive CRC error occurred since last read.                                              | 0       |
|     |                                 | LH       | 0 = Interrupt cleared.                                                                       |         |
|     |                                 |          | •                                                                                            |         |

The INTR LED output is asserted when any bit in 10BASE-T/100BASE-TX/1000BASE-T interrupt status register is set and the corresponding bit in the 10BASE-T/100BASE-TX/1000BASE-T interrupt mask register is cleared.

## Interrupt Mask Register (Page 10H–14H: Address 36H)

Table 158: Interrupt Mask Register (Page 10h–14h: Address 36h)

| Bit      | Name                                                                                      | R/W | Description                                                                                                                        | Default |
|----------|-------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15       | Signal Detect/Energy Detect<br>Change (enabled by register 1Ch,<br>shadow 05h, bit 5 = 1) | R/W | 1 = Interrupt masked, status bits operate normally. 0 = Interrupt enabled, status bits operate normally.                           | 1       |
| 14       | Illegal Pair Swap                                                                         | R/W | 1 = Interrupt masked, status bits operate normally.<br>0 = Interrupt enabled, status bits operate<br>normally.                     | 1       |
| 13       | MDIX Status Change                                                                        | R/W | <ul><li>1 = Interrupt masked, status bits operate normally.</li><li>0 = Interrupt enabled, status bits operate normally.</li></ul> | 1       |
| 12       | Exceeded High Counter Threshold                                                           | R/W | <ul><li>1 = Interrupt masked, status bits operate normally.</li><li>0 = Interrupt enabled, status bits operate normally.</li></ul> | 1       |
| 11       | MDIX Status Change                                                                        | R/W | 1 = Interrupt masked, status bits operate normally.<br>0 = Interrupt enabled, status bits operate<br>normally.                     | 1       |
| 10       | Exceeded High Counter Threshold                                                           | R/W | 1 = Interrupt masked, status bits operate normally.<br>0 = Interrupt enabled, status bits operate<br>normally.                     | 1       |
| 9        | HCD No Link                                                                               | R/W | <ul><li>1 = Interrupt masked, status bits operate normally.</li><li>0 = Interrupt enabled, status bits operate normally.</li></ul> | 1       |
| 3        | No HCD                                                                                    | R/W | 1 = Interrupt masked, status bits operate normally.<br>0 = Interrupt enabled, status bits operate<br>normally.                     | 1       |
| 7        | Negotiated Unsupported HCD                                                                | R/W | 1 = Interrupt masked, status bits operate normally.<br>0 = Interrupt enabled, status bits operate<br>normally.                     | 1       |
| <u>.</u> | Scrambler Synchronization Error                                                           | R/W | 1 = Interrupt masked, status bits operate normally.<br>0 = Interrupt enabled, status bits operate<br>normally.                     | 1       |
| 5        | Remote Receive Status Change                                                              | R/W | 1 = Interrupt masked, status bits operate normally. 0 = Interrupt enabled, status bits operate normally.                           | 1       |
| 4        | Local Receive Status Change                                                               | R/W | 1 = Interrupt masked, status bits operate normally. 0 = Interrupt enabled, status bits operate normally.                           | 1       |

Table 158: Interrupt Mask Register (Page 10h–14h: Address 36h) (Cont.)

| Bit | Name               | R/W | Description                                          | Default |
|-----|--------------------|-----|------------------------------------------------------|---------|
| 3   | Duplex Mode Change | R/W | 1 = Interrupt masked, status bits operate normally.  | 1       |
|     |                    |     | 0 = Interrupt enabled, status bits operate normally. |         |
| 2   | Link Speed Change  | R/W | 1 = Interrupt masked, status bits operate normally.  | 1       |
|     |                    |     | 0 = Interrupt enabled, status bits operate normally. |         |
| 1   | Link Status Change | R/W | 1 = Interrupt masked, status bits operate normally.  | 1       |
|     |                    |     | 0 = Interrupt enabled, status bits operate normally. |         |
| 0   | CRC Error          | R/W | 1 = Interrupt masked, status bits operate normally.  | 1       |
|     |                    |     | 0 = Interrupt enabled, status bits operate normally. |         |

#### **Interrupt Mask Vector**

When bit n of the Interrupt Mask register is written to 1, the interrupt corresponding to the same bit in the Interrupt Status register is masked. The status bits still operate normally when the interrupt is masked but do not generate an interrupt output. When this bit is written to 0, the interrupt is unmasked.

#### 10BASE-T/100BASE-TX/1000BASE-T Register 38h Access

Reading from and writing to 10BASE-T/100BASE-TX/1000BASE-T register 38h is though register 38h bits [15:10]. The bits [14:10] set the shadow value of register 38h, and bit 15 enables the writing of the bits [9:0]. Setting bit 15 allows writing to bits [9:0] of register 38h. Before reading register 38h shadow zzzzz, writes to register 38h should be set with bit 15 = 0, and bits [14:10] to zzzzz. The subsequent register read from register 38h contains the shadow zzzzz register value. Table 159 lists all the register 38h shadow values.

Table 159: 10BASE-T/100BASE-TX/1000BASE-T Register 38h Shadow Values

| Shadow Value | Register Name                                                                          |
|--------------|----------------------------------------------------------------------------------------|
| 00100        | "Spare Control 2 Register (Page 10h–14h: Address 38h, Shadow Value 00100)" on page 249 |
| 00101        | -                                                                                      |
| 01000        | _                                                                                      |
| 01001        | _                                                                                      |
| 01010        | "Auto Power-Down Register (Page 10h–14h: Address 38h, Shadow Value 01010)" on page 250 |
| 01101        | -                                                                                      |
| 01110        | "LED Selector 2 Register (Page 10h–14h: Address 38h, Shadow Value 01110)" on page 251  |
| 11111        | "Mode Control Register (Page 10h–14h: Address 38h, Shadow Value 11111)" on page 253    |

# Spare Control 2 Register (Page 10h-14h: Address 38h)

Table 160: Spare Control 2 Register (Page 10h–14h: Address 38h, Shadow Value 00100)

| Bit | Name                             | R/W | Description                                                                                                                     | Default |
|-----|----------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Write Enable                     | R/W | 1 = Write bits [9:0]                                                                                                            | 0       |
|     |                                  |     | 0 = Read bits [9:0]                                                                                                             |         |
| 14  | Shadow Register                  | R/W | 00100 = Spare control 2 register                                                                                                | 0       |
| 13  | Selector                         | R/W |                                                                                                                                 | 0       |
| 12  |                                  | R/W |                                                                                                                                 | 1       |
| 11  |                                  | R/W |                                                                                                                                 | 0       |
| 10  |                                  | R/W |                                                                                                                                 | 0       |
| 9   | Reserved                         | R/W | Write as 0, ignore when read.                                                                                                   | 0       |
| 8   | Reserved                         | _   | -                                                                                                                               | _       |
| 7   | Reserved                         | R/W | Write as 0, ignore when read.                                                                                                   | 0       |
| 6   | Reserved                         | R/W | Write as 0, ignore when read.                                                                                                   | 0       |
| 5   | Reserved                         | R/W | Write as 0, ignore when read.                                                                                                   | 0       |
| 4   | Ethernet@WireSpeed               | RO  | 000 = Downgrade after 2 failed auto-negotiation                                                                                 | 0       |
| 3   | Retry Limit                      |     | attempts.                                                                                                                       | 1       |
| 2   |                                  |     | 001 = Downgrade after 3 failed auto-negotiation attempts.                                                                       | 1       |
|     |                                  |     | 010 = Downgrade after 4 failed auto-negotiation attempts.                                                                       |         |
|     |                                  |     | 011 = Downgrade after 5 failed auto-negotiation attempts.                                                                       |         |
|     |                                  |     | 100 = Downgrade after 6 failed auto-negotiation attempts.                                                                       |         |
|     |                                  |     | 101 = Downgrade after 7 failed auto-negotiation attempts.                                                                       |         |
|     |                                  |     | 110 = Downgrade after 8 failed auto-negotiation attempts.                                                                       |         |
|     |                                  |     | 111 = Downgrade after 9 failed auto-negotiation attempts.                                                                       |         |
| 1   | Energy Detect on INTR<br>LED Pin | R/W | 1 = Routes energy detect to interrupt signal. Use LED selectors (register 38h shadow 01101 and 01110) and program to INTR mode. | 0       |
|     |                                  |     | 0 = INTR LED pin performs the Interrupt function.                                                                               |         |
| 0   | Reserved                         | R/W | Write as 0, ignore when read.                                                                                                   | 0       |

# Auto Power-Down Register (Page 10h-14h: Address 38h)

Table 161: Auto Power-Down Register (Page 10h–14h: Address 38h, Shadow Value 01010)

| Bit | Name                     | R/W | Description                                                                                          | Default |
|-----|--------------------------|-----|------------------------------------------------------------------------------------------------------|---------|
| 15  | Write Enable             | R/W | 1 = Write bits [9:0]<br>0 = Read bits [9:0]                                                          | 0       |
| 14  | Shadow Register Selector | R/W | 01010 = Auto power-down register                                                                     | 0       |
| 13  |                          | R/W |                                                                                                      | 1       |
| 12  |                          | R/W |                                                                                                      | 0       |
| 11  |                          | R/W |                                                                                                      | 1       |
| 10  |                          | R/W |                                                                                                      | 0       |
| 9   | Reserved                 | R/W | Write as 0, ignore when read.                                                                        | 0       |
| 8   | Reserved                 | R/W | Write as 0, ignore when read.                                                                        | 0       |
| 7   | Reserved                 | R/W | Write as 0, ignore when read.                                                                        | 0       |
| 6   | Reserved                 | R/W | Write as 0, ignore when read.                                                                        | 0       |
| 5   | Auto Power-Down Mode     | R/W | <ul><li>1 = Auto power-down mode is enabled.</li><li>0 = Auto power-down mode is disabled.</li></ul> | 0       |
| 4   | Sleep Timer Select       | R/W | 1 = Sleep timer is 5.4 seconds.<br>0 = Sleep timer is 2.7 seconds.                                   | 0       |
| 3   | Wake-up Timer Select     | R/W | Counter for wake-up timer in units of 84 ms                                                          | 0       |
| 2   |                          | R/W | 0001 = 84 ms                                                                                         | 0       |
| 1   |                          | R/W | 0010 = 168 ms                                                                                        | 0       |
| 0   |                          | R/W | <br>1111 = 1.26 sec.                                                                                 | 1       |

# LED Selector 2 Register (Page 10h-14h: Address 38h)

Table 162: LED Selector 2 Register (Page 10h–14h: Address 38h, Shadow Value 01110)

| Bit | Name                     | R/W | Description                        | Default |
|-----|--------------------------|-----|------------------------------------|---------|
| 15  | Write Enable             | R/W | 1 = Write bits [9:0]               | 0       |
|     |                          |     | 0 = Read bits [9:0]                |         |
| 14  | Shadow Register Selector | R/W | 01110 = LED status register        | 0       |
| 13  |                          | R/W |                                    | 1       |
| 12  |                          | R/W |                                    | 1       |
| 11  |                          | R/W |                                    | 1       |
| 10  |                          | R/W |                                    | 0       |
| 9   | Reserved                 | R/W | Write as 0, ignore when read.      | 0       |
| 8   | Reserved                 | R/W | Write as 0, ignore when read.      | 0       |
| 7   | LED4 Selector            | R/W | 0000 = LINKSPD[1]                  | 0       |
| 6   |                          | R/W | $0001 = \overline{LINKSPD[2]}$     | 1       |
| 5   |                          | R/W | $0010 = \overline{\text{XMITLED}}$ | 1       |
| 4   |                          | r/W | $0011 = \underline{ACTIVIT}Y$      | 0       |
| •   |                          | ,   | $0100 = \underline{FDXLE}D$        | · ·     |
|     |                          |     | $0101 = \underline{SLAVE}$         |         |
|     |                          |     | 0110 = <u>INTR</u>                 |         |
|     |                          |     | 0111 = QUALITY                     |         |
|     |                          |     | $1000 = \overline{\text{RCVLED}}$  |         |
|     |                          |     | 1001 = WIRESPD_DOWNGRADE           |         |
|     |                          |     | 1010 = MULTICOLOR[2]               |         |
|     |                          |     | 1011 = CABLE DIAGNOSTIC OPEN/SHORT |         |
|     |                          |     | 1100 = RESERVED                    |         |
|     |                          |     | 1101 = CRS (SGMII mode)            |         |
|     |                          |     | 1110 = Off (high)                  |         |
|     |                          |     | 1111 = On (low)                    |         |

Table 162: LED Selector 2 Register (Page 10h–14h: Address 38h, Shadow Value 01110) (Cont.)

| Bit | Name          | R/W    | Description                        | Default |
|-----|---------------|--------|------------------------------------|---------|
| 3   | LED3 Selector | R/W    | 0000 = LINKSPD[1]                  | 0       |
| 2   |               | R/W    | $0001 = \overline{LINKSPD[2]}$     | 0       |
| 1   |               | R/W    | $0010 = \underline{XMITLED}$       | 1       |
| 0   |               | R/W    | $0011 = \underline{ACTIVITY}$      | 1       |
| Ü   |               | 11,700 | $0100 = \underline{FDXLE}D$        | _       |
|     |               |        | $0101 = \underline{SLAVE}$         |         |
|     |               |        | 0110 = INTR                        |         |
|     |               |        | 0111 = QUALITY                     |         |
|     |               |        | 1000 = RCVLED                      |         |
|     |               |        | 1001 = WIRESPD_DOWNGRADE           |         |
|     |               |        | 1010 = MULTICOLOR[1]               |         |
|     |               |        | 1011 = CABLE DIAGNOSTIC OPEN/SHORT |         |
|     |               |        | 1100 = RESERVED                    |         |
|     |               |        | 1101 = CRS (SGMII mode)            |         |
|     |               |        | 1110 = Off (high)                  |         |
|     |               |        | 1111 = On (low)                    |         |

## Mode Control Register (Page 10h-14h: Address 38h)

Table 163: Mode Control Register (Page 10h–14h: Address 38h, Shadow Value 11111)

| Bit | Name                     | R/W | Description                                                                                                             | Default |
|-----|--------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Write Enable             | R/W | 1 = Write bits [9:0]<br>0 = Read bits [9:0]                                                                             | 0       |
| 14  | Shadow Register Selector | R/W | 11111 = LED status register                                                                                             | 1       |
| 13  |                          | R/W |                                                                                                                         | 1       |
| 12  |                          | R/W |                                                                                                                         | 1       |
| 11  |                          | R/W |                                                                                                                         | 1       |
| 10  |                          | R/W |                                                                                                                         | 1       |
| 9   | Reserved                 | RO  | Ignore on read.                                                                                                         | 0       |
| 8   | Reserved                 | _   | -                                                                                                                       | _       |
| 7   | Copper Link              | RO  | <ul><li>1 = Link is good on the copper interface.</li><li>0 = Copper link is down.</li></ul>                            | 0       |
| 6   | Reserved                 | _   | -                                                                                                                       | _       |
| 5   | Copper Energy Detect     | RO  | <ul><li>1 = Energy detected on the copper interface.</li><li>0 = Energy not detected on the copper interface.</li></ul> | 0       |
| 4   | Reserved                 | RO  | Ignore on read.                                                                                                         | 0       |
| 3   | Reserved                 | RO  | Ignore on read.                                                                                                         | 1       |
| 2   | Mode Select              | R/W | 00 = GMII                                                                                                               | 0       |
| 1   | <del></del>              |     | 01 = Reserved                                                                                                           | 0       |
|     |                          |     | 10 = Reserved                                                                                                           |         |
|     |                          |     | 11 = Reserved                                                                                                           |         |
| 0   | Reserved                 | -   | -                                                                                                                       | _       |

## Master/Slave Seed Register (Page 10h-14h: Address 3Ah)

Table 164: Master/Slave Seed Register (Page 10h–14h: Address 3Ah–3Bh) Bit 15 = 0

| Bit | Name                                                      | R/W      | Description                                                     | Default |
|-----|-----------------------------------------------------------|----------|-----------------------------------------------------------------|---------|
| 15  | Enable Shadow Register                                    | R/W      | 1 = Select shadow register.                                     | 0       |
|     |                                                           |          | 0 = Normal operation                                            |         |
|     |                                                           |          | Writes to the selected register are done on a single cycle.     |         |
| 14  | Master/Slave Seed Match                                   | RO<br>LH | 1 = Seeds match.<br>0 = Seeds do not match.                     | 0       |
| 13  | Link Partner Repeater/DTE Bit                             | RO       | 1 = Link partner is a repeater/switch device.                   | 0       |
|     |                                                           |          | 0 = Link partner is a DTE device.                               |         |
| 12  | Link Partner Manual Master/<br>Slave Configuration Value  | RO       | 1 = Link partner is configured as master.                       | 0       |
|     |                                                           |          | 0 = Link partner is configured as slave.                        |         |
| 11  | Link Partner Manual Master/<br>Slave Configuration Enable | RO       | 1 = Link partner manual master/slave configuration is enabled.  | 0       |
|     |                                                           |          | 0 = Link partner manual master/slave configuration is disabled. |         |
| 10  | Local Master/Slave Seed Value                             | R/W      | Returns the automatically generated master/slave                | 0       |
| 9   |                                                           | R/W      | random seed.                                                    | 0       |
| 8   |                                                           | R/W      |                                                                 | 0       |
| 7   |                                                           | R/W      |                                                                 | 0       |
| 6   |                                                           | R/W      |                                                                 | 0       |
| 5   |                                                           | R/W      |                                                                 | 0       |
| 4   |                                                           | R/W      |                                                                 | 0       |
| 3   |                                                           | R/W      |                                                                 | 0       |
| 2   |                                                           | R/W      |                                                                 | 0       |
| 1   |                                                           | R/W      |                                                                 | 0       |
| 0   |                                                           | R/W      |                                                                 | 0       |

## HCD Status Register (Page 10h-14h: Address 3Ah)

Table 165: HCD Status Register (Page 10h–14h: Address 3Ah–3Bh) Bit 15 = 1

| Bit | Name                                                  | R/W      | Description                                                                                                                        | Default |
|-----|-------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | Enable Shadow Register                                | R/W      | <ul><li>1 = Select Shadow register.</li><li>0 = Normal operation</li></ul>                                                         | 0       |
| 14  | Ethernet@WireSpeed<br>Disable Gigabit<br>Advertising  | RO       | <ul><li>1 = Disable advertising gigabit.</li><li>0 = Advertise gigabit based on register 09h.</li></ul>                            | 0       |
| 13  | Ethernet@WireSpeed<br>Disable 100TX<br>Advertising    | RO       | <ul><li>1 = Disable advertising 100TX.</li><li>0 = Advertise 100TX based on register 04h.</li></ul>                                | 0       |
| 12  | Ethernet@WireSpeed<br>Downgrade                       | RO<br>LH | <ul><li>1 = Ethernet@WireSpeed downgrade occurred since last read.</li><li>0 = Ethernet@WireSpeed downgrade cleared.</li></ul>     | 0       |
| 11  | HCD 1000BASE-T<br>Full-Duplex                         | RO<br>LH | 1 = Gigabit full-duplex occurred since last read.<br>0 = HCD cleared.                                                              | 0       |
| 10  | HCD 1000BASE-T<br>Half-Duplex                         | RO<br>LH | <ul><li>1 = Gigabit half-duplex occurred since last read.</li><li>0 = HCD cleared.</li></ul>                                       | 0       |
| 9   | HCD 100BASE-TX<br>Full-Duplex                         | RO<br>LH | <ul><li>1 = 100BASE-TX full-duplex occurred since last read.</li><li>0 = HCD cleared.</li></ul>                                    | 0       |
| 8   | HCD 100BASE-T<br>Half-Duplex                          | RO<br>LH | <ul><li>1 = 100BASE-TX half-duplex occurred since last read.</li><li>0 = HCD cleared.</li></ul>                                    | 0       |
| 7   | HCD 10BASE-T<br>Full-Duplex                           | RO<br>LH | 1 = 10BASE-T full-duplex occurred since last read<br>0 = HCD cleared.                                                              | 0       |
| 6   | HCD 10BASE-T<br>Half-Duplex                           | RO<br>LH | <ul><li>1 = 10BASE-T half-duplex occurred since last read.</li><li>0 = HCD cleared.</li></ul>                                      | 0       |
| 5   | HCD 1000BASE-T<br>Full-Duplex<br>(Link Never Came Up) | RO<br>LH | <ul><li>1 = Gigabit full-duplex HCD and <i>link never came up</i> occurred since the last read.</li><li>0 = HCD cleared.</li></ul> | 0       |
| 4   | HCD 1000BASE-T<br>Half-Duplex<br>(Link Never Came Up) | RO<br>LH | 1 = Gigabit half-duplex HCD and <i>link never came up</i> occurred since the last read. 0 = HCD cleared.                           | 0       |
| 3   | HCD 100BASE-TX Full-Duplex (Link Never Came Up)       | RO<br>LH | 1 = 100BASE-TX full-duplex HCD and <i>link never came up</i> occurred since the last read. 0 = HCD cleared.                        | 0       |
| 2   | HCD 100BASE-T<br>Half-Duplex<br>(Link Never Came Up)  | RO<br>LH | 1 = 100BASE-TX half-duplex HCD and <i>link never came up</i> occurred since the last read. 0 = HCD cleared.                        | 0       |
| 1   | HCD 10BASE-T<br>Full-Duplex<br>(Link Never Came Up)   | RO<br>LH | 1 = 10BASE-T full-duplex HCD and <i>link never came up</i> occurred since the last read. 0 = HCD cleared.                          | 0       |

Table 165: HCD Status Register (Page 10h-14h: Address 3Ah-3Bh) Bit 15 = 1 (Cont.)

| Bit | Name                                                | R/W      | Description                                                                                               | Default |
|-----|-----------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------|---------|
| 0   | HCD 10BASE-T<br>Half-Duplex<br>(Link Never Came Up) | RO<br>LH | 1 = 10BASE-T half-duplex HCD and <i>link never came up</i> occurred since the last read. 0 = HCD cleared. | 0       |



**Note:** Bits [12:0] are also cleared when auto-negotiation is disabled via MII register 00h, bit 12 = 1, or restarted via MII register 00h, bit 9 = 1.

#### Test Register 1 (Page 10h-14h: Address 3Ch)

Table 166: Test Register 1 (Page 10h–14h: Address 3C–3Dh)

| Bit | Name                              | R/W    | Description                                                                                                                                                                                     | Default |
|-----|-----------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | CRC Error Counter<br>Selector     | R/W    | 1 = Receiver NOT_OK counters (register 14h) becomes 16 bit CRC error counter (CRC errors are counted only after this bit is set).                                                               | 0       |
|     |                                   |        | 0 = Normal operation                                                                                                                                                                            |         |
| 14  | Transmit Error Code<br>Visibility | R/W    | <ul> <li>1 = False carrier sense counters (register 13h) counts packets received with transmit error codes.</li> <li>0 = Normal operation</li> </ul>                                            | 0       |
| 12  | Decembed                          | D /\A/ |                                                                                                                                                                                                 | 0       |
| 13  | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 12  | Force Link<br>10/100/1000BASE-T   | R/W    | <ul><li>1 = Force link state machine into link pass state.</li><li>0 = Normal operation</li></ul>                                                                                               | 0       |
| 11  | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 10  | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 9   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 8   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 7   | Manual Swap MDI State             | R/W    | 1 = Manually swap MDI state.                                                                                                                                                                    | 0       |
|     |                                   |        | 0 = Normal operation                                                                                                                                                                            |         |
|     |                                   |        | <b>Note:</b> To change the MDI state when in forced 100BASE-TX mode, the PHY must first be put into a nonlink condition, then set bit 7 = 1 and finally set the PHY into force 100BASE-TX mode. |         |
| 6   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 5   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 4   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 3   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 2   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 1   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
| 0   | Reserved                          | R/W    | Write as 0, ignore when read.                                                                                                                                                                   | 0       |
|     |                                   |        |                                                                                                                                                                                                 |         |

BCM53115M Data Sheet Expansion Registers



**Note:** Preamble is still required on the first read or write. Preamble suppression cannot be disabled.

## **Expansion Registers**

#### **Expansion Register 00h: Receive/Transmit Packet Counter**

Expansion register 00h is enabled by writing to "Expansion Register Access Register (Page 10h–14h: Address 2Eh–2Fh)" bits [11:0] = 'F00'h, and read/write access is through register 2Ah.

Table 167: Expansion Register 00h: Receive/Transmit Packet Counter

| Bit  | Name                            | R/W       | Description                                        | Default |
|------|---------------------------------|-----------|----------------------------------------------------|---------|
| 15:0 | Packet Counter<br>(Copper Only) | R/W<br>CR | Returns the transmitted and received packet count. | 0000h   |

#### **Packet Counter (Copper Only)**

The mode of this counter is set by bit 11 of "Miscellaneous Control Register (Page 10h–14h: Address 30h, Shadow Value 111)". When bit 11 =1, then receive packets (both good and bad CRC error packets) are counted. When bit 11 = 0, then transmit packets (both good and bad CRC error packets) are counted. This counter is cleared on read and freezes at FFFFh.

#### **Expansion Register 01h: Expansion Interrupt Status**

Expansion register 00h is enabled by writing to "Expansion Register Access Register (Page 10h–14h: Address 2Eh–2Fh)" bits [11:0] = 'F01'h, and read/write access is through register 2Ah.

Table 168: Expansion Register 01h: Expansion Interrupt Status

| Bit  | Name               | R/W | Description                                      | Default |
|------|--------------------|-----|--------------------------------------------------|---------|
| 15:1 | Reserved           | RO  | Write as 0, ignore on read                       | 0       |
| 0    | Transmit CRC Error | RO  | 1 = Transmit CRC error detected since last read. | 0       |
|      |                    | LH  | 0 = No transmit CRC error detected.              |         |

#### **Transmit CRC Error**

This bit indicates that a transmit CRC error has been detected since the last read.

#### **Expansion Register 45h: Transmit CRC Enable**

Expansion register 00h is enabled by writing to "Expansion Register Access Register (Page 10h–14h: Address 2Eh–2Fh)" bits [11:0] = 'F45'h, and read/write access is through register 2Ah.

Table 169: Expansion Register 45h: Transmit CRC

| Bit   | Name                | R/W | Description                                                                                                                                                     | Default |
|-------|---------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | Reserved            | R/W | Write as 0, ignore on read.                                                                                                                                     | 000     |
| 12    | Transmit CRC enable | R/W | <ul><li>1 = Enable transmit CRC checker.</li><li>0 = Disable transmit CRC checker.</li><li>Register 18h, shadow value 100, bit 15 must be set to a 1.</li></ul> | 0       |
| 11:0  | Reserved            | R/W | Write as 0, ignore on read.                                                                                                                                     | 0       |

#### **Transmit CRC Checker**

When register 30h, Shadow Value 100, bit 15 = 1 and Expansion Register 45h, bit 12 = 1, the transmit CRC checker is enabled. When a transmit CRC error occurs, Expansion Register 01h, bit 0 = 1.

#### PAGE 15h: Internal SerDes Port (Port 5) Register

The register is broken into two blocks:

- Block 0 is for IEEE and non-IEEE controls.
- Blocks 0, 2, and 3 are non-IEEE blocks, where the analog section or the SerDes is controlled.

To access block 0, 2, or 3, write to the block number into the Block Address register at MII address 0x1F SPI offset address 3Eh.

Table 170: Page 15h Register Map

| SPI Offset<br>Address | MII<br>Address | Block | Bits | Register Name                                                                        |  |
|-----------------------|----------------|-------|------|--------------------------------------------------------------------------------------|--|
| 00h                   | 00h            | 0     | 16   | "MII Control Register (Page 15h: Address 00h)" on page 260                           |  |
| 02h                   | 01h            | 0     | 16   | "MII Status Register (Page 15h: Address 02h)" on page 261                            |  |
| 04h-06h               | 02h-03h        | 0     | _    | Reserved                                                                             |  |
| 08h                   | 04h            | 0     | 16   | "Auto-Negotiation Advertisement Register (Page 15h: Address 08h)" on page 262        |  |
| 0Ah                   | 05h            | 0     | 16   | "Auto-Negotiation Link Partner Ability Register (Page 15h: Address 0Ah)" on page 263 |  |
| 0Ch                   | 06h            | 0     | 16   | "Auto-Negotiation Expansion Register (Page 15h: Address 0Ch)" on page 264            |  |
| 0Eh                   | 07h-0Eh        | 0     | _    | Reserved                                                                             |  |
| 1Eh                   | 0Fh            | 0     | 16   | "Extended Status Register (Page 15h: Address 1Eh)" on page 264                       |  |
| 20h                   | 10h            | 0     | 16   | "SerDes/SGMII Control 1 Register (Page 15h: Address 20h, Block0)" on page 265        |  |
| 22h                   | 11h            | 0     | 16   | "SerDes/SGMII Control 2 Register (Page 15h: Address 22h, Block0)" o<br>page 266      |  |
| 24h                   | 12h            | 0     | 16   | "SerDes/SGMII Control 3 Register (Page15h: Address 24h, Block0)" on page 268         |  |
| 28h                   | 14h            | 0     | 16   | "SerDes/SGMII Status 1 Register (Page 15h: Address 28h, Block0)" on page 269         |  |
| 2Ah                   | 15h            | 0     | 16   | "SerDes/SGMII Status 2 Register (Page15h: Address 2Ah, Block0)" on page 271          |  |
| 2Ch                   | 16h            | 0     | 16   | "SerDes/SGMII Status 3 Register (Page 15h: Address 2Ch, Block0)" on page 272         |  |
| 2Eh                   | 17h-1Eh        | 0     | _    | Reserved                                                                             |  |
| 20h                   | 10h            | 2     | 16   | "100FX Enabling Control Register (Page 15h: Address 20h, Block2)" on page 273        |  |
| 22h                   | 11h            | 2     | 16   | "100FX Extended Packet Size Register (Page 15h: Address 22h, Block2)" on page 274    |  |
| 24h                   | 12h            | 2     | 16   | "100FX Control Register (Page 15h: Address 24h, Block2)" on page 274                 |  |
| 26h                   | 13h            | 2     | 16   | "100FX Link Status Register (Page 15h: Address 26h, Block2)" on page 275             |  |
| 28h                   | 14h-1Eh        | 2     | _    | Reserved                                                                             |  |
| 20h                   | 10h            | 3     | 16   | "Analog TX1 Register (Page 15h: Address 20h, Block3)" on page 276                    |  |
| 22h                   | 11h            | 3     | 16   | "Analog TX2 Register (Page 15h: Address 22h, Block3)" on page 276                    |  |
| 24h                   | 12h            | 3     | 16   | "Analog TXAMP Register (Page 15h: Address 24h, Block3)" on page 277                  |  |
| 26h                   | 13h            | 3     | 16   | "Analog RX1 Register (Page 15h: Address 26h, Block3)" on page 277                    |  |
| 28h                   | 14h            | 3     | 16   | "Analog RX2 Register (Page 15h: Address 28h, Block3)" on page 278                    |  |
| 30h                   | 18h            | 3     | 16   | "Analog PLL Register (Page 15h: Address 30h, Block3)" on page 278                    |  |
| 3Eh                   | 1Fh            | -     |      | "Block Address Number (Page 010h–017h: Address 03Eh)" on page 279                    |  |
|                       |                |       |      |                                                                                      |  |

## MII Control Register (Page 15h: Address 00h)

Table 171: MII Control Register (Page 15h: Address 00h-01h)

| Bits | Name        | R/W | Description                                                                                    | Default |
|------|-------------|-----|------------------------------------------------------------------------------------------------|---------|
| 15   | RST_SW      | R/W | PHY Reset                                                                                      | 0       |
|      |             |     | 0 = Normal Operation                                                                           |         |
|      |             |     | 1 = Reset                                                                                      |         |
| 14   | LOOPBACK    | R/W | Local loopback, data is looping back at the PHY before going out to the wire.                  | 0       |
|      |             |     | 0 = Normal operation                                                                           |         |
|      |             |     | 1 = Loopback enable                                                                            |         |
| 13   | SPD[0]      | R/W | Bit[0] of manual Speed[1:0] in SGMII mode only. This field is ignored in 1000Base-X operation. | 0x0     |
|      |             |     | 1X = 1000 Mbps                                                                                 |         |
|      |             |     | 01 = 100 Mbps                                                                                  |         |
|      |             |     | 00 = 10 Mbps                                                                                   |         |
| 12   | AN_EN       | R/W | Auto-negotiation enable                                                                        | 1       |
|      |             |     | 0 = Disable                                                                                    |         |
|      |             |     | 1 = Enable AN                                                                                  |         |
| 11   | PWRDN       | R/W | Power down GE Serdes                                                                           | 0       |
|      |             |     | 0 = Normal operation                                                                           |         |
|      |             |     | 1 = Power down the Serdes PHY                                                                  |         |
| 10   | RESERVED    | RO  | Reserved write 0, ignore read                                                                  | 0       |
| 9    | RESTART_AN  | R/W | Restart Auto-negotiation process                                                               | 0       |
|      |             |     | 0 = Normal operation                                                                           |         |
|      |             |     | 1 = Restart AN                                                                                 |         |
| 8    | FDX         | R/W | Duplex mode                                                                                    | 1       |
|      |             |     | 0 = Half duplex                                                                                |         |
|      |             |     | 1 = Full duplex                                                                                |         |
| 7    | COL_TEST_EN | R/W | Collistion test enable                                                                         | 0       |
|      |             |     | 0 = Normal operation                                                                           |         |
|      |             |     | 1 = Collision test                                                                             |         |
| 6    | SPD[1]      | R/W | Bit[1] of manual Speed[1:0] in SGMII mode only. This field is ignored in 1000Base-X operation. | 1       |
|      |             |     | 1X = 1000 Mbps                                                                                 |         |
|      |             |     | 01 = 100 Mbps                                                                                  |         |
|      |             |     | 00 = 10 Mbps                                                                                   |         |
| 5:0  | RESERVED    | RO  | Reserved write 0, ignore read.                                                                 | 0x0     |
|      |             |     |                                                                                                |         |

## MII Status Register (Page 15h: Address 02h)

Table 172: MII Status Register (Page 15h: Address 02h-03h)

| Bits | Name                        | R/W | Description                                                                   | Default |
|------|-----------------------------|-----|-------------------------------------------------------------------------------|---------|
| 15   | 100BASE_T4                  | RO  | 0 = Not capable.<br>1 = 100Base-T4 capable.                                   | 0       |
| 14   | 100BASEX_FDX                | RO  | 0 = Not capable.<br>1 = 100BASE-X full-duplex capable.                        | 0       |
| 13   | 100BASEX_HDX                | RO  | <ul><li>0 = Not capable.</li><li>1 = 100BASE-X half-duplex capable.</li></ul> | 0       |
| 12   | 10BASET_FDX                 | RO  | 0 = Not capable.<br>1 = 10BASE-T full-duplex capable.                         | 0       |
| 11   | 10BASET_HDX                 | RO  | 0 = Not capable.<br>1 = 10BASE-T half-duplex capable.                         | 0       |
| 10   | 10BASET2_FDX                | RO  | 0 = Not capable.<br>1 = 10BASE-T2 full-duplex capable.                        | 0       |
| 9    | 10BASET2_HDX                | RO  | 0 = Not capable.<br>1 = 10BASE-T2 half-duplex capable.                        | 0       |
| 8    | EXT_STATUS                  | RO  | 0 = No extended status.<br>1 = Extended status in register 0x0F.              | 1       |
| 7    | RESERVED                    | RO  | Reserved write 0, ignore read.                                                | 0       |
| 6    | MF_PREAMBLE_SUPPR<br>ESSION | RO  | 0 = PHY does not accept management frames with preamble suppressed.           | 1       |
|      |                             |     | 1 = PHY accepts management frames with preamble suppressed.                   |         |
| 5    | AN_COMPLETE                 | RO  | Auto-negotiation complete.  0 = Not done.  1 = AN complete.                   | 0       |
| 4    | RF                          | RO  | Remote fault.  0 = No fault detected.  1 = Remote fault detected.             | 0       |
| 3    | AN_ABILITY                  | RO  | Auto-negotiation ability.  0 = Not capable of AN.  1 = AN capable.            | 1       |
| 2    | LINK_STATUS                 | RO  | Link status.  0 = Link fail.  1 = Good link.                                  | 0       |
| 1    | JABBER_DETECT               | RO  | Jabber detect 0 = Not detected 1 = Jabber detected                            | 0       |

Table 172: MII Status Register (Page 15h: Address 02h-03h) (Cont.)

| Bits | Name           | R/W | Description                                  | Default |
|------|----------------|-----|----------------------------------------------|---------|
| 0    | EXT_CAPABILITY | RO  | Extended capability                          | 1       |
|      |                |     | 0 = Supports basic register set only         |         |
|      |                |     | 1 = Extended register capabilities supported |         |

#### Auto-Negotiation Advertisement Register (Page 15h: Address 08h)

Table 173: Auto-Negotiation Advertisement Register (Page 15h: Address 08h-09h)

| Bits  | Name     | R/W | Description                                                       | Default |
|-------|----------|-----|-------------------------------------------------------------------|---------|
| 15    | NEXT_PG  | RO  | Next page                                                         | 0       |
| 14    | RESERVED | RO  | Reserved write 0, ignore read                                     | 0       |
| 13:12 | RF       | R/W | Remote fault                                                      | 0x0     |
|       |          |     | 2'b00 = No fault                                                  |         |
|       |          |     | 2'b01 = Link failure                                              |         |
|       |          |     | 2'b10 = Offline                                                   |         |
|       |          |     | 2'b11 = Auto-negotiation error                                    |         |
| 11:9  | RESERVED | RO  | Reserved write 0, ignore read                                     | 0x0     |
| 8:7   | PAUSE    | R/W | Pause                                                             | 0x11    |
|       |          |     | 2'b00 = No pause                                                  |         |
|       |          |     | 2'b01 = Asymmetric pause                                          |         |
|       |          |     | 2'b10 = Asymmetric pause towards link partner                     |         |
|       |          |     | 2'b11 = Both symmetric and asymmetric pause, towards local device |         |
| 6     | HDX      | R/W | Half-duplex                                                       | 1       |
|       |          |     | 0 = Do not advertise half-duplex                                  |         |
|       |          |     | 1 = Advertise half-duplex                                         |         |
| 5     | FDX      | R/W | Full-duplex                                                       | 1       |
|       |          |     | 0 = Do not advertise full-duplex                                  |         |
|       |          |     | 1 = Advertise full-duplex                                         |         |
| 4:0   | RESERVED | RO  | Reserved write 0, ignore read.                                    | 0x0     |
|       |          |     |                                                                   |         |

# **Auto-Negotiation Link Partner Ability Register (Page 15h: Address 0Ah)**

Table 174: Auto-Negotiation Link Partner Ability Register (Page 15h: Address 0Ah-0Bh)

| Bits  | Name     | R/W | Description                                                       | Default |
|-------|----------|-----|-------------------------------------------------------------------|---------|
| 15    | NEXT_PG  | RO  | Next page                                                         | 0       |
| 14    | ACK      | RO  | 0 = Link partner has not received link code word                  | 0       |
|       |          |     | 1 = Link partner has received link code word                      |         |
| 13:12 | RF       | RO  | Remote fault                                                      | 0x0     |
|       |          |     | 2'b00 = No fault                                                  |         |
|       |          |     | 2'b01 = Link failure                                              |         |
|       |          |     | 2'b10 = Offline                                                   |         |
|       |          |     | 2'b11 = Auto-negotiation error                                    |         |
| 11:9  | RESERVED | RO  | Reserved write 0, ignore read                                     | 0x0     |
| 8:7   | PAUSE    | RO  | Pause                                                             | 0x0     |
|       |          |     | 2'b00 = No pause                                                  |         |
|       |          |     | 2'b01 = Asymmetric pause                                          |         |
|       |          |     | 2'b10 = Asymmetric pause towards link partner                     |         |
|       |          |     | 2'b11 = Both symmetric and asymmetric pause, towards local device |         |
| 6     | HDX      | RO  | Half-duplex                                                       | 0       |
|       |          |     | 0 = Do not advertise half-duplex                                  |         |
|       |          |     | 1 = Advertise half-duplex                                         |         |
| 5     | FDX      | RO  | Full-duplex                                                       | 0       |
|       |          |     | 0 = Do not advertise full-duplex                                  |         |
|       |          |     | 1 = Advertise full-duplex                                         |         |
| 4:1   | RESERVED | RO  | Reserved write 0, ignore read.                                    | 0x0     |
| 0     | SGMII    | RO  | SGMII mode                                                        | 0       |
|       |          |     | 0 = Fiber mode                                                    |         |
|       |          |     | 1 = SGMII mode                                                    |         |

#### **Auto-Negotiation Expansion Register (Page 15h: Address 0Ch)**

Table 175: Auto-Negotiation Expansion Register (Page 15h: Address OCh-ODh)

| Bits | Name       | R/W | Description                                                                                           | Default |
|------|------------|-----|-------------------------------------------------------------------------------------------------------|---------|
| 15:3 | RESERVED   | RO  | Reserved                                                                                              | 0x000   |
| 2    | NP_ABILITY | RO  | Next page ability  0 = Local device is not next page capable.  1 = Local device is next page capable. | 0       |
| 1    | PG_REC     | RO  | Page received  0 = New link code word has not been received.  1 = Received new link code word.        | 0       |
| 0    | RESERVED   | RO  | Reserved write 0, ignore read.                                                                        | 0       |

#### **Extended Status Register (Page 15h: Address 1Eh)**

Table 176: Extended Status Register (Page 15h: Address 1Eh-1Fh)

| Bits | Name          | R/W | Description                             | Default |
|------|---------------|-----|-----------------------------------------|---------|
| 15   | 1000BASEX_FDX | RO  | 0 = 1000Base-X full duplex not capable. | 1       |
|      |               |     | 1 = 1000Base-X full duplex capable.     |         |
| 14   | 1000BASEX_HDX | RO  | 0 = 1000Base-X half duplex not capable. | 1       |
|      |               |     | 1 = 1000Base-X half duplex capable.     |         |
| 13   | 1000BASET_FDX | RO  | 0 = 1000Base-T full duplex not capable. | 0       |
|      |               |     | 1 = 1000Base-T full duplex capable.     |         |
| 12   | 1000BASET_HDX | RO  | 0 = 1000Base-T half duplex not capable. | 0       |
|      |               |     | 1 = 1000Base-T half duplex capable.     |         |
| 11:0 | RESERVED      | RO  | Reserved write 0, ignore read.          | 0x000   |

## SerDes/SGMII Control 1 Register (Page 15h: Address 20h, Block0)

Table 177: SerDes/SGMII Control 1 Register (Page 15h: Address 20h-21h, Block0)

| Bits | Name                        | R/W | Description                                                                                                                                    | Default |
|------|-----------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | RESERVED                    | RO  | Reserved write 0, ignore read                                                                                                                  | 0       |
| 14   | DIS_SD_FILTER               | R/W | 0 = Filter signal detect from pin before using for synchronization.                                                                            | 0       |
|      |                             |     | 1 = Disable filter for signal detect.                                                                                                          |         |
| 13   | MSTR_MDIO_PHY_SEL           | R/W | 0 = Normal operation.                                                                                                                          | 0       |
|      |                             |     | 1 = All MDIO write accesses to PHY address "00000" will write this PHY in addition to its own phy address.                                     |         |
| 12   | SERDES_TX_AMPL_OVE<br>RRIDE | R/W | 0 = if SGMII mode, use analog txCntrl Reg. (reg. 3*10h and reg. 3*11h), if fiber mode, use analog txAmp Reg. (reg. 3*12h).                     | 0       |
|      |                             |     | 1 = use analog txCntrl Reg. (reg. 3*10h and reg. 3*11h).                                                                                       |         |
| 11   | SEL_RX_PKTS_FOR_CNT         | R/W | 0 = select crc errors for 0*17h counter.                                                                                                       | 0       |
|      | S                           |     | 1 = select received packets for 0*17h counter.                                                                                                 |         |
| 10   | REMOTE_LOOPBACK             | R/W | 0 = Normal operation.                                                                                                                          | 0       |
|      |                             |     | 1 = Enable remote loopback (operates in 10/100/1000) speed.                                                                                    |         |
| 9    | ZERO_COMMA_DET_PH           | R/W | 0 = Normal operation.                                                                                                                          | 0       |
|      | ASE                         |     | 1 = Force comma detector phase to zero.                                                                                                        |         |
| 8    | COMMA_DET_EN                | R/W | 0 = disable comma detection.                                                                                                                   | 1       |
|      |                             |     | 1 = enable comma detection.                                                                                                                    |         |
| 7    | CRC_CHECKER_DIS             | R/W | 0 = Enable CRC checker.                                                                                                                        | 1       |
|      |                             |     | 1 = Disable CRC checker by gating the clock to save power.                                                                                     |         |
| 6    | DISABLE_PLL_PWRDWN          | R/W | 0 = pll will be powered down when register 0.11 is set.                                                                                        | 0       |
|      |                             |     | 1 = pll will never be powered down. (use this when the mac/switch uses the pll_clk125 output).                                                 |         |
| 5    | SGMII_MSTR_MODE             | R/W | 0 = Normal operation.                                                                                                                          | 0       |
|      |                             |     | 1 = SGMII mode operates in "PHY mode". If auto-neg is enabled, then the local device will send out the following auto-neg code word:  [15] = 1 |         |
|      |                             |     | [14] = ACK                                                                                                                                     |         |
|      |                             |     | [13] = 0                                                                                                                                       |         |
|      |                             |     | [12] = Register 0.8                                                                                                                            |         |
|      |                             |     | [11] = Register 0.6                                                                                                                            |         |
|      |                             |     | [10] = Register 0.13                                                                                                                           |         |
|      |                             |     | [9:0] = "0000000001"                                                                                                                           |         |
|      |                             |     | To disable the link, set register 0.11 = 1.                                                                                                    |         |
|      |                             |     | To enable the link, set register 0.11 = 0.                                                                                                     |         |

Table 177: SerDes/SGMII Control 1 Register (Page 15h: Address 20h-21h, Block0) (Cont.)

| Bits | Name             | R/W | Description                                                                                                                                                     | Default |
|------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 4    | AUTODET_EN       | R/W | 0 = Disable auto detection (fiber or SGMII mode is set according to bit 0 of this register.)                                                                    | 1       |
|      |                  |     | 1 = Enable auto-detection (fiber and sgmii mode will switch each time a auto-negotiation page is received with the wrong selector field in bit 0.)              |         |
| 3    | INVERT_SIG_DET   | R/W | 0 = Use signal detect from pin.                                                                                                                                 | 0       |
|      |                  |     | 1 = Invert signal detect from pin.                                                                                                                              |         |
| 2    | SIGNAL_DETECT_EN | R/W | 0 = Ignore signal detect from pin.                                                                                                                              | 0       |
|      |                  |     | 1 = Signal detect from pin must be set in order to achieve synchronization. In SGMII the signal detect is always ignored regardless of the setting of this bit. |         |
| 1    | TBI_INTERFACE    | R/W | 0 = GMII interface                                                                                                                                              | 0       |
|      |                  |     | 1 = Ten bit interface.                                                                                                                                          |         |
| 0    | FIBER_MODE_1000X | R/W | 0 = SGMII mode                                                                                                                                                  | 0       |
|      |                  |     | 1 = Fiber mode (1000X)                                                                                                                                          |         |

## SerDes/SGMII Control 2 Register (Page 15h: Address 22h, Block0)

Table 178: SerDes/SGMII Control 2 Register (Page 15h: Address 22h-23h, Block0)

| Bits | Name                     | R/W | Description                                                                                                                                                                            | Default |
|------|--------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | DIS_EXTEND_FDX           | R/W | 0 = Normal operation                                                                                                                                                                   | 0       |
|      |                          |     | 1 = In full duplex mode, disable carrier extension in pcs receive when bit[7] of this register is set and disable TRRR generation in pcs transmit when bit[8] of this register is set. |         |
| 14   | CLR_BER_CNTR             | R/W | 0 = Normal operation                                                                                                                                                                   | 0       |
|      |                          |     | 1 = Clear bit-error-rate counter (register 0*17h bits[15:8])                                                                                                                           |         |
| 13   | TX_IDLE_JAM_SEQ_TES<br>T | R/W | Register 0*1dh bits[9:0] will override k28.5 for stage 5 (17Ch).                                                                                                                       | 0       |
|      |                          |     | Register 0*1eh bits[9:0] will override D16.2 for stage 6 (289h).                                                                                                                       |         |
|      |                          |     | 0 = Normal operation.                                                                                                                                                                  |         |
|      |                          |     | 1 = Enable 16-stage 10-bit idle transmit test sequence to serdes transmitter.                                                                                                          |         |
| 12   | TX_PKT_SEQ_TEST          | R/W | Stage 1-4, 13-16 = idle.                                                                                                                                                               | 0       |
|      |                          |     | Stage 5-12 = data packet.                                                                                                                                                              |         |
|      |                          |     | 0 = Normal operation.                                                                                                                                                                  |         |
|      |                          |     | 1 = Enable 16-stage 10-bit idle transmit test sequence to serdes transmitter.                                                                                                          |         |
| 11   | TEST_CNTR                | R/W | 0 = Normal operation.                                                                                                                                                                  | 0       |
|      |                          |     | 1 = Increment bits[7:0] of register 0*17h counter for each clock cycle.                                                                                                                |         |

Table 178: SerDes/SGMII Control 2 Register (Page 15h: Address 22h-23h, Block0) (Cont.)

| Bits    | Name                         | R/W | Description                                                                                                                                                                                                                                                                         | Default |
|---------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 10      | BYPASS_PCS_TX                | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 0       |
|         |                              |     | 1 = Bypass pcs transmit operation                                                                                                                                                                                                                                                   |         |
| 9       | BYPASS_PCS_RX                | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 0       |
|         |                              |     | 1 = Bypass pcs receive operation                                                                                                                                                                                                                                                    |         |
| 8       | DISABLE_TRRR_GEN             | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 0       |
|         |                              |     | 1 = Disable TRRR generation in pcs transmit                                                                                                                                                                                                                                         |         |
| 7       | DISABLE_CARRIER_EXT          | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 0       |
|         | END                          |     | 1 = Disable carrier extension in pcs receive                                                                                                                                                                                                                                        |         |
| 6       | AUTONEG_FAST_TIME            | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 0       |
|         | RS                           |     | 1 = Speed up timers during auto-negotiation for testing                                                                                                                                                                                                                             |         |
| 5 FORCE | FORCE_XMIT_DATA_O            | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 0       |
|         | N_TXSIDE                     |     | 1 = Allow packets to be transmitted regardless of the                                                                                                                                                                                                                               |         |
|         |                              |     | condition of the link or synchronization                                                                                                                                                                                                                                            |         |
| 4       | DIS_REMOTE_FAULT_S<br>ENSING | R/W | 0 = Automatically detect remote faults and send remote fault status to link partner via auto-negotiation when fiber mode is selected.                                                                                                                                               | 0       |
|         |                              |     | (SGMII does not support remote faults)                                                                                                                                                                                                                                              |         |
|         |                              |     | 1 = disable automatic sensing of remote faults, such as auto-negotiation error                                                                                                                                                                                                      |         |
| 3       | ENABLE_AUTONEG_ER            | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 0       |
|         | R_TIMER                      |     | 1 = Enable auto-negotiation error timer. Error occurs when timer expires in ability-detect, ack-detect, or idle-detect. When the error occurs, config words of all zeros are sent until an ability match occurs, then the autoneg-enable state is entered.                          |         |
| 2       | FILTER_FORCE_LINK            | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 1       |
|         |                              |     | 1 = Sync-status must be set for a solid 10ms before a valid link will be established when auto-negotiation is disabled. (This is useful in fiber applications where the user does not have the signal detect pin connected to the fiber module and auto-negotiation is turned off.) |         |
| 1       | DISABLE_FALSE_LINK           | R/W | 0 = Normal operation                                                                                                                                                                                                                                                                | 1       |
|         |                              |     | 1 = Do not allow link to be established when autonegotiation is disabled and receiving auto-negotiation code words. The link will only be established in this case after idles are received. (This bit does not need to be set, if bit 0 below is set.)                             |         |
| 0       | ENABLE_PARALLEL_DE           | R/W | 0 = Disable parallel detection                                                                                                                                                                                                                                                      | 1       |
|         | TECTION                      |     | 1 = Enable parallel detection. (This will turn autonegotiation on and off as needed to properly link up with the link partner. The idles and auto-negotiation code words received from the link partner are used to make this decision)                                             |         |

## SerDes/SGMII Control 3 Register (Page15h: Address 24h, Block0)

Table 179: SerDes/SGMII Control 3 Register (Page15h: Address 24h-25h, Block0)

| Bits | Name                    | R/W | Description                                                                                                                                                                                                                         | Default |
|------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | DISABLE_PKT_ALIGNMENT   | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Disable packet misalignment by carrier extend and removing preamble.                                                                                                                                                            |         |
| 14   | RXFIFO_GMII_RST         | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Reset receive fifo and data_out_1000. Fifo will remain in reset until this bit is cleared with a software write.                                                                                                                |         |
| 13   | DISABLE_TX_CRS          | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Disable generating crs from transmitting in half-<br>duplex mode. Only receiving will generate crs.                                                                                                                             |         |
| 12   | INVERT_EXT_PHY_CRS      | R/W | 0 = Use receive-CRS-from-PHY pin.                                                                                                                                                                                                   | 0       |
|      |                         |     | 1 = Invert receive-CRS-from-PHY pin                                                                                                                                                                                                 |         |
| 11   | EXT_PHY_CRS_MODE        | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Use external pin for the PHY's receive-only crs output. (Useful in sgmii 10/100 half-duplex applications in order to reduce the collision domain latency. Requires a phy which generates a "receive only" crs output to a pin.) |         |
| 10   | JAM_FALSE_CARRIER_MODE  | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Change false carriers received into packets with preamble only. (Not necessary if MAC uses crs to determine collision)                                                                                                          |         |
| 9    | BLOCK_TXEN_MODE         | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Block txen when necessary to guarantee an IPG of at least 6.5 bytes in 10/100 mode, 7 bytes in 1000 mode.                                                                                                                       |         |
| 8    | FORCE_TXFIFO_ON         | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Force transmit fifo to free-run in gigabit mode (Requires clk_in and pll_clk125 to be frequency locked.)                                                                                                                        |         |
| 7    | BYPASS_TXFIFO1000       | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 0       |
|      |                         |     | 1 = Bypass transmit fifo in gigabit mode. (Useful for fiber or gigabit only applications where the MAC is using the pll_clk125 as the clk_in port. User must meet timing to the pll_clk125 domain)                                  |         |
| 6    | FREQ_LOCK_ELASTICITY_TX | R/W | 0 = Normal operation.                                                                                                                                                                                                               | 1       |
|      |                         |     | 1 = Minimum fifo latency to properly handle a clock which is frequency locked, but out of phase. (overrides bits [2:1] of this register).                                                                                           |         |
|      |                         |     | pll_clk125 and clk_in must be using the same crystal.                                                                                                                                                                               |         |

Table 179: SerDes/SGMII Control 3 Register (Page15h: Address 24h-25h, Block0) (Cont.)

| Bits | Name                    | R/W | Description                                                                                                                                                                                               | Default |
|------|-------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 5    | FREQ_LOCK_ELASTICITY_RX | R/W | 0 = Normal operation                                                                                                                                                                                      | 0       |
|      |                         |     | 1 = Minimum fifo latency to properly handle a clock which is frequency locked, but out of phase. (Not necessary if MAC uses crs to determine collision; overrides bits [2:1] of this register).           |         |
|      |                         |     | <b>Note:</b> MAC and phy must be using the same crystal for this mode to be enabled.                                                                                                                      |         |
| 4    | EARLY_PREAMBLE_RX       | R/W | 0 = Normal operation                                                                                                                                                                                      | 0       |
|      |                         |     | 1 = Send extra bytes of preamble to avoid fifo latency. (Not necessary if MAC uses crs to determine collision)                                                                                            |         |
| 3    | EARLY_PREAMBLE_TX       | R/W | 0 = Normal operation                                                                                                                                                                                      | 0       |
|      |                         |     | 1 = Send extra bytes of preamble to avoid fifo latency. (Used in half-duplex applications to reduce collision domain latency. MAC must send 5 bytes of preamble or less to avoid non-compliant behavior.) |         |
| 2:1  | FIFO_ELASTICITY_TX_RX   | R/W | 00 = Supports packets up to 5k bytes                                                                                                                                                                      | 01      |
|      |                         |     | 01 = Supports packets up to 10k bytes                                                                                                                                                                     |         |
|      |                         |     | 1X = Supports packets up to 13.5k bytes                                                                                                                                                                   |         |
| 0    | TX_FIFO_RST             | R/W | 0 = Normal operation                                                                                                                                                                                      | 0       |
|      |                         |     | 1 = Reset transmit fifo. Fifo will remain in reset until this bit is cleared with a software write.                                                                                                       |         |

#### SerDes/SGMII Status 1 Register (Page 15h: Address 28h, Block0)

Table 180: SerDes/SGMII Status 1 Register (Page 15h: Address 28h-29h, Block0)

| Bits | Name                | R/W | Description                                                                                    | Default |
|------|---------------------|-----|------------------------------------------------------------------------------------------------|---------|
| 15   | TXFIFO_ERR_DETECTE  | RO  | 1 = Transmit FIFO error detected since last read.                                              | 0       |
|      | D                   |     | 0 = No transmit fifo error detected since last read.                                           |         |
| 14   | RXFIFO_ERR_DETECTE  | RO  | 1 = Receive fifo error detected since last read.                                               | 0       |
|      | D                   |     | 0 = No receive fifo error detected since last read.                                            |         |
| 13   | FALSE_CARRIER_DETEC | RO  | 1 = False carrier detected since last read.                                                    | 0       |
| TEI  | TED                 |     | 0 = No false carrier detected since last read.                                                 |         |
| 12   | CRC_ERR_DETECTED    | RO  | 1 = CRC error detected since last read.                                                        | 0       |
|      |                     |     | 0 = No CRC error detected since last read or detection is disabled via register 0*10h bit [7]. |         |
| 11   | TX_ERR_DETECTED     | RO  | 1 = Transmit error code detected since last read (rx_data_error state in pcs receive fsm).     | 0       |
|      |                     |     | 0 = No transmit error code detected since last read.                                           |         |
| 10   | RX_ERR_DETECTED     | RO  | 1 = Receive error since last read (early_end state in pcs receive fsm)                         | 0       |
|      |                     |     | 0 = no receive error since last read                                                           |         |

Table 180: SerDes/SGMII Status 1 Register (Page 15h: Address 28h-29h, Block0) (Cont.)

| Bits | Name                         | R/W | Description                                                                                                             | Default |
|------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|---------|
| 9    | CARRIER_EXT_ERR_DE<br>TECTED | RO  | 1 = Carrier extend error since last read (extend_err in pcs receive fsm)                                                | 0       |
|      |                              |     | 0 = No carrier extend error since last read                                                                             |         |
| 8    | EARLY_END_EXT_DETE<br>CTED   | RO  | 1 = Early end extension since last read (early_end_ext in pcs receive fsm)                                              | 0       |
|      |                              |     | 0 = No early end extension since last read                                                                              |         |
| 7    | LINK_STATUS_CHG              | RO  | 1 = Link status has changed since last read                                                                             | 0       |
|      |                              |     | 0 = Link status has not changed since last read                                                                         |         |
| 6    | PAUSE_RESOLUTION_R<br>XSIDE  | RO  | 1 = Enable pause receive                                                                                                | 0       |
|      |                              |     | 0 = Disable pause receive                                                                                               |         |
| 5    | PAUSE_RESOLUTION_T<br>XSIDE  | RO  | 1 = Enable pause transmit                                                                                               | 0       |
|      |                              |     | 0 = Disable pause transmit                                                                                              |         |
| 4:3  | SPEED_STATUS                 | RO  | 1X = Gigabit                                                                                                            | 10      |
|      |                              |     | 01 = 100 mbps                                                                                                           |         |
|      |                              |     | 00 = 10 mbps                                                                                                            |         |
| 2    | DUPLEX_STATUS                | RO  | 1 = Full-duplex                                                                                                         | 0       |
|      |                              |     | 0 = Half-duplex                                                                                                         |         |
|      |                              |     | <b>Note:</b> When the ten bit interface is selected with fiber mode (1000-X), then half-duplex will always be reported. |         |
| 1    | LINK_STATUS                  | RO  | 1 = Link is up.                                                                                                         | 0       |
|      |                              |     | 0 = Link is down.                                                                                                       |         |
|      |                              |     | <b>Note:</b> When the ten bit interface is selected with fiber mode (1000-X), then link will always be down             |         |
| 0    | SGMII_MODE                   | RO  | 1 = SGMII mode                                                                                                          | 1       |
|      |                              |     | 0 = Fiber mode (1000-X)                                                                                                 |         |

## SerDes/SGMII Status 2 Register (Page15h: Address 2Ah, Block0)

Table 181: SerDes/SGMII Status 2 Register (Page15h: Address 2Ah-2Bh, Block0)

| Bits | Name                        | R/W | Description                                                                                                                                                  | Default |
|------|-----------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | SGMII_MODE_CHG              | RO  | 1 = SGMII mode has changed since last read (sgmii mode enabled or disabled).                                                                                 | 0       |
|      |                             |     | <b>Note:</b> This bit is useful when the auto-detection is enabled in register 0*10h bit [4].                                                                |         |
|      |                             |     | 0 = SGMII mode has not changed since last read (fixed in sgmii or fiber mode).                                                                               |         |
| 14   | CONSISTENCY_MISMAT          | RO  | 1 = Consistency mismatch detected since last read.                                                                                                           | 0       |
|      | СН                          |     | 0 = Consistency mismatch has not been detected since last read.                                                                                              |         |
| 13   | AUTONEG_RES_ERR             | RO  | 1 = Auto-negotiation HCD error detected since last read (HCD is none in fiber mode).                                                                         | 0       |
|      |                             |     | 0 = Auto-negotiation HCD error has not been detected since last read.                                                                                        |         |
| 12   | SGMII_SELECTOR_MIS<br>MATCH | RO  | 1 = SGMII selector mismatch detected since last read (autonegotiation page received from link partner with bit [0] = 0 while local device is in sgmii mode). | 0       |
|      |                             |     | 0 = SGMII selector mismatch not detected since last read.                                                                                                    |         |
| 11   | SYNC_STATUS_FAIL            | RO  | 1 = Sync_status has failed since last read (synchronization has been lost).                                                                                  | 1       |
|      |                             |     | 0 = Sync_status has not failed since last read.                                                                                                              |         |
| 10   | SYNC_STATUS_OK              | RO  | 1 = Sync_status ok detected since last read (synchronization has been achieved).                                                                             | 0       |
|      |                             |     | 0 = sync_status ok has not been detected since last read.                                                                                                    |         |
| 9:7  | RESERVED                    | RO  | Reserved.                                                                                                                                                    | 3'b001  |
| 6    | LINK_DOWN_SYNC_LO<br>SS     | RO  | 1 = Valid link went down due to a loss of synchronization for over 10 ms.                                                                                    | 0       |
|      |                             |     | 0 = Failure condition has not been detected since last read.                                                                                                 |         |
| 5:1  | RESERVED                    | RO  | Reserved.                                                                                                                                                    | 0       |
| 0    | ANEG_ENABLE_STATE           | RO  | 1 = An_enable state in auto-negotiation fsm entered since last read.                                                                                         | 1       |
|      |                             |     | 0 = An_enable state has not been entered since last read.                                                                                                    |         |

## SerDes/SGMII Status 3 Register (Page 15h: Address 2Ch, Block0)

Table 182: SerDes/SGMII Status 3 Register (Page 15h: Address 2Ch-2Dh, Block0)

| Bits  | Name           | R/W | Description                                                                                                                                                                                                                                                                                                   | Default |
|-------|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:11 | RESERVED       | RO  | Reserved                                                                                                                                                                                                                                                                                                      | 0x00    |
| 10    | LATCH_LINKDOWN | RO  | 1 = Link has been down since register 0*13h bit [9] has been written a '1'                                                                                                                                                                                                                                    | 0       |
|       |                |     | 0 = Link has not been down since register 0*13h bit [9] has been written a '1'                                                                                                                                                                                                                                |         |
| 9     | SD_FILTER      | RO  | 1 = Output of signal detect filter is set                                                                                                                                                                                                                                                                     | 0       |
|       |                |     | 0 = Output of signal detect is not set                                                                                                                                                                                                                                                                        |         |
|       |                |     | <b>Note:</b> This signal is used for the PCS synchronization. When register 0*10h bit [2] is 0, then the output of the filter will be forced high. This status signal is still valid when register 0*10h bit [14] is 1. Noise pulses less than 16 ns wide are still removed when even the filter is disabled. |         |
| 8     | SD_MUX         | RO  | 1 = Output of signal detect filter is set                                                                                                                                                                                                                                                                     | 0       |
|       |                |     | 0 = Output of signal detect is not set                                                                                                                                                                                                                                                                        |         |
|       |                |     | <b>Note:</b> This is the only SD status bit that will be valid when the serdes is powered down from register 0.11. This status signal is the signal-detect input port when register 0*10h bit [3] is 0, otherwise it is the signal-detect input port inverted.                                                |         |
| 7     | SD_FILTER_CHG  | RO  | 1 = Signal detect has changed since last read                                                                                                                                                                                                                                                                 | 0       |
|       |                |     | 0 = Signal detect has not changed since last read                                                                                                                                                                                                                                                             |         |
|       |                |     | <b>Note:</b> The signal detect change is based on a change in bit [9] of this register                                                                                                                                                                                                                        |         |
| 6     | SIGNAL_DETECT  | RO  | Signal detect directly from pin                                                                                                                                                                                                                                                                               | 0       |
| 5     | ANA_SIGNAL_DET | RO  | Analog signal detect status bit. This status signal is the analog signal detect status if register 0*13h bit [0] is set, otherwise it is the value based on register 0*13h bit [1].                                                                                                                           |         |
| 4     | ANA_SIGDET_CHG | RO  | 1 = Analog signal detect has changed since last read                                                                                                                                                                                                                                                          | 0       |
|       |                |     | 0 = Analog signal detect has not changed since last read                                                                                                                                                                                                                                                      |         |
|       |                |     | <b>Note:</b> The analog signal detect change is based on a change in bit [5] of this register.                                                                                                                                                                                                                |         |
| 3:0   | RESERVED       | RO  | Reserved                                                                                                                                                                                                                                                                                                      | 0       |
|       |                |     |                                                                                                                                                                                                                                                                                                               |         |

## 100FX Enabling Control Register (Page 15h: Address 20h, Block2)

Table 183: 100FX Enabling Control Register (Page 15h: Address 20h, Block2)

| Bits | Name                     | R/W | Description                                                                                                                                                          | Default |
|------|--------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | RESERVED                 | R/W | Reserved                                                                                                                                                             | 0       |
| 14   | FIBER_AUTOPWRDWN_WAKEUP  | R/W | 1 = Wake up for 250ms before powering down                                                                                                                           | 0       |
|      |                          |     | 0 = Wake up for 42ms before powering down                                                                                                                            |         |
| 13   | FIBER_AUTOPWRDWN_SLEEP   | R/W | 1 = Power down for 3 seconds before waking up                                                                                                                        | 0       |
|      |                          |     | 0 = Power down for 5 seconds before waking up                                                                                                                        |         |
| 12   | FIBER_AUTOPWRDWN_ENABLE  | R/W | 1 = Power down fiber when signal detect is inactive (wake up for 42ms every 5 seconds to transmit code words; see register 2*10h[13:12] for different time options). | 0       |
|      |                          |     | 0 = Normal operation.                                                                                                                                                |         |
| 11   | FIBER_AUTOPWRDWN_DISABLE | R/W | 1 = Disable 1000-X power down from fiber auto-<br>power down (register 0[11] power-down not<br>affected).                                                            | 0       |
|      |                          |     | 0 = Normal operation                                                                                                                                                 |         |
| 10   | FX100_AUTODET_TIMER_SEL  | R/W | 1 = 125-166 ms (do not use if fiber auto-power down is enabled; register 2*10h[12]). 0 = 31-42 ms                                                                    | 0       |
| 9:6  | FX100_RXDATA_SEL         | R/W | Selects the sample bit out of 10 bits for FX100 RX data                                                                                                              | 0x9     |
| 5    | FX100_DISABLE_RX_QUAL    | R/W | 1 = Always use sample bit without filtering                                                                                                                          | 0       |
|      |                          |     | 0 = Normal operation                                                                                                                                                 |         |
| 4    | FX100_FORCE_RX_QUAL      | R/W | 1 = Always compare 2 surrounding bits with sample to filter noise                                                                                                    | 0       |
|      |                          |     | 0 = Normal operation                                                                                                                                                 |         |
| 3    | FX100_FAREND_FAULT_EN    | R/W | 1 = Enable far-end fault                                                                                                                                             | 1       |
|      |                          |     | 0 = Disable far-end fault                                                                                                                                            |         |
| 2    | FX100_AUTODET_EN         | R/W | 1 = Auto-detect between 100FX mode and 1000-X mode                                                                                                                   | 0       |
|      |                          |     | 0 = Disable auto-detection                                                                                                                                           |         |
| 1    | FX100_FULL_DUPLEX        | R/W | 1 = 100-FX serdes full-duplex                                                                                                                                        | 1       |
|      |                          |     | 0 = 100-FX serdes half-duplex                                                                                                                                        |         |
| 0    | FX100_ENABLE             | R/W | 1 = Select 100-FX mode                                                                                                                                               | 0       |
|      |                          |     | 0 = Select 1000-X mode                                                                                                                                               |         |

#### 100FX Extended Packet Size Register (Page 15h: Address 22h, Block2)

Table 184: 100FX Extended Packet Size Register (Page 15h: Address 22h, Block2)

| Bits | Name            | R/W | Description                                                                                                            | Default |
|------|-----------------|-----|------------------------------------------------------------------------------------------------------------------------|---------|
| 15:1 | RESERVED        | R/W | Reserved                                                                                                               | 0x000   |
| 0    | EXTEND_PKT_SIZE | R/W | <ul><li>1 = Allow reception of extended length packets</li><li>0 = Allow normal length Ethernet packets only</li></ul> | 0       |

#### 100FX Control Register (Page 15h: Address 24h, Block2)

Table 185: 100FX Control Register (Page 15h: Address 24h, Block2)

| Bits | Name                    | R/W | Description                                                                             | Default |
|------|-------------------------|-----|-----------------------------------------------------------------------------------------|---------|
| 15:7 | RESERVED                | R/W | Reserved                                                                                | 0x000   |
| 6    | FX100_BYPASS_NRZ        | R/W | 1 = Bypass NRZ encoder in 100FX mode<br>0 = Normal operation                            | 0       |
| 5    | FX100_BYPASS_ENCODER    | R/W | 1 = Bypass 4B5B encoder in 100FX mode<br>0 = Normal operation                           | 0       |
| 4    | FX100_BYPASS_ALIGNMENT  | R/W | 1 = Bypass 5B code group alignment in 100FX mode<br>0 = Normal operation                | 0       |
| 3    | FX100_FORCE_LINK        | R/W | 1 = Force link in 100FX mode<br>0 = Normal operation                                    | 0       |
| 2    | FX100_FORCE_LOCK        | R/W | 1 = Force lock in 100FX mode<br>0 = Normal operation                                    | 0       |
| 1    | FX100_FAST_UNLOCK_TIMER | R/W | 1 = Speed up unlock timer in 100FX mode<br>0 = Normal operation                         | 0       |
| 0    | FX100_FAST_TIMER        | R/W | 1 = Speed up timer to acquire lock and link (test vectors and simulation) in 100FX mode | 0       |
|      |                         |     | 0 = Normal operation                                                                    |         |

## 100FX Link Status Register (Page 15h: Address 26h, Block2)

Table 186: 100FX Link Status Register (Page 15h: Address 26h, Block2)

| Bits  | Name                         | R/W   | Description                                                                                                        | Default |
|-------|------------------------------|-------|--------------------------------------------------------------------------------------------------------------------|---------|
| 15:10 | RESERVED                     | R/W   | Reserved                                                                                                           | 0x00    |
| 9     | FX100_LINK_STATUS_CHG        | RO/LH | 1 = 100-FX mode link status change since last read                                                                 | 0       |
|       |                              |       | 0 = 100-FX mode link status has not changed since last read                                                        |         |
| 8     | FX100_BAD_ESD_DETECTED       | RO/LH | 1 = 100-FX mode bad ESD error detected since last read (premature end)                                             | 0       |
|       |                              |       | 0 = no 100-FX mode bad ESD error detected since last read                                                          |         |
| 7     | FX100_FALSE_CARRIER_DETECTED | RO/LH | 1 = 100-FX mode false carrier detected since last read                                                             | 0       |
|       |                              |       | 0 = no 100-FX mode false carrier detected since last read                                                          |         |
| 6     | FX100_TX_ERR_DETECTED        | RO/LH | 1 = 100-FX mode received packet with txer code detected since last read                                            | 0       |
|       |                              |       | 0 = No 100-FX mode received packet with txer code detected since last read                                         |         |
| 5     | FX100_RX_ERR_DETECTED        | RO/LH | 1 = 100-FX mode receive coding error detected since last read                                                      | 0       |
|       |                              |       | 0 = No 100-FX mode receive coding error detected since last read                                                   |         |
| 4     | FX100_LOCK_TIMER_EXPIRED     | RO/LH | 1 = Unable to lock within 730us since last read<br>0 = Condition not detected since last read                      | 0       |
| 3     | FX100_LOST_LOCK              | RO/LH | 1 = Lost lock since last read                                                                                      | 0       |
|       |                              |       | 0 = Lock has not been lost since last read                                                                         |         |
| 2     | FX100_FAULTING               | RO/LH | <ul><li>1 = Far end fault detected since last read</li><li>0 = No far end fault detected since last read</li></ul> | 0       |
| 1     | FX100_LOCKED                 | RO    | 1 = Enough idles are properly detected to lock<br>0 = Not locked                                                   | 0       |
| 0     | FX100_LINK                   | RO    | 1 = 100-FX mode link is up                                                                                         | 0       |
|       |                              |       | 0 = 100-FX mode link is down                                                                                       |         |

#### Analog TX1 Register (Page 15h: Address 20h, Block3)

Table 187: Analog TX1 Register (Page 15h: Address 20h, Block3)

| Bits  | Name           | R/W | Description                                                                                                                                                                                                                                                                                                                         | Default |
|-------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:12 | DRIVER_CURRENT | R/W | Setting the output amplitude of the serdes ranging from 700 mV to 1280 mV.                                                                                                                                                                                                                                                          | 0xa     |
| 11    | RESERVED       | R/W | Reserved                                                                                                                                                                                                                                                                                                                            | 0       |
| 10:7  | PREEMPH_COEF   | R/W | Setting the pre-emphasis level for the serdes driver, ranging from 0 to 60%.                                                                                                                                                                                                                                                        | 0       |
| 6     | RX_CLKP        | R/W | Reserved for factory use only.  1 = Select RX clock  0 = Do not select RX clock                                                                                                                                                                                                                                                     | 0       |
| 5     | REG_EDGE_SEL   | R/W | Reserved for factory use only.  1 = Capture on rising edge  0 = Capture on falling edge                                                                                                                                                                                                                                             | 1       |
| 4     | BOOST_MODE     | R/W | Reserved for factory use only  1 = Enable boost output current for preamp driver  0 = Normal mode                                                                                                                                                                                                                                   | 0       |
| 3     | DRIVER_IDLE    | R/W | 1 = Enable transmit driver idle<br>0 = Disable transmit driver idle                                                                                                                                                                                                                                                                 | 0       |
| 2     | LOOPBACK       | R/W | 1 = Enable remote loopback. The far end sends the data to the device and the data is looped back to the wire at the analog block prior of reaching to the deserializer. The data will not reach the device MAC block. In order to use the remote loopback, both loopback bits must be set in the ANALOG_TX and ANALOG_RX registers. | 0       |
|       |                |     | 0 = Normal operation                                                                                                                                                                                                                                                                                                                |         |
| 1     | RESET          | R/W | 1 = Serdes is in reset                                                                                                                                                                                                                                                                                                              | 0       |
|       |                |     | 0 = Serdes is not in reset                                                                                                                                                                                                                                                                                                          |         |
| 0     | IDDQ           | R/W | 1 = Power down the driver<br>0 = Normal operation                                                                                                                                                                                                                                                                                   | 0       |

## Analog TX2 Register (Page 15h: Address 22h, Block3)

Table 188: Analog TX2 Register (Page 15h: Address 22h, Block3)

| Bits | Name              | R/W | Description                                                                                          | Default |
|------|-------------------|-----|------------------------------------------------------------------------------------------------------|---------|
| 15:4 | RESERVED          | R/W | Reserved                                                                                             | 0x300   |
| 3:0  | PREDRIVER_CURRENT | R/W | This is to control the output driving amplitude. This is set in conjunction with the DRIVER_CURRENT. | 0x7     |

#### Analog TXAMP Register (Page 15h: Address 24h, Block3)

Table 189: Analog TXAMP Register (Page 15h: Address 24h, Block3)

| Bits  | Name              | R/W | Description                                                                                         | Default |
|-------|-------------------|-----|-----------------------------------------------------------------------------------------------------|---------|
| 15    | DRIVER_FULL_RANGE | R/W | Reserved for factory use only.                                                                      | 0       |
|       |                   |     | 1 = Enable TX driver full output range                                                              |         |
|       |                   |     | 0 = Disable TX driver full output range                                                             |         |
| 14    | PREDRIVER_SWING_B | R/W | Reserved for factory use only.                                                                      | 0       |
|       | OOST              |     | 1 = Enable final stage predriver swing boost                                                        |         |
|       |                   |     | 0 = Disable final stage predriver swing boost                                                       |         |
| 13:10 | RESERVED          | R/W | Reserved.                                                                                           | 0x0     |
| 9     | BMODE             | R/W | Reserved for factory use only.                                                                      | 0       |
|       |                   |     | 1 = Enable transmit boost mode                                                                      |         |
|       |                   |     | 0 = Normal operation                                                                                |         |
| 8:5   | PREDRIVER_CURRENT | R/W | This is to control the output driving amplitude. This is set in conjunction with the DRIVER_CURRENT | 0x1     |
| 4:1   | DRIVER_CURRENT    | R/W | Setting the output amplitude of the serdes ranging from 700 mV to 1280 mV.                          | 0x3     |
| 0     | RESERVED          | R/W | Reserved.                                                                                           | 0       |

#### Analog RX1 Register (Page 15h: Address 26h, Block3)

Table 190: Analog RX1 Register (Page 15h: Address 26h, Block3)

| Bits  | Name         | R/W  | Description                                                                                                                                                                    | Default |
|-------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | RESERVED     | R/W  | Reserved                                                                                                                                                                       | 3'b001  |
| 12:10 | SD_THRESHOLD | R/W  | Controls when signal detect should be asserted, based on energy level.  000 = 10 mV  001 = 20 mV  011 = 30 mV  010 = 40 mV  110 = 50 mV  111 = 60 mV  101 = 70 mV  100 = 80 mV | 3'b010  |
| 9     | SIGDET_EN    | R/W  | 1 = Enable signal detect                                                                                                                                                       | 1       |
|       |              | 5/11 | 0 = Disable signal detect                                                                                                                                                      |         |
| 8     | LOOPBACK     | R/W  | Set to enable remote loopback. This must be set in conjunction with the loopback bit under ANALOG_TX1 register.                                                                | 0       |
|       |              |      | 1 = Enable loopback                                                                                                                                                            |         |
|       |              |      | 0 = Normal operation                                                                                                                                                           |         |

Table 190: Analog RX1 Register (Page 15h: Address 26h, Block3) (Cont.)

| Bits | Name            | R/W | Description                                                                      | Default |
|------|-----------------|-----|----------------------------------------------------------------------------------|---------|
| 7    | REG_EDGE_SELECT | R/W | Reserved for factory use only.  1 = Use rising edge of rx_wclk                   | 1       |
|      |                 |     | 0 = Use falling edge of rx_wclk                                                  |         |
| 6:1  | RESERVED        | R/W | Reserved                                                                         | 0x00    |
| 0    | IDDQ            | R/W | Set to power down analog receiver block  1 = Power down RX  0 = Normal operation | 0       |

#### Analog RX2 Register (Page 15h: Address 28h, Block3)

Table 191: Analog RX2 Register (Page 15h: Address 28h, Block3)

| Bits | Name         | R/W | Description                                                                    | Default |
|------|--------------|-----|--------------------------------------------------------------------------------|---------|
| 15:4 | RESERVED     | R/W | Reserved                                                                       | 0x000   |
| 3    | 100FX_ENABLE | R/W | Set to enable Serdes in 100-FX mode.<br>1 = FX100 mode<br>0 = Normal operation | 0       |
| 2:0  | RESERVED     | R/W | Reserved                                                                       | 0x0     |

## Analog PLL Register (Page 15h: Address 30h, Block3)

Table 192: Analog PLL Register (Page 15h: Address 30h, Block3)

| Bits | Name           | R/W | Description          | Default |
|------|----------------|-----|----------------------|---------|
| 15:1 | RESERVED       | R/W | Reserved             | 0x4040  |
| 0    | PLL_POWER_DOWN | R/W | 1 = PLL power down   | 0       |
|      |                |     | 0 = Normal operation |         |

#### Block Address Number (Page 010h-017h: Address 03Eh)

Table 193: Block Address Number (Page 010h-017h: Address 03Eh-03Fh)

| Bits | Name     | R/W | Description                                                                                                                                                                                                                                        | Default |
|------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:4 | RESERVED | R/W | Reserved. Write 0, ignore read                                                                                                                                                                                                                     | 0x000   |
| 3:0  | BLK_NO   | R/W | MII address registers 00-0Fh and 1Fh do not use the block addressing and are fixed. Block0, 2, or 3 selected via these bits:  0000 = valid (block0)  0010 = valid (block2)  0011 = valid (block3)  0001, 1111 = reserved for future implementation | 0x0     |

## Page 20h–28h: Port MIB Registers

Table 194: Port MIB Registers Page Summary

| Page | Description |  |
|------|-------------|--|
| 20h  | Port 0      |  |
| 21h  | Port 1      |  |
| 22h  | Port 2      |  |
| 23h  | Port 3      |  |
| 24h  | Port 4      |  |
| 25h  | Port 5      |  |
| 26h  | Reserved    |  |
| 27h  | Reserved    |  |
| 28h  | IMP port    |  |

Table 195: Page 20h–28h Port MIB Registers

| ADDR    | Bits | Name       | Description                                                                                                                                                                                                                                              |
|---------|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00h–07h | 64   | TxOctets   | The total number of good bytes of data transmitted by a port (excluding preamble, but including FCS).                                                                                                                                                    |
| 08h-0Bh | 32   | TxDropPkts | This counter is incremented every time a transmit packet is dropped due to lack of resources (e.g., transmit FIFO underflow), or an internal MAC sublayer transmit error not counted by either the TxLateCollision or the TxExcessiveCollision counters. |
| 0Ch-0Fh | 32   | TxQ0PKT    | The total number of good packets transmitted on COSO, which is specified in MIB queue select register when QoS is enabled.                                                                                                                               |

Table 195: Page 20h–28h Port MIB Registers (Cont.)

| ADDR    | Bits | Name                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10h-13h | 32   | TxBroadcastPkts      | The number of good packets transmitted by a port that are directed to a broadcast address. This counter does not include errored broadcast packets or valid multicast packets.                                                                                                                                                                                                                                                         |
| 14h-17h | 32   | TxMulticastPkts      | The number of good packets transmitted by a port that are directed to a multicast address. This counter does not include errored multicast packets or valid broadcast packets.                                                                                                                                                                                                                                                         |
| 18h-1Bh | 32   | TxUnicastPkts        | The number of good packets transmitted by a port that are addressed to a unicast address.                                                                                                                                                                                                                                                                                                                                              |
| 1Ch-1Fh | 32   | TxCollisions         | The number of collisions experienced by a port during packet transmissions.                                                                                                                                                                                                                                                                                                                                                            |
| 20h–23h | 32   | TxSingleCollision    | The number of packets successfully transmitted by a port that experienced exactly one collision.                                                                                                                                                                                                                                                                                                                                       |
| 24h-27h | 32   | TxMultiple Collision | The number of packets successfully transmitted by a port that experienced more than one collision.                                                                                                                                                                                                                                                                                                                                     |
| 28h-2Bh | 32   | TxDeferredTransmit   | The number of packets transmitted by a port for which the first transmission attempt is delayed because the medium is busy.                                                                                                                                                                                                                                                                                                            |
| 2Ch-2Fh | 32   | TxLateCollision      | The number of times that a collision is detected later than 512 bit-times into the transmission of a packet.                                                                                                                                                                                                                                                                                                                           |
| 30h-33h | 32   | TxExcessiveCollision | The number of packets that are not transmitted from a port because the packet experienced 16 transmission attempts.                                                                                                                                                                                                                                                                                                                    |
| 34h-37h | 32   | TxFrameInDisc        | The number of valid packets received that are discarded by the forwarding process due to lack of space on an output queue. (Not maintained or reported in the MIB counters and located in the congestion management registers [Page 0Ah].) This attribute only increments if a network device is not acting in compliance with a flow-control request, or the BCM53115M internal flow control/buffering scheme has been misconfigured. |
| 38h-3Bh | 32   | TxPausePkts          | The number of PAUSE events on a given port.                                                                                                                                                                                                                                                                                                                                                                                            |
| 3Ch-3Fh | 32   | TxQ1PKT              | The total number of good packets transmitted on COS1, which is specified in MIB queue select register when QoS is enabled.                                                                                                                                                                                                                                                                                                             |
| 40h–43h | 32   | TxQ2PKT              | The total number of good packets transmitted on COS2, which is specified in MIB queue select register when QoS is enabled.                                                                                                                                                                                                                                                                                                             |
| 44h–47h | 32   | TxQ3PKT              | The total number of good packets transmitted on COS3, which is specified in MIB queue select register when QoS is enabled.                                                                                                                                                                                                                                                                                                             |
| 48h–4Bh | 32   | TxQ4PKT              | The total number of good packets transmitted on COS4, which is specified in MIB queue select register when QoS is enabled.                                                                                                                                                                                                                                                                                                             |
| 4Ch-4Fh | 32   | TxQ5PKT              | The total number of good packets transmitted on COS5, which is specified in MIB queue select register when QoS is enabled.                                                                                                                                                                                                                                                                                                             |

Table 195: Page 20h–28h Port MIB Registers (Cont.)

| ADDR    | Bits | Name                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 50h–57h | 64   | RxOctets                | The number of bytes of data received by a port (excluding preamble, but including FCS), including bad packets.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 58h–5Bh | 32   | RxUndersizePkts         | The number of good packets received by a port that are less than 64 bytes long (excluding framing bits, but including the FCS).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5Ch-5Fh | 32   | RxPausePkts             | The number of PAUSE frames received by a port. The PAUSE frame must have a valid MAC control frame EtherType field (88–08h), have a destination MAC address of either the MAC control frame reserved multicast address (01-80-C2-00-00-01) or the unique MAC address associated with the specific port, a valid PAUSE Opcode (00–01), be a minimum of 64 bytes in length (excluding preamble but including FCS), and have a valid CRC. Although an IEEE 802.3-compliant MAC is only permitted to transmit PAUSE frames when in full-duplex mode with flow control enabled and with the transfer of PAUSE frames determined by the result of auto-negotiation, an IEEE 802.3 MAC receiver is required to count all received PAUSE frames, regardless of its half/full-duplex status. An indication that a MAC is in half-duplex with the RxPausePkts incrementing indicates a noncompliant transmitting device on the network. |
| 60h-63h | 32   | Pkts64Octets            | The number of packets (including error packets) that are 64 bytes long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 64h-67h | 32   | Pkts65to127Octets       | The number of packets (including error packets) that are between 65 and 127 bytes long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 68h-6Bh | 32   | Pkts128to255Octets      | The number of packets (including error packets) that are between 128 and 255 bytes long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6Ch-6Fh | 32   | Pkts256to511Octets      | The number of packets (including error packets) that are between 256 and 511 bytes long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 70h–73h | 32   | Pkts512to1023Octets     | The number of packets (including error packets) that are between 512 and 1023 bytes long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 74h–77h | 32   | Pkts1024toMaxPktOct ets | The number of packets (including error packets) that are between 1024 and MaxPacket bytes long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 78h-7Bh | 32   | RxOversizePkts          | The number of good packets received by a port that are greater than standard max frame size.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7Ch-7Fh | 32   | RxJabbers               | The number of packets received by a port that are longer than 1522 bytes and have either an FCS error or an alignment error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 80h-83h | 32   | RxAlignmentErrors       | The number of packets received by a port that have a length (excluding framing bits, but including FCS) between 64 and standard max frame size, inclusive, and have a bad FCS with a nonintegral number of bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 84h–87h | 32   | RxFCSErrors             | The number of packets received by a port that have a length (excluding framing bits, but including FCS) between 64 and standard max frame size, inclusive, and have a bad FCS with an integral number of bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 88h-8Fh | 64   | RxGoodOctets            | The total number of bytes in all good packets received by a port (excluding framing bits but including FCS).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Table 195: Page 20h–28h Port MIB Registers (Cont.)

| ADDR    | Bits | Name                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 90h-93h | 32   | RxDropPkts                                                              | The number of good packets received by a port that were dropped due to lack of resources (e.g., lack of input buffers) or were dropped due to lack of resources before a determination of the validity of the packet was able to be made (e.g., receive FIFO overflow). The counter is only incremented if the receive error was not counted by the RxAlignmentErrors or the RxFCSErrors counters. |
| 94h–97h | 32   | RxUnicastPkts                                                           | The number of good packets received by a port that are addressed to a unicast address.                                                                                                                                                                                                                                                                                                             |
| 98h–9Bh | 32   | RxMulticastPkts                                                         | The number of good packets received by a port that are directed to a multicast address. This counter does not include errored multicast packets or valid broadcast packets.                                                                                                                                                                                                                        |
| 9Ch-9Fh | 32   | RxBroadcastPkts                                                         | The number of good packets received by a port that are directed to the broadcast address. This counter does not include errored broadcast packets or valid multicast packets.                                                                                                                                                                                                                      |
| A0h–A3h | 32   | RxSAChanges                                                             | The number of times the SA of good receive packets has changed from the previous value. A count greater than 1 generally indicates the port is connected to a repeater-based network.                                                                                                                                                                                                              |
| A4h–A7h | 32   | RxFragments                                                             | The number of packets received by a port that are less than 64 bytes (excluding framing bits) and have either an FCS error or an alignment error.                                                                                                                                                                                                                                                  |
| A8h–ABh | 32   | JumboPkt                                                                | The number of frames received with frame size greater than the Standard Maximum Size and less than or equal to the Jumbo Frame Size, regardless of CRC or Alignment errors. InFrame count should count the JumboPkt count with good CRC.                                                                                                                                                           |
| ACh–AFh | 32   | RXSymbolError                                                           | The total number of times a valid length packet was received at a port and at least one invalid data symbol was detected. Counter only increments once per carrier event and does not increment on detection of collision during the carrier event.                                                                                                                                                |
| B0h-B3h | 32   | InRangeErrors                                                           | The number of frames received with good CRC and the following conditions.                                                                                                                                                                                                                                                                                                                          |
|         |      |                                                                         | The value of Length/Type field is between 46 and 1500 inclusive, and does not match the number or (MAC Client Data + PAD) data octets received,  OR                                                                                                                                                                                                                                                |
|         |      |                                                                         | The value of Length/Type field is less than 46, and the number of data octets received is greater than 46 (which does not require padding).                                                                                                                                                                                                                                                        |
| B4h-B7h | 32   | OutOfRangeErrors                                                        | The number of frames received with good CRC and the value of Length/Type field is greater than 1500 and less than 1536.                                                                                                                                                                                                                                                                            |
| C0h-C3h | 32   | RxDiscard                                                               | The number of good packets received by a port that were discarded by the Forwarding Process.                                                                                                                                                                                                                                                                                                       |
| F0h-F7h | 64   | "SPI Data I/O Registe<br>(Global, Address F0h)<br>on page 355, bytes 0- | <b>"</b>                                                                                                                                                                                                                                                                                                                                                                                           |

Table 195: Page 20h–28h Port MIB Registers (Cont.)

| ADDR    | Bits | Name                                                          | Description |
|---------|------|---------------------------------------------------------------|-------------|
| F8h-FDh | -    | Reserved                                                      | -           |
| FEh     | 8    | "SPI Status Register<br>(Global, Address FEh)"<br>on page 355 | _           |
| FFh     | 8    | "Page Register (Global,<br>Address FFh)" on<br>page 356       | _           |

# Page 30h: QoS Registers

Table 196: Page 30h QoS Registers

| Address  | Bits    | Description                                                                |
|----------|---------|----------------------------------------------------------------------------|
| 00h      | 8       | "QoS Global Control Register (Page 30h: Address 00h)" on page 284          |
| 01h–02h  | 16      | Reserved                                                                   |
| 03h      | _       | Reserved                                                                   |
| 04h–05h  | 16      | "QoS IEEE 802.1p Enable Register (Page 30h: Address 04h)" on page 285      |
| 06h–07h  | 16      | "QoS DiffServ Enable Register (Page 30h: Address 06h)" on page 285         |
| 08h–0Fh  | _       | Reserved                                                                   |
| 10h-2Bh  | 32/port | "Port N (N=0-5, 8) PCP_To_TC Register (Page 30h: Address 10h)" on page 285 |
| 2Ch-2Fh  | _       | Reserved                                                                   |
| 30h-35h  | 48      | "DiffServ Priority Map 0 Register (Page 30h: Address 30h)" on page 286     |
| 36h-3Bh  | 48      | "DiffServ Priority Map 1 Register (Page 30h: Address 36h)" on page 287     |
| 3Ch-41h  | 48      | "DiffServ Priority Map 2 Register (Page 30h: Address 3Ch)" on page 288     |
| 42h–47h  | 48      | "DiffServ Priority Map 3 Register (Page 30h: Address 42h)" on page 289     |
| 48h–61h  | -       | Reserved                                                                   |
| 62h-63h  | 16      | "TC_To_COS Mapping Register (Page 30h: Address 62h-63h)" on page 290       |
| 64h-67h  | 32      | "CPU To COS Map Register (Page 30h: Address 64h–67h)" on page 290          |
| 68h–7Fh  | -       | Reserved                                                                   |
| 80h      | 8       | "TX Queue Control Register (Page 30h: Address 80h)" on page 291            |
| 81h      | 8       | "TX Queue Weight Register (Page 30h: Address 81h)" on page 292, Queue 0    |
| 82h      | 8       | "TX Queue Weight Register (Page 30h: Address 81h)" on page 292, Queue 1    |
| 83h      | 8       | "TX Queue Weight Register (Page 30h: Address 81h)" on page 292, Queue 2    |
| 84h      | 8       | "TX Queue Weight Register (Page 30h: Address 81h)" on page 292, Queue 3    |
| 85h-86h  | 16      | "COS4 Service Weight Register (Page 30h: Address 85h–86h)" on page 292     |
| 875h–9Fh | _       | Reserved                                                                   |
| A0h      | _       | Reserved                                                                   |

Table 196: Page 30h QoS Registers (Cont.)

| Address | Bits | Description                                                          |
|---------|------|----------------------------------------------------------------------|
| A1h     | -    | Reserved                                                             |
| A2h–EFh | -    | Reserved                                                             |
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7 |
| F8h-FDh | -    | Reserved                                                             |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355              |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                    |

## QoS Global Control Register (Page 30h: Address 00h)

Table 197: QoS Global Control Register (Page 30h: Address 00h)

| Bit | Name             | R/W | Description                                                                                                                                                                                                                                        | Default |
|-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Aggregation Mode | R/W | When enable this bit, the IMP operated as the uplink port to the upstream network processor and the COS is decided from the TC based on the normal packet classification flow.                                                                     | 0       |
|     |                  |     | Otherwise, the IMP operated as the interface to the management CPU, and the COS is decided based on the reasons for forwarding the packet to the CPU.                                                                                              |         |
| 6   | PORT_QOS_EN      | R/W | Port-based QoS enable                                                                                                                                                                                                                              | 0       |
|     |                  |     | When port-based QoS is enabled, ingress frames are assigned a priority ID value based on the PORT_QOS_PRI bits in the "Default IEEE 802.1Q Tag Register (Page 34h: Address 10h)" on page 304. IEEE 802.1p and DiffServ priorities are disregarded. |         |
|     |                  |     | 0 = Disable port-based QoS.                                                                                                                                                                                                                        |         |
|     |                  |     | 1 = Enable port-based QoS.                                                                                                                                                                                                                         |         |
|     |                  |     | See "Quality of Service" on page 39 for more information.                                                                                                                                                                                          |         |
| 5:4 | Reserved         | R/W | -                                                                                                                                                                                                                                                  | 0       |
| 3:2 | QOS_LAYER_SEL    | R/W | QoS priority selection                                                                                                                                                                                                                             | 0       |
|     |                  |     | These bits determine which QoS priority scheme is associated with the frame. See Table 1: "TC Decision Tree Summary," on page 42 for more information.                                                                                             |         |
| 1:0 | Reserved         | R/W | Reserved                                                                                                                                                                                                                                           | 0       |

## QoS IEEE 802.1p Enable Register (Page 30h: Address 04h)

Table 198: QoS.1P Enable Register (Page 30h: Address 04h-05h)

| Bit  | Name      | R/W | Description                                             | Default |
|------|-----------|-----|---------------------------------------------------------|---------|
| 15:9 | Reserved  | RO  | -                                                       | 0       |
| 8:0  | 802_1P_EN | R/W | QoS IEEE 802.1p port mask                               | 0       |
|      |           |     | Bit 8: IMP port                                         |         |
|      |           |     | Bits [5:0] correspond to ports [5:0], respectively.     |         |
|      |           |     | 0 = Disable IEEE 802.1p priority for individual ports.  |         |
|      |           |     | 1 = Enable IEEE 802.1p priority for individual ports.   |         |
|      |           |     | See "IEEE 802.1Q VLAN" on page 44 for more information. |         |

#### QoS DiffServ Enable Register (Page 30h: Address 06h)

Table 199: QoS DiffServ Enable Register (Page 30h: Address 06h-07h)

| Bit  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 15:9 | Reserved    | RO  | -                                                   | 0       |
| 8:0  | DIFFSERV_EN | R/W | DiffServ port mask                                  | 0       |
|      |             |     | Bit 8: IMP port                                     |         |
|      |             |     | Bits [5:0] correspond to ports [5:0], respectively. |         |
|      |             |     | 0 = Disable DiffServ priority for individual ports. |         |
|      |             |     | 1 = Enable DiffServ priority for individual ports.  |         |

See "Quality of Service" on page 39 for more information.

#### Port N (N=0-5, 8) PCP\_To\_TC Register (Page 30h: Address 10h)

Table 200: Port N (N=0-5,8) PCP\_To\_TC Register Address Summary

| Address | Description |
|---------|-------------|
| 10h-13h | Port 0      |
| 14h-17h | Port 1      |
| 18h-1Bh | Port 2      |
| 1Ch-1Fh | Port 3      |
| 20h–23h | Port 4      |
| 24h–27h | Port 5      |
| 28h–2Bh | IMP Port    |

These bits map the IEEE 802.1p priority level to one of the eight priority ID levels in the <u>"TC\_To\_COS Mapping Register (Page 30h: Address 62h–63h)" on page 290</u>.

Table 201: Port N (N=0-5,8) PCP\_To\_TC Register (Page 30h: Address 10h-2Bh)

| BIt   | Name       | R/W | Description                        | Default |
|-------|------------|-----|------------------------------------|---------|
| 31:24 | Reserved   | RO  | -                                  | 0       |
| 23:21 | 1P_111_MAP | R/W | IEEE 802.1p priority tag field 111 | 111     |
| 20:18 | 1P_110_MAP | R/W | IEEE 802.1p priority tag field 110 | 110     |
| 17:15 | 1P_101_MAP | R/W | IEEE 802.1p priority tag field 101 | 101     |
| 14:12 | 1P_100_MAP | R/W | IEEE 802.1p priority tag field 100 | 100     |
| 11:9  | 1P_011_MAP | R/W | IEEE 802.1p priority tag field 011 | 011     |
| 8:6   | 1P_010_MAP | R/W | IEEE 802.1p priority tag field 010 | 010     |
| 5:3   | 1P_001_MAP | R/W | IEEE 802.1p priority tag field 001 | 001     |
| 2:0   | 1P_000_MAP | R/W | IEEE 802.1p priority tag field 000 | 000     |

See "Quality of Service" on page 39 for more information.

#### DiffServ Priority Map 0 Register (Page 30h: Address 30h)

These bits map the DiffServ priority level to one of the eight Priority ID levels in the <u>"TC\_To\_COS Mapping Register (Page 30h: Address 62h–63h)" on page 290</u>.

Table 202: DiffServ Priority Map 0 Register (Page 30h: Address 30h–35h)

| Bit   | Name                | R/W | Description                             | Default |
|-------|---------------------|-----|-----------------------------------------|---------|
| 47:45 | DIFFSERV_001111_MAP | R/W | DiffServ DSCP priority tag field 001111 | 0       |
| 44:42 | DIFFSERV_001110_MAP | R/W | DiffServ DSCP priority tag field 001110 | 0       |
| 41:39 | DIFFSERV_001101_MAP | R/W | DiffServ DSCP priority tag field 001101 | 0       |
| 38:36 | DIFFSERV_001100_MAP | R/W | DiffServ DSCP priority tag field 001100 | 0       |
| 35:33 | DIFFSERV_001011_MAP | R/W | DiffServ DSCP priority tag field 001011 | 0       |
| 32:30 | DIFFSERV_001010_MAP | R/W | DiffServ DSCP priority tag field 001010 | 0       |
| 29:27 | DIFFSERV_001001_MAP | R/W | DiffServ DSCP priority tag field 001001 | 0       |
| 26:24 | DIFFSERV_001000_MAP | R/W | DiffServ DSCP priority tag field 001000 | 0       |
| 23:21 | DIFFSERV_000111_MAP | R/W | DiffServ DSCP priority tag field 000111 | 0       |
| 20:18 | DIFFSERV_000110_MAP | R/W | DiffServ DSCP priority tag field 000110 | 0       |
| 17:15 | DIFFSERV_000101_MAP | R/W | DiffServ DSCP priority tag field 000101 | 0       |
| 14:12 | DIFFSERV_000100_MAP | R/W | DiffServ DSCP priority tag field 000100 | 0       |
| 11:9  | DIFFSERV_000011_MAP | R/W | DiffServ DSCP priority tag field 000011 | 0       |
| 8:6   | DIFFSERV_000010_MAP | R/W | DiffServ DSCP priority tag field 000010 | 0       |
| 5:3   | DIFFSERV_000001_MAP | R/W | DiffServ DSCP priority tag field 000001 | 0       |
| 2:0   | DIFFSERV_000000_MAP | R/W | DiffServ DSCP priority tag field 000000 | 0       |

See "Quality of Service" on page 39 for more information.

BCM53115M Data Sheet Page 30h: QoS Registers

#### DiffServ Priority Map 1 Register (Page 30h: Address 36h)

These bits map the DiffServ priority level to one of the eight Priority ID levels in the <u>"TC To COS Mapping Register (Page 30h: Address 62h–63h)" on page 290.</u>

Table 203: DiffServ Priority Map 1 Register (Page 30h: Address 36h–3Bh)

| Bit   | Name                | R/W | Description                             | Default |
|-------|---------------------|-----|-----------------------------------------|---------|
| 47:45 | DIFFSERV_011111_MAP | R/W | DiffServ DSCP priority tag field 011111 | 0       |
| 44:42 | DIFFSERV_011110_MAP | R/W | DiffServ DSCP priority tag field 011110 | 0       |
| 41:39 | DIFFSERV_011101_MAP | R/W | DiffServ DSCP priority tag field 011101 | 0       |
| 38:36 | DIFFSERV_011100_MAP | R/W | DiffServ DSCP priority tag field 011100 | 0       |
| 35:33 | DIFFSERV_011011_MAP | R/W | DiffServ DSCP priority tag field 011011 | 0       |
| 32:30 | DIFFSERV_011010_MAP | R/W | DiffServ DSCP priority tag field 011010 | 0       |
| 29:27 | DIFFSERV_011001_MAP | R/W | DiffServ DSCP priority tag field 011001 | 0       |
| 26:24 | DIFFSERV_011000_MAP | R/W | DiffServ DSCP priority tag field 011000 | 0       |
| 23:21 | DIFFSERV_010111_MAP | R/W | DiffServ DSCP priority tag field 010111 | 0       |
| 20:18 | DIFFSERV_010110_MAP | R/W | DiffServ DSCP priority tag field 010110 | 0       |
| 17:15 | DIFFSERV_010101_MAP | R/W | DiffServ DSCP priority tag field 010101 | 0       |
| 14:12 | DIFFSERV_010100_MAP | R/W | DiffServ DSCP priority tag field 010100 | 0       |
| 11:9  | DIFFSERV_010011_MAP | R/W | DiffServ DSCP priority tag field 010011 | 0       |
| 8:6   | DIFFSERV_010010_MAP | R/W | DiffServ DSCP priority tag field 010010 | 0       |
| 5:3   | DIFFSERV_010001_MAP | R/W | DiffServ DSCP priority tag field 010001 | 0       |
| 2:0   | DIFFSERV_010000_MAP | R/W | DiffServ DSCP priority tag field 010000 | 0       |

See "Quality of Service" on page 39 for more information.

BCM53115M Data Sheet Page 30h: QoS Registers

#### DiffServ Priority Map 2 Register (Page 30h: Address 3Ch)

These bits map the DiffServ priority level to one of the eight priority ID levels in the <u>"TC To COS Mapping Register (Page 30h: Address 62h–63h)" on page 290.</u>

Table 204: DiffServ Priority Map 2 Register (Page 30h: Address 3Ch-41h)

| Bit   | Name                 | R/W | Description                             | Default |
|-------|----------------------|-----|-----------------------------------------|---------|
| 47:45 | DIFFSERV_ 101111_MAP | R/W | DiffServ DSCP priority tag field 101111 | 0       |
| 44:42 | DIFFSERV_ 101110_MAP | R/W | DiffServ DSCP priority tag field 101110 | 0       |
| 41:39 | DIFFSERV_ 101101_MAP | R/W | DiffServ DSCP priority tag field 101101 | 0       |
| 38:36 | DIFFSERV_ 101100_MAP | R/W | DiffServ DSCP priority tag field 101100 | 0       |
| 35:33 | DIFFSERV_ 101011_MAP | R/W | DiffServ DSCP priority tag field 101011 | 0       |
| 32:30 | DIFFSERV_ 101010_MAP | R/W | DiffServ DSCP priority tag field 101010 | 0       |
| 29:27 | DIFFSERV_ 101001_MAP | R/W | DiffServ DSCP priority tag field 101001 | 0       |
| 26:24 | DIFFSERV_ 101000_MAP | R/W | DiffServ DSCP priority tag field 101000 | 0       |
| 23:21 | DIFFSERV_ 100111_MAP | R/W | DiffServ DSCP priority tag field 100111 | 0       |
| 20:18 | DIFFSERV_ 100110_MAP | R/W | DiffServ DSCP priority tag field 100110 | 0       |
| 17:15 | DIFFSERV_ 100101_MAP | R/W | DiffServ DSCP priority tag field 100101 | 0       |
| 14:12 | DIFFSERV_ 100100_MAP | R/W | DiffServ DSCP priority tag field 100100 | 0       |
| 11:9  | DIFFSERV_ 100011_MAP | R/W | DiffServ DSCP priority tag field 100011 | 0       |
| 8:6   | DIFFSERV_ 100010_MAP | R/W | DiffServ DSCP priority tag field 100010 | 0       |
| 5:3   | DIFFSERV_ 100001_MAP | R/W | DiffServ DSCP priority tag field 100001 | 0       |
| 2:0   | DIFFSERV_100000_MAP  | R/W | DiffServ DSCP priority tag field 100000 | 0       |

See "Quality of Service" on page 39 for more information.

BCM53115M Data Sheet Page 30h: QoS Registers

#### DiffServ Priority Map 3 Register (Page 30h: Address 42h)

These bits map the DiffServ priority level to one of the eight priority ID levels in the <u>"TC To COS Mapping Register (Page 30h: Address 62h–63h)" on page 290.</u>

Table 205: DiffServ Priority Map 3 Register (Page 30h: Address 42h-47h)

| Bit   | Name                 | R/W | Description                             | Default |
|-------|----------------------|-----|-----------------------------------------|---------|
| 47:45 | DIFFSERV_111111_MAP  | R/W | DiffServ DSCP priority tag field 111111 | 0       |
| 44:42 | DIFFSERV_111110_MAP  | R/W | DiffServ DSCP priority tag field 111110 | 0       |
| 41:39 | DIFFSERV_111101_MAP  | R/W | DiffServ DSCP priority tag field 111101 | 0       |
| 38:36 | DIFFSERV_111100_MAP  | R/W | DiffServ DSCP priority tag field 111100 | 0       |
| 35:33 | DIFFSERV_ 111011_MAP | R/W | DiffServ DSCP priority tag field 111011 | 0       |
| 32:30 | DIFFSERV_ 111010_MAP | R/W | DiffServ DSCP priority tag field 111010 | 0       |
| 29:27 | DIFFSERV_111001_MAP  | R/W | DiffServ DSCP priority tag field 111001 | 0       |
| 26:24 | DIFFSERV_111000_MAP  | R/W | DiffServ DSCP priority tag field 111000 | 0       |
| 23:21 | DIFFSERV_ 110111_MAP | R/W | DiffServ DSCP priority tag field 110111 | 0       |
| 20:18 | DIFFSERV_ 110110_MAP | R/W | DiffServ DSCP priority tag field 110110 | 0       |
| 17:15 | DIFFSERV_100101_MAP  | R/W | DiffServ DSCP priority tag field 100101 | 0       |
| 14:12 | DIFFSERV_110100_MAP  | R/W | DiffServ DSCP priority tag field 110100 | 0       |
| 11:9  | DIFFSERV_110011_MAP  | R/W | DiffServ DSCP priority tag field 110011 | 0       |
| 8:6   | DIFFSERV_110010_MAP  | R/W | DiffServ DSCP priority tag field 110010 | 0       |
| 5:3   | DIFFSERV_110001_MAP  | R/W | DiffServ DSCP priority tag field 110001 | 0       |
| 2:0   | DIFFSERV_110000_MAP  | R/W | DiffServ DSCP priority tag field 110000 | 0       |

See "Quality of Service" on page 39 for more information.

BCM53115M Data Sheet Page 30h: QoS Registers

#### TC\_To\_COS Mapping Register (Page 30h: Address 62h-63h)

All the bits in Table 206 map the priority ID to one of the TX queues.

Table 206: TC\_To\_COS Mapping Register (Page 30h: Address 62h-63h)

| Bit   | Name        | R/W | Description                           | Default |
|-------|-------------|-----|---------------------------------------|---------|
| 15:14 | PRI_111_QID | R/W | Priority ID 111 mapped to TX Queue ID | 00      |
| 13:12 | PRI_110_QID | R/W | Priority ID 110 mapped to TX Queue ID | 00      |
| 11:10 | PRI_101_QID | R/W | Priority ID 101 mapped to TX Queue ID | 00      |
| 9:8   | PRI_100_QID | R/W | Priority ID 100 mapped to TX Queue ID | 00      |
| 7:6   | PRI_011_QID | R/W | Priority ID 011 mapped to TX Queue ID | 00      |
| 5:4   | PRI_010_QID | R/W | Priority ID 010 mapped to TX Queue ID | 00      |
| 3:2   | PRI_001_QID | R/W | Priority ID 001 mapped to TX Queue ID | 00      |
| 1:0   | PRI_000_QID | R/W | Priority ID 000 mapped to TX Queue ID | 00      |

See "Quality of Service" on page 39 for more information.

#### CPU\_To\_COS Map Register (Page 30h: Address 64h-67h)

Table 207: CPU\_To\_COS Map Register (Page 30h: Address 64h-67h)

| BIt   | Name                                            | R/W | Description                                                                                | Default |
|-------|-------------------------------------------------|-----|--------------------------------------------------------------------------------------------|---------|
| 31:18 | Reserved                                        | RO  | -                                                                                          | 0       |
| 17:15 | Exception/Flooding<br>Processing to CPU CoS Map | R/W | The packet forwarded to the CPU for Exception Processing/Flooding reason.                  | 0       |
|       |                                                 |     | The COS selection is based on the highest COS values among all the reasons for the packet. |         |
| 14:12 | Protocol Snooping to CPU<br>CoS Map             | R/W | The packet forwarded to the CPU for Protocol Snooping reason.                              | 0       |
|       |                                                 |     | The COS selection is based on the highest COS values among all the reasons for the packet. |         |
| 11:9  | Protocol Termination to CPU<br>CoS Map          | R/W | The packet forwarded to the CPU for Protocol Termination reason.                           | 0       |
|       |                                                 |     | The COS selection is based on the highest COS values among all the reasons for the packet. |         |
| 8:6   | Switching to CPU CoS Map                        | R/W | The packet forwarded to the CPU for Switching reason.                                      | 0       |
|       |                                                 |     | The COS selection is based on the highest COS values among all the reasons for the packet. |         |
| 5:3   | SA Learning to CPU CoS Map                      | R/W | The packet forwarded to the CPU for SA Learning reason.                                    | 0       |
|       |                                                 |     | The COS selection is based on the highest COS among all the reasons for the packet.        |         |

BCM53115M Data Sheet Page 30h: QoS Registers

Table 207: CPU\_To\_COS Map Register (Page 30h: Address 64h-67h) (Cont.)

| BIt | Name                  | R/W | Description                                                                                | Default |
|-----|-----------------------|-----|--------------------------------------------------------------------------------------------|---------|
| 2:0 | Mirror to CPU CoS Map | R/W | The packet forwarded to the CPU for mirroring reason.                                      | 0       |
|     |                       |     | The COS selection is based on the highest COS values among all the reasons for the packet. |         |

### TX Queue Control Register (Page 30h: Address 80h)

Table 208: TX Queue Control Register (Page 30h: Address 80h)

| Bit | Name            | R/W | Description                                                                                                        | Default |
|-----|-----------------|-----|--------------------------------------------------------------------------------------------------------------------|---------|
| 7:4 | Reserved        | R/W | -                                                                                                                  | 0       |
| 3:2 | Reserved        | R/W | 7                                                                                                                  | _       |
| 1:0 | QOS_PRIORITY_CT | r/W | Best Effort Queues Priority Control                                                                                | 00      |
|     | RL              |     | This field controls the best effort queues' scheduling priority. It does not affect the behavior of COS4 and COS5. |         |
|     |                 |     | 00: all queues are weighted round robin                                                                            |         |
|     |                 |     | 01: COS3 is strict priority, COS2-COS0 are weighted round robin.                                                   |         |
|     |                 |     | 10: COS3 and COS2 is strict priority, COS1-COS0 are weighted round robin.                                          |         |
|     |                 |     | 11: COS3, COS2, COS1 and COS0 are in strict priority.                                                              |         |
|     |                 |     | Strict priority: When it is in strict priority, the priority is COS3 > COS2 > COS1 > COS0.                         |         |
|     |                 |     | The G_TXPORT will always serve the higher queue first if it is not empty.                                          |         |
|     |                 |     | In this mode, the service weight are do not care.                                                                  |         |
|     |                 |     | Weighted round robin: When it is in weighted round robin mode, the queues are scheduled in a round robin           |         |
|     |                 |     | way according to the service weight of each queue.                                                                 |         |

See "Quality of Service" on page 39 for more information.

#### TX Queue Weight Register (Page 30h: Address 81h)

Table 209: TX Queue Weight Register Queue[0:3] (Page 30h: Address 81h-84h)

| Bit | Name         | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Default                                            |
|-----|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 7:0 | QSERV_WEIGHT | R/W | Queue weight register  The binary value of these bits sets the service weight of the given queue. The value of 1 allows the queue to send one packet for every round; the value of 4 allows the queue to send four packets for every round. It is suggested that the weight of each queue be Q3 > Q2 > Q1 > Q0 > 0.  Note: The maximum allowable transmit queue weight is 31h. Programming a higher weight than 31h can yield unexpected results. This field must not be programmed as zero. | Queue:<br>0: 0001<br>1: 0010<br>2: 0100<br>3: 1000 |

See "Quality of Service" on page 39 for more information.

### COS4 Service Weight Register (Page 30h: Address 85h-86h)

Table 210: COS4 Service Weight Register (Page 30h: Address 85h-86h)

| BIt  | Name                 | R/W | Description                                                                                                                                    | Default |
|------|----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved             | RO  | Reserved                                                                                                                                       | 0       |
| 8    | COS4 Strict Priority | R/W | COS4 Strict Priority                                                                                                                           | 1       |
|      |                      |     | When this field is set to '1', the C4 service weight is do not care and Class 4 is in strict priority over the best effort queues (COS3–COS0). |         |
| 7:0  | COS4 Weight          | R/W | COS4 Service Weight                                                                                                                            | 1       |
|      |                      |     | This field defines the service weight between Class 4 traffic and the Best Effort COS3-COS0.                                                   |         |
|      |                      |     | When this field is N, it means Class-4:Best-Effort = N:1                                                                                       |         |
|      |                      |     | When in weighted round robin mode, it is meaningless to set this field as zero.                                                                |         |

## **Page 31h: Port-Based VLAN Registers**

Table 211: Page 31h VLAN Registers

| Address | Bits    | Description                                                          |
|---------|---------|----------------------------------------------------------------------|
| 00h-11h | 16/port | "Port-Based VLAN Control Register (Page 31h: Address 00h)"           |
| 1Fh-EFh | _       | Reserved                                                             |
| F0h-F7h | 8       | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7 |
| F8h-FDh | _       | Reserved                                                             |
| FEh     | 8       | "SPI Status Register (Global, Address FEh)" on page 355              |
| FFh     | 8       | "Page Register (Global, Address FFh)" on page 356                    |

## Port-Based VLAN Control Register (Page 31h: Address 00h)

Table 212: Port-Based VLAN Control Register Address Summary

| Address | Description |  |
|---------|-------------|--|
| 00h-01h | Port 0      |  |
| 02h-03h | Port 1      |  |
| 04h-05h | Port 2      |  |
| 06h-07h | Port 3      |  |
| 08h-09h | Port 4      |  |
| 0Ah-0Bh | Port 5      |  |
| 0Ch-0Dh | Reserved    |  |
| 0Eh-0Fh | Reserved    |  |
| 10h-11h | IMP port    |  |

Table 213: Port VLAN Control Register (Page 31h: Address 00h-11h)

| BIt  | Name         | R/W | Description                                         | Default |
|------|--------------|-----|-----------------------------------------------------|---------|
| 15:9 | Reserved     | RO  | -                                                   | _       |
| 8:0  | FORWARD_MASK | R/W | VLAN forwarding mask                                | 1FFh    |
|      |              |     | Bit 8: IMP port                                     |         |
|      |              |     | Bits [5:0] correspond to ports [5:0], respectively. |         |
|      |              |     | 0 = Disable VLAN forwarding to egress port.         |         |
|      |              |     | 1 = Enable VLAN forwarding to egress port.          |         |

For more information, see "Port-Based VLAN" on page 44.

## Page 32h: Trunking Registers

Table 214: Page 32h Trunking Registers

| Address | Bits | Description                                                          |
|---------|------|----------------------------------------------------------------------|
| 00h     | 8    | "MAC Trunking Control Register (Page 32h: Address 00h)"              |
| 01h-0Fh | _    | Reserved                                                             |
| 10h-11h | 16   | Trunk group 0 register                                               |
| 12h-13h | 16   | Trunk group 1 register                                               |
| 14h-15h | _    | Reserved                                                             |
| 16h-17h | _    | Reserved                                                             |
| 18h-EFh | _    | Reserved                                                             |
| F0h–F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7 |
| F8h-FDh | _    | Reserved                                                             |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355              |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                    |

### **MAC Trunking Control Register (Page 32h: Address 00h)**

Table 215: MAC Trunk Control Register (Page 32h: Address 00h)

| Bit | Name             | R/W | Description                              | Default |
|-----|------------------|-----|------------------------------------------|---------|
| 7:4 | Reserved         | R/W | -                                        | _       |
| 3   | MAC_BASE_TRNK_EN | R/W | Enable MAC base trunking                 | _       |
| 2   | Reserved         | R/W | -                                        | _       |
| 1:0 | TRK_HASH_INDX    | R/W | Trunk hash index selector                | 0       |
|     |                  |     | 00 = Use hash [DA,SA] to generate index. |         |
|     |                  |     | 01 = Use hash [DA] to generate index.    |         |
|     |                  |     | 10 = Use hash [SA] to generate index.    |         |
|     |                  |     | 11 = Illegal state                       |         |

See "Port Trunking/Aggregation" on page 50 for more information.

#### **Trunking Group 0 Register (Page 32h: Address 10h)**

Table 216: Trunk Group 0 Register (Page 32h: Address 10h-11h)

| Bit  | Name               | R/W | Description                                                                                                                                 | Default |
|------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved           | R/W | -                                                                                                                                           | 0       |
| 8:0  | Trunk Group Enable | R/W | Trunk group enable  1 = Enable trunk group.  0 = Disable trunk group.  Bit 8: IMP port  Bits [5:0] correspond to ports [5:0], respectively. | 0       |

See "Port Trunking/Aggregation" on page 50 for more information.

### **Trunking Group 1 Register (Page 32h: Address 12h)**

Table 217: Trunk Group 1 Register (Page 32h: Address 12h-13h)

| Bit  | Name               | R/W | Description                                                           | Default |
|------|--------------------|-----|-----------------------------------------------------------------------|---------|
| 15:9 | Reserved           | R/W | -                                                                     | 0       |
| 8:0  | Trunk Group Enable | R/W | Trunk group enable  1 = Enable trunk group.  0 = Disable trunk group. | 0       |
|      |                    |     | Bit 8: IMP port Bits [5:0] correspond to ports [5:0], respectively.   |         |

## Page 34h: IEEE 802.1Q VLAN Registers

Table 218: Page 34h IEEE 802.1Q VLAN Registers

| Address  | Bits         | Description                                                                          |
|----------|--------------|--------------------------------------------------------------------------------------|
| 00h      | 8            | "Global IEEE 802.1Q Register (Pages 34h: Address 00h)" on page 297                   |
| 01h      | 8            | "Global IEEE 802.1Q VLAN Control 1 Register (Page 34h: Address 01h)" on page 298     |
| 02h      | 8            | "Global VLAN Control 2 Register (Page 34h: Address 02h)" on page 299                 |
| 03h-04h  | 16           | "Global VLAN Control 3 Register (Page 34h: Address 03h)" on page 300                 |
| 05h      | 8            | "Global VLAN Control 4 Register (Page 34h: Address 05h)" on page 300                 |
| 06h      | 8            | "Global VLAN Control 5 Register (Page 34h: Address 06h)" on page 302                 |
| 07h      | 8            | Reserved                                                                             |
| 0Ah–0Bh  | 16           | "" on page 303                                                                       |
| Reserved | 32           | Reserved                                                                             |
| 10h-21h  | 16/port      | "Default IEEE 802.1Q Tag Register (Page 34h: Address 10h)" on page 304               |
| 20h–2Fh  | _            | Reserved                                                                             |
| 30h-31h  | 16           | "Double Tagging TPID Register (Page 34h: Address 30h–31h)" on page 305               |
| 32h-33h  | 16           | "ISP Port Selection Portmap Register (Page 34h: Address 32h–33h)" on page 305        |
| 34h-3Fh  | <del>_</del> | Reserved                                                                             |
| 40h–43h  | 32           | "Egress VID Remarking Table Access Register (Page 34h: Address 40h–43h)" on page 306 |
| 44h–48h  | 32           | "Egress VID Remarking Table Data Register (Page 34h: Address 44h–47h)" on page 307   |
| 49h–EFh  | _            | -                                                                                    |
| F0h–F7h  | 8            | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7                 |
| F8h-FDh  | _            | Reserved                                                                             |
| FEh      | 8            | "SPI Status Register (Global, Address FEh)" on page 355                              |
| FFh      | 8            | "Page Register (Global, Address FFh)" on page 356                                    |

## Global IEEE 802.1Q Register (Pages 34h: Address 00h)

Table 219: Global IEEE 802.1Q Register (Pages 34h: Address 00h)

| Bit | Name               | R/W | Description                                                                                                                                                      | Default |
|-----|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Enable IEEE 802.1Q | R/W | Enable IEEE 802.1Q VLAN                                                                                                                                          | 0       |
|     |                    |     | 0 = Disable IEEE 802.1Q VLAN.                                                                                                                                    |         |
|     |                    |     | 1 = Enable IEEE 802.1Q VLAN.                                                                                                                                     |         |
|     |                    |     | See "Programming the VLAN Table" on page 45 for more information.                                                                                                |         |
|     |                    |     | <b>Note:</b> This bit must be set if double tagging mode enable (En_DT_Mode = 01 or 10) in "Global VLAN Control 4 Register (Page 34h: Address 05h)" on page 300. |         |
| 6:5 | VLAN Learning Mode | R/W | VLAN learning mode                                                                                                                                               | 11      |
|     |                    |     | 00 = SVL (Shared VLAN learning mode) (MAC hash ARL table)                                                                                                        |         |
|     |                    |     | 11 = IVL (Individual VLAN learning mode) (MAC and VID hash ARL table)                                                                                            |         |
|     |                    |     | 10 = Illegal setting                                                                                                                                             |         |
|     |                    |     | 01 = Illegal setting                                                                                                                                             |         |
|     |                    |     | <i>Note:</i> Applied to 802.1Q enable, DT_Mode, and IDT_mode.                                                                                                    |         |
| 4   | Reserved           | R/W | Reserved                                                                                                                                                         | 0       |
| 3   | Change_1Q_VID      | R/W | Change 1Q VID to PVID<br>1 =                                                                                                                                     | 0       |
|     |                    |     | <ul> <li>For a single tag frame with VID not = 0, change the<br/>VID to PVID.</li> </ul>                                                                         |         |
|     |                    |     | <ul> <li>For a double tag frame with outer VID not = 0,<br/>change outer VID to PVID.</li> </ul>                                                                 |         |
|     |                    |     | 0 = No change for 1Q/ISP tag if VID is not 0.                                                                                                                    |         |
|     |                    |     | <b>Note:</b> This bit cannot be set in IDT_Mode                                                                                                                  |         |
| 2   | Reserved           | R/W | Reserved                                                                                                                                                         | 0       |
| 1   | Reserved           | R/W | Reserved                                                                                                                                                         | 1       |
| 0   | Reserved           | R/W | Reserved                                                                                                                                                         | 1       |
|     |                    |     |                                                                                                                                                                  |         |

See "IEEE 802.1Q VLAN" on page 44 for more information.

## Global IEEE 802.1Q VLAN Control 1 Register (Page 34h: Address 01h)

Table 220: Global VLAN Control 1 Register (Page 34h: Address 01h)

| 7 | Reserved                            | R/W  |                                                                                                                                                               |   |
|---|-------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 6 |                                     | r/vv | Reserved                                                                                                                                                      | 0 |
| U | Multicast Untag Check               | R/W  | Multicast VLAN untagged map check bypass                                                                                                                      | 0 |
|   |                                     |      | 1 = Multicast frames are not checked against the VLAN untagged map.                                                                                           |   |
|   |                                     |      | 0 = Multicast frames are checked against the VLAN untagged map. Does not apply to the frame management port and IDT_Mode.                                     |   |
| 5 | Multicast Forward Check             | R/W  | Multicast VLAN forward map check bypass                                                                                                                       | 0 |
|   |                                     |      | 1 = Multicast frames are not checked against the VLAN forward map.                                                                                            |   |
|   |                                     |      | 0 = Multicast frames are checked against the VLAN forward map.                                                                                                |   |
|   |                                     |      | <i>Note:</i> Applied to 802.1Q enable, DT_Mode, and IDT_mode.                                                                                                 |   |
| 4 | Reserved                            | R/W  | It is illegal to set 1.                                                                                                                                       | 0 |
| 3 | Reserved Multicast<br>Untag Check   | R/W  | Reserved multicast (except GMRP and GVRP) VLAN untagged map check bit                                                                                         | 0 |
|   |                                     |      | 1 = Reserved multicast (except GMRP and GVRP) frames are checked against the VLAN untagged map.                                                               |   |
|   |                                     |      | 0 = Reserved multicast (except GMRP and GVRP) frames are not checked against the VLAN untagged map. Does not apply to the frame management port and IDT_Mode. |   |
| 2 | Reserved Multicast<br>Forward Check | R/W  | Reserved multicast (except GMRP and GVRP) VLAN forward map check bit                                                                                          | 0 |
|   |                                     |      | 1 = Reserved multicast (except GMRP and GVRP) frames are checked against the VLAN forward map.                                                                |   |
|   |                                     |      | 0 = Reserved multicast (except GMRP and GVRP) frames are not checked against the VLAN forward map.                                                            |   |
|   |                                     |      | <i>Note:</i> Applied to 802.1Q enable, DT_Mode and IDT_mode.                                                                                                  |   |
| 1 | Reserved                            | R/W  | It is illegal to set 0.                                                                                                                                       | 1 |
| 0 | Reserved                            | R/W  | Reserved                                                                                                                                                      | 0 |

For more information, see "IEEE 802.1Q VLAN" on page 44.

## Global VLAN Control 2 Register (Page 34h: Address 02h)

Table 221: Global VLAN Control 2 Register (Page 34h: Address 02h)

| Bit | Name                     | R/W | Description                                                                                                | Default |
|-----|--------------------------|-----|------------------------------------------------------------------------------------------------------------|---------|
| 7   | Reserved                 | R/W | Reserved                                                                                                   | 0       |
| 6   | GMRP/GVRP Untag<br>Check | R/W | GMRP or GVRP VLAN untag map check bit  1 = GMRP or GVRP frames are checked against the VLAN untagged map.  | 0       |
|     |                          |     | 0 = GMRP or GVRP frames are not checked against the VLAN untagged map.                                     |         |
|     |                          |     | <b>Note:</b> Does not apply to the frame management port and IDT_Mode.                                     |         |
| 5   | GMRP/GVRP Forward        | R/W | GMRP or GVRP VLAN forward map check bit                                                                    | 0       |
|     | Check                    |     | 1 = GMRP or GVRP frames are checked against the VLAN forward map.                                          |         |
|     |                          |     | 0 = GMRP or GVRP frames are not checked against the VLAN forward map.                                      |         |
|     |                          |     | <b>Note:</b> Does not apply to the frame management port. Applied to 802.1Q enable, DT_Mode, and IDT_Mode. |         |
| 4   | Reserved                 | R/W | Reserved                                                                                                   | 1       |
| 3   | Reserved                 | R/W | Reserved                                                                                                   | 0       |
| 2   | IMP Frame Forward        | R/W | IMP Frame VLAN forward map check bit                                                                       | 0       |
|     | Bypass                   |     | 1 = IMP frames are not checked against the VLAN forward map.                                               |         |
|     |                          |     | 0 = IMP frames are checked against the VLAN forward map.                                                   |         |
|     |                          |     | <i>Note:</i> Applied to 802.1Q enable, DT_Mode, or IDT_mode.                                               |         |
| 1:0 | Reserved                 | R/W | Reserved                                                                                                   | 00      |

For more information, see "IEEE 802.1Q VLAN" on page 44.

## Global VLAN Control 3 Register (Page 34h: Address 03h)

Table 222: Global VLAN Control 3 Register (Page 34h: Address 03h-04h)

| Bit  | Name              | R/W | Description                                                                                                                                                                           | Default |
|------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved          | RO  | -                                                                                                                                                                                     | _       |
| 7:0  | Drop Non1Q Frames | R/W | Drop non1Q frames                                                                                                                                                                     | 0       |
|      |                   |     | When enabled, any frame without an IEEE 802.1Q tag is dropped by this port.                                                                                                           |         |
|      |                   |     | This field does not apply to IMP port (includes Port 5 if Dual-IMP ports enabled, En_IMP_PORT = 11 in "Global Management Configuration Register (Page 02h: Address 00h)" on page 197. |         |
|      |                   |     | Bit 8: IMP port                                                                                                                                                                       |         |
|      |                   |     | Bits [5:0] correspond to ports [5:0], respectively.                                                                                                                                   |         |

### Global VLAN Control 4 Register (Page 34h: Address 05h)

Table 223: Global VLAN Control 4 Register (Page 34h: Address 05h)

| Bit | Name                          | R/W | Description                                                                                                                                                                                                                        | Default |
|-----|-------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:6 | Source Membership             | R/W | Source membership check bit                                                                                                                                                                                                        | 11      |
|     | Check                         |     | Frames with a VID matching a corresponding entry in the VLAN table can be checked for source membership. The source is a member only when the source address of the frame is included as a member in the corresponding VLAN entry. |         |
|     |                               |     | 00 = Forward frame, but do not learn the SA into the ARL table.                                                                                                                                                                    |         |
|     |                               |     | 01 = Drop frame.                                                                                                                                                                                                                   |         |
|     |                               |     | 10 = Forward frame, and learn the SA into the ARL table.                                                                                                                                                                           |         |
|     |                               |     | 11 = Forward frame to IMP, but not learn.                                                                                                                                                                                          |         |
|     |                               |     | <b>Note:</b> Does not apply to IMP port (includes Port 5 if Dual-IMP ports enabled, En_IMP_PORT = 11 in "Global Management Configuration Register (Page 02h: Address 00h)" on page 197).                                           |         |
| 5   | Forward GVRP to<br>Management | R/W | Forward all GVRP frames to the frame management port bit.                                                                                                                                                                          | 0       |
|     |                               |     | 1 = GVRP frames are forwarded to the management port.                                                                                                                                                                              |         |
|     |                               |     | 0 = GVRP frames are not forwarded to the management port.                                                                                                                                                                          |         |

Table 223: Global VLAN Control 4 Register (Page 34h: Address 05h) (Cont.)

| Bit | Name                          | R/W | Description                                                                                                                                  | Default |
|-----|-------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 4   | Forward GMRP to<br>Management | R/W | Forward All GMRP Frames to the frame management port bit.                                                                                    | 0       |
|     |                               |     | 1 = GMRP frames are forwarded to the management port.                                                                                        |         |
|     |                               |     | 0 = GMRP frames are not forwarded to the management port.                                                                                    |         |
| 3:2 | En_DT_Mode                    | R/W | 00 = Disable double tagging mode                                                                                                             | 2'b00   |
|     |                               |     | 01 = Enable DT_Mode (double tagging mode)                                                                                                    |         |
|     |                               |     | 10 = Enable IDT_Mode (intelligent double tagging mode). When IDT_Mode is enabled, egress VID remarking is achieved by CFP classification ID. |         |
|     |                               |     | 11 = Reserved                                                                                                                                |         |
| 1   | RSV_MCAST_FLOOD               | R/W | When the BCM53115M is configured to operate in double tag feature (DT_Mode or IDT_Mode) and management mode.                                 |         |
|     |                               |     | 1 = Flood (including all data port and CPU), reserved mcast is based on the VLAN rule.                                                       |         |
|     |                               |     | 0 = Trap reserved mcast to CPU.                                                                                                              |         |
|     |                               |     | Reserved mcast include: 01-80-C2-00-00- (00,02~2F)                                                                                           |         |
| 0   | Reserved                      | R/W | -                                                                                                                                            | 0       |

For more information, see "IEEE 802.1Q VLAN" on page 44.

## Global VLAN Control 5 Register (Page 34h: Address 06h)

Table 224: Global VLAN Control 5 Register (Page 34h: Address 06h)

| Bit | Name                           | R/W | Description                                                                                                            | Default |
|-----|--------------------------------|-----|------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | Reserved                       | R/W | Reserved                                                                                                               | 0       |
| 6   | Tag Status Preserve            | R/W | IEEE 802.1Q tag/untag status preserved at egress.                                                                      | 0       |
|     |                                |     | 1 = Regardless of untag map in VLAN table, non-1Q frames (including 802.1p frames) will not be changed at TX (egress). |         |
|     |                                |     | This field has no effect in double tagging mode (DT_Mode and IDT_Mode).                                                |         |
| 5   | Reserved                       | R/W | Reserved                                                                                                               | 0       |
| 4   | Trunk Check Bypass             | R/W | Trunk check bypass                                                                                                     | 1       |
|     |                                |     | 1 = Egress directed frames issued from the IMP port bypass trunk checking.                                             |         |
|     |                                |     | 0 = Egress directed frames issued from the IMP port are subject to trunk checking and redirection.                     |         |
| 3   | Drop Invalid VID               | R/W | Drop frames with invalid VID.                                                                                          | 0       |
|     |                                |     | Frames with an invalid VID do not have a corresponding entry in the VLAN table.                                        |         |
|     |                                |     | 1 = Ingress frames with invalid VID are dropped.                                                                       |         |
|     |                                |     | 0 = Ingress frames with invalid VID are forwarded to the IMP port.                                                     |         |
| 2   | VID_FFF_Fwding                 | R/W | Enable VID FFF forward                                                                                                 | 0       |
|     |                                |     | 1 = Forward frame                                                                                                      |         |
|     |                                |     | 0 = Comply with standard, drop frame                                                                                   |         |
| 1   | Reserved                       | R/W | Reserved                                                                                                               | 0       |
| 0   | Management CRC<br>Check Bypass | R/W | Bypass CRC check at the frame management port.  1 = Ignore CRC check                                                   | 0       |
|     |                                |     | 0 = Check CRC                                                                                                          |         |

For more information, see "IEEE 802.1Q VLAN" on page 44.

# VLAN Multiport Address Control Register (Page 34h: Address 0Ah-0Bh)

Table 225: VLAN Multiport Address Control Register (Page 34h: Address 0Ah-0Bh)

| Bit   | Name               | R/W | Description                                                           | Default |
|-------|--------------------|-----|-----------------------------------------------------------------------|---------|
| 15:12 | Reserved           | R/W | -                                                                     | 0       |
| 11    | EN_MPORT5_untagmap | R/W | When set to 1, MPORT_ADD5 is checked by VLAN untag map.               | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port or IDT_Mode. |         |
| 10    | EN_MPORT5 _fwdmap  | R/W | When set to 1, MPORT_ADD5 is checked by VLAN forward map.             | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port or IDT_Mode. |         |
| 9     | EN_MPORT4_untagmap | R/W | When set to 1, MPORT_ADD4 will be checked by VLAN untag map.          | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port or IDT_Mode. |         |
| 8     | EN_MPORT4 _fwdmap  | R/W | When set to 1, MPORT_ADD4 will be checked by VLAN forward map.        | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port.             |         |
| 7     | EN_MPORT3_untagmap | R/W | When set to 1, MPORT_ADD3 will be checked by VLAN untag map.          | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port or IDT_Mode. |         |
| 6     | EN_MPORT3 _fwdmap  | R/W | When set to 1, MPORT_ADD3 will be checked by VLAN forward map.        | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port.             |         |
| 5     | EN_MPORT2_untagmap | R/W | When set to 1, MPORT_ADD2 will be checked by VLAN untag map.          | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port or IDT_Mode. |         |
| 4     | EN_MPORT2 _fwdmap  | R/W | When set to 1, MPORT_ADD2 will be checked by VLAN forward map.        | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port.             |         |
| 3     | EN_MPORT1_untagmap | R/W | When set to 1, MPORT_ADD1 will be checked by VLAN untag map.          | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port or IDT_Mode. |         |
| 2     | EN_MPORT1 _fwdmap  | R/W | When set to 1, MPORT_ADD1 will be checked by VLAN forward map.        | 0       |
|       |                    |     | <b>Note:</b> Does not apply to the frame management port.             |         |

Table 225: VLAN Multiport Address Control Register (Page 34h: Address 0Ah-0Bh) (Cont.)

| Bit | Name               | R/W | Description                                                           | Default |
|-----|--------------------|-----|-----------------------------------------------------------------------|---------|
| 1   | EN_MPORTO_untagmap | R/W | When set to 1, MPORT_ADD0 will be checked by VLAN untag map.          | 0       |
|     |                    |     | <b>Note:</b> Does not apply to the frame management port or IDT_Mode. |         |
| 0   | EN_MPORTO _fwdmap  | R/W | When set to 1, MPORT_ADD0 will be checked by VLAN forward map.        | 0       |
|     |                    |     | <b>Note:</b> Does not apply to the frame management port.             |         |

## Default IEEE 802.1Q Tag Register (Page 34h: Address 10h)

Table 226: Default IEEE 802.1Q Tag Register Address Summary

| Address | Description |  |
|---------|-------------|--|
| 10h-11h | Port 0      |  |
| 12h-13h | Port 1      |  |
| 14h-15h | Port 2      |  |
| 16h-17h | Port 3      |  |
| 18h-19h | Port 4      |  |
| 1Ah-1Bh | Port 5      |  |
| 1Ch-1Dh | Reserved    |  |
| 1Eh-1Fh | Reserved    |  |
| 20h–21h | IMP port    |  |
|         |             |  |

Table 227: Default IEEE 802.1Q Tag Register (Page 34h: Address 10h-21h)

| Bit   | Name         | R/W | Description                                                                                                                                                                                                                                                                                         | Default |
|-------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:13 | DEFAULT_PRI/ | R/W | Default IEEE 802.1Q priority                                                                                                                                                                                                                                                                        | 000     |
|       | PORT_QOS_PRI |     | If an ISP-tag or a customer tag is added to any incoming frame, these bits are the default priority value for the new tag. See "IEEE 802.1Q VLAN" on page 44 and "Double-Tagging" on page 46 for more information.                                                                                  |         |
|       |              |     | Port-based QoS priority map bits                                                                                                                                                                                                                                                                    |         |
|       |              |     | When port-based QoS is enabled in the Table: "QoS Global Control Register (Page 30h: Address 00h)," on page 284, these bits represent the TC for the ingress port. The TC determines the TX queue for each frame based on the "TC_To_COS Mapping Register (Page 30h: Address 62h—63h)" on page 290. |         |
| 12    | CFI          | R/W | Conical form indicator                                                                                                                                                                                                                                                                              | 0       |

Table 227: Default IEEE 802.1Q Tag Register (Page 34h: Address 10h–21h) (Cont.)

| Bit  | Name        | R/W | Description                                                                                                                                                                                                              | Default |
|------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 11:0 | DEFAULT_VID | R/W | Default IEEE 802.1Q VLAN ID                                                                                                                                                                                              | 001     |
|      |             |     | If an ISP-tag or a customer tag is added or replaced to any incoming frame, then these bits are the default VID for the new tag. See "IEEE 802.1Q VLAN" on page 44 and "Double-Tagging" on page 46 for more information. |         |

## Double Tagging TPID Register (Page 34h: Address 30h-31h)

Table 228: Double Tagging TPID Register (Page 34h: Address 30h–31h)

| Bit  | Name     | R/W | Description                                    | Default |
|------|----------|-----|------------------------------------------------|---------|
| 15:0 | ISP_TPID | R/W | The TPID used to identify double tagged frame. | 9100    |

#### ISP Port Selection Portmap Register (Page 34h: Address 32h–33h)

Table 229: ISP Port Selection Portmap Register (Page 34h: Address 32h–33h)

| Bit  | Name        | R/W | Description                                                                                                                                                                                                           | Default |
|------|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:8 | RESERVED    | -   | -                                                                                                                                                                                                                     | 0       |
| 7:0  | ISP_Portmap | R/W | Bitmap that defines which port is designated as the ISP port.  Bit 8: IMP port  Bits [5:0] correspond to ports [5:0], respectively.  0 = Indicates that it is not an ISP port.  1 = Indicates that it is an ISP port. | -       |

# Egress VID Remarking Table Access Register (Page 34h: Address 40h-43h)

Table 230: Egress VID Remarking Table Access Register (Page 34h: Address 40h-43h)

| Bit   | Name          | R/W  | Description                                                                                                                                                                                                                                                                 | Default |
|-------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:16 | Reserved      | R/W  | Reserved                                                                                                                                                                                                                                                                    | 16'h0   |
| 15:8  | table_addr    | R/W  | VID remarking table address which indicated by CFP Classification ID field.                                                                                                                                                                                                 | 8'h0    |
| 7:4   | egress_prt    | R/W  | Egress Port Select                                                                                                                                                                                                                                                          | 4'h0    |
|       |               |      | 4'b0000: Port 0                                                                                                                                                                                                                                                             |         |
|       |               |      | 4'b0001: Port 1                                                                                                                                                                                                                                                             |         |
|       |               |      | 4'b0010: Port 2                                                                                                                                                                                                                                                             |         |
|       |               |      | 4'b0011: Port 3                                                                                                                                                                                                                                                             |         |
|       |               |      | 4'b0100: Port 4                                                                                                                                                                                                                                                             |         |
|       |               |      | 4'b0101: Port 5                                                                                                                                                                                                                                                             |         |
|       |               |      | 4'b1000: Port 8                                                                                                                                                                                                                                                             |         |
| 3     | Reserved      | R/W  | Reserved                                                                                                                                                                                                                                                                    | 1'b0    |
| 2     | evt_clear     | R/W/ | Clear All EVT (Egress VID Remarking Table) Tables                                                                                                                                                                                                                           | 1'b0    |
|       |               | AC   | When this bit is set, it resets all the tables. The bit will be auto-cleared by hardware when reset is done.                                                                                                                                                                |         |
| 1     | OP            | R/W  | Operation                                                                                                                                                                                                                                                                   | 1'b0    |
|       |               |      | 1 = Write operation, the data to be written to the table is specified in the Egress VID Remarking Table Data Register.                                                                                                                                                      |         |
|       |               |      | 0 = Read operation, the data read from the table is specified in the Egress VID Remarking Table Data Register.                                                                                                                                                              |         |
| 0     | OP_START_DONE | R/W  | Operation Start                                                                                                                                                                                                                                                             | 1'b0    |
|       |               |      | Software sets this bit to start the operation after having configured all the necessary operations related information to the registers. Hardware automatically clear this bit when the operation is done. This bit is clear when a single read or write operation is done. |         |

# Egress VID Remarking Table Data Register (Page 34h: Address 44h–47h)

Table 231: Egress VID Remarking Table Data Register (Page 34h: Address 44h-47h)

| Bit   | Name      | R/W | Description                                                                                 | Default |
|-------|-----------|-----|---------------------------------------------------------------------------------------------|---------|
| 31:30 | Reserved  | R/W | Reserved                                                                                    | 2'b00   |
| 29:28 | Out_OP    | R/W | Outer Tag Operation This field specifies how the outer tag is modified.                     | 2'b00   |
|       |           |     | 00 = Outer tag should be sent as the internally normalized VLAN tag.                        |         |
|       |           |     | 01 = Outer tag should be sent as the one when the packet is received from its ingress port. |         |
|       |           |     | 10 = Removed                                                                                |         |
|       |           |     | 11 = VID Remarking                                                                          |         |
| 27:16 | Outer_vid | R/W | Outer VID for Modification                                                                  | 12'h0   |
|       |           |     | This field specifies the VID of the outer tag remarking. Only valid when Out_OP = 11.       |         |
| 15:14 | Reserved  | R/W | Reserved                                                                                    | 2'b00   |
| 13:12 | Inner_OP  | R/W | Inner Tag Operation                                                                         | 2'b00   |
|       |           |     | This field specifies how the inner tag is modified.                                         |         |
|       |           |     | 00 = Inner tag should be sent as the internally normalized VLAN tag.                        |         |
|       |           |     | 01 = Inner tag should be sent as the one when the packet is received from its ingress port. |         |
|       |           |     | 10 = Removed                                                                                |         |
|       |           |     | 11 = VID Remarking                                                                          |         |
| 11:0  | Inner_VID | R/W | Inner VID for Modification                                                                  | 12'h0   |
|       |           |     | This field specifies the VID of the inner tag remarking. Only valid when Inner_OP = 11.     |         |

## Page 36h: DOS Prevent Register

Table 232: DOS Prevent Register

| Address | Bits | Description                                                            |  |  |
|---------|------|------------------------------------------------------------------------|--|--|
| 00h–03h | 32   | "DOS Control Register (Page 36h: Address 00h–03h)"                     |  |  |
| 04h     | 8    | "Minimum TCP Header Size Register (Page 36h: Address 04h)" on page 310 |  |  |
| 08h-0Bh | 32   | "Maximum ICMPv4 Size Register (Page 36h: Address 08h–0Bh)" on page 310 |  |  |
| 0Ch-0Fh | 32   | "Maximum ICMPv6 Size Register (Page 36h: Address 0Ch–0Fh)" on page 310 |  |  |
| 10h     | 8    | "DOS Disable Learn Register (Page 36h: Address 10h)" on page 310       |  |  |
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355              |  |  |
| F8h-FDh | -    | Reserved                                                               |  |  |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                |  |  |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                      |  |  |

## DOS Control Register (Page 36h: Address 00h-03h)

Table 233: DOS Control Register (Page 36h: Address 00h-03h)

| Bit   | Name                    | R/W | Description                                                                                                                                                                                 | Default |
|-------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:14 | Reserved                | RO  | -                                                                                                                                                                                           | 0       |
| 13    | ICMPv6_LongPing_DROP_EN | R/W | The ICMPv6 ping (echo request) protocol data unit carried in an unfragmented IPv6 datagram with its payload length indicating a value greater than the MAX_ICMPv6_Size.                     |         |
|       |                         |     | 1= Drop                                                                                                                                                                                     |         |
|       |                         |     | 0= Do not drop                                                                                                                                                                              |         |
| 12    | ICMPv4_LongPing_DROP_EN | R/W | The ICMPv4 ping (echo request) protocol data unit carried in an unfragmented IPv4 datagram with its Total Length indicating a value greater than the MAX_ICMPv4_Size + size of IPv4 header. |         |
|       |                         |     | 1= Drop                                                                                                                                                                                     |         |
|       |                         |     | 0= Do not drop                                                                                                                                                                              |         |
| 11    | ICMPv6_Fragment_DROP_EN | R/W | The ICMPv6 protocol data unit carried in a fragmented IPv6 datagram.                                                                                                                        | 0       |
|       |                         |     | 1= Drop                                                                                                                                                                                     |         |
|       |                         |     | 0= Do not drop                                                                                                                                                                              |         |
| 10    | ICMPv4_Fragment_DROP_EN | R/W | The ICMPv4 protocol data unit carried in a fragmented IPv4 datagram.                                                                                                                        | 0       |
|       |                         |     | 1= Drop                                                                                                                                                                                     |         |
|       |                         |     | 0= Do not drop                                                                                                                                                                              |         |

Table 233: DOS Control Register (Page 36h: Address 00h-03h) (Cont.)

| Bit | Name                   | R/W | Description                                                                                                                                                                       | Default |
|-----|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 9   | TCP_FragError_DROP_EN  | R/W | The Fragment_Offset = 1 in any fragment of a fragmented IP datagram carrying part of TCP data.  1 = Drop 0 = Do not drop                                                          | 00      |
| 8   | TCP_ShortHDR_DROP_EN   | R/W | The length of a TCP header carried in an unfragmented IP datagram or the first fragment of a fragmented IP datagram is less than MIN_TCP_Header_Size.  1 = Drop                   | 00      |
|     |                        |     | 0 = Do not drop                                                                                                                                                                   |         |
| 7   | TCP_SYNError_DROP_EN   | R/W | SYN = 1, ACK = 0, and SRC_Port<1024 in a TCP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram.  1= Drop                         | 0       |
| -   |                        |     | 0= Do not drop                                                                                                                                                                    |         |
| 6   | TCP_SYNFINScan_DROP_EN | R/W | SYN = 1 and FIN = 1 in a TCP header carried in<br>an unfragmented IP datagram or in the first<br>fragment of a fragmented IP datagram.<br>1= Drop<br>0= Do not drop               | 0       |
| 5   | TCP_XMASScan_DROP_EN   | R/W | Seq_Num = 0, FIN = 1, URG = 1, and PSH = 1 in a TCP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram.  1 = Drop 0 = Do not drop | 0       |
| 4   | TCP_NULLScan_DROP_EN   | R/W | Seq_Num = 0 and all TCP_FLAGs = 0 in a TCP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram.  1= Drop  0= Do not drop           | 0       |
| 3   | UDP_BLAT_DROP_EN       | R/W | DPort = SPort in a UDP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram.  1= Drop  0= Do not drop                               | 0       |
| 2   | TCP_BLAT_DROP_EN       | R/W | DPort = SPort in a TCP header carried in an unfragmented IP datagram or in the first fragment of a fragmented IP datagram.  1= Drop  0= Do not drop                               | 0       |

Table 233: DOS Control Register (Page 36h: Address 00h-03h) (Cont.)

| Bit | Name           | R/W | Description                         | Default |
|-----|----------------|-----|-------------------------------------|---------|
| 1   | IP_LAN_DRIP_EN | R/W | IPDA = IPSA in an IPv4/v6 datagram. | 0       |
|     |                |     | 1=Drop                              |         |
|     |                |     | 0=Do not drop                       |         |
| 0   | RESERVED       | R/W | Reserved                            | 1       |

#### Minimum TCP Header Size Register (Page 36h: Address 04h)

Table 234: Minimum TCP Header Size Register (Page 36h: Address 04h)

| Bit | Name           | R/W | Description                                    | Default |
|-----|----------------|-----|------------------------------------------------|---------|
| 7:0 | MIN_TCP_HDR_SZ | R/W | Minimum TCP header size allowed (0–256 bytes). | 8'h14   |

#### Maximum ICMPv4 Size Register (Page 36h: Address 08h-0Bh)

Table 235: Maximum ICMPv4 Size Register (Page 36h: Address 08h-0Bh)

| Bit  | Name            | R/W | Description                             | Default |
|------|-----------------|-----|-----------------------------------------|---------|
| 31:0 | MAX_ICMPv4_SIZE | R/W | Max ICMPv4 size allowed (0–9.6K bytes). | 32'd512 |

#### Maximum ICMPv6 Size Register (Page 36h: Address 0Ch-0Fh)

Table 236: Maximum ICMPv6 Size Register (Page 36h: Address 0Ch-0Fh)

| Bit  | Name            | R/W | Description                             | Default |
|------|-----------------|-----|-----------------------------------------|---------|
| 31:0 | MAX_ICMPv6_SIZE | R/W | Max ICMPv6 size allowed (0–9.6K bytes). | 32'd512 |

#### DOS Disable Learn Register (Page 36h: Address 10h)

Table 237: DOS Disable Learn Register (Page 36h: Address 08h-0Bh)

| Bit | Name            | R/W | Description                                                                   | Default |
|-----|-----------------|-----|-------------------------------------------------------------------------------|---------|
| 7:1 | RESERVED        | R/W | Reserved                                                                      | _       |
| 0   | DOS Disable Lrn | R/W | When this bit enabled, all frames dropped by DOS prevent will not be learned. | 0       |

## Page 40h: Jumbo Frame Control Register

Table 238: Page 40h Jumbo Frame Control Register

| Address | Bits | Description                                                            |
|---------|------|------------------------------------------------------------------------|
| 00h     | _    | Reserved                                                               |
| 01h-04h | 32   | "Jumbo Frame Port Mask Register (Page 40h: Address 01h)"               |
| 05h-06h | 16   | "Standard Max Frame Size Register (Page 40h: Address 05h)" on page 312 |
| 07h–EFh | _    | Reserved                                                               |
| F0h–F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7   |
| F8h-FDh | _    | Reserved                                                               |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                      |

#### Jumbo Frame Port Mask Register (Page 40h: Address 01h)

Table 239: Jumbo Frame Port Mask Registers (Page 40h: Address 01h–04h)

| BIt   | Name            | R/W | Description                                                                                                                                                                                                                   | Default |
|-------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:25 | Reserved        | RO  | -                                                                                                                                                                                                                             | 0       |
| 24:9  | Reserved        | R/W | -                                                                                                                                                                                                                             | 0       |
| 8:0   | JUMBO_PORT_MASK | R/W | Jumbo frame port mask                                                                                                                                                                                                         | 0       |
|       |                 |     | Bit 8: IMP port                                                                                                                                                                                                               |         |
|       |                 |     | Bits [5:0] correspond to ports [5:0], respectively.                                                                                                                                                                           |         |
|       |                 |     | 0 = Disable jumbo frame capability on the port.                                                                                                                                                                               |         |
|       |                 |     | 1 = Enable jumbo frame capability on the port.                                                                                                                                                                                |         |
|       |                 |     | Jumbo frames can be ingressed and egressed only to the ports enabled via this port mask. Jumbo frame port mask has no effect on the traffic of normal sized frames. See "Jumbo Frame Support" on page 50 for more information | k       |



**Note:** When the Jumbo Frame feature is enabled, the assigned Weight value for the WRR scheduling cannot be applied fairly over the queues. This is due to the internal Packet Buffer Memory size limitation.

Note: The Jumbo Frame feature is only supported in 1000 Mbps mode.

## Standard Max Frame Size Register (Page 40h: Address 05h)

Table 240: Standard Max Frame Size Registers (Page 40h: Address 05h-06h)

| Bit   | Name                       | R/W | Description                                                                                                                                                                                                                              | Default |
|-------|----------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:14 | Reserved                   | RO  | -                                                                                                                                                                                                                                        | 0       |
| 13:0  | Standard Max Frame<br>Size | R/W | Standard max frame size  Defines the standard maximum frame size for MAC and MIB counter.                                                                                                                                                | 'd2000  |
|       |                            |     | This register only allowed to be configured as 14'd1518 or 14'd2000. When jumbo is disabled, the content of this register is used to define good frame length.                                                                           |         |
|       |                            |     | <ul> <li>If it is configured as 1518, the tagged frames will<br/>be dropped if the frame length is larger than<br/>1522 bytes; and the untagged frames will be<br/>dropped if the frame length is larger than 1518<br/>bytes.</li> </ul> |         |
|       |                            |     | <ul> <li>If it is configured as 2000, both tagged and<br/>untagged frames will be dropped if the frame<br/>length is larger than 2000 bytes.</li> </ul>                                                                                  |         |
|       |                            |     | When jumbo is enabled, all frames will be dropped if the frame length is larger than 9720 bytes.                                                                                                                                         |         |
|       |                            |     | The register setting affects the following MIB parameters:                                                                                                                                                                               |         |
|       |                            |     | RxSAChange                                                                                                                                                                                                                               |         |
|       |                            |     | <ul> <li>RxGoodOctets</li> </ul>                                                                                                                                                                                                         |         |
|       |                            |     | <ul> <li>RxUnicastPkts</li> </ul>                                                                                                                                                                                                        |         |
|       |                            |     | <ul> <li>RxMulticastPkts</li> </ul>                                                                                                                                                                                                      |         |
|       |                            |     | <ul> <li>RxBroadcastPkts</li> </ul>                                                                                                                                                                                                      |         |
|       |                            |     | <ul> <li>RxOverSizePkts</li> </ul>                                                                                                                                                                                                       |         |

## Page 41h: Broadcast Storm Suppression Register

Table 241: Broadcast Storm Suppression Register (Page 41h)

| Address | Bits    | Description                                                                                                |
|---------|---------|------------------------------------------------------------------------------------------------------------|
| 00h-03h | 32      | "Ingress Rate Control Configuration Register (Page 41h: Address 00h)"                                      |
| 04h–0Fh | _       | Reserved                                                                                                   |
| 10h-33h | 32/port | "Port Receive Rate Control Register (Page 41h: Address 10h)" on page 315                                   |
| 34h-4Fh | _       | Reserved                                                                                                   |
| 50h-73h | _       | Reserved                                                                                                   |
| 74h–7Fh | _       | Reserved                                                                                                   |
| 80h-91h | 16/port | "Port Egress Rate Control Configuration Register (Page 41h: Address 80h–91h)" on page 317                  |
| 92h-BFh | _       | Reserved                                                                                                   |
| C0h-C1h | 8       | "IMP Port (IMP/Port 5) Egress Rate Control Configuration Register (Page 41h: Address C0h–C1h)" on page 318 |
| C2h-EFh | _       | Reserved                                                                                                   |
| F0h-F7h | 8       | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7                                       |
| F8h-FDh | _       | Reserved                                                                                                   |
| FEh     | 8       | "SPI Status Register (Global, Address FEh)" on page 355                                                    |
| FFh     | 8       | "Page Register (Global, Address FFh)" on page 356                                                          |

#### Ingress Rate Control Configuration Register (Page 41h: Address 00h)

Table 242: Global Rate Control Register (Page 41h: Address 00h-03h)

| BIt   | Name          | R/W | Description                                                                                                                                                                                                                | Default |
|-------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:19 | Reserved      | RO  | -                                                                                                                                                                                                                          | 0       |
| 18    | XLENEN        | R/W | Packet length selection                                                                                                                                                                                                    | 0       |
|       |               |     | 0 = RX rate excludes IPG.                                                                                                                                                                                                  |         |
|       |               |     | 1 = RX rate includes IPG (and preamble + SFD).                                                                                                                                                                             |         |
| 17    | BUCK1_BRM_SEL | R/W | Bit rate mode selection                                                                                                                                                                                                    | 0       |
|       |               |     | 0 = Absolute bit rate mode—The rate count in the "Port Receive Rate Control Register (Page 41h: Address 10h)" on page 315 represents the incoming bit rate as an absolute data rate.                                       |         |
|       |               |     | 1 = Bit rate normalized to link speed mode—The rate count in the "Port Receive Rate Control Register (Page 41h: Address 10h)" on page 315 represents the incoming bit rate normalized with respect to the link speed mode. |         |
|       |               |     | See "Rate Control" on page 51 for more details.                                                                                                                                                                            |         |
| 16    | Reserved      | R/W | Reserved                                                                                                                                                                                                                   | 1       |

Table 242: Global Rate Control Register (Page 41h: Address 00h-03h) (Cont.)

| BIt  | Name            | R/W | Description                                                                                                                                                                                                                | Default                |
|------|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 15:9 | BUCK1_PACKET_TY | R/W | Suppressed packet type mask                                                                                                                                                                                                | 0                      |
|      | PE              |     | This bit mask determines the type of packets to be monitored by bucket 1.                                                                                                                                                  |                        |
|      |                 |     | 0 = Disable suppression for the corresponding packet type.                                                                                                                                                                 |                        |
|      |                 |     | 1 = Enable suppression for the corresponding packet type.                                                                                                                                                                  |                        |
|      |                 |     | The bits in this bit field are defined as follows:                                                                                                                                                                         |                        |
|      |                 |     | Bit 9: Unicast lookup hit                                                                                                                                                                                                  |                        |
|      |                 |     | Bit 10: Multicast lookup hit                                                                                                                                                                                               |                        |
|      |                 |     | Bit 11: Reserved MAC Address Frame                                                                                                                                                                                         |                        |
|      |                 |     | Bit 12: Broadcast                                                                                                                                                                                                          |                        |
|      |                 |     | Bit 13: Multicast lookup failure                                                                                                                                                                                           |                        |
|      |                 |     | Bit 14: Unicast lookup failure                                                                                                                                                                                             |                        |
|      |                 |     | Bit 15: Reserved                                                                                                                                                                                                           |                        |
|      |                 |     | See "Rate Control" on page 51 for more details.                                                                                                                                                                            |                        |
| 8    | BUCKO_ BRM_SEL  | R/W | Bit rate mode selection                                                                                                                                                                                                    | BC_SUPP_EN             |
|      |                 |     | 0 = Absolute bit rate mode—The rate count in the "Port                                                                                                                                                                     |                        |
|      |                 |     | Receive Rate Control Register (Page 41h: Address 10h)" on page 315 represents the incoming bit rate as an absolute data rate.                                                                                              |                        |
|      |                 |     | 1 = Bit rate normalized to link speed mode—The rate count in the "Port Receive Rate Control Register (Page 41h: Address 10h)" on page 315 represents the incoming bit rate normalized with respect to the link speed mode. |                        |
|      |                 |     | See "Rate Control" on page 51 for more details.                                                                                                                                                                            |                        |
| 7    | Reserved        | R/W | Reserved                                                                                                                                                                                                                   | 1                      |
| 6    | XLENEN_EG       | R/W | Packet length selection for egress rate control                                                                                                                                                                            | 0                      |
|      |                 |     | 0 = TX rate excludes IPG                                                                                                                                                                                                   |                        |
|      |                 |     | 1 = TX rate includes IPG (and preamble + SFD)                                                                                                                                                                              |                        |
| 5:0  | BUCKO_PACKET_TY | R/W | Suppressed packet type mask                                                                                                                                                                                                | BC_SUPP_EN:            |
|      | PE              |     | This bit mask determines the type of packets to be monitored by bucket 0.                                                                                                                                                  | 1: 001000<br>0: 000000 |
|      |                 |     | 0 = Disable suppression for the corresponding packet type.                                                                                                                                                                 |                        |
|      |                 |     | 1 = Enable suppression for the corresponding packet type.                                                                                                                                                                  |                        |
|      |                 |     | The bits in this bit field are defined as follows:                                                                                                                                                                         |                        |
|      |                 |     | Bit 0: Unicast lookup hit                                                                                                                                                                                                  |                        |
|      |                 |     | Bit 1: Multicast lookup hit                                                                                                                                                                                                |                        |
|      |                 |     | Bit 2: Reserved MAC address frame                                                                                                                                                                                          |                        |
|      |                 |     | Bit 3: Broadcast                                                                                                                                                                                                           |                        |
|      |                 |     | Bit 4: Multicast lookup failure                                                                                                                                                                                            |                        |
|      |                 |     | Bit 5: Unicast lookup failure                                                                                                                                                                                              |                        |
|      |                 |     | Bit 3. Cincast lookap lanare                                                                                                                                                                                               |                        |

## Port Receive Rate Control Register (Page 41h: Address 10h)

Table 243: Port Rate Control Register Address Summary

| Address | Description            |
|---------|------------------------|
| 10h-13h | Port 0                 |
| 14h-17h | Port 1                 |
| 18h-1Bh | Port 2                 |
| 1Ch-1Fh | Port 3                 |
| 20h–23h | Port 4                 |
| 24h-27h | Port 5                 |
| 28h–2Bh | Reserved               |
| 2Ch-2Fh | Reserved               |
| 30h-33h | IMP port for BCM53115M |

Table 244: Port Rate Control Register (Page 41h: Address 10h-33h)

| BIt   | Name           | R/W | Description                                                                 | Default                                     |
|-------|----------------|-----|-----------------------------------------------------------------------------|---------------------------------------------|
| 31:29 | Reserved       | RO  | -                                                                           | 0                                           |
| 28    | STRM_SUPR_EN   | R/W | Enable storm suppression (Supported by bucket1).  0 = Disable  1 = Enable   | Reflects the<br>strap pin<br>BC_SUPP_E<br>N |
| 27    | RsvMC_SUPR_EN  | R/W | Enable reserved mulitcast storm suppression.  0 = Disable  1 = Enable       | 0                                           |
| 26    | BC_SUPR_EN     | R/W | Enable broadcast storm suppression.  0 = Disable  1 = Enable                | 0                                           |
| 25    | MC_SUPR_EN     | R/W | Enable multicast storm suppression.  0 = Disable  1 = Enable                | 0                                           |
| 24    | DLF_SUPR_EN    | R/W | Enable DLF storm suppression.  0 = Disable  1 = Enable                      | 0                                           |
| 23    | Enable Bucket1 | R/W | Enable rate control of the ingress port, bucket 1.  0 = Disable  1 = Enable | 0                                           |
| 22    | Enable Bucket0 | R/W | Enable rate control of the ingress port, bucket 0.  0 = Disable  1 = Enable | Reflects the<br>strap pin<br>BC_SUPP_E<br>N |

Table 244: Port Rate Control Register (Page 41h: Address 10h-33h) (Cont.)

| BIt   | Name           | R/W        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Default |
|-------|----------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 21:19 | BUCK1_SIZE     | R/W<br>R/W | Bucket size This bit determines the maximum size of bucket 1. This is specified on a per port basis.  000 = 4 KB  001 = 8 KB  010 = 16 KB  011 = 32 KB  100 = 64 KB  101 = 500 KB  110 = 500 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 000     |
| 18:11 | BUCK1_Rate_Cnt | R/W        | Rate count  The rate count is an integer that increments the rate at which traffic can ingress the given port without being suppressed. This value is specified on a per port basis. The programmed values of the rate count and the bit rate mode of the "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313 determine the bucket bit rate in kilobytes. The bucket bit rate represents the average upper limit for incoming packets selected in the suppressed packet type mask in the "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313. See "Rate Control" on page 51 for more details.  Values written to these bits must be with the ranges specified by Table 4 on page 53. Values outside these ranges are not valid. | 10h     |
| 10:8  | BUCKO_SIZE     | R/W        | Bucket size This bit determines the maximum size of bucket 0. This is specified on a per port basis.  000 = 4 KB 001 = 8 KB 010 = 16 KB 011 = 32 KB 100 = 64 KB 101 = 500 KB 111 = 500 KB 111 = 500 KB See "Rate Control" on page 51 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 000     |

Table 244: Port Rate Control Register (Page 41h: Address 10h-33h) (Cont.)

| BIt | Name           | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default |
|-----|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:0 | BUCKO_Rate_Cnt | R/W | Rate count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10h     |
|     |                |     | The rate count is an integer that increments the rate at which traffic can ingress the given port without being suppressed. This value is specified on a per port basis. The programmed values of the rate count and the bit rate mode of the "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313 determine the bucket bit rate in kilobytes. The bucket bit rate represents the average upper limit for incoming packets selected in the Suppressed packet type mask in the "Ingress Rate Control Configuration Register (Page 41h: Address 00h)" on page 313. See "Rate Control" on page 51 for more details. |         |

# Port Egress Rate Control Configuration Register (Page 41h: Address 80h–91h)

Table 245: Port Egress Rate Control Configuration Register Address Summary

| Address | Description |
|---------|-------------|
| 80h-81h | Port 0      |
| 82h–83h | Port 1      |
| 84h-85h | Port 2      |
| 86h–87h | Port 3      |
| 88h–89h | Port 4      |
| 8Ah–8Bh | Port 5      |
| 8Ch-8Dh | Reserved    |
| 8Eh–8Fh | Reserved    |
| 90h-91h | IMP port    |

Table 246: Port Egress Rate Control Configuration Registers (Page 41h: Address 80h-91h)

| BIt   | Name     | R/W | Description                                     | Default |
|-------|----------|-----|-------------------------------------------------|---------|
| 15:12 | Reserved | RO  | -                                               | 0       |
| 11    | ERC_EN   | R/W | Egress rate control enable ((Absolute Bit Rate) | 0       |

Table 246: Port Egress Rate Control Configuration Registers (Page 41h: Address 80h-91h) (Cont.)

| BIt  | Name     | R/W | Description                                                                              | Default |
|------|----------|-----|------------------------------------------------------------------------------------------|---------|
| 10:8 | BKT_SZE  | R/W | Bucket size                                                                              | 0       |
|      |          |     | This bit determines the maximum size of bucket 0. This is specified on a per port basis. |         |
|      |          |     | 000 = 4  KB                                                                              |         |
|      |          |     | 001 = 8 KB                                                                               |         |
|      |          |     | 010 = 16 KB                                                                              |         |
|      |          |     | 011 = 32 KB                                                                              |         |
|      |          |     | 100 = 64 KB                                                                              |         |
|      |          |     | 101 = 500 KB                                                                             |         |
|      |          |     | 110 = 500 KB                                                                             |         |
|      |          |     | 111 = 500 KB                                                                             |         |
|      |          |     | See "Rate Control" on page 51 for more details.                                          |         |
| 7:0  | RATE_CNT | R/W | Rate count for bucket                                                                    | 0       |

# IMP Port (IMP/Port 5) Egress Rate Control Configuration Register (Page 41h: Address C0h–C1h)

Table 247: IMP Port (IMP/Port 5) Egress Rate Control Configuration Register Address Summary

| Address | Description                                                                                                                      |
|---------|----------------------------------------------------------------------------------------------------------------------------------|
| C0h     | IMP Port                                                                                                                         |
| C1h     | Port 5 (Enable Dual-IMP ports, En_IMP_PORT=11 in "Global Management Configuration Register (Page 02h: Address 00h)" on page 197. |

Table 248: IMP Port (IMP/Port 5) Egress Rate Control Configuration Registers (Page 41h: Address C0h-C1h)

| BIt | Name                                                                                                     | R/W | Description                                                                                                                                                                                                                                                       | Default |
|-----|----------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:6 | RESERVED                                                                                                 | RO  | Reserved                                                                                                                                                                                                                                                          | 0       |
| 5:0 | packet per second (pps). See Table 249: "Using Rate Configure Different Egress Rates for IMP in pps," on |     | Rate_Index is used to configure different egress rates for IMP in packet per second (pps). See Table 249: "Using Rate_Index to Configure Different Egress Rates for IMP in pps," on page 319.  When set to 0, the egress rate is limited to a maximum of 384 pps. | 6'd63   |
|     |                                                                                                          |     | When set to 63, the egress rate control function is disabled and all packets are transmitted at wire speed.                                                                                                                                                       |         |
|     | rate is limited to the corresponding speed whether the swit                                              |     | <b>Note:</b> If the Rate_Index is configured as a certain value, the egress rate is limited to the corresponding speed whether the switch is running at 10 Mbps, 100 Mbps, or 1 Gbps.                                                                             |         |
|     |                                                                                                          |     | <b>Note:</b> The Rate_Index should be a reasonable value under the corresponding network speed configuration. It does not make sense to set a value of 63 with the network configuration at 10 Mbps. In that case, the egress rate is limited up to 10 Mbps.      |         |

Table 249: Using Rate\_Index to Configure Different Egress Rates for IMP in pps

| Rate_Index | pps  | Rate_Index | pps   | Rate_Index | pps    | Rate_Index | pps     |
|------------|------|------------|-------|------------|--------|------------|---------|
| 0          | 384  | 16         | 5376  | 32         | 25354  | 48         | 357143  |
| 1          | 512  | 17         | 5887  | 33         | 27382  | 49         | 423729  |
| 2          | 639  | 18         | 6400  | 34         | 29446  | 50         | 500000  |
| 3          | 768  | 19         | 6911  | 35         | 31486  | 51         | 568182  |
| 4          | 1024 | 20         | 7936  | 36         | 35561  | 52         | 641026  |
| 5          | 1280 | 21         | 8960  | 37         | 39682  | 53         | 714286  |
| 6          | 1536 | 22         | 9984  | 38         | 42589  | 54         | 781250  |
| 7          | 1791 | 23         | 11008 | 39         | 56818  | 55         | 862069  |
| 8          | 2048 | 24         | 12030 | 40         | 71023  | 56         | 925926  |
| 9          | 2303 | 25         | 13054 | 41         | 85324  | 57         | 1000000 |
| 10         | 2559 | 26         | 14076 | 42         | 99602  | 58         | 1086957 |
| 11         | 2815 | 27         | 15105 | 43         | 113636 | 59         | 1136364 |
| 12         | 3328 | 28         | 17146 | 44         | 127551 | 60         | 1190476 |
| 13         | 3840 | 29         | 19201 | 45         | 142045 | 61         | 1250000 |
| 14         | 4352 | 30         | 21240 | 46         | 213675 | 62         | 1315789 |
| 15         | 4863 | 31         | 23299 | 47         | 284091 | 63         | 1388889 |

## Page 42h: EAP Register

Table 250: Broadcast Storm Suppression Register (Page 42h)

| Address | Bits | Description                                                                  |  |
|---------|------|------------------------------------------------------------------------------|--|
| 00h     | 8    | "EAP Global Control Register (Page 42h: Address 00h)"                        |  |
| 01h     | 8    | "EAP Multiport Address Control Register (Page 42h: Address 01h)" on page 320 |  |
| 02h-09h | 64   | "EAP Destination IP Register 0 (Page 42h: Address 02h)" on page 322          |  |
| 0Ah-12h | 64   | "EAP Destination IP Register 1 (Page 42h: Address 0Ah)" on page 322          |  |
| 20h–4Fh | 64   | "Port EAP Configuration Register (Page 42h: Address 20h)" on page 322        |  |
| 50h-57h | 64   | Reserved                                                                     |  |
| 58h-5Fh | 64   | Reserved                                                                     |  |
| 60h–EFh | _    | Reserved                                                                     |  |
| F0h–F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7         |  |
| F8h-FDh | _    | Reserved                                                                     |  |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                      |  |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                            |  |

### **EAP Global Control Register (Page 42h: Address 00h)**

Table 251: EAP Global Control Registers (Page 42h: Address 00h)

| BIt | Name     | R/W | Description                                                                                     | Default |
|-----|----------|-----|-------------------------------------------------------------------------------------------------|---------|
| 7   | Reserved | R/W | -                                                                                               | 0       |
| 6   | EN_RARP  | R/W | When EAP_BLK_MODE is set:                                                                       | 0       |
|     |          |     | 1: Allow RARP to pass.                                                                          |         |
|     |          |     | 0: Drop RARP                                                                                    |         |
| 5   | EN_BPDU  | R/W | When EAP_BLK_MODE is set:                                                                       | _       |
|     |          |     | 1: BPDU Addresses are allowed to pass.                                                          |         |
|     |          |     | 0: Drop                                                                                         |         |
| 4   | EN_RMC   | R/W | When EAP_BLK_MODE is set:                                                                       | _       |
|     |          |     | 1: Allows DA = 01-80-C2-00-00-02, 04~0F to pass.                                                |         |
|     |          |     | 0: Drop DA = 01-80-C2-00-00-02, 04~0F to pass.                                                  |         |
| 3   | EN_DHCP  | R/W | When EAP_BLK_MODE is set:                                                                       | _       |
|     |          |     | 1: Allows DHCP to pass                                                                          |         |
|     |          |     | 0: Drop DHCP                                                                                    |         |
| 2   | EN_ARP   | R/W | When EAP_BLK_MODE is set:                                                                       | _       |
|     |          |     | 1: Allows ARP to pass                                                                           |         |
|     |          |     | 0: Drop ARP                                                                                     |         |
| 1   | EN_2DIP  | R/W | When EAP_BLK_MODE bit is set:                                                                   | 0       |
|     |          |     | 1: Two subnet IP addresses defined in EAP destination IP registers 0 and 1 are allowed to pass. |         |
|     |          |     | 0: Drop                                                                                         |         |
| 0   | Reserved | R/W | -                                                                                               | 0       |

#### **EAP Multiport Address Control Register (Page 42h: Address 01h)**

Table 252: EAP Multiport Address Control Register (Page 42h: Address 01h)

| BIt | Name      | R/W | Description                                                                                                                              | Default |
|-----|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:6 | Reserved  | R/W | -                                                                                                                                        | -       |
| 5   | EN_MPORT5 | R/W | 1: Allow Multiport ETYPE Address 5 define at "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 to pass. 0: Drop | -       |
| 4   | EN_MPORT4 | R/W | 1: Allow Multiport ETYPE Address 4 define at "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 to pass. 0: Drop | -       |

Table 252: EAP Multiport Address Control Register (Page 42h: Address 01h) (Cont.)

| BIt | Name      | R/W | Description                                                                                                                               | Default |
|-----|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 3   | EN_MPORT3 | R/W | 1: Allow Multiport ETYPE Address 3 define at "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 to pass. 0: Drop  | -       |
| 2   | EN_MPORT2 | R/W | 1: Allow Multiport ETYPE Address 2 define at "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 to pass. 0: Drop  | -       |
| 1   | EN_MPORT1 | R/W | 1: Allow Multiport ETYPE Address 1 define at "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 to pass. 0: Drop  | -       |
| 0   | EN_MPORT0 | R/W | 1: Allow Multiport ETYPE Address 0 define at "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 to pass.  0: Drop | -       |

#### **EAP Destination IP Register 0 (Page 42h: Address 02h)**

Table 253: EAP Destination IP Registers 0 (Page 42h: Address 02h-09h)

| BIt   | Name      | R/W | Description                          | Default |
|-------|-----------|-----|--------------------------------------|---------|
| 63:32 | DIP_SUB 0 | R/W | EAP destination IP subnet register 0 | 0       |
| 31: 0 | DIP_MSK 0 | R/W | EAP destination IP mask register 0   | 0       |

#### **EAP Destination IP Register 1 (Page 42h: Address 0Ah)**

Table 254: EAP Destination IP Registers 1 (Page 42h: Address 0Ah-12h)

| BIt   | Name      | R/W | Description                          | Default |
|-------|-----------|-----|--------------------------------------|---------|
| 63:32 | DIP_SUB 1 | R/W | EAP destination IP subnet register 1 | 0       |
| 31:0  | DIP_MSK 1 | R/W | EAP destination IP mask register 1   | 0       |

#### Port EAP Configuration Register (Page 42h: Address 20h)

Table 255: Port EAP Configuration Register Address Summary

| Address | Description |
|---------|-------------|
| 20h–27h | Port 0      |
| 28h-2Fh | Port 1      |
| 30h-37h | Port 2      |
| 38h-3Fh | Port 3      |
| 40h–47h | Port 4      |
| 48h–4Fh | Port 5      |

Table 256: Port EAP Configuration Registers (Page 42h: Address 20h-47h)

| BIt   | Name     | R/W | Description                                                                                                                                                                                                 | Default |
|-------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 63:55 | Reserved | RO  | -                                                                                                                                                                                                           | 0       |
| 52:51 | EAP_MODE | R/W | 00 = Basic mode, do not check SA. 01 = Reserved 10 = Extend mode, check SA and port number, drop if SA is unknown. 11 = Simplified mode, check SA and port number trap to management port if SA is unknown. | 0       |

Table 256: Port EAP Configuration Registers (Page 42h: Address 20h-47h) (Cont.)

| BIt   | Name        | R/W | Description                                                                                                                                                                                 | Default               |
|-------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 50:49 | EAP_BLK_MOD | R/W | 00: Do not check EAP_BLK_MODE.                                                                                                                                                              | 0                     |
|       | E           |     | 01: To check EAP_BLK MODE on ingress port, only the frame defined in EAP_GCFG will be forwarded. Otherwise, the frame will be dropped.                                                      | e                     |
|       |             |     | 10: reserved                                                                                                                                                                                |                       |
|       |             |     | 11: To check EAP_BLK MODE on both ingress and egress port, only the frame defined in EAP_GCFG will be forwarded. The forwarding process will verify that each egress port is at block mode. |                       |
| 48    | EAP_EN_DA   | R/W | Enable EAP frame with DA                                                                                                                                                                    | 0                     |
| 47:0  | EAP_DA      | R/W | EAP frame DA register                                                                                                                                                                       | 00-00-00-<br>00-00-00 |

# Page 43h: MSPT Register

Table 257: Broadcast Storm Suppression Register (Page 43h)

| Address | Bits | Description                                                                             |  |
|---------|------|-----------------------------------------------------------------------------------------|--|
| 00h     | 8    | MSPT control register                                                                   |  |
| 01h     | -    | Reserved                                                                                |  |
| 02h-05h | 32   | "MSPT Aging Control Register (Page 43h: Address 02h)" on page 324                       |  |
| 06h-0Fh | _    | Reserved                                                                                |  |
| 10h-2Fh | 32   | "MSPT Table Register (Page 43h: Address 10h)" on page 324                               |  |
| 30h-4Ah | _    | Reserved                                                                                |  |
| 50h-51h | 16   | "SPT Multiport Address Bypass Control Register (Page 43h: Address 50h–51h)" on page 325 |  |
| 52h-EFh | -    | Reserved                                                                                |  |
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7                    |  |
| F8h-FDh | _    | Reserved                                                                                |  |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                                 |  |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                                       |  |

#### **MSPT Control Register (Page 43h: Address 00h)**

Table 258: MSPT Control Registers (Page 43h: Address 00h-01h)

| BIt | Name      | R/W | Description             | Default |
|-----|-----------|-----|-------------------------|---------|
| 7:1 | Reserved  | R/W | -                       | 0       |
| 0   | EN_802.1S | R/W | 0: Disable<br>1: Enable | 0       |

#### MSPT Aging Control Register (Page 43h: Address 02h)

Table 259: MSPT Aging Control Registers (Page 43h: Address 02h–05h)

| BIt  | Name         | R/W | Description                    | Default |
|------|--------------|-----|--------------------------------|---------|
| 31:8 | Reserved     | R/W | -                              | 0       |
| 7: 0 | MSPT_AGE_MAP | R/W | Per spanning tree aging enable | 0       |

### MSPT Table Register (Page 43h: Address 10h)

Table 260: MSPT Table Register Address Summary

| Description |
|-------------|
| MSPT 0      |
| MSPT 1      |
| MSPT 2      |
| MSPT 3      |
| MSPT 4      |
| MSPT 5      |
| MSPT 6      |
| MSPT 7      |
|             |

Table 261: MSPT Table Registers (Page 43h: Address 10h-2Fh)

| BIt   | Name     | R/W | Description                    | Default |
|-------|----------|-----|--------------------------------|---------|
| 31:27 | Reserved | RO  | -                              | 0       |
| 26:24 | Reserved | R/W | -                              | 0       |
| 23:21 | Reserved | R/W | -                              | 0       |
| 20:18 | Reserved | R/W | -                              | 0       |
| 17:15 | SPT_STA5 | R/W | Spanning tree state for port 5 | 0       |

BCM53115M Data Sheet Page 43h: MSPT Register

Table 261: MSPT Table Registers (Page 43h: Address 10h-2Fh) (Cont.)

| BIt   | Name     | R/W | Description                    | Default |
|-------|----------|-----|--------------------------------|---------|
| 14:12 | SPT_STA4 | R/W | Spanning tree state for port 4 | 0       |
|       |          |     | 000 = No spanning tree         |         |
|       |          |     | 001 = Disabled                 |         |
|       |          |     | 010 = Blocking                 |         |
|       |          |     | 011 = Listening                |         |
|       |          |     | 100 = Learning                 |         |
|       |          |     | 101 = Forwarding               |         |
| 11:9  | SPT_STA3 | R/W | Spanning tree state for Port 3 | 0       |
| 8:6   | SPT_STA2 | R/W | Spanning tree state for Port 2 | 0       |
| 5:3   | SPT_STA1 | R/W | Spanning tree state for Port 1 | 0       |
| 2:0   | SPT_STA0 | R/W | Spanning tree state for Port 0 | 0       |
|       |          |     |                                |         |

# SPT Multiport Address Bypass Control Register (Page 43h: Address 50h–51h)

Table 262: SPT Multiport Address Bypass Control Register (Page 43h: Address 50h-51h)

| BIt  | Name                 | R/W | Description                                                                                                                    | Default |
|------|----------------------|-----|--------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:6 | Reserved             | RO  | -                                                                                                                              | _       |
| 5    | EN_MPORT5_BYPASS_SPT | R/W | 1: The MPORT_ADD_5 of "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 is not checked by SPT status. | _       |
|      |                      |     | 0: The MPORT_ADD_5 is checked by SPT status.                                                                                   |         |
| 4    | EN_MPORT4_BYPASS_SPT | R/W | 1: The MPORT_ADD_4 of "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 is not checked by SPT status. | _       |
|      |                      |     | 0: The MPORT_ADD_4 will be checked by SPT status.                                                                              |         |
| 3    | EN_MPORT3_BYPASS_SPT | R/W | 1: The MPORT_ADD_3 of "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 is not checked by SPT status. | _       |
|      |                      |     | 0: The MPORT_ADD_3 is checked by SPT status.                                                                                   |         |
| 2    | EN_MPORT2_BYPASS_SPT | R/W | 1: The MPORT_ADD_2 of "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 is not checked by SPT status. | -       |
|      |                      |     | 0: The MPORT_ADD_2 is checked by SPT status.                                                                                   |         |
| 1    | EN_MPORT1_BYPASS_SPT | R/W | 1: The MPORT_ADD_1 of "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 is not checked by SPT status. | _       |
|      |                      |     | 0: The MPORT_ADD_1 is checked by SPT status.                                                                                   |         |

Table 262: SPT Multiport Address Bypass Control Register (Page 43h: Address 50h-51h) (Cont.)

| BIt | Name                 | R/W | Description                                                                                                                                                                  | Default |
|-----|----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 0   | EN_MPORTO_BYPASS_SPT | R/W | 1: The MPORT_ADD_0 of "Multiport Address N (N=0-5) Register (Page 04h: Address 10h)" on page 208 is not checked by SPT status.  0: The MPORT_ADD_0 is checked by SPT status. | 0       |

## Page 70h: MIB Snapshot Control Register

Table 263: MIB Snapshot Control Register

| Address | Bits | Description                                                         |
|---------|------|---------------------------------------------------------------------|
| 00h     | 8    | "MIB Snapshot Control Register (Page 70h: Address 00h)"             |
| 01h–EFh | _    | Reserved                                                            |
| F0h–F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355 bytes 0-7 |
| F8h–FDh | _    | Reserved                                                            |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355             |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                   |

#### MIB Snapshot Control Register (Page 70h: Address 00h)

Table 264: MIB Snapshot Control Register (Page 70h: Address 00h)

| Bit | Name                | R/W       | Description                                                                                                                  | Default |
|-----|---------------------|-----------|------------------------------------------------------------------------------------------------------------------------------|---------|
| 7   | SNAPSHOT_START/DONE | R/W<br>SC | Write 1'b1 to initiate MIB snapshot access, clear to 1'b0 when MIB snapshot access is done                                   | 0       |
| 6   | SNAPSHOT_MIRROR     | R/W       | 1'b1: enable read address to port MIB,<br>but data from MIB snapshot memory.<br>1'b0: enable to read from port MIB<br>memory | 0       |
| 5:4 | Reserved            | R/W       | -                                                                                                                            | _       |
| 3:0 | SNAPSHOT_PORT       | R/W       | Port Number for MIB snapshot function                                                                                        | 0       |

## Page 71h: Port Snapshot MIB Control Register

Table 265: Port Snapshot MIB Control Register

| Address | Bits | Description                                                                                                         |
|---------|------|---------------------------------------------------------------------------------------------------------------------|
| 71h     | _    | The Port Snapshot MIB Registers are same as registers in "MII Control Register (Page 15h: Address 00h)" on page 260 |

## Page 72h: Loop Detection Register

Table 266: Loop Detection Control Register (Page 72h)

| Address  | Bits | Description                                                                  |
|----------|------|------------------------------------------------------------------------------|
| 00h–01h  | 16   | "Loop Detection Control Register (Page 72h: Address 00h)" on page 327        |
| 02h      | 8    | "Discovery Frame Timer Control Register (Page 72h: Address 02h)" on page 328 |
| 03h-04h  | 16   | "LED Warning Port Map Register (Page 72h: Address 03h)" on page 328          |
| 05h-0Ah  | 48   | Module ID 0                                                                  |
| 0Bh-10h  | 48   | Module ID 1                                                                  |
| 11h- 16h | 48   | Loop detect frame SA                                                         |
| 17h-EFh  | _    | Reserved                                                                     |
| F0h–F7h  | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7         |
| F8h-FDh  | _    | Reserved                                                                     |
| FEh      | 8    | "SPI Status Register (Global, Address FEh)" on page 355                      |
| FFh      | 8    | "Page Register (Global, Address FFh)" on page 356                            |

#### **Loop Detection Control Register (Page 72h: Address 00h)**

Table 267: Loop Detection Control Registers (Page 72h: Address 00h-01h)

| BIt   | Name              | R/W | Description                                                             | Default         |
|-------|-------------------|-----|-------------------------------------------------------------------------|-----------------|
| 15:13 | Reserved          | R/W | -                                                                       | 0               |
| 12    | EN_LOOP_DETECT    | R/W | Enable loop detection feature.                                          | Strap           |
|       |                   |     | 0 = Disable                                                             |                 |
|       |                   |     | 1 = Enable                                                              |                 |
| 11    | LOOP_IMP_SEL      | R/W | Enable IMP loop detection feature.                                      | Strap           |
|       |                   |     | 0 = Disable                                                             |                 |
|       |                   |     | 1 = Enable                                                              |                 |
| 10:3  | LED_RST_TIMR_CTRL | R/W | Number of missed discovery time before LED warning portmap to be reset. | 8'b0000<br>0100 |

Table 267: Loop Detection Control Registers (Page 72h: Address 00h-01h) (Cont.)

| BIt | Name                          | R/W | Description                                                                                                                                       | Default |
|-----|-------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2   | OV_PAUSE_ON                   | R/W | <ul><li>1 = Transmit frame in highest queue even the port is in pause on state.</li><li>0 = Transmit frame follow the pause state rule.</li></ul> | 1'b1    |
| 1:0 | DISCOVERY_FRAME_Q<br>UEUE_SEL | R/W | Specifies which queue to be put for the received discovery frame.                                                                                 | 2'b01   |

#### **Discovery Frame Timer Control Register (Page 72h: Address 02h)**

Table 268: Discovery Frame Timer Control Registers (Page 72h: Address 02h)

| BIt | Name                 | R/W | Description                                                                               | Default |
|-----|----------------------|-----|-------------------------------------------------------------------------------------------|---------|
| 7:4 | Reserved             | R/W | _                                                                                         | 0       |
| 3:0 | Discover_Frame_Timer | R/W | From 1 second (default) to 15 seconds. Scale = 1s.<br>0000 = 1s<br>0001 = 2s<br>0002 = 3s | 0       |
|     |                      |     | 1110 = 15s                                                                                |         |

#### LED Warning Port Map Register (Page 72h: Address 03h)

Table 269: LED Warning Port Map Registers (Page 72h: Address 03h-04h)

| BIt  | Name                    | R/W | Description                                                                                                                               | Default |
|------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:9 | Reserved                | R/O | -                                                                                                                                         | 0       |
| 8:0  | LED_WARNING_PORT<br>MAP | R/O | Bit 8: IMP port Bits [5:0] correspond to ports [5:0], respectively. Each bit shows the status of Loop Detected on the corresponding port. | 0       |

#### Module ID 0 Register (Page 72h: Address 05h)

Table 270: Module ID 0 Registers (Page 72h: Address 05h-0Ah)

| BIt  | Name         | R/W | Description | Default |
|------|--------------|-----|-------------|---------|
| 47:0 | Module_ID_SA | RO  | -           | 0       |

#### Module ID 1 Register (Page 72h: Address 0Bh)

Table 271: Module ID 1 Registers (Page 72h: Address 0Bh-10h)

| BIt   | Name                | R/W | Description                                                                               | Default |
|-------|---------------------|-----|-------------------------------------------------------------------------------------------|---------|
| 47    | Module_ID_AVAILABLE | RO  | Module ID is available when the first packet is received.  0 = Unavailable  1 = Available | . 0     |
| 46:40 | Reserved            | RO  | -                                                                                         | 0       |
| 39:32 | MODULE_ID_PORT_NO   | RO  | This is an 8-bit port number for module ID.                                               | 0       |
| 31:0  | MODULE_ID_CRC       | RO  | This is an 32-bit CRC for module ID.                                                      | 0       |

#### **Loop Detect Source Address Register (Page 72h: Address 11h)**

Table 272: Loop Detect Source Address Registers (Page 72h: Address 11h–16h)

| BIt  | Name  | R/W | Description             | Default           |
|------|-------|-----|-------------------------|-------------------|
| 47:0 | LD_SA | R/W | Loop detection frame SA | 01-80-C2-00-00-01 |

### Page 85h: WAN Interface (Port 5) External PHY MII Registers

Table 273: WAN Interface (Port 5) External PHY MII Registers

| Address | Bits | Description                                                                                                                                                |
|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 85h     | -    | MII address from 00h to 0Ah are IEEE standard registers and the descriptions for the registers are "Page 10h–14h: Internal GPHY MII Registers" on page 219 |

## Page 88h: IMP Port External PHY MII Registers Page Summary

Table 274: IMP Port External PHY MII Registers Page Summary

| Address | Bits | Description                                                                                                                                                |
|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 88h     | _    | MII address from 00h to 0Ah are IEEE standard registers and the descriptions for the registers are "Page 10h–14h: Internal GPHY MII Registers" on page 219 |

## Page 90h: BroadSync HD Register

Table 275: BroadSync HD Register

| Address | Bits | Description                                                                                  |  |
|---------|------|----------------------------------------------------------------------------------------------|--|
| 00h-01h | 16   | "BroadSync HD Enable Control Register (Page 90h: Address 00h–01h)" on page 331               |  |
| 02h     | 8    | "BroadSync HD Time-Stamp Report Control Register (Page 90h: Address 02h)" o<br>page 331      |  |
| 03h     | _    | Reserved                                                                                     |  |
| 04h-05h | 8    | "BroadSync HD Max Packet Size Register (Page 90h: Address 04h)" on page 331                  |  |
| 06h-09h | _    | Reserved                                                                                     |  |
| 10h-13h | 32   | "BroadSync HD Time Base Register (Page 90h: Address 10h–13h)" on page 331                    |  |
| 14h-17h | 32   | "BroadSync HD Time Base Adjustment Register (Page 90h: Address 14h–17)" on page 332          |  |
| 18h-1Bh | 32   | "BroadSync HD Slot Number and Tick Counter Register (Page 90h: Address 18h–18h)" on page 332 |  |
| 1Ch-1Fh | 32   | "BroadSync HD Slot Adjustment Register (Page 90h: Address 1Ch-1Fh)" on page 333              |  |
| 20h-2Fh | _    | Reserved                                                                                     |  |
| 30h-3Bh | 16   | "BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h)" on page 333        |  |
| 3Ch-5Fh | _    | Reserved                                                                                     |  |
| 60h-6Bh | 16   | "BroadSync HD Class 4 Bandwidth Control Register (Page 90h: Address 60h)" on page 334        |  |
| 6Ch-8Fh | _    | Reserved                                                                                     |  |
| 90h-A7h | 32   | "BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h)" on page 335                |  |
| AFh     | 8    | "BroadSync HD Egress Time-Stamp Status Register (Page 90h: Address AFh)" on page 335         |  |
| A5h–AFh | _    | Reserved                                                                                     |  |
| B0h-B1h | 16   | "BroadSync HD Link Status Register (Page 90h: Address B0h–B1h)" on page 336                  |  |
| B2h-EFh | _    | Reserved                                                                                     |  |
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355 bytes 0-7                          |  |
| F8h-FDh | _    | Reserved                                                                                     |  |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                                      |  |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                                            |  |

#### BroadSync HD Enable Control Register (Page 90h: Address 00h-01h)

Table 276: BroadSync HD Enable Control Register (Page 90h: Address 00h-01h)

| BIt  | Name      | R/W | Description                                                 | Default |
|------|-----------|-----|-------------------------------------------------------------|---------|
| 15:6 | Reserved  | RO  | Reserved                                                    | 0       |
| 5:0  | AV Enable | R/W | BroadSync HD enable<br>Bits [5:0] correspond to ports [5:0] | 0       |

## BroadSync HD Time-Stamp Report Control Register (Page 90h: Address 02h)

Table 277: BroadSync HD Time-Stamp Report Control Register (Page 90h: Address 02h)

| BIt | Name         | R/W | Description                                                                                                                         | Default |
|-----|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:1 | Reserved     | RO  | Reserved                                                                                                                            | 0       |
| 0   | TSRPT_PKT_EN | R/W | This field is to allow the Time-Stamp Reporting Packet to IMP port when the time synchronization packet transmitted on egress port. | 0       |

#### **BroadSync HD Max Packet Size Register (Page 90h: Address 04h)**

Table 278: BroadSync HD Max Packet Size Register (Page 90h: Address 04h)

| BIt   | Name               | R/W | Description                                                                                                                                           | Default  |
|-------|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 15:12 | Reserved           | RO  | Reserved                                                                                                                                              | 0        |
| 11:0  | MAX_AV_PACKET_SIZE | R/W | This field is to define the max packet size of BroadSync HD. The ingress port uses it to qualify if the packet is allowed to pass through an AV link. | 12'd1518 |
|       |                    |     | The egress prot uses it to perform shaping gate.                                                                                                      |          |

#### BroadSync HD Time Base Register (Page 90h: Address 10h–13h)

Table 279: BroadSync HD Time Base Register (Page 90h: Address 10h–13h)

| BIt  | Name      | R/W | Description                                                                                                                                                         | Default |
|------|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:0 | TIME BASE | RO  | Time Base                                                                                                                                                           | 0       |
|      |           |     | This is a 32-bit free running clock (running at 25 MHz) for BroadSync HD time base. Ingress port and Egress port use it for Time Synchronization Packet Time-Stamp. |         |

# BroadSync HD Time Base Adjustment Register (Page 90h: Address 14h–17)

Table 280: BroadSync HD Time Base Adjustment Register (Page 90h: Address 14h–17h)

| BIt   | Name               | R/W | Description                                                                                                                   | Default  |
|-------|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------------|----------|
| 31:12 | Reserved           | RO  | Reserved                                                                                                                      | 0        |
| 11:8  | TIME ADJUST PERIOD | R/W | Time Adjust Period                                                                                                            | 41. 4'h0 |
|       |                    |     | This field defines the tick numbers to apply the adjusted Time Increment (when Time Increment does not equal to 40).          |          |
|       |                    |     | For example, to increment the Time Base for 10 ticks with 41 ns per tick, Time Adjust Period is 10, and Time Increment is 41. |          |
| 7:6   | Reserved           | RO  | Reserved                                                                                                                      | 0        |
| 5:0   | TIME INCREMENT     | R/W | Time Increment                                                                                                                | 6'd40    |
|       |                    |     | This field defines the value to add into Time Base in each 25 MHz tick.                                                       |          |
|       |                    |     | Default is 40.                                                                                                                |          |

## BroadSync HD Slot Number and Tick Counter Register (Page 90h: Address 18h–1Bh)

Table 281: BroadSync HD Slot Number and Tick Counter Register (Page 90h: Address 18h-1Bh)

| BIt   | Name         | R/W | Description                                                                                                                                                                                                                                                    | Default |
|-------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:28 | Reserved     | RO  | Reserved                                                                                                                                                                                                                                                       | 0       |
| 27:16 | TICK COUNTER | R/W | Tick Counter  This is the tick counter which defines when will Slot Number increment. It runs from 1 to 3125 (or 3124, or 3126, depends on "BroadSync HD Slot Number and Tick Counter Register (Page 90h: Address 18h–1Bh)" on page 332 setting) under 25 MHz. | 12'h0   |
| 15:5  | Reserved     | RO  | Reserved                                                                                                                                                                                                                                                       | 0       |
| 4:0   | SLOT NUMBER  | R/W | This field specifies the Slot Number for BroadSync HD.                                                                                                                                                                                                         | 8'h0    |

#### BroadSync HD Slot Adjustment Register (Page 90h: Address 1Ch-1Fh)

Table 282: BroadSync HD Slot Adjustment Register (Page 90h: Address 1Ch-1Fh)

| BIt   | Name               | R/W | Description                                                                    | Default |
|-------|--------------------|-----|--------------------------------------------------------------------------------|---------|
| 31:18 | Reserved           | RO  | Reserved                                                                       | 0       |
| 17:16 | MACRO SLOT PERIOD  | R/W | Macro Slot Period                                                              | 2'h0    |
|       |                    |     | This field defines the slot time of a macro slot for Class 4 traffic.          |         |
|       |                    |     | 00 = 1 ms                                                                      |         |
|       |                    |     | 01 = 2 ms                                                                      |         |
|       |                    |     | 10 = 4 ms                                                                      |         |
|       |                    |     | 11 = Reserved                                                                  |         |
|       |                    |     | Class 5 traffic slot time is always 125s period.                               |         |
| 15:12 | Reserved           | RO  | Reserved                                                                       | 0       |
| 11:8  | SLOT ADJUST PERIOD | R/W | Slot Adjust Period                                                             | 8'h0    |
|       |                    |     | This field defines the number of slots to apply the alterable slot adjustment. |         |
| 7:2   | Reserved           | RO  | Reserved                                                                       | 0       |
| 1:0   | SLOT ADJUSTMENT    | R/W | Slot Adjustment                                                                | 2'h0    |
|       |                    |     | This field defines when the slot number counter increment by 1. Default is 40. |         |
|       |                    |     | 00 = Slot Number increased by 1 when tick counter rolls over 3125.             |         |
|       |                    |     | 01 = 3126                                                                      |         |
|       |                    |     | 10 = 3124                                                                      |         |
|       |                    |     | 11 = Reserved                                                                  |         |

## **BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h)**

Table 283: BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h)

| Address | Description |
|---------|-------------|
| 30h-31h | Port 0      |
| 32h-33h | Port 1      |
| 34h-35h | Port 2      |
| 36h-37h | Port 3      |
| 38h-39h | Port 4      |
| 3Ah-3Bh | Port 5      |

Table 284: BroadSync HD Class 5 Bandwidth Control Register (Page 90h: Address 30h–31h, 32h–33h, 34h–35h, 36h–37h, 38h–39h)

| BIt  | Name         | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                 | Default |
|------|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15   | C5_WINDOW    | R/W | The purpose is to control the credit carry-over under different link speed. For a 100M link, the 125-µs slot is too small such that BroadSync HD packet could easily "slip slot", so the credit carry over should be allowed. For a 1G link, 125-µs slot is reasonably big such that the BW reservation could be done in a conservative way to prevent "slot slipping", so credit carry-over is not needed. | -       |
| 14   | Reserved     | R/W | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    | 0       |
| 13:0 | C5_BANDWIDTH | R/W | This field defines the byte count allowed for Class 5 traffic transmission within a slot time.                                                                                                                                                                                                                                                                                                              | 14'h0   |

## **BroadSync HD Class 4 Bandwidth Control Register (Page 90h: Address 60h)**

Table 285: BroadSync HD Class 4 Bandwidth Control Register (Page 90h: Address 60h)

| Address | Description |
|---------|-------------|
|         | <u> </u>    |
| 60h-61h | Port 0      |
| 62h–63h | Port 1      |
| 64h-65h | Port 2      |
| 66h-67h | Port 3      |
| 68h-69h | Port 4      |
| 6Ah-6Bh | Port 5      |

Table 286: BroadSync HD Class 4 Bandwidth Control Register (Page 90h: Address 60h–61h, 62h–63h, 64h–65h, 66h–67h, 68h–69h)

| BIt   | Name         | R/W | Description                                                                                    | Default |
|-------|--------------|-----|------------------------------------------------------------------------------------------------|---------|
| 15:14 | Reserved     | R/W | Reserved                                                                                       | 0       |
| 13:0  | C4_BANDWIDTH | R/W | This field defines the byte count allowed for Class 4 traffic transmission within a slot time. | 14'h0   |

#### BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h)

Table 287: BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h)

| Address | Description |  |
|---------|-------------|--|
| 90h–93h | Port 0      |  |
| 94h–97h | Port 1      |  |
| 98h–9Bh | Port 2      |  |
| 9Ch-9Fh | Port 3      |  |
| A0h–A3h | Port 4      |  |
| A4h-A7h | Port 5      |  |

Table 288: BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h–93h, 94h–97h, 98h–9Bh, 9Ch–9Fh, A0h–A3h, A4h–A7h)

| BIt  | Name      | R/W | Description                                                                                                                                       | Default |
|------|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:0 | EGRESS_TS | R   | Egress Time Synchronous Packet Time-Stamp                                                                                                         | 32'h0   |
|      |           |     | This field reports the time-stamp of egress time synchronous packet.                                                                              |         |
|      |           |     | It uses 32-bit time base as time-stamping. The time between the departure of first byte of MAC DA and the time-stamping point should be constant. |         |

## **BroadSync HD Egress Time-Stamp Status Register (Page 90h: Address AFh)**

Table 289: BroadSync HD Egress Time-Stamp Status Register (Page 90h: Address AFh)

| BIt | Name         | R/W | Description                                                                                                                                            | Default |
|-----|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:6 | Reserved     | RO  | Reserved                                                                                                                                               | 0       |
| 5:0 | VALID STATUS | RO  | Valid Status                                                                                                                                           | 6'h0    |
|     |              |     | 5 bits field indicating the valid status for each "BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h)" on page 335.                       |         |
|     |              |     | When "BroadSync HD Egress Time-Stamp Register (Page 90h: Address 90h)" on page 335 is read out by SPI, the valid status will be cleared, respectively. | 2       |

#### BroadSync HD Link Status Register (Page 90h: Address B0h-B1h)

Table 290: BroadSync HD Link Status Register (Page 90h: Address B0h-B1h)

| Name                   | R/W                             | Description                                                                                                                                                 | Default                                                                                                                                                                                                        |
|------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved               | R/W                             | Reserved                                                                                                                                                    | 0                                                                                                                                                                                                              |
| Port BroadSync HD Link | R/W                             | BroadSync HD Link Status                                                                                                                                    | 5'h0                                                                                                                                                                                                           |
| Status                 |                                 | When software write the port BroadSync HD link status and select bit 14 in LED Function Control Register. The BroadSync HD link status is shown on the LED. |                                                                                                                                                                                                                |
|                        | Reserved Port BroadSync HD Link | Reserved R/W Port BroadSync HD Link R/W                                                                                                                     | Reserved  Port BroadSync HD Link Status  R/W  BroadSync HD Link Status  When software write the port BroadSync HD link status and select bit 14 in LED Function Control Register. The BroadSync HD link status |

## Page 91h: Traffic Remarking Register

Table 291: Traffic Remarking Register

| Address | Bits | Description                                                                                     |
|---------|------|-------------------------------------------------------------------------------------------------|
| 00h-03h | 32   | "Traffic Remarking Control Register (Page 91h: Address 00h)"                                    |
| 04h–0Fh | _    | Reserved                                                                                        |
| 10h-57h | 32   | "Egress Non-BroadSync HD Packet TC to PCP Mapping Register (Page 91h: Address 10h)" on page 337 |
| 58h-EFh | -    | Reserved                                                                                        |
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, bytes 0–7                            |
| F8h-FDh | -    | Reserved                                                                                        |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                                         |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                                               |

#### **Traffic Remarking Control Register (Page 91h: Address 00h)**

Table 292: Traffic Remarking Control Register (Page 91h: Address 00h)

| BIt   | Name             | R/W | Description                                         | Default |
|-------|------------------|-----|-----------------------------------------------------|---------|
| 31:25 | Reserved         | R/W | Reserved                                            | 0       |
| 24:16 | PCP_REMARKING_EN | R/W | PCP Remarking Enable                                | 0       |
|       |                  |     | Bit 24: IMP port                                    |         |
|       |                  |     | Bits[21:16] correspond to ports [5:0], respectively |         |
| 15:9  | Reserved         | R/W | Reserved                                            | _       |
| 8:0   | CFI_REMARKING_EN | R/W | CFI Remarking Enable                                | 0       |
|       |                  |     | Bit 8: IMP port                                     |         |
|       |                  |     | Bits[5:0] correspond to ports [5:0], respective     | ely     |

## Egress Non-BroadSync HD Packet TC to PCP Mapping Register (Page 91h: Address 10h)

Table 293: Egress Non-BroadSync HD Packet TC to PCP Mapping Register Address Summary

| Address | Description |
|---------|-------------|
| 10h-17h | Port 0      |
| 18h-1Fh | Port 1      |
| 20h-27h | Port 2      |
| 28h-2Fh | Port 3      |
| 30h-37h | Port 4      |
| 38h-3Fh | Port 5      |
| 40h-47h | Reserved    |
| 48h-4Fh | Reserved    |
| 50h-57h | IMP         |

Table 294: Egress Non-BroadSync HD Packet TC to PCP Mapping Register (Page 91h: Address 10h–17h, 18h–17h, 20h–27h, 28h–2Fh, 30h–37h, 38h–3Fh, 50h-57h)

| Bit   | Name                         | R/W | Description                                                                         | Default |
|-------|------------------------------|-----|-------------------------------------------------------------------------------------|---------|
| 63:60 | {CFI,PCP} for {RV, TC}={1,7} | R/W | The {CFI,PCP} field for {RV,TC} = {1,7}                                             | 4'b1111 |
|       |                              |     | RV is the CFP rate violations. If the packet does not go through CFP lookup, RV = 0 |         |
| 59:56 | {CFI,PCP} for {RV, TC}={1,6} | R/W | The {CFI,PCP} field for {RV,TC} = {1,6}                                             | 4'b1110 |
| 55:52 | {CFI,PCP} for {RV, TC}={1,5} | R/W | The {CFI,PCP} field for {RV,TC} = {1,5}                                             | 4'b1101 |
| 51:48 | {CFI,PCP} for {RV, TC}={1,4} | R/W | The {CFI,PCP} field for {RV,TC} = {1,4}                                             | 4'b1100 |
| 47:44 | {CFI,PCP} for {RV, TC}={1,3} | R/W | The $\{CFI,PCP\}$ field for $\{RV,TC\} = \{1,3\}$                                   | 4'b1011 |
| 43:40 | {CFI,PCP} for {RV, TC}={1,2} | R/W | The {CFI,PCP} field for {RV,TC} = {1,2}                                             | 4'b1010 |
| 39:36 | {CFI,PCP} for {RV, TC}={1,1} | R/W | The {CFI,PCP} field for {RV,TC} = {1,1}                                             | 4'b1001 |
| 35:32 | {CFI,PCP} for {RV, TC}={1,0} | R/W | The {CFI,PCP} field for {RV,TC} = {1,0}                                             | 4'b1000 |
| 31:28 | {CFI,PCP} for {RV, TC}={0,7} | R/W | The {CFI,PCP} field for {RV,TC} = {0,7}                                             | 4'b0111 |
| 27:24 | {CFI,PCP} for {RV, TC}={0,6} | R/W | The {CFI,PCP} field for {RV,TC} = {0,6}                                             | 4'b0110 |
| 23:20 | {CFI,PCP} for {RV, TC}={0,5} | R/W | The {CFI,PCP} field for {RV,TC} = {0,5}                                             | 4'b0101 |
| 19:16 | {CFI,PCP} for {RV, TC}={0,4} | R/W | The {CFI,PCP} field for {RV,TC} = {0,4}                                             | 4'b0100 |
| 15:12 | {CFI,PCP} for {RV, TC}={0,3} | R/W | The {CFI,PCP} field for {RV,TC} = {0,3}                                             | 4'b0011 |
| 11:8  | {CFI,PCP} for {RV, TC}={0,2} | R/W | The {CFI,PCP} field for {RV,TC} = {0,2}                                             | 4'b0010 |
| 7:4   | {CFI,PCP} for {RV, TC}={0,1} | R/W | The {CFI,PCP} field for {RV,TC} = {0,1}                                             | 4'b0001 |
| 3:0   | {CFI,PCP} for {RV, TC}={0,0} | R/W | The {CFI,PCP} field for {RV,TC} = {0,0}                                             | 4'b0000 |

## Page A0h: CFP TCAM Register

Table 295: CFP TCAM Register

|         |      | <b>5</b>                                                                            |
|---------|------|-------------------------------------------------------------------------------------|
| Address | Bits | Description                                                                         |
| 00h-03h | 32   | "CFP Access Register (Page A0h: Address 00h–3h)" on page 339                        |
| 04h-0Fh | _    | Reserved                                                                            |
| 10h-13h | 32   | "CFP TCAM Data Register 0 (Page A0h: Address 10h–13h)" on page 341                  |
| 14h-17h | 32   | "CFP TCAM Data Register 1 (Page A0h: Address 14h–17h)" on page 341                  |
| 18h-1Bh | 32   | "CFP TCAM Data Register 2 (Page A0h: Address 18h–1Bh)" on page 341                  |
| 1Ch-1Fh | 32   | "CFP TCAM Data Register 3 (Page A0h: Address 1Ch-1Fh)" on page 341                  |
| 20h-23h | 32   | "CFP TCAM Data Register 4 (Page A0h: Address 20h–23h)" on page 342                  |
| 24h-27h | 32   | "CFP TCAM Data Register 5 (Page A0h: Address 24h–27h)" on page 342                  |
| 28h-2Bh | 32   | "CFP TCAM Data Register 6 (Page A0h: Address 28h–2Bh)" on page 342                  |
| 2Ch-2Fh | 32   | "CFP TCAM Data Register 7 (Page A0h: Address 2Ch–2Fh)" on page 342                  |
| 30h-33h | 32   | "CFP TCAM Mask Register 0 (Page A0h: Address 30h–33h)" on page 343                  |
| 34h-37h | 32   | "CFP TCAM Mask Register 1 (Page A0h: Address 34h–37h)" on page 343                  |
| 38h-3Bh | 32   | "CFP TCAM Mask Register 2 (Page A0h: Address 38h–3Bh)" on page 343                  |
| 3Ch-3Fh | 32   | "CFP TCAM Mask Register 3 (Page A0h: Address 3Ch–3Fh)" on page 343                  |
| 40h-43h | 32   | "CFP TCAM Mask Register 4 (Page A0h: Address 40h–43h)" on page 344                  |
| 44h–47h | 32   | "CFP TCAM Mask Register 5 (Page A0h: Address 44h–47h)" on page 344                  |
| 48h–4Bh | 32   | "CFP TCAM Mask Register 6 (Page A0h: Address 48h–4Bh)" on page 344                  |
| 4Ch-4Fh | 32   | "CFP TCAM Mask Register 7 (Page A0h: Address 4Ch-4Fh)" on page 344                  |
| 50h-53h | 32   | "CFP Action/Policy Data 0 Register (Page A0h: Address 50h–53h)" on page 345         |
| 54h-57h | 32   | "CFP Action/Policy Data 1 Register (Page A0h: Address 54h–57h)" on page 346         |
| 58h-5Fh | _    | Reserved                                                                            |
| 60h-63h | 32   | "CFP Rate Meter Data Register 0 (Page A0h: Address 60h–63h)" on page 347            |
| 64h-67h | 32   | "CFP Rate Meter Data Register 1 (Page A0h: Address 64h–67h)" on page 347            |
| 68h-6Fh | _    | Reserved                                                                            |
| 70h–73h | 32   | "CFP Rate In-Band Statistic Data Register (Page A0h: Address 70h–73h)" on page 349  |
| 74h–77h | 32   | "CFP Rate Out-Band Statistic Data Register (Page A0h: Address 74h–77h)" on page 349 |
| 78h–7Bh | _    | Reserved                                                                            |
| 7Ch-7Fh | _    | Reserved                                                                            |
| 80h-EFh | _    | Reserved                                                                            |
| F0h-F7h | 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355 bytes 0-7                 |
| F8h-FDh | _    | Reserved                                                                            |
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355                             |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356                                   |

## CFP Access Register (Page A0h: Address 00h-3h)

Table 296: CFP Access Register (Page A0h: Address 00h-03h)

| BIt   | Name          | R/W   | Description                                                                                                                                                                                                                                                                                                                                                                                                                 | Default |
|-------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:28 | RD_STATUS     | RO/RC | Read Status These indicate the status of read operation. "1" means read data valid and "0" means read data not yet valid.                                                                                                                                                                                                                                                                                                   | 4'b0000 |
|       |               |       | Hardware will automatically clear this bits whenever software read this register.                                                                                                                                                                                                                                                                                                                                           |         |
|       |               |       | 1000 = Statistic RAM                                                                                                                                                                                                                                                                                                                                                                                                        |         |
|       |               |       | 0100 = Rate Meter RAM                                                                                                                                                                                                                                                                                                                                                                                                       |         |
|       |               |       | 0010 = Action/Policy RAM                                                                                                                                                                                                                                                                                                                                                                                                    |         |
|       |               |       | 0001 = TCAM                                                                                                                                                                                                                                                                                                                                                                                                                 |         |
|       |               |       | 0000 = Not Ready Others = Illegal                                                                                                                                                                                                                                                                                                                                                                                           |         |
| 27    | SEARCH_STATUS | RO/RC | Search Status This field indicates the status of search operation.                                                                                                                                                                                                                                                                                                                                                          | 1'b0    |
|       |               |       | Hardware will set this bit whenever a valid search content has been updated at the TCAM data register 0-3, and the address has been updated at the address bits of this register. Hardware will automatically clear this bit whenever software read this register. After software read this bit as '1', software need to read                                                                                               |         |
|       |               |       | TCAM_DATAO_REG to                                                                                                                                                                                                                                                                                                                                                                                                           |         |
|       |               |       | TCAM_DATA7_REG, and                                                                                                                                                                                                                                                                                                                                                                                                         |         |
|       |               |       | TCAM_MASKO_REG to                                                                                                                                                                                                                                                                                                                                                                                                           |         |
|       |               |       | TCAM_MASK7_REG.                                                                                                                                                                                                                                                                                                                                                                                                             |         |
|       |               |       | Hardware uses the "read operation" of TCAM_DATA7_REG as the signal of starting search again, in this case, software need to be carefully arrange the order of reading the TCAM data and mask registers. The TCAM_DATA7_REG need to the last one to read, otherwise, the TCAM data or mask registers might be overwritten by the next valid entry.                                                                           |         |
| 26:24 | Reserved      | R/W   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                    | 0       |
| 23:16 | ACCESS_ADDR   | R/W   | Access Address                                                                                                                                                                                                                                                                                                                                                                                                              | 8'h0    |
|       |               |       | This field indicates the address offset of the RAM blocks for the operation. For read and write operation, this is the target address for the TCAM and RAM blocks. For search operation, this is the initial search address which set by the software. This field contains the address of a valid content when the search_status is set. Hardware finishes search operation whenever it reaches the last entry of the TCAM. |         |

Table 296: CFP Access Register (Page A0h: Address 00h-03h) (Cont.)

| BIt   | Name             | R/W        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Default |
|-------|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15    | TCAM_RESET       | R/W<br>AC  | TCAM Reset Software set this bit to reset all the valid bit of all entries of the TCAM. It is necessary that software to perform TCAM reset before start to programming the TCAM, if software is not going to program all the entries in the TCAM. Software can only reset the TCAM while CFP is in disable state, i.e., no port is enabled to request CFP lookup. Software is not allowed to reset TCAM in the middle of CFP lookup.                                     | 1'b0    |
|       |                  |            | Hardware automatically clear this bit when the reset operation is done.                                                                                                                                                                                                                                                                                                                                                                                                   |         |
| 14:10 | RAM_SEL          | R/W        | RAM Selection These bits selects the target of the operation.  10000 = Out-Band Statistic RAM  01000 = In-Band Statistic RAM  00100 = Rate Meter RAM                                                                                                                                                                                                                                                                                                                      | 5'h0    |
|       |                  |            | 00010 = Action/Policy RAM<br>00001 = TCAM<br>00000 = No Operation Others = Illegal                                                                                                                                                                                                                                                                                                                                                                                        |         |
| 9:5   | RESERVED         | R/W        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5'h0    |
| 4     | CFP_RAM_Clear    | R/W/<br>AC | CFP RAM Clear When this bit is enabled, CFP Action RAM, Rate Meter, and Static counters will be clear. Hardware automatically clear this bit when the clear operation is done.                                                                                                                                                                                                                                                                                            | 1'b0    |
| 3:1   | OP_SEL           | R/W        | Operation Select  000 = No Operation  001 = Read Operation (for TCAM and RAM)  010 = Write Operation (for TCAM and RAM)  100 = Search Operation. Search valid entries for TCAM only.  Others = Reserved                                                                                                                                                                                                                                                                   | 3'b000  |
| 0     | OP_START/OP_DONE | R/W<br>AC  | Operation Start Software set this bit to start the operation after having configured all the necessary operation related information to the registers. Hardware automatically clear this bit when the operation is done. For read and write operation, this bit is clear when a single read or write operation is done. For search operation, this bit is clear only when all the searches are done. For TCAM reset, software needn't to set this bit to start the reset. | 1'b0    |

#### CFP TCAM Data Register 0 (Page A0h: Address 10h-13h)

Table 297: CFP TCAM Data Register 0 (Page A0h: Address 10h-13h)

| BIt  | Name        | R/W | Description                                                                                                                                              | Default |
|------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:0 | TCAM_DATA_0 | R/W | TCAM Data 0                                                                                                                                              | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM data.                                                                                                      |         |
|      |             |     | Please note that the bit [1:0] of this register are the valid bits of the rule. These two bits should be both 1 to validate this entry.  TCAM_DATA[31:0] |         |

#### CFP TCAM Data Register 1 (Page A0h: Address 14h-17h)

Table 298: CFP TCAM Data Register 1 (Page A0h: Address 14h-17h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_DATA_1 | R/W | TCAM Data 1                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM data. |         |
|      |             |     | TCAM_DATA[63:32]                                    |         |

#### CFP TCAM Data Register 2 (Page A0h: Address 18h-1Bh)

Table 299: CFP TCAM Data Register 2 (Page A0h: Address 18h-1Bh)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_DATA_2 | R/W | TCAM Data 2                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM data. |         |
|      |             |     | TCAM_DATA[95:64]                                    |         |

#### CFP TCAM Data Register 3 (Page A0h: Address 1Ch-1Fh)

Table 300: CFP TCAM Data Register 3 (Page A0h: Address 1Ch-1Fh)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_DATA_3 | R/W | TCAM Data 3                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM data. |         |
|      |             |     | TCAM_DATA[127:96]                                   |         |

#### CFP TCAM Data Register 4 (Page A0h: Address 20h-23h)

Table 301: CFP TCAM Data Register 4 (Page A0h: Address 20h-23h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_DATA_4 | R/W | TCAM Data 4                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM data. |         |
|      |             |     | TCAM_DATA[159:128]                                  |         |

#### CFP TCAM Data Register 5 (Page A0h: Address 24h-27h)

Table 302: CFP TCAM Data Register 5 (Page A0h: Address 24h-27h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_DATA_5 | R/W | TCAM Data 5                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM data. |         |
|      |             |     | TCAM_DATA[191:160]                                  |         |

#### CFP TCAM Data Register 6 (Page A0h: Address 28h–2Bh)

Table 303: CFP TCAM Data Register 6 (Page A0h: Address 28h-2Bh)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_DATA_6 | R/W | TCAM Data 6                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM data. |         |
|      |             |     | TCAM_DATA[223:192]                                  |         |

#### CFP TCAM Data Register 7 (Page A0h: Address 2Ch-2Fh)

Table 304: CFP TCAM Data Register 7 (Page A0h: Address 2Ch-2Fh)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:8 | RESERVED    | RO  | Reserved                                            | 24'h0   |
| 7:0  | TCAM_DATA_7 | R/W | TCAM Data 7                                         | 8'h0    |
|      |             |     | The data to be read from or write to the TCAM data. |         |
|      |             |     | TCAM_DATA[231:224]                                  |         |

#### CFP TCAM Mask Register 0 (Page A0h: Address 30h-33h)

Table 305: CFP TCAM Mask Register 0 (Page A0h: Address 30h-33h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_MASK_0 | R/W | TCAM Mask 0                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM mask. |         |
|      |             |     | Note that bit [1:0] of this register are don't care |         |
|      |             |     | TCAM_MASK[31:0]                                     |         |

#### CFP TCAM Mask Register 1 (Page A0h: Address 34h-37h)

Table 306: CFP TCAM Mask Register 1 (Page A0h: Address 34h-37h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_MASK_1 | R/W | TCAM Mask 1                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM mask. |         |
|      |             |     | TCAM_MASK[63:32]                                    |         |

#### CFP TCAM Mask Register 2 (Page A0h: Address 38h-3Bh)

Table 307: CFP TCAM Mask Register 2 (Page A0h: Address 38h–3Bh)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_MASK_2 | R/W | TCAM Mask 2                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM mask. |         |
|      |             |     | TCAM_MASK[95:64]                                    |         |

#### CFP TCAM Mask Register 3 (Page A0h: Address 3Ch-3Fh)

Table 308: CFP TCAM Mask Register 3 (Page A0h: Address 3Ch-3Fh)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_MASK_3 | R/W | TCAM Mask 3                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM mask. |         |
|      |             |     | TCAM_MASK[127:96]                                   |         |

### CFP TCAM Mask Register 4 (Page A0h: Address 40h-43h)

Table 309: CFP TCAM Mask Register 4 (Page A0h: Address 40h-43h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_MASK_4 | R/W | TCAM Mask 4                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM mask. |         |
|      |             |     | TCAM_MASK[159:128]                                  |         |

### CFP TCAM Mask Register 5 (Page A0h: Address 44h-47h)

Table 310: CFP TCAM Mask Register 5 (Page A0h: Address 44h-47h)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_MASK_5 | R/W | TCAM Mask 5                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM mask. |         |
|      |             |     | TCAM_MASK[191:160]                                  |         |

#### CFP TCAM Mask Register 6 (Page A0h: Address 48h-4Bh)

Table 311: CFP TCAM Mask Register 6 (Page A0h: Address 48h-4Bh)

| BIt  | Name        | R/W | Description                                         | Default |
|------|-------------|-----|-----------------------------------------------------|---------|
| 31:0 | TCAM_MASK_6 | R/W | TCAM Mask 6                                         | 32'h0   |
|      |             |     | The data to be read from or write to the TCAM mask. |         |
|      |             |     | TCAM_MASK[223:192]                                  |         |

#### CFP TCAM Mask Register 7 (Page A0h: Address 4Ch-4Fh)

Table 312: CFP TCAM Mask Register 7 (Page A0h: Address 4Ch-4Fh)

| BIt  | Name        | R/W | Description                                                                        | Default |
|------|-------------|-----|------------------------------------------------------------------------------------|---------|
| 31:8 | RESERVED    | RO  | Reserved                                                                           | 24'h0   |
| 7:0  | TCAM_MASK_7 | R/W | TCAM Mask 7 The data to be read from or write to the TCAM mask. TCAM_MASK[231:224] | 8'h0    |

Page A0h: CFP TCAM Register

### CFP Action/Policy Data 0 Register (Page A0h: Address 50h-53h)

Table 313: CFP Action/Policy Data 0 Register (Page A0h: Address 50h-53h)

| BIt   | Name               | R/W | Description                                                            | Default |
|-------|--------------------|-----|------------------------------------------------------------------------|---------|
| 31    | CHANGE_TOS/DSCP_OB | R/W | Update TOS/DSCP for Out-Band                                           | 0       |
|       |                    |     | 1 = change TOS/DSCP of the corresponding frame at egress.              |         |
|       |                    |     | 0 = No action.                                                         |         |
|       |                    |     | Don't care for NEW_TOS/DSCP_OB content for this policy.                |         |
| 30:25 | NEW_TOS/DSCP_OB    | R/W | New TOS/DSCP for Out-Band                                              | 0       |
|       |                    |     | New TOS/DSCP for CHANGE_TOS/DSCP_OB                                    |         |
| 24:23 | CHANGE_FWD_OB      | R/W | Enable Change Forwarding Map for Out-Band                              | 0       |
|       |                    |     | 00 = No action.                                                        |         |
|       |                    |     | 01 = Reserved.                                                         |         |
|       |                    |     | 10 = Redirect to the destination port based on DST_Map_OB.             |         |
|       |                    |     | 11 = Copy to the destination port based on DST_Map_OB.                 |         |
| 22:16 | DST_MAP_OB         | R/W | New Destination Port Map for Out-Band Bit 22: IMP port                 | 0       |
|       |                    |     | Bits[21:16] corresponding to ports[5:0]                                |         |
| 15    | CHANGE_TOS/DSCP_IB | R/W | Update TOS/DSCP for In-Band                                            | 0       |
|       |                    |     | 1 = change TOS/DSCP of the corresponding frame at egress.              |         |
|       |                    |     | 0 = No action. Don't care for NEW_TOS/DSCP_IB content for this policy. |         |
| 14:9  | NEW_TOS/DSCP_IB    | R/W | New TOS/DSCP for In-Band                                               | 0       |
|       |                    |     | New TOS/DSCP for CHANGE_TOS/DSCP_IB.                                   |         |
| 8:7   | Change_FWD_IB      | R/W | Enable Change Forwarding Map for In Band                               | 0       |
|       |                    |     | 00 = No action.                                                        |         |
|       |                    |     | 01 = Reserved.                                                         |         |
|       |                    |     | 10 = Redirect to the destination port based on DST_Map_IB.             |         |
|       |                    |     | 11 = Copy to the destination port based on DST_Map_IB.                 |         |
| 6:0   | DST_MAP_IB         | R/W | New Destination Port Map for In-Band                                   | 0       |
|       |                    |     | Bit 6: IMP port                                                        |         |
|       |                    |     | Bits[5:0] corresponding to ports[5:0]                                  |         |

### CFP Action/Policy Data 1 Register (Page A0h: Address 54h-57h)

Table 314: CFP Action/Policy Data 1 Register (Page A0h: Address 54h-57h)

| BIt   | Name                     | R/W | Description                                                                                                                                               | Default |
|-------|--------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:22 | Reserved                 | RO  | Reserved                                                                                                                                                  | 0       |
| 21:14 | ChainID_ClassificationID | R/W | It indicates the ChainID is to be used as part of<br>the Chain slice key if it is the result of a Slice 0<br>chained search. 0x00 is not a valid ChainID. | 0       |
|       |                          |     | Otherwise, it indicates the Classification ID if the packet need to be forwarded to the CPU. 0x00 is not a valid Classification ID.                       |         |
| 13    | CHANGE_TC                | R/W | Update Traffic Class                                                                                                                                      | 0       |
|       |                          |     | 1 = Change TC of the corresponding frame.                                                                                                                 |         |
|       |                          |     | 0 = No action. Don't care for NEW_TC content for this policy.                                                                                             |         |
| 12:10 | New_TC                   | R/W | New TC                                                                                                                                                    | 0       |
|       |                          |     | New Traffic Class for CHANGE_TC.                                                                                                                          |         |
| 9     | LoopBack_Enable          | R/W | The packet is allowed to be forwarded to the original ingress port.                                                                                       | 0       |
|       |                          |     | 1 = Enable                                                                                                                                                |         |
|       |                          |     | 0 = Disable                                                                                                                                               |         |
| 8:3   | Reason_Code              | R/W | It indicates the reason code that packet is forwarded to CPU when the corresponding Change_FWD_OB/IB action is forward packet to CPU.                     | 0       |
| 2     | STP_Bypass               | R/W | Bypass STP check for DST_MAP_OB/IB of CFP Change_FWD_OB/IB action.                                                                                        | 0       |
|       |                          |     | 1 = Enable                                                                                                                                                |         |
|       |                          |     | 0 = Disable                                                                                                                                               |         |
| 1     | EAP_Bypass               | R/W | Bypass EAP check for DST_MAP_OB/IB of CFP Change_FWD_OB/IB action.                                                                                        | 0       |
|       |                          |     | 1 = Enable                                                                                                                                                |         |
|       |                          |     | 0 = Disable                                                                                                                                               |         |
| 0     | VLAN_Bypass              | R/W | Bypass VLAN check for DST_MAP_OB/IB of CFP Change_FWD_OB/IB action.                                                                                       | 0       |
|       |                          |     | 1 = Enable                                                                                                                                                |         |
|       |                          |     | 0 = Disable                                                                                                                                               |         |

### CFP Rate Meter Data Register 0 (Page A0h: Address 60h-63h)

Table 315: CFP Rate Meter Data Register 0 (Page A0h: Address 60h-63h)

| BIt   | Name       | R/W | Description                                                                                                                                      | Default |
|-------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31:24 | Reserved   | RO  | Reserved                                                                                                                                         | 0       |
| 23:0  | CURR_QUOTA | R/W | Current Quota                                                                                                                                    | 32'h0   |
|       |            |     | This field is used for setting the initial credit for each flow. This filed is updated per flow rate meter scheme defined. The unit is in bytes. |         |
|       |            |     | This field should be programmed to be larger than 12 KB minimum.                                                                                 |         |

#### CFP Rate Meter Data Register 1 (Page A0h: Address 64h–67h)

Table 316: CFP Rate Meter Data Register 1 (Page A0h: Address 64h-67h)

| BIt   | Name            | R/W | Description                                                                                                                                                                       | Default |
|-------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 31    | RATE_REFRESH_EN | R/W | Rate Meter Refresh Enable This bit controls global rate meter refresh. When set enables rate meter refresh, this bit should be set after the rate meter RAM has been initialized. | 1'b0    |
| 30:12 | Reserved        | RO  | Reserved                                                                                                                                                                          | 0       |

Table 316: CFP Rate Meter Data Register 1 (Page A0h: Address 64h-67h) (Cont.)

| BIt  | Name      | R/W | Description                                                                                                                                                    | Default |
|------|-----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 11:8 | REF_CAP   | R/W | Refresh Capability                                                                                                                                             | 4'h0    |
|      |           |     | This field indicates the max bucket size per flow need to keep track off (per rule control). The unit is in byte. The max bucket size is $16 \text{ MB} - 1$ . |         |
|      |           |     | 4'b0000: ref_cap = 24'b1111_1111_1111_1111; (16 MB - 1)                                                                                                        |         |
|      |           |     | 4'b0001: ref_cap = 24'b0111_1111_1111_1111;                                                                                                                    |         |
|      |           |     | 4'b0010: ref_cap = 24'b0011_1111_1111_1111_1111;                                                                                                               |         |
|      |           |     | 4'b0011: ref_cap = 24'b0001_1111_1111_1111_1111;                                                                                                               |         |
|      |           |     | 4'b0100: ref_cap = 24'b0000_1111_1111_1111_1111_1111;                                                                                                          |         |
|      |           |     | 4'b0101: ref_cap = 24'b0000_0111_1111_1111_1111_1111;                                                                                                          |         |
|      |           |     | 4'b0110: ref_cap = 24'b0000_0011_1111_1111_1111_1111;                                                                                                          |         |
|      |           |     | 4'b0111: ref_cap = 24'b0000_0001_1111_1111_1111_1111;                                                                                                          |         |
|      |           |     | 4'b1000: ref_cap = 24'b0000_0000_1111_1111_1111_1111;                                                                                                          |         |
|      |           |     | 4'b1001: ref_cap = 24'b0000_0000_0111_1111_1111_1111;                                                                                                          |         |
|      |           |     | 4'b1010: ref_cap = 24'b0000_0000_0011_1111_1111_1111; (16 KB - 1)                                                                                              |         |
| 7:0  | TOKEN_NUM | R/W | Token                                                                                                                                                          | 8'h0    |
|      |           |     | This is the number of token to be added on each refresh cycle (per rule control).                                                                              |         |
|      |           |     | The unit is in 32 bytes. It can only be programmed from 8'd1 to 8'd240.                                                                                        |         |

#### CFP Rate In-Band Statistic Data Register (Page A0h: Address 70h-73h)

Table 317: CFP Rate In-Band Statistic Data Register (Page A0h: Address 70h-73h)

| BIt  | Name        | R/W | Description                                                                     | Default |
|------|-------------|-----|---------------------------------------------------------------------------------|---------|
| 31:0 | IN_BAND_CNT | R/W | In Band Counter  Data to be read from or write to the In-Band rate counter RAM. | 0       |

## CFP Rate Out-Band Statistic Data Register (Page A0h: Address 74h–77h)

Table 318: CFP Rate Out-Band Statistic Data Register (Page A0h: Address 74h-77h)

| BIt  | Name         | R/W | Description                                                                       | Default |
|------|--------------|-----|-----------------------------------------------------------------------------------|---------|
| 31:0 | OUT_BAND_CNT | R/W | Out Band Counter  Data to be read from or write to the Out-Band rate counter RAM. | 0       |

## Page A1h: CFP Configuration Register

Table 319: CFP Configuration Register

| Address | Bits | Description                                                                                                     |
|---------|------|-----------------------------------------------------------------------------------------------------------------|
| 00h-01h | 16   | "CFP Control Register (Page A1h: Address 00h-01h)" on page 353                                                  |
| 02h-03h | _    | Reserved                                                                                                        |
| 04h–0Fh | _    | Reserved                                                                                                        |
| 10h     | 8    | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                         |
| 11h     |      | <b>Note:</b> The corresponding UDF registers name and address are as below.                                     |
| 12h     |      | UDF_0_A0 Configuration Register (Page A1h: Address 10h)                                                         |
| 13h     |      | UDF_0_A1 Configuration Register (Page A1h: Address 11h)                                                         |
| 14h     |      | UDF_0_A2 Configuration Register (Page A1h: Address 12h)                                                         |
| 15h     |      | UDF_0_A3 Configuration Register (Page A1h: Address 13h) UDF_0_A4 Configuration Register (Page A1h: Address 14h) |
| 16h     |      | UDF_0_A5 Configuration Register (Page A1h: Address 15h)                                                         |
| 17h     |      | UDF_0_A6 Configuration Register (Page A1h: Address 16h)                                                         |
| 18h     |      | UDF_0_A7 Configuration Register (Page A1h: Address 17h)                                                         |
|         |      | UDF_0_A8 Configuration Register (Page A1h: Address 18h)                                                         |
| 19h-1Fh | 8    | Reserved                                                                                                        |

Table 319: CFP Configuration Register (Cont.)

| Address | Bits        | Description                                                                                                     |
|---------|-------------|-----------------------------------------------------------------------------------------------------------------|
| 20h     | 8           | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                         |
| 21h     |             | Note: The corresponding UDF registers name and address are as below.                                            |
| 22h     |             | UDF_1_A0 Configuration Register (Page A1h: Address 20h)                                                         |
| 23h     |             | UDF_1_A1 Configuration Register (Page A1h: Address 21h)                                                         |
| 24h     |             | UDF_1_A2 Configuration Register (Page A1h: Address 22h)                                                         |
| 25h     |             | UDF_1_A3 Configuration Register (Page A1h: Address 23h)                                                         |
| 26h     |             | UDF_1_A4 Configuration Register (Page A1h: Address 24h)                                                         |
|         |             | UDF_1_A5 Configuration Register (Page A1h: Address 25h)                                                         |
| 27h     |             | UDF_1_A6 Configuration Register (Page A1h: Address 26h)                                                         |
| 28h     |             | UDF_1_A7 Configuration Register (Page A1h: Address 27h)                                                         |
| 201 251 |             | UDF_1_A8 Configuration Register (Page A1h: Address 28h)                                                         |
| 29h-2Fh | 8           | Reserved                                                                                                        |
| 30h     | 8           | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                         |
| 31h     |             | <b>Note:</b> The corresponding UDF registers name and address are as below.                                     |
| 32h     |             | UDF_2_A0 Configuration Register (Page A1h: Address 30h)                                                         |
| 33h     |             | UDF_2_A1 Configuration Register (Page A1h: Address 31h)                                                         |
| 34h     |             | UDF_2_A2 Configuration Register (Page A1h: Address 32h)                                                         |
| 35h     |             | UDF_2_A3 Configuration Register (Page A1h: Address 33h)                                                         |
| 36h     |             | UDF_2_A4 Configuration Register (Page A1h: Address 34h)                                                         |
| 37h     |             | UDF_2_A5 Configuration Register (Page A1h: Address 35h) UDF_2_A6 Configuration Register (Page A1h: Address 36h) |
| -       |             | UDF_2_A7 Configuration Register (Page A1h: Address 37h)                                                         |
| 38h     |             | UDF_2_A8 Configuration Register (Page A1h: Address 38h)                                                         |
| 39h–3Fh | _           | Reserved                                                                                                        |
| 40h     | 8           | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                         |
| 41h     |             | <b>Note:</b> The corresponding UDF registers name and address are as below.                                     |
| 42h     |             | UDF_0_B0 Configuration Register (Page A1h: Address 40h)                                                         |
| 43h     |             | UDF_0_B1 Configuration Register (Page A1h: Address 41h)                                                         |
| ·       |             | UDF_0_B2 Configuration Register (Page A1h: Address 42h)                                                         |
| 44h     |             | UDF_0_B3 Configuration Register (Page A1h: Address 43h)                                                         |
| 45h     |             | UDF_0_B4 Configuration Register (Page A1h: Address 44h)                                                         |
| 46h     |             | UDF_0_B5 Configuration Register (Page A1h: Address 45h)                                                         |
| 47h     |             | UDF_0_B6 Configuration Register (Page A1h: Address 46h)                                                         |
| 48h     | <del></del> | UDF_0_B7 Configuration Register (Page A1h: Address 47h)                                                         |
|         |             | UDF_0_B8 Configuration Register (Page A1h: Address 48h)                                                         |
| 49h-4Fh | 8           | Reserved                                                                                                        |

Table 319: CFP Configuration Register (Cont.)

| Address | Bits | Description                                                                                                     |
|---------|------|-----------------------------------------------------------------------------------------------------------------|
| 50h     | 8    | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                         |
| 51h     |      | Note: The corresponding UDF registers name and address are as below.                                            |
| 52h     |      | UDF_1_B0 Configuration Register (Page A1h: Address 50h)                                                         |
| 53h     |      | UDF_1_B1 Configuration Register (Page A1h: Address 51h)                                                         |
| 54h     |      | UDF_1_B2 Configuration Register (Page A1h: Address 52h)                                                         |
| 55h     |      | UDF_1_B3 Configuration Register (Page A1h: Address 53h)                                                         |
| -       |      | UDF_1_B4 Configuration Register (Page A1h: Address 54h)                                                         |
| 56h     |      | UDF_1_B5 Configuration Register (Page A1h: Address 55h)                                                         |
| 57h     |      | UDF_1_B6 Configuration Register (Page A1h: Address 56h)                                                         |
| 58h     |      | UDF_1_B7 Configuration Register (Page A1h: Address 57h)                                                         |
|         |      | UDF_1_B8 Configuration Register (Page A1h: Address 58h)                                                         |
| 59h-5Fh | 8    | Reserved                                                                                                        |
| 60h     | 8    | "UDF Register (Pages A1h: Address 10h-ABh)" on page 354                                                         |
| 61h     |      | <b>Note:</b> The corresponding UDF registers name and address are as below.                                     |
| 62h     |      | UDF_2_B0 Configuration Register (Page A1h: Address 60h)                                                         |
| 63h     |      | UDF_2_B1 Configuration Register (Page A1h: Address 61h)                                                         |
| 64h     |      | UDF_2_B2 Configuration Register (Page A1h: Address 62h)                                                         |
| 65h     |      | UDF_2_B3 Configuration Register (Page A1h: Address 63h)                                                         |
|         |      | UDF_2_B4 Configuration Register (Page A1h: Address 64h)                                                         |
| 66h     |      | UDF_2_B5 Configuration Register (Page A1h: Address 65h)                                                         |
| 67h     |      | UDF_2_B6 Configuration Register (Page A1h: Address 66h)                                                         |
| 68h     |      | UDF_2_B7 Configuration Register (Page A1h: Address 67h)                                                         |
|         |      | UDF_2_B8 Configuration Register (Page A1h: Address 68h)                                                         |
| 69h-6Fh |      | Reserved                                                                                                        |
| 70h     | 8    | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                         |
| 71h     |      | <b>Note:</b> The corresponding UDF registers name and address are as below.                                     |
| 72h     |      | UDF_0_CO Configuration Register (Page A1h: Address 70h)                                                         |
| 73h     |      | UDF_0_C1 Configuration Register (Page A1h: Address 71h)                                                         |
| 74h     |      | UDF_0_C2 Configuration Register (Page A1h: Address 72h)                                                         |
| 75h     | ·    | UDF_0_C3 Configuration Register (Page A1h: Address 73h)                                                         |
| 76h     |      | UDF_0_C4 Configuration Register (Page A1h: Address 74h)                                                         |
|         |      | UDF_0_C5 Configuration Register (Page A1h: Address 75h)                                                         |
| 77h     |      | UDF_0_C6 Configuration Register (Page A1h: Address 76h)                                                         |
| 78h     |      | UDF_0_C7 Configuration Register (Page A1h: Address 77h) UDF_0_C8 Configuration Register (Page A1h: Address 78h) |
| 70h 75h |      |                                                                                                                 |
| 79h-7Fh | 8    | Reserved                                                                                                        |

Table 319: CFP Configuration Register (Cont.)

| Address | Bits        | Description                                                                                                                               |
|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 80h     | 8           | "UDF Register (Pages A1h: Address 10h-ABh)" on page 354                                                                                   |
| 81h     | <del></del> | Note: The corresponding UDF registers name and address are as below.                                                                      |
| 82h     | <del></del> | UDF_1_CO Configuration Register (Page A1h: Address 80h)                                                                                   |
| 83h     | <del></del> | UDF_1_C1 Configuration Register (Page A1h: Address 81h)                                                                                   |
| 84h     |             | UDF_1_C2 Configuration Register (Page A1h: Address 82h)                                                                                   |
| 85h     | <del></del> | UDF_1_C3 Configuration Register (Page A1h: Address 83h)                                                                                   |
| 86h     |             | UDF_1_C4 Configuration Register (Page A1h: Address 84h)                                                                                   |
| 87h     |             | UDF_1_C5 Configuration Register (Page A1h: Address 85h) UDF_1_C6 Configuration Register (Page A1h: Address 86h)                           |
|         |             | UDF_1_CO Configuration Register (Page A1n. Address 80h)  UDF_1_C7 Configuration Register (Page A1h: Address 87h)                          |
| 88h     |             | UDF_1_C8 Configuration Register (Page A1h: Address 88h)                                                                                   |
| 89h-8Fh | 8           | Reserved                                                                                                                                  |
| 90h     | 8           | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                                                   |
| 91h     |             | <b>Note:</b> The corresponding UDF registers name and address are as below.                                                               |
| 92h     | <del></del> | UDF_2_CO Configuration Register (Page A1h: Address 90h)                                                                                   |
|         |             | UDF_2_C1 Configuration Register (Page A1h: Address 91h)                                                                                   |
| 93h     |             | UDF_2_C2 Configuration Register (Page A1h: Address 92h)                                                                                   |
| 94h     |             | UDF_2_C3 Configuration Register (Page A1h: Address 93h)                                                                                   |
| 95h     |             | UDF_2_C4 Configuration Register (Page A1h: Address 94h)                                                                                   |
| 96h     |             | UDF_2_C5 Configuration Register (Page A1h: Address 95h)                                                                                   |
| 97h     |             | UDF_2_C6 Configuration Register (Page A1h: Address 96h)                                                                                   |
| 98h     |             | UDF_2_C7 Configuration Register (Page A1h: Address 97h)                                                                                   |
|         |             | UDF_2_C8 Configuration Register (Page A1h: Address 98h)                                                                                   |
| 99h–9Fh |             | Reserved                                                                                                                                  |
| A0h     | 8           | "UDF Register (Pages A1h: Address 10h–ABh)" on page 354                                                                                   |
| A1h     | 8           | <b>Note:</b> The corresponding UDF registers name and address are as below.                                                               |
| A2h     | 8           | UDF_0_D0 Configuration Register (Page A1h: Address A0h)                                                                                   |
| A3h     | 8           | UDF_0_D1 Configuration Register (Page A1h: Address A1h)                                                                                   |
| A4h     | 8           | <ul><li>UDF_0_D2 Configuration Register (Page A1h: Address A2h)</li><li>UDF_0_D3 Configuration Register (Page A1h: Address A3h)</li></ul> |
| A5h     | 8           | UDF_0_D3 Configuration Register (Fage A1f). Address A3f)UDF_0_D4 Configuration Register (Page A1f): Address A4f)                          |
| A6h     | 8           | UDF 0 D5 Configuration Register (Page A1h: Address A5h)                                                                                   |
| A7h     | 8           | UDF_0_D6 Configuration Register (Page A1h: Address A6h)                                                                                   |
| A8h     | 8           | UDF_0_D7 Configuration Register (Page A1h: Address A7h)                                                                                   |
| A9h     | 8           | UDF_0_D8 Configuration Register (Page A1h: Address A8h)                                                                                   |
| AAh     | 8           | UDF_0_D9 Configuration Register (Page A1h: Address A9h)                                                                                   |
|         |             | ——UDF_0_D10 Configuration Register (Page A1h: Address AAh)                                                                                |
| ABh     | 8           | UDF_0_D11 Configuration Register (Page A1h: Address ABh)                                                                                  |
| ACh–EFh | _           | Reserved                                                                                                                                  |
| F0h–F7h | 8           | "SPI Data I/O Register (Global, Address F0h)" on page 355 bytes 0-7                                                                       |
| F8h–FDh | _           | Reserved                                                                                                                                  |

#### Table 319: CFP Configuration Register (Cont.)

| Address | Bits | Description                                             |
|---------|------|---------------------------------------------------------|
| FEh     | 8    | "SPI Status Register (Global, Address FEh)" on page 355 |
| FFh     | 8    | "Page Register (Global, Address FFh)" on page 356       |

## CFP Control Register (Page A1h: Address 00h-01h)

Table 320: CFP Control Register (Page A1h: Address 00h-01h)

| Bit   | Name       | R/W | Description                                                                                       | Default |
|-------|------------|-----|---------------------------------------------------------------------------------------------------|---------|
| 15:10 | Reserved   | RO  | Reserved                                                                                          | 0       |
| 9     | Reserved   | _   | Reserved                                                                                          | 1       |
| 8:0   | CFP_EN_MAP | R/W | CFP Enable Port Map                                                                               | 9'h0    |
|       |            |     | Bit mask which selectively allows any port wit this corresponding bit set to enable CFP function. | n       |
|       |            |     | Bits[5:0] correspond to ports[5:0] Bit 8: IMP                                                     |         |

## UDF Register (Pages A1h: Address 10h-ABh)

Table 321: UDF Register (Page A1h: Address 10h-ABh)

| Bit | Name       |     | R/W                                                                                                                                                                                                                     | Description                                                               | Default         |
|-----|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|
| 7:0 | UDF_n_X[N] | R/W | UDF Configuration This field represents the of each UDF_n_X[N], wh X = A,B,C,D and [N] = 0-2 UDF definition:  • UDF_n_A0,     UDF_n_A1,,UDF_UDFs are used by IPN_Slice n. (n = 0,1 or 2)                                | configuration<br>nere n = 0,1,2;<br>11.<br>_n_A8: These<br>/4 packets for | Default<br>S'h0 |
|     |            |     | <ul> <li>UDF_n_B0,         UDF_n_B1,,UDF_         UDFs are used by IPv         Slice n. (n = 0,1 or 2)</li> <li>UDF_n_C0,         UDF_n_C1,,UDF_         UDFs are used by No         Slice n. (n = 0,1 or 2)</li> </ul> |                                                                           |                 |
|     |            |     | <ul> <li>UDF_0_D0,         UDF_0_D1,,UDF_             UDFs are used by IPv             the Chain Slice.     </li> <li>Bits[7:5] is the offset ba</li> </ul>                                                             | <br>6 packets for                                                         |                 |
|     |            |     | • 3'b000 = Start of fra                                                                                                                                                                                                 |                                                                           |                 |
|     |            |     | • 3'b010 = End of L2.                                                                                                                                                                                                   |                                                                           |                 |
|     |            |     | • 3'b011 = End of L3.                                                                                                                                                                                                   |                                                                           |                 |
|     |            |     | • Others = Reserved.                                                                                                                                                                                                    |                                                                           |                 |
|     |            |     | Bits[4:0] is the offset val                                                                                                                                                                                             | ue Y.                                                                     |                 |
|     |            |     | Indicate the UDF starts f<br>location 2Y bytes after t<br>implied by the offset ba                                                                                                                                      | he location                                                               |                 |

BCM53115M Data Sheet Global Registers

## **Global Registers**

Table 322: Global Registers (Maps to All Pages)

| Bits | Description                                                  |
|------|--------------------------------------------------------------|
| 8    | "SPI Data I/O Register (Global, Address F0h)", 0             |
| 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, 1 |
| 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, 2 |
| 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, 3 |
| 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, 4 |
| 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, 5 |
| 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, 6 |
| 8    | "SPI Data I/O Register (Global, Address F0h)" on page 355, 7 |
| _    | Reserved                                                     |
| 8    | "SPI Status Register (Global, Address FEh)"                  |
| 8    | "Page Register (Global, Address FFh)" on page 356            |
|      | 8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                         |

### SPI Data I/O Register (Global, Address F0h)

Table 323: SPI Data I/O Register (Maps to All Registers, Address F0h-F7h)

| Bit | Name         | R/W | Description          | Default |
|-----|--------------|-----|----------------------|---------|
| 7:0 | SPI Data I/O | R/W | SPI data bytes [7:0] | 0       |

### SPI Status Register (Global, Address FEh)

Table 324: SPI Status Register (Maps to All Registers, Address FEh)

| Bit | Name     | R/W        | Description                                         | Default |
|-----|----------|------------|-----------------------------------------------------|---------|
| 7   | SPIF     | RO         | SPI read/write complete flag                        | 0       |
| 6   | Reserved | RO         | -                                                   | 0       |
| 5   | RACK     | RO<br>(SC) | SPI read data ready acknowledgement (self-clearing) | 0       |
| 4:2 | Reserved | RO         | -                                                   | 0       |
| 1   | Reserved | RO         | -                                                   | 0       |
| 0   | Reserved | RO         | -                                                   | 0       |

BCM53115M Data Sheet Global Registers

## Page Register (Global, Address FFh)

Table 325: Page Register (Maps to All Registers, Address FFh)

| Bit | Name     | R/W | Description                                                          | Default |
|-----|----------|-----|----------------------------------------------------------------------|---------|
| 7:0 | PAGE_REG | R/W | The binary value determines the value of the accessed register page. | 0       |

BCM53115M Data Sheet Electrical Characteristics

### **Section 8: Electrical Characteristics**

## **Absolute Maximum Ratings**

Table 326: Absolute Maximum Ratings

| Symbol           | Parameter and Pins                                       | Minimum | Maximum | Units |
|------------------|----------------------------------------------------------|---------|---------|-------|
| _                | Supply voltage: PLL_AVDD, DVDD, AVDDL, SDVDD, SD_PLLAVDD | GND-0.3 | 1.32    | V     |
| _                | Supply voltage: OVDD2, AVDDH, OVDD, OVDD3, SD_PLLAVDD33  | GND-0.3 | 3.63    | V     |
| I <sub>I</sub>   | Input current                                            | _       | -       | mA    |
| T <sub>STG</sub> | Storage temperature                                      | -40     | +125    | °C    |
| V <sub>ESD</sub> | Electrostatic discharge                                  | _       | 1000    | V     |
| _                | Input voltage: digital input pins                        | _       | _       | V     |

**Note:** These specifications indicate levels where permanent damage to the device may occur. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods may adversely affect long-term reliability of the device.

## **Recommended Operating Conditions**

**Table 327: Recommended Operating Conditions** 

| Symbol          | Parameter                     | Pins                                     | Minimu<br>m | Maximu<br>m | Units |
|-----------------|-------------------------------|------------------------------------------|-------------|-------------|-------|
| VDD             | Supply voltage                | AVDDL, DVDD, PLL_AVDD, SDVDD, SD_PLLAVDD | 1.14        | 1.26        | V     |
|                 |                               | OVDD2, AVDDH, SD_PLLAVDD33               | 3.14        | 3.47        | V     |
|                 |                               | OVDD, OVDD3 (RGMII mode)                 | 2.38        | 2.63        | V     |
|                 |                               | OVDD, OVDD3 (GMII/RvMII mode)            | 3.14        | 3.47        | V     |
| V <sub>IH</sub> | High-level input voltage      | All digital inputs                       | 2.0         | _           | V     |
| V <sub>IL</sub> | Low-level input voltage       | All digital inputs                       | _           | 0.8         | V     |
| T <sub>A</sub>  | Ambient operating temperature | -                                        | 0           | 70          | °C    |

BCM53115M Data Sheet Electrical Characteristics

## **Electrical Characteristics**

**Table 328: Electrical Characteristics** 

| Symbol            | Parameter                                                                 | Pins                                    | Conditions                                                    | Min  | Тур | Max  | Units |
|-------------------|---------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------|------|-----|------|-------|
| I <sub>DD</sub>   | Maximum supply<br>current (for GMII/<br>RvMII/MII<br>operation)           | 1.2V power rail                         | _                                                             | _    | 952 | _    | mA    |
|                   |                                                                           | 3.3V power rail                         | _                                                             | _    | 332 | _    | mA    |
|                   |                                                                           | OVDD (3.3V for GMII/<br>RvMII/MII)      | _                                                             | -    | 27  | -    | mA    |
| I <sub>DD</sub>   | Maximum supply                                                            | 1.2V power rail                         | _                                                             | _    | 952 | _    | mA    |
|                   | current (for RGMII                                                        | 3.3V power rail                         | _                                                             | -    | 332 | _    | mA    |
|                   | operation)                                                                | OVDD (2.5V for RGMII)                   | _                                                             | _    | 29  | -    | mA    |
| V <sub>OH</sub> * | High-level<br>output voltage                                              | Digital output pins                     | $I_{OH} = -8 \text{ mA}$<br>$I_{OH} = -16 \text{ mA}$         | 2.4  | _   | -    | V     |
| V <sub>OL</sub>   | Low-level<br>output voltage                                               | Digital output pins                     | I <sub>OL</sub> = +8 mA<br>I <sub>OL</sub> = +16 mA           | _    | _   | 0.4  | V     |
| V <sub>IH</sub>   | High-level<br>input voltage                                               | Digital input pins                      | _                                                             | 2.0  | _   | _    | V     |
|                   |                                                                           | XTALI                                   | _                                                             | 2.0  | _   | _    | V     |
| V <sub>IL</sub>   | Low-level input voltage                                                   | Digital input pins                      | _                                                             | -0.3 | _   | 0.8  | V     |
|                   |                                                                           | XTALI                                   | _                                                             | -0.3 | _   | 0.8  | V     |
| l <sub>l</sub>    | Input current                                                             | Digital inputs with pull-up resistors   | V <sub>I</sub> = OVDD2                                        | _    | -   | +100 | μΑ    |
|                   |                                                                           | Digital inputs with pull-up resistors   | V <sub>I</sub> = GND                                          | _    | -   | -10  | μΑ    |
|                   |                                                                           | Digital inputs with pull-down resistors | V <sub>I</sub> = OVDD2                                        | -    | -   | +100 | μΑ    |
|                   |                                                                           | Digital inputs with pull-down resistors | V <sub>I</sub> = GND                                          | -    | -   | +10  | μΑ    |
|                   |                                                                           | All other digital inputs                | $GND \le V_1 \le OVDD2$                                       | _    | -   | ±100 | μΑ    |
| VID               | Receiver Input<br>Voltage<br>Differential Peak-<br>to-Peak,<br>AC-Coupled | SerDes Input Pins                       | The receiver differential pair has built-in AC coupling caps. | 100  | -   | 2000 | mV    |
| RIN               | Receiver Input<br>Impedance                                               | SerDes Input Pins                       | Differential,<br>Integrated<br>On-chip                        | 80   | 100 | 120  | Ω     |
| VOD               | Transmitter<br>Output Voltage<br>Differential Peak-<br>to-Peak            | SerDes Output Pins                      | Programmable                                                  | -    | 700 | 1100 | mV    |

BCM53115M Data Sheet Electrical Characteristics

#### Table 328: Electrical Characteristics (Cont.)

| Symbol | Parameter                    | Pins               | Conditions   | Min | Тур | Max | Units |
|--------|------------------------------|--------------------|--------------|-----|-----|-----|-------|
| RO     | Transmitter Output Impedance | SerDes Output Pins | Differential | 80  | 100 | 120 | Ω     |

Note: For RGMII digital output pins, VOH minimum is 2.0V.

BCM53115M Data Sheet Timing Characteristics

## **Section 9: Timing Characteristics**

## **Reset and Clock Timing**

Power Rails

XTALI

RESET

t104

t103

t107

t108

Valid

Figure 60: Reset and Clock Timing

Table 329: Reset and Clock Timing

| Description                                                                          | Parameter | Minimum     | Typical       | Maximum        |
|--------------------------------------------------------------------------------------|-----------|-------------|---------------|----------------|
| XTALI period                                                                         | t101      | 39.998 ns   | 40 ns         | 40.002 ns      |
| XTALI high time                                                                      | t102      | 18 ns       | _             | 22 ns          |
| XTALI low time                                                                       | t103      | 18 ns       | _             | 22 ns          |
| RESET low pulse duration                                                             | t104      | 20 ms       | 80 ms         | <del>-</del>   |
| RESET rise time                                                                      | t105      | _           | _             | 25 ns          |
| Configuration valid setup to RESET rising                                            | t107      | 100 ns      | _             | _              |
| Configuration valid hold from RESET rising                                           | t108      | _           | _             | 0 ns           |
| Hardware initialization is complete.                                                 | t109      | 5 ms before | the registers | can be access. |
| All the strap pin values are clocked in, and the internal registers can be accessed. |           |             |               |                |

Configuration

Strap Signals

← t109

## MII Interface Timing

The following specifies timing information regarding the MII Interface pins.

### **MII Input Timing**

Figure 61: MII Input Timing



Table 330: MII Input Timing

| Parameter | Description                         | Min    | Тур    | Max    |
|-----------|-------------------------------------|--------|--------|--------|
| t401      | RXDV, RXD to RXC rising setup time  | 10 ns  | _      | _      |
| t402      | RXC clock period (10BASE-T mode)    | _      | 400 ns | -      |
|           | RXC clock period (100BASE-TX mode)  | _      | 40 ns  | _      |
| t403      | RXC high/low time (10BASE-T mode)   | 160 ns | _      | 240 ns |
|           | RXC high/low time (100BASE-TX mode) | 16 ns  | _      | 24 ns  |
| t404      | RXDV, RXD to RXC rising hold time   | 10 ns  | _      | -      |
| _         | Duty cycle                          | _      | _      | -      |

#### **MII Output Timing**

Figure 62: MII Output Timing



Table 331: MII Output Timing

| Parameter | Description                          | Min  | Тур | Max   |
|-----------|--------------------------------------|------|-----|-------|
| t405      | TXC high to TXEN, TXD valid          | 0 ns | _   | 25 ns |
| t406      | TXC high to TXEN, TXD invalid (hold) | 0 ns | _   | -     |

## **TMII Interface Timing**

The following specifies timing information regarding the TMII Interface pins.

#### **TMII Input Timing**

Figure 63: TMII Input Timing



Table 332: TMII Input Timing

| Parameter | Description                        | Min  | Тур | Max |  |
|-----------|------------------------------------|------|-----|-----|--|
| t401      | RXDV, RXD to RXC rising setup time | 5 ns | _   | -   |  |

Table 332: TMII Input Timing (Cont.)

| Parameter | Description                         | Min  | Тур   | Max          |
|-----------|-------------------------------------|------|-------|--------------|
| t402      | RXC clock period (100BASE-TX mode)  | -    | 20 ns | -            |
| t403      | RXC high/low time (100BASE-TX mode) | 8 ns | _     | 12 ns        |
| t404      | RXDV, RXD to RXC rising hold time   | 5 ns | _     | _            |
| _         | Duty cycle                          | _    | _     | <del>-</del> |

## **TMII Output Timing**

Figure 64: TMII Output Timing



Table 333: TMII Output Timing

| Parameter | Description                          | Min  | Тур | Max     |
|-----------|--------------------------------------|------|-----|---------|
| t405      | TXC high to TXEN, TXD valid          | 0 ns | _   | 12.5 ns |
| t406      | TXC high to TXEN, TXD invalid (hold) | 0 ns | _   | _       |

## **Reverse MII Interface Timing**

The following specifies timing information regarding the Reverse MII Interface pins.

#### **Reverse MII Input Timing**

Figure 65: Reverse MII Input Timing



Table 334: Reverse MII Input Timing

| Description                               | Parameter | Min | Тур | Max | Units |
|-------------------------------------------|-----------|-----|-----|-----|-------|
| RXDV, RXD to RXC rising setup time        | t401R     | 10  | _   | -   | ns    |
| RXC (output) clock period (10BASE-T mode) | t402R     | _   | 400 | -   | ns    |
| RXC clock period (100BASE-TX mode)        |           | _   | 40  | -   | ns    |
| RXC high/low time (10BASE-T mode)         | t403R     | 160 | _   | 240 | ns    |
| RXC high/low time (100BASE-TX mode)       |           | 16  | _   | 24  | ns    |
| RXDV, RXD to RXC rising hold time         | t404R     | 0   | _   | -   | ns    |

### **Reverse MII Output Timing**

Figure 66: Reverse MII Output Timing



Table 335: Reverse MII Output Timing

| Description                              | Parameter | Min | Тур | Max | Units |
|------------------------------------------|-----------|-----|-----|-----|-------|
| Output (TXD, TX_EN) setup to TXC rising  | t405R     | 15  | _   | 25  | ns    |
| Output (TXD, TX_EN) hold from TXC rising | t406R     | 11  | _   | -   | ns    |
| TXC clock period                         | t407R     | _   | 40  | -   | ns    |
| TXC high/low time                        | t408R     | 15  | _   | 22  | ns    |

## **RGMII Interface Timing**

The following specifies timing information regarding the IMP interface pins when configured in RGMII mode.

#### **RGMII Output Timing (Normal Mode)**

Figure 67: RGMII Output Timing (Normal Mode)



Table 336: RGMII Output Timing (Normal Mode)

| Description                       | Parameter | Min          | Тур | Мах          | Units |
|-----------------------------------|-----------|--------------|-----|--------------|-------|
| GTX_CLK clock period (1000M mode) | _         | 7.2          | 8   | 8.8          | ns    |
| GTX_CLK clock period (100M mode)  | _         | 36           | 40  | 44           | ns    |
| GTX_CLK clock period (10M mode)   | _         | 360          | 400 | 440          | ns    |
| TskewT: data to clock output skew | t201      | -500 (1000M) | 0   | +500 (1000M) | ps    |
| Duty cycle for 1000M (GE)         | _         | 45           | 50  | 55           | %     |
| Duty cycle for 10/100M (FE)       | _         | 40           | 50  | 60           | %     |



**Note:** The output timing in 10/100M operation is always as specified in the delayed mode.

#### **RGMII Output Timing (Delayed Mode)**

RGMII output timing defaults to the delayed mode when the TXC\_DELAY pin is pulled high at power-on reset.



Figure 68: RGMII Output Timing (Delayed Mode)

Table 337: RGMII Output Timing (Delayed Mode)

| Description                                                                                      | Parameter | Min                 | Тур | Max | Units |
|--------------------------------------------------------------------------------------------------|-----------|---------------------|-----|-----|-------|
| GTX_CLK clock period (1000M mode)                                                                | _         | 7.2                 | 8   | 8.8 | ns    |
| GTX_CLK clock period (100M mode)                                                                 | _         | 36                  | 40  | 44  | ns    |
| GTX_CLK clock period (10M mode)                                                                  | _         | 360                 | 400 | 440 | ns    |
| TsetupT Data valid to clock transition: Available setup time at the output source (delayed mode) | t201D     | 1.2<br>(all speeds) | 2.0 | _   | ns    |
| TholdT Clock transition to data valid: Available hold time at the output source (delayed mode)   | t202D     | 1.2                 | 2.0 | _   | ns    |
| Duty cycle for 1000M (GE)                                                                        | _         | 45                  | 50  | 55  | %     |
| Duty cycle for 10/100M (FE)                                                                      | _         | 40                  | 50  | 60  | %     |

## **RGMII Input Timing (Normal Mode)**

Figure 69: RGMII Input Timing (Normal Mode)



Table 338: RGMII Input Timing (Normal Mode)

| Description                                      | Parameter | Min | Тур | Max | Units |
|--------------------------------------------------|-----------|-----|-----|-----|-------|
| RXCLK clock period (1000M mode)                  | _         | 7.2 | 8   | 8.8 | ns    |
| RXCLK clock period (100M mode)                   | _         | 36  | 40  | 44  | ns    |
| RXCLK clock period (10M mode)                    | _         | 360 | 400 | 440 | ns    |
| TsetupR<br>Input setup time: valid data to clock | t301      | 1.0 | 2.0 | -   | ns    |
| TholdR<br>Input hold time: clock to valid data   | t302      | 1.0 | 2.0 | -   | ns    |
| Duty cycle for 1000M (GE)                        | _         | 45  | 50  | 55  | %     |
| Duty cycle for 10/100M (FE)                      | _         | 40  | 50  | 60  | %     |

## **RGMII Input Timing (Delayed Mode)**

RGMII Input Timing defaults to the delayed mode when the RXC\_DELAY pin is pulled high at power-on reset.



Figure 70: RGMII Input Timing (Delayed Mode)

Table 339: RGMII Input Timing (Delayed Mode)

| Description                     | Parameter | Min            | Тур | Max | Units |
|---------------------------------|-----------|----------------|-----|-----|-------|
| TsetupR                         | t301D     | -1.0 (1000M)   | _   | _   | ns    |
| Input setup time (delayed mode) |           | -1.0 (10/100M) | _   | _   | ns    |
| TholdR                          | t302D     | 3.0 (1000M)    | _   | _   | ns    |
| Input hold time (delayed mode)  |           | 9.0 (10/100M)  | _   | _   | ns    |

## **GMII Interface Timing**

The following specifies timing information regarding the IMP interface pins when configured in GMII mode.

## **GMII Interface Output Timing**

Figure 71: GMII Output Timing



Table 340: GMII Output Timing

| Description                                  | Parameter | Min | Тур | Max | Units |
|----------------------------------------------|-----------|-----|-----|-----|-------|
| GTX_CLK clock period (1000M mode)            | _         | 7.5 | 8   | 8.5 | ns    |
| Output (TXD, TX_EN) setup to GTX_CLK rising  | t501      | 2.5 | _   | _   | ns    |
| Output (TXD, TX_EN) hold from GTX_CLK rising | t502      | 0.5 | _   | 5.5 | ns    |
| Duty cycle for 1000M (GE)                    | _         | 45  | 50  | 55  | %     |
| Duty cycle for 10/100M (FE)                  | _         | 40  | 50  | 60  | %     |

## **GMII Interface Input Timing**

Figure 72: GMII Input Timing



Table 341: GMII Input Timing

| Description                          | Parameter | Min | Тур | Мах | Units |
|--------------------------------------|-----------|-----|-----|-----|-------|
| RXCLK clock period (1000M mode)      | -         | -   | 8   | -   | ns    |
| (RXD, RX_DV) setup to RX_CLK rising  | t503      | 2.0 | -   | -   | ns    |
| (RXD, RX_DV) hold from RX_CLK rising | t504      | 0.0 | _   | _   | ns    |

BCM53115M Data Sheet MDC/MDIO Timing

## MDC/MDIO Timing

The following specifies timing information regarding the MDC/MDIO interface pins.



Figure 73: MDC/MDIO Timing (Slave Mode)

Table 342: MDC/MDIO Timing (Slave Mode)

| Description                          | Parameter | Minim | um Typical | Maxim | um Unit |
|--------------------------------------|-----------|-------|------------|-------|---------|
| MDC cycle time                       | t401      | 80    | _          | _     | ns      |
| MDC high/low                         | _         | 30    | _          | _     | ns      |
| MDC rise/fall time                   | t402      | _     | _          | 10    | ns      |
| MDIO input setup time to MDC rising  | t403      | 7.5   | _          | _     | ns      |
| MDIO input hold time from MDC rising | t404      | 7.5   | _          | _     | ns      |
| MDIO output delay from MDC rising    | t405      | 0     | -          | 45    | ns      |

Table 343: MDC/MDIO Timing (Master Mode)

| Description                          | Parameter | Minimu | ım Typical | Maximum | Unit |
|--------------------------------------|-----------|--------|------------|---------|------|
| MDC cycle time                       | t401      | 400    | -          | _       | ns   |
| MDC high/low                         | _         | 160    | _          | 240     | ns   |
| MDC rise/fall time                   | t402      | _      | _          | 10      | ns   |
| MDIO input setup time to MDC rising  | t403      | 20     | _          | _       | ns   |
| MDIO input hold time from MDC rising | t404      | 0      | -          | _       | ns   |
| MDIO output delay from MDC rising    | t405      | 15     | _          | 90      | ns   |

## **Serial LED Interface Timing**

The following specifies timing information regarding the LED interface pins.



Figure 74: Serial LED Interface Timing

Table 344: Serial LED Interface Timing

| Description                   | Parameter | Minim | um Typical | Maxim | um Unit |
|-------------------------------|-----------|-------|------------|-------|---------|
| LED update cycle period       | t301      | _     | 42         | _     | ms      |
| LEDCLK period                 | t302      | _     | 320        | _     | ns      |
| LEDCLK high-pulse width       | t303      | 150   | -          | 170   | ns      |
| LEDCLK low-pulse width        | t304      | 150   | -          | 170   | ns      |
| LEDCLK to LEDDATA output time | t305      | 140   | _          | 180   | ns      |

BCM53115M Data Sheet SPI Timing

## **SPI Timing**

Figure 75: SPI Timing, SS Asserted During SCK High



Figure 76: SPI Timing, SS Asserted During SCK Low



Table 345: SPI Timing

| Description            | Parameter    | Minimum | Typical | Maximum |
|------------------------|--------------|---------|---------|---------|
| SCK clock period       | t601         | _       | 500 ns  | _       |
| SCK high/low time      | t602         | 200 ns  | _       | 300 ns  |
| MOSI to SCK setup time | t603a, t603b | 5 ns    | _       | _       |
| MOSI to SCK hold time  | t604a, t604b | 12 ns   | _       | _       |
| SCK to MISO valid      | t605a, t605b | _       | _       | 25 ns   |
| SCK to MISO invalid    | t606a, t606b | 0 ns    | _       | _       |

BCM53115M Data Sheet EEPROM Timing



**Note:** BCM53115M behaves only as slave devices. SS is asynchronous. If SS is asserted during SCK high, then the BCM53115M samples data on the rising edge of SCK and references the falling edge to output data. Otherwise, the BCM53115M samples data on the falling edge and outputs data on the rising edge of SCK.

## **EEPROM Timing**

Figure 77: EEPROM Timing

**Table 346: EEPROM Timing** 

| Description                  | Parameter | Minimum | Typical | Maximum      |
|------------------------------|-----------|---------|---------|--------------|
| SCK clock frequency          | t701      | _       | 100 kHz | _            |
| SCK high/low time            | t702      | _       | 5 μs    | _            |
| SCK low to CS, DI valid      | t703      | _       | _       | 500 ns       |
| SCK low to CS, DI invalid    | t704      | 500 ns  | _       | _            |
| DO to SCK falling setup time | t705      | 200 ns  | _       | _            |
| DO to SCK falling hold time  | t706      | 200 ns  | _       | <del>-</del> |

BCM53115M Data Sheet Thermal Characteristics

#### **Section 10: Thermal Characteristics**

Table 347: BCM53115MKFB Package — With Heat Sink<sup>a</sup>

| AirFlow                     | 0 fpm, 0 mps | 100 fpm,<br>0.508 mps | 200 fpm,<br>1.016 mps | 400 fpm,<br>2.032 mps | 600 fpm,<br>3.048 mps |
|-----------------------------|--------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Theta- <sub>JA</sub> (°C/W) | 19.57        | 14.96                 | 13.39                 | 12.55                 | 12.22                 |
| Theta- <sub>JB</sub> (°C/W) | 8.98         | -                     | _                     | _                     | _                     |
| Theta- <sub>JC</sub> (°C/W) | 9.67         | _                     | _                     | _                     | _                     |
| Ψ <sub>JT</sub> (°C/W)      | 7.46         | 7.97                  | 8.16                  | 8.24                  | 8.26                  |
| Max. Junction Temp          | 125          | _                     | _                     | _                     | _                     |

a. With heat sink, Ta = 70°C. This is an estimation based on a 4-layer PCB and P = 2.6W. Heat sink: 35 mm x 35 mm x 15 mm extruded Al, k = 180 (W/m x K). Thermal Interface: 0.23 mm thick tape, k = 0.277 (W/m x K).

Table 348: BCM53115MIPB Package — With Heat Sink<sup>a</sup>

| AirFlow                     | 0 fpm, 0 mps | 100 fpm,<br>0.508 mps | 200 fpm,<br>1.016 mps | 400 fpm,<br>2.032 mps | 600 fpm,<br>3.048 mps |
|-----------------------------|--------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Theta- <sub>JA</sub> (°C/W) | 17.37        | 14.56                 | 13.79                 | 13.20                 | 12.93                 |
| Theta- <sub>JB</sub> (°C/W) | 11.55        | _                     | _                     | _                     | _                     |
| Theta- <sub>JC</sub> (°C/W) | 10.20        | _                     | _                     | _                     | _                     |
| Ψ <sub>JT</sub> (°C/W)      | 8.95         | 9.17                  | 9.23                  | 9.27                  | 9.28                  |
| Max. Junction Temp          | _            | 125                   | _                     | _                     | _                     |

a. With heat sink, Ta = 85°C. This is an estimation based on a 4-layer PCB and P = 2.6W. Heat sink: 35 mm x 35 mm x 15 mm, k = 180 (W/m x K), blade-fin. Thermal Interface: 19.5 x 19.5 x 0.37 mm, k = 1.3 (W/m x K).

BCM53115M Data Sheet Mechanical Information

#### **Section 11: Mechanical Information**



Figure 78: 400-Pin Packaging Diagram

BCM53115M Data Sheet Mechanical Information

// bbb Z 4X aaa X ccc Z Z SEATING PLANE TOP VIEW D1 SIDE VIEW DIMENSIONAL REFERENCES (mm) REF. MIN NOM MAX 2.43 A1 0.40 0.50 0.60 23.00 D 22.80 23.20 D1 21.00 BS 23.20 22.80 23.00 Е E1 21.00 BS 0.70 0.50 0.60 卓 b 1.00 BSC 0.90 1.10 1.00 aaa 0.20 bbb 0.35 0.20 ccc ddd 0.25 0.10 eee PRIMARY DATUM Z AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. DIMENSION IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM  ${\sf Z}.$ -A1 BALL PAD CORNER THE BASIC SOLDER PITCH IS 1.0 mm. THIS DRAWING CONFORMS TO THE JEDEC REGISTERED OUTLINE MS-034 BOTTOM VIEW ALL DIMENSIONS AND TOLERANCES CONFORM TO ASME Y14.5M-1994. 484 SOLDER BALLS NOTES: UNLESS OTHERWISE SPECIFIED

Figure 79: 484-Pin Packaging Diagram

BCM53115M Data Sheet Mechanical Information

Figure 80: BCM53115M Marking Information



#### **BROADCOM**<sub>®</sub>

BCM53115M Data Sheet Ordering Information

# **Section 12: Ordering Information**

| Part Number     | Package  | Ambient Temperature |
|-----------------|----------|---------------------|
| BCM53115MKFB(G) | 400 FBGA | 0°C to 70°C         |
| BCM53115MIPB(G) | 484 PBGA | –40°C to 85°C       |
| BCM53115MKPB(G) | 484 PBGA | 0°C to 70°C         |



Note: (G) represents the lead-free package option.

Broadcom® Corporation reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom Corporation is believed to be accurate and reliable. However, Broadcom Corporation does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

everything®

#### **BROADCOM CORPORATION**

5300 California Avenue Irvine, CA 92617 © 2013 by BROADCOM CORPORATION. All rights reserved. Phone: 949-926-5000 Fax: 949-926-5203

E-mail: info@broadcom.com Web: www.broadcom.com

#### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Ethernet ICs category:

Click to view products by Broadcom manufacturer:

Other Similar products are found below:

EZFM6324A S LKA5 EZFM6364A S LKA7 12200BS23MM EZFM5224A S LKA3 VSC8522XJQ-02 WGI219LM SLKJ3 EZFM6348A S LKA6 WGI219V SLKJ5 BCM84793A1KFSBG BCM56680B1KFSBLG BCM53402A0KFSBG BCM56960B1KFSBG EZX557AT S LKVX BCM56842A1KFTBG BCM56450B1KFSBG EZX557AT S LKW4 LAN9254-I/JRX RTL8211FS-CG RTL8153-VC-CG CH395L KTI225IT S LNNK KTI225IT S LNNL VSC8562XKS-14 BCM56864A1IFSBG KSZ8462FHLI LAN9303MI-AKZE KSZ8841-16MVLI X550T2BLK KSZ8842-16MVLI KSZ8893MQL VSC8244XHG ADIN2111BCPZ ADIN2111CCPZ-R7 FIDO2100BGA128IR0 FIDO5210CBCZ FIDO5210BBCZ FIDO5110CBCZ FIDO5200CBCZ ADIN1110BCPZ ADIN1110CCPZ ADIN1100BCPZ ADIN1110CCPZ-R7 ADIN1100CCPZ-R7 ADIN1110CCPZ-R7 ADIN1110BCPZ-R7 DM9000EP DM9161AEP HG82567LM S LAVY LAN9210-ABZJ LAN9221-ABZJ LAN9221-ABZJ LAN9221I-ABZJ