

# **CMX673** Call Progress Tone Detector

Provisional Issue

D/673/5 June 2001

#### Features

- Worldwide Tone Compatibility
- Single and Dual Tones Detected
- Wide Dynamic Signal Range
- Fast Response Time
- Low Power Operation 500µA at 3.0V
- 3.58MHz Xtal/Clock Oscillator

### Applications

- Worldwide Payphone Systems
- Telephone Redialling Systems
- Dialling Modems
- Banking and Billing Systems
- Telecom Test Equipment
- Telecom Security Systems





#### **1.1 Brief Description**

The CMX673 is a general purpose call progress tone detector for use in Public Switched Telephone System (PSTN) applications. Call progress detection allows equipment which dials into the PSTN network to monitor the progress of the resulting call. Ringing, Busy, Not available and Answer states can be determined. The CMX673 uses advanced digital signal processing techniques to detect tones in the frequency band 315Hz to 650Hz. The use of DSP techniques allows the CMX673 to distinguish between valid call progress tone signals and line noise or voice, low false detection rates result. This is in contrast to other call progress detection devices which are based on simple filtering techniques. The detection timing of the CMX673 allows it to operate with almost any call progress system. In particular the 'stuttered dial tone' of voice mail messaging systems is supported. The use of digital processing and small geometry CMOS design techniques allows the CMX673 to offer a complete call progress detector which analyses both frequency and amplitude in a single 8 pin package. This, coupled with industry leading performance and substantially lower power supply requirements than comparable devices, demonstrates CML's unique capability in this area. A single 3.58MHz crystal ensures accurate and repeatable performance. With supply requirements between 2.7V and 5.5V the CMX673 can be easily integrated into a wide range of telecom equipments. The CMX673 is pin to pin compatible with the M980 and TSC 75T980 and SSI980. It is available in DIP, TSSOP and SOIC packages. The CMX673 integrated circuit coupled with cadence measurement of the signals detected can identify virtually all call progress tones used worldwide.

<sup>© 2001</sup> Consumer Microcircuits Limited

#### CONTENTS

<u>Page</u>

| 1.0 | Features and Applications1                                                                                                                                   |  |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1.1 | Brief Description2                                                                                                                                           |  |  |  |  |  |  |
| 1.2 | Block Diagram3                                                                                                                                               |  |  |  |  |  |  |
| 1.3 | Signal List4                                                                                                                                                 |  |  |  |  |  |  |
| 1.4 | External Components5                                                                                                                                         |  |  |  |  |  |  |
| 1.5 | General Description61.5.1Overall Function Description61.5.1Software Description61.5.2Glossary61.5.3Block Diagram Description71.5.4Decode Output Truth Table7 |  |  |  |  |  |  |
| 1.6 | Application Notes                                                                                                                                            |  |  |  |  |  |  |
| 1.7 | Performance Specification91.7.1Electrical Performance91.7.2Packaging12                                                                                       |  |  |  |  |  |  |

© 2001 Consumer Microcircuits Limited

Section

### 1.2 Block Diagram



Figure 1 Block Diagram

#### Signal List 1.3

Γ

| Package                            |                                                          |            |                 |             |                                                                                                                   |
|------------------------------------|----------------------------------------------------------|------------|-----------------|-------------|-------------------------------------------------------------------------------------------------------------------|
| D4                                 | E3                                                       | P1         | Signa           | Signal Desc |                                                                                                                   |
| Pin<br>No.                         | Pin<br>No.                                               | Pin<br>No. | Name            | Туре        |                                                                                                                   |
| 2                                  | 3                                                        | 1          | XTAL/CLOCK      | I/P         | The input to the on-chip oscillator and external clock input. Components are on chip.                             |
| 4                                  | 5                                                        | 2          | XTALN           | O/P         | The inverted output of the on-chip oscillator.                                                                    |
| 5                                  | 7                                                        | 3          | ENABLE          | I/P         | A logic '1' applied to this input enables the DETECT output. A logic '0' will reset DETECT output to a logic '0'. |
| 7                                  | 8                                                        | 4          | DETECT          | O/P         | When a call progress signal is detected, this output goes to a logic '1'.                                         |
| 10                                 | 13                                                       | 5          | SIGIN           | I/P         | Signal input. Signals to this pin should be ac coupled. The dc bias of this pin is set internally.                |
| 12                                 | 15                                                       | 6          | V <sub>SS</sub> | Power       | The negative supply rail (ground).                                                                                |
| 14                                 | 17                                                       | 7          | VREF            | O/P         | Internally generated reference voltage, held at $\frac{1}{2}V_{DD}.$                                              |
| 15                                 | 18                                                       | 8          | V <sub>DD</sub> | Power       | The positive supply rail. This pin should be decoupled to $V_{\mbox{\scriptsize SS}}$ by a capacitor.             |
| 1, 3, 6,<br>8, 9,<br>11, 13,<br>16 | 1, 2, 4,<br>6, 9,<br>10, 11,<br>12, 14,<br>16, 19,<br>20 |            | NC              |             | Internal Connection. Do not make any connection to these pins.                                                    |

Notes: I/P =

O/P =

Input Output Bidirectional BI =

### 1.4 External Components



#### **Typical Values:**

| C1  | 0.1µF  | ± 20%                   |
|-----|--------|-------------------------|
| C2  | 1µĖ    | ± 20%                   |
| 1/4 | 0 5705 | AFRALL AND A CONTRACT A |

X1 3.579545MHz (refer to Section 1.7.1)

Note: C1 is not required if the input is referenced to VREF.

#### Figure 2 Recommended External Components

#### **1.5 General Description**

#### 1.5.1 Overall Function Description

The CMX673 Call Progress Tone Detector uses different tone detection methods from those commonly found with other products.

Many traditional devices from other suppliers use a bandpass filter followed by an energy detector. The filter is usually designed to pass input signals with a frequency between about 300Hz and 700Hz, and the amplitudes of signals in this range are then checked against a level threshold. Any signal of acceptable level in this frequency band is classed as a Call Progress tone, including signals due to speech and noise. False outputs caused by speech are a common feature with these products, and background noise may lead to a stuck "detect" output.

The CMX673, by contrast, uses a stochastic signal processing technique based on analysis in both the frequency and time domains, with signal amplitude forming part of the decision process. This analysis includes checks on whether the signal has a "profile" which matches international standards for Call Progress tone, or a profile more likely to match that of speech, noise or no signal.

The following Glossary, and the Decode Truth Table in Section 1.5.4 provide a simple explanation of the decoding functions and features offered by the CMX673.

#### 1.5.2 Glossary

**Call Progress Tones:** The single and dual frequency tones in the range 350Hz to 620Hz specified widely for call progress signalling.

**Call Progress Band:** The nominal range 315Hz to 650Hz within which the CMX673 will detect Call Progress tones. The detection algorithm requires that the tones have the characteristics typical of Call Progress Tones.

**No Signal:** The absence of an input signal or A signal below 250Hz or A signal between 750Hz and 10kHz.

Note that signals above 10kHz should be at a level below -38dBm so as to avoid aliasing.

**Nominal:** Subject to dynamic tolerances within the signal analysis process. Absolute values are not material or adverse to performance.

#### 1.5.3 Block Diagram Description

#### Amplifier

The input signal is amplified by a self-biased inverting amplifier. The dc bias of this input is internally set at  $\frac{1}{2}V_{DD}$ .

#### Signal Analyser

The frequency range, quality and consistency of the input signal is analysed by this functional block. To be classified as a call progress signal the input signal frequencies should lie between 315Hz and 650Hz. The signal to noise ratio must be 16dB or greater. The signal must be consistent over a period of about 80ms. These decode criteria are continuously monitored and the assessment is updated every 6ms; reference Figure 4.

#### **Control Logic**

This block categorises the nature of the signal into two decoded output states and controls the output pin. See the Decode Output Truth Table in Section 1.5.4.

#### **Level Detector**

The level detector operates by measuring the level of the amplified input signal and comparing it with a preset threshold. The level detector output goes to the Control and Output Logic block. The data output is gated with the level detector's output. The data output is valid only if the level detector output is true.

#### Xtal/Clock Oscillator

If the on-chip Xtal oscillator is to be used, then external component X1 is required. If an external clock source is to be used, then it should be connected to the XTAL/CLOCK input pin and the XTALN pin should be left unconnected.

#### 1.5.4 Decode Output Truth Table

| "DETECT" | CONDITIONS                                      |  |  |  |  |
|----------|-------------------------------------------------|--|--|--|--|
| 0        | No Signal                                       |  |  |  |  |
| 1        | Call Progress Band:                             |  |  |  |  |
|          | 400, 425,440, 450, 480+620, 600 and 620Hz tones |  |  |  |  |

Note that DETECT responds to the whole range of call progress tones from 315Hz to 650Hz.

#### Table 1 Decode Output Truth Table

#### **1.6 Application Notes**

#### 1.6.1 General

On power-up, it will take 80ms to initialise the internal state, this delay should be accounted for before the DETECT output is valid.



#### Figure 3 A typical Telephone Line Circuit Application

| R1 | 470kΩ         | R5 | 160kΩ       |
|----|---------------|----|-------------|
| R2 | 470kΩ         | C3 | 0.01µF 250V |
| R3 | 240k $\Omega$ | C4 | 0.01µF 250V |
| R4 | 470kΩ         |    |             |

- Note: 1. Resistors  $\pm$ 1%, Capacitors  $\pm$ 20% unless otherwise stated.
  - 2. A low offset opamp is needed.

An alternative set of component values can be used:

| R1 | 499kΩ  | R5 | 49.9kΩ       |
|----|--------|----|--------------|
| R2 | 499kΩ  | C3 | 0.001µF 300V |
| R3 | 54.9kΩ | C4 | 0.001µF 300V |
| R4 | 499kΩ  |    |              |

- Note: 3. Resistors  $\pm 1\%$ , Capacitors  $\pm 2\%$  unless otherwise stated.
  - 4. A higher value of C3 and C4 will reduce the level sensitivity tolerance at around -38dBm.

### 1.7 Performance Specification

#### 1.7.1 Electrical Performance

#### **Absolute Maximum Ratings**

Exceeding these maximum ratings can result in damage to the device.

|                                                                 | Min. | Max.                  | Units |
|-----------------------------------------------------------------|------|-----------------------|-------|
| Supply (V <sub>DD</sub> - V <sub>SS</sub> )                     | -0.3 | 7.0                   | V     |
| Voltage on any pin to V <sub>SS</sub>                           | -0.3 | V <sub>DD</sub> + 0.3 | V     |
| Current into or out of V <sub>DD</sub> and V <sub>SS</sub> pins | -30  | +30                   | mA    |
| Current into or out of any other pin                            | -20  | +20                   | mA    |

| P1 Package                                       | Min. | Max. | Units |
|--------------------------------------------------|------|------|-------|
| Total Allowable Power Dissipation at Tamb = 25°C |      | 800  | mW    |
| Derating                                         |      | 13.0 | mW/°C |
| Storage Temperature                              | -55  | +125 | °C    |
| Operating Temperature                            | -40  | +85  | °C    |

| E3 Package                                       | Min. | Max. | Units |
|--------------------------------------------------|------|------|-------|
| Total Allowable Power Dissipation at Tamb = 25°C |      | 300  | mW    |
| Derating                                         |      | 5.0  | mW/°C |
| Storage Temperature                              | -55  | +125 | °C    |
| Operating Temperature                            | -40  | +85  | С     |

| D4 Package                                       | Min. | Max. | Units |
|--------------------------------------------------|------|------|-------|
| Total Allowable Power Dissipation at Tamb = 25°C |      | 800  | mW    |
| Derating                                         |      | 13.0 | mW/°C |
| Storage Temperature                              | -55  | +125 | °C    |
| Operating Temperature                            | -40  | +85  | °C    |

#### **Operating Limits**

Correct operation of the device outside these limits is not implied.

|                                             | Notes | Min. | Max. | Units |  |
|---------------------------------------------|-------|------|------|-------|--|
| Supply (V <sub>DD</sub> - V <sub>SS</sub> ) |       | 2.7  | 5.5  | V     |  |
| Xtal Frequency                              |       | 3.57 | 3.59 | MHz   |  |

#### **Operating Characteristics**

For the following conditions unless otherwise specified:

Xtal Frequency = 3.579545MHz, S/N = 16dB, Noise Bandwidth = 5kHz, V<sub>DD</sub> = 3.0V to 5.0V, Tamb =  $-40^{\circ}$ C to  $+85^{\circ}$ C. 0dB = 775mVrms.

|                                                                                                                                                                 |                                                      | Notes                 | Min.               | Тур.         | Max.        | Units                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|--------------------|--------------|-------------|-------------------------------------------------------------------|
| DC Parameters<br>I <sub>DD</sub> (ENABLE = '1')<br>I <sub>DD</sub> (ENABLE = '1')                                                                               | (V <sub>DD</sub> = 5.0V)<br>(V <sub>DD</sub> = 3.0V) | 1<br>1                |                    | 1.0<br>0.5   | 1.5<br>1.0  | mA<br>mA                                                          |
| AC Parameters<br>SIGIN pin<br>Input Impedance<br>Minimum Input Signal Lev<br>Input Signal Dynamic Ran<br>Signal to Noise Ratio                                  | el<br>ige                                            | 2                     | 40.0<br>16.0       | 0.1<br>-38.0 |             | MΩ<br>dB<br>dB                                                    |
| <b>Xtal/Clock Input</b><br>'High' Pulse Width<br>'Low' Pulse Width<br>Gain (I/P = 1mVrms at 100                                                                 | 0Hz)                                                 | 3<br>3                | 100<br>100<br>20.0 |              |             | ns<br>ns<br>dB                                                    |
| Level Detector<br>Must Detect Signal Level<br>Must Not Detect Signal Lev                                                                                        | vel                                                  | 4<br>4                | -38.0              |              | -50.0       | dB<br>dB                                                          |
| <b>Call Progress Band</b><br>Must Detect Range<br>Must Not Detect Range                                                                                         |                                                      | 7                     | 315<br>750         |              | 650<br>250  | Hz<br>Hz                                                          |
| Logic Interface<br>Input Logic "1" Level<br>Input logic "0" level<br>Input leakage current (Vin<br>Input Capacitance<br>Output logic "1" level (I <sub>OH</sub> | = 0 to V <sub>DD</sub> )<br>= 120µA)                 | 5<br>5<br>5<br>5<br>6 | 80%<br>-5.0<br>90% | 10.0         | 20%<br>+5.0 | V <sub>DD</sub><br>V <sub>DD</sub><br>µA<br>pF<br>V <sub>DD</sub> |
| Output logic "0" level (IOI                                                                                                                                     | = 360µA)                                             | 6                     |                    |              | 10%         | VDD                                                               |

Notes: 1. Not including any current drawn from the detector pins by external circuitry.

- 2. Small signal impedance over the frequency range 100Hz to 2000Hz and at  $V_{DD} = 5.0V$ .
- 3. Timing for an external input to the XTAL/CLOCK pin.
- 4. Input signal level at  $V_{DD}$  = 5.0V, scale signal for different  $V_{DD}$ .
- 5. ENABLE pin.
- 6. DETECT pin.
- 7. Nominal values which are subject to dynamic tolerances within the signal analysis process, as a result of using stochastic signal processing techniques.

#### Electrical Performance (continued)



Figure 4 mC Parallel Interface Timings

For the following conditions unless otherwise specified:

Xtal Frequency = 3.579545MHz, V<sub>DD</sub> = 3.0V to 5.0V, Tamb = -40°C to +85°C, S/N = 20dB.

|                                          |                                           | Notes | Min. | Тур. | Max. | Units |  |
|------------------------------------------|-------------------------------------------|-------|------|------|------|-------|--|
| Signal Timings (ref. Figures 3, 4 and 5) |                                           |       |      |      |      |       |  |
| t <sub>l</sub>                           | Burst Length Ignored                      |       |      |      | 40.0 | ms    |  |
| tL                                       | Burst Length Detected                     |       | 80.0 |      |      | ms    |  |
| t <sub>GI</sub>                          | Call Progress Tone Gap Length<br>Ignored  | 8     |      |      | 20.0 | ms    |  |
| t <sub>GD</sub>                          | Call Progress Tone Gap Length<br>Detected | 8     | 40.0 |      |      | ms    |  |
| t <sub>RP</sub>                          | Call Progress Tone Response Time          | 9     |      |      | 80.0 | ms    |  |
| t <sub>DRP</sub>                         | Call Progress Tone De-Response<br>Time    | 9     |      |      | 80.0 | ms    |  |

**Notes:** 8. Only applies to bursts of the same frequency.

9. Measured with 350+440Hz tone pair.

#### 1.7.2 Packaging



| DIM. | MIN.                          | TYP | MAX.                          |  |  |  |  |
|------|-------------------------------|-----|-------------------------------|--|--|--|--|
| * A  | 0.346 (8.790)                 | )   | 0.400 (10.16)                 |  |  |  |  |
| * B  | 0.240 (6.10)                  |     | 0.260 (6.60)                  |  |  |  |  |
| С    | 0.145 (3.68)                  |     | 0.200 (5.08)                  |  |  |  |  |
| Е    | 0.300 (7.62)                  |     | 0.390 (9.91).                 |  |  |  |  |
| E1   | <b>0</b> .2 <b>90</b> (7.37)  |     | <b>0</b> .325 ( <b>8</b> .25) |  |  |  |  |
| F    | 0.30 (7.62)                   |     |                               |  |  |  |  |
| Н    | 0.030 (0.76)                  |     |                               |  |  |  |  |
| J    | 0.015 (0.38)                  |     | 0.023 (0.58)                  |  |  |  |  |
| J1   | <b>0.04</b> 5 (1.1 <b>4</b> ) |     | 0.065 (1.65)                  |  |  |  |  |
| Κ    | 0.062 (1.58)                  |     |                               |  |  |  |  |
| K1   | 0.062 (1.58)                  |     |                               |  |  |  |  |
| L    | 0.121 (3.07)                  |     | <b>0</b> .15 <b>0</b> (3.81)  |  |  |  |  |
| М    | 0.029 (0.74)                  |     |                               |  |  |  |  |
| Ρ    | 0.100 (2.54)                  |     |                               |  |  |  |  |
| Т    | 0.008 (0.20)                  |     | <b>0.0</b> 15 ( <b>0.38</b> ) |  |  |  |  |
| Y    |                               | 7°  |                               |  |  |  |  |
| 7    |                               | 5°  |                               |  |  |  |  |
| -    |                               | 0   |                               |  |  |  |  |

NOTE :

\* A & B are reference datum's and do not include mold deflash or protrusions.

All dimensions in inches (mm.) Angles are in degrees





Figure 6 E3 Mechanical Outline: Order as part no. CMX673E3

<sup>© 2001</sup> Consumer Microcircuits Limited



Figure 7 D4 Mechanical Outline: Order as part no. CMX673D4

Handling precautions: This product includes input protection, however, precautions should be taken to prevent device damage from electro-static discharge. CML does not assume any responsibility for the use of any circuitry described. No IPR or circuit patent licences are implied. CML reserves the right at any time without notice to change the said circuitry and this product specification. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with this product specification. Specific testing of all circuit parameters is not necessarily performed.



Oval Park - LANGFORD MALDON - ESSEX CM9 6WG - ENGLAND Telephone: +44 (0)1621 875500 Telefax: +44 (0)1621 875600 e-mail: sales@cmlmicro.co.uk http://www.cmlmicro.co.uk



### **CML Product Data**

In the process of creating a more global image, the three standard product semiconductor companies of CML Microsystems Plc (*Consumer Microcircuits Limited (UK), MX-COM, Inc (USA) and CML Microcircuits (Singapore) Pte Ltd)* have undergone name changes and, whilst maintaining their separate new names (*CML Microcircuits (UK) Ltd, CML Microcircuits (USA) Inc and CML Microcircuits (Singapore) Pte Ltd*), now operate under the single title CML Microcircuits.

These companies are all 100% owned operating companies of the CML Microsystems Plc Group and these changes are purely changes of name and do not change any underlying legal entities and hence will have no effect on any agreements or contacts currently in force.

#### **CML Microcircuits Product Prefix Codes**

Until the latter part of 1996, the differentiator between products manufactured and sold from MXCOM, Inc. and Consumer Microcircuits Limited were denoted by the prefixes MX and FX respectively. These products use the same silicon etc. and today still carry the same prefixes. In the latter part of 1996, both companies adopted the common prefix: CMX.

This notification is relevant product information to which it is attached.

Company contact information is as below:



Oval Park, Langford, Maldon, Essex, CM9 6WG, England Tel: +44 (0)1621 875500 Fax: +44 (0)1621 875600 uk.sales@cmlmicro.com www.cmlmicro.com



COMMUNICATION SEMICONDUCTORS

4800 Bethania Station Road, Winston-Salem, NC 27105, USA Tel: +1 336 744 5050, 0800 638 5577 Fax: +1 336 744 5054 us.sales@cmlmicro.com www.cmlmicro.com



No 2 Kallang Pudding Road, 09-05/ 06 Mactech Industrial Building, Singapore 349307 Tel: +65 7450426 Fax: +65 7452917 sg.sales@cmlmicro.com www.cmlmicro.com

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Telecom Interface ICs category:

Click to view products by CML Microcircuits manufacturer:

Other Similar products are found below :

MT8888CP1 MT88E45BS1 MT9174AN1 MT8870DNR1 MT88E39ASR1 MT9074AL1 MT9122AP1 PEB4266TV12 S LL62 DS3150TNC1+ DS26334GN+ MT88E46AS1 MT8963AE1 DS26324GNA3+ PM4351-RI PEF41068FV11 S LL8T PEF41068VV12 S LL8U LE58QL022BVC LE58QL022BVCT LE88286DLC LE88276DLCT LE79252BTC RTL8019AS W7100A-S2E-100LQFP M100EVO-LITE HE910NAR206T701 XRT86VL38IB CMX631AD4 XD8870 82P2284BBG 82V2084PFG CPC5620A CPC5620ATR CPC5621A CPC5621ATR CPC5622A CPC5622ATR DS21455+ DS21348G+ DS2148TN+ DS34S102GN+ DS34T101GN+ CMX673E3 LE88506DVC MT8967AS1 MT88L70ANR1 MT8952BP1 DS3150QN+ DS2149Q+ CMX683E4 DS3141+