

# Phase-Aligned Clock Multiplier

### Features

- 10 MHz to 166.67 MHz output operating range
- Four-multiplier configuration
- Single PLL architecture
- Phase aligned outputs
- Low jitter, high accuracy outputs
- Output enable pin
- 3.3 V operation
- 5 V tolerant input
- Internal loop filter
- 8-pin 150-mil small-outline integrated circuit (SOIC) package
- Commercial temperature

# Logic Block Diagram

# **Functional Description**

The CY2300 is a four output 3.3 V phase-aligned system clock designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high-performance applications.

The part allows the user to obtain 1/2x, 1x,  $\overline{1x}$  and 2x REFIN output frequencies on respective output pins.

The part has an on-chip PLL which locks to an input clock presented on the REFIN pin. The input-to-output skew is guaranteed to be less than  $\pm 200$  ps, and output-to-output skew is guaranteed to be less than 200 ps.

Multiple CY2300 devices can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 400 ps.

The CY2300 is available in commercial temperature range.

For a complete list of related documentation, click here.



٠



## Contents

| Pinouts                        | 3 |
|--------------------------------|---|
| Pin Definitions                | 3 |
| Maximum Ratings                | 4 |
| Operating Conditions           | 4 |
| Electrical Characteristics     | 4 |
| Thermal Resistance             | 4 |
| Test Circuits                  | 5 |
| Switching Characteristics      | 5 |
| Switching Waveforms            | 6 |
| Ordering Information           | 7 |
| Ordering Code Definitions      | 7 |
| Package Drawing and Dimensions |   |
| Reference Documents            |   |
| Acronyms                       | 9 |
| •                              |   |

| Document Conventions                         | 9  |
|----------------------------------------------|----|
| Units of Measure                             | 9  |
| Errata                                       | 10 |
| Part Numbers Affected                        | 10 |
| CY2300 Errata Summary                        | 10 |
| CY2300 Qualification Status of fixed silicon |    |
| Document History Page                        | 12 |
| Sales, Solutions, and Legal Information      |    |
| Worldwide Sales and Design Support           |    |
| Products                                     |    |
| PSoC®Solutions                               | 13 |
| Cypress Developer Community                  | 13 |
| Technical Support                            |    |
|                                              |    |



### Pinouts

#### Figure 1. 8-pin SOIC pinout (Top View)



# **Pin Definitions**

| Pin | Signal <sup>[1]</sup> | Description                                   |
|-----|-----------------------|-----------------------------------------------|
| 1   | 1/2xREF               | Clock output, 1/2x reference                  |
| 2   | GND                   | Ground                                        |
| 3   | REFIN                 | Input reference frequency, 5 V tolerant input |
| 4   | REF                   | Clock output reference                        |
| 5   | REF                   | Clock output reference                        |
| 6   | 2xREF                 | Clock output, 2x reference                    |
| 7   | V <sub>DD</sub>       | 3.3 V Supply                                  |
| 8   | OE                    | Output enable (weak pull-up)                  |



### **Maximum Ratings**

| Supply voltage to ground potential0.5 V to +7.0 V       |
|---------------------------------------------------------|
| DC input voltage (except ref)–0.5 V to $V_{DD}$ + 0.5 V |
| DC input voltage REF0.5 V to 7 V                        |

| Storage temperature            | –65 °C to +150 °C |
|--------------------------------|-------------------|
| Junction temperature           | 150 °C            |
| Static discharge voltage       |                   |
| (per MIL-STD-883, method 3015) | > 2000 V          |

# **Operating Conditions**

| Parameter       | Description                                                                                                             | Min  | Мах | Unit |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|
| V <sub>DD</sub> | Supply voltage                                                                                                          | 3.0  | 3.6 | V    |
| T <sub>A</sub>  | Operating temperature (ambient temperature)                                                                             | 0    | 70  | °C   |
| CL              | Load capacitance, 10 MHz < F <sub>OUT</sub> < 133.33 MHz                                                                | _    | 18  | pF   |
|                 | Load capacitance,133.33 MHz < F <sub>OUT</sub> < 166.67 MHz                                                             | _    | 12  | pF   |
| C <sub>IN</sub> | Input capacitance                                                                                                       | -    | 7   | pF   |
| t <sub>PU</sub> | Power-up time for all $V_{\mbox{\scriptsize DD}}$ 's to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50  | ms   |

### **Electrical Characteristics**

| Parameter       | Description                        | Test Conditions                  | Min | Max | Unit |
|-----------------|------------------------------------|----------------------------------|-----|-----|------|
| V <sub>IL</sub> | Input LOW voltage                  |                                  | -   | 0.8 | V    |
| V <sub>IH</sub> | Input HIGH voltage                 |                                  | 2.0 | -   | V    |
| IIL             | Input LOW current                  | V <sub>IN</sub> = 0 V            | -   | 100 | μA   |
| I <sub>IH</sub> | Input HIGH current                 | $V_{IN} = V_{DD}$                | -   | 50  | μA   |
| V <sub>OL</sub> | Output LOW voltage <sup>[2]</sup>  | I <sub>OL</sub> = 8 mA           | -   | 0.4 | V    |
| V <sub>OH</sub> | Output HIGH voltage <sup>[2]</sup> | I <sub>OH</sub> = –8 mA          | 2.4 | -   | V    |
| I <sub>DD</sub> | Supply current                     | Unloaded outputs, REFIN = 66 MHz | -   | 45  | mA   |
|                 |                                    | Unloaded outputs, REFIN = 33 MHz | -   | 32  | mA   |
|                 |                                    | Unloaded outputs, REFIN = 20 MHz | _   | 18  | mA   |

## **Thermal Resistance**

| Parameter <sup>[3]</sup> | Description                              | Test Conditions                                                                                 | 8-pin SOIC | Unit |
|--------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------|------------|------|
| $\theta_{JA}$            | (junction to ambient)                    | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | 140        | °C/W |
| θ <sub>JC</sub>          | Thermal resistance<br>(junction to case) | accordance with EIA/JESD51.                                                                     | 54         | °C/W |

#### Notes

Parameter is guaranteed by design and characterization. It is not 100% tested in production.
These parameters are guaranteed by design and are not tested.



# **Test Circuits**

#### Figure 2. Test Circuit #1



# **Switching Characteristics**

| Parameter         | Description                                                   | Test Conditions                                                      | Min | Тур | Max    | Unit |
|-------------------|---------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|--------|------|
| 1/t <sub>1</sub>  | Output frequency                                              | 18 pF load                                                           | 10  | -   | 133.33 | MHz  |
|                   |                                                               | 12 pF load                                                           | -   | -   | 166.67 | MHz  |
|                   | Duty cycle <sup>[4]</sup> = $t_2 \div t_1$                    | Measured at V <sub>DD</sub> /2                                       | 40  | 50  | 60     | %    |
| t <sub>3</sub>    | Rise time <sup>[4]</sup>                                      | Measured between 0.8 V and 2.0 V                                     | -   | -   | 1.20   | ns   |
| t <sub>4</sub>    | Fall time <sup>[4]</sup>                                      | Measured between 0.8 V and 2.0 V                                     | -   | -   | 1.20   | ns   |
| t <sub>5</sub>    | Output to output skew on rising edges <sup>[4]</sup>          | All outputs equally loaded<br>Measured at V <sub>DD</sub> /2         | -   | -   | 200    | ps   |
| t <sub>6</sub>    | Delay, REFIN rising edge to output rising edge <sup>[4]</sup> | Measured at V <sub>DD</sub> /2 from REFIN to any output              | -   | -   | ±200   | ps   |
| t <sub>7</sub>    | Device to device skew <sup>[4]</sup>                          | Measured at V <sub>DD</sub> /2 on the 1/2xREF pin of devices (pin 1) | -   | -   | 400    | ps   |
| t <sub>J</sub>    | Period jitter <sup>[4]</sup>                                  | Measured at Fout = 133.33 MHz,<br>loaded outputs, 18 pF load         | -   | -   | ±175   | ps   |
| t <sub>LOCK</sub> | PLL lock time <sup>[4]</sup>                                  | Stable power supply, valid clocks<br>presented on REFIN              | -   | -   | 1.0    | ms   |

4. All parameters are specified with equally loaded outputs.



### **Switching Waveforms**

Figure 3. Duty Cycle Timing



Figure 4. All Outputs Rise/Fall Time



Figure 5. Output to Output Skew



Figure 6. Input to Output Propagation Delay



Figure 7. Device to Device Skew





# **Ordering Information**

| Ordering Code | Package Type               | Operating Range            |  |
|---------------|----------------------------|----------------------------|--|
| Pb-free       |                            |                            |  |
| CY2300SXC     | 8-pin SOIC                 | Commercial (0 °C to 70 °C) |  |
| CY2300SXCT    | 8-pin SOIC - Tape and Reel | Commercial (0 °C to 70 °C) |  |

#### **Ordering Code Definitions**





### **Package Drawing and Dimensions**

Figure 8. 8-pin SOIC (150 Mils) Package Outline, 51-85066

- 1. DIMENSIONS IN INCHES[MM] MIN.
- $\frac{1}{MAX}$
- 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME
- 3. REFERENCE JEDEC MS-012
- 4. PACKAGE WEIGHT 0.07gms

|         | PART #        |
|---------|---------------|
| S08.15  | STANDARD PKG  |
| SZ08.15 | LEAD FREE PKG |
| SW8.15  | LEAD FREE PKG |





51-85066 \*I



### **Reference Documents**

Reference documents are available through your local Cypress sales representative. You can also direct your requests to tsbusdev@cypress.com.

| Document Number | Document Title | Description |
|-----------------|----------------|-------------|
| NA              | NA             | NA          |

### Acronyms

| Acronym | Description       |  |  |
|---------|-------------------|--|--|
| FBK     | Feedback          |  |  |
| OE      | Output Enable     |  |  |
| PLL     | Phase Locked Loop |  |  |
| REFIN   | Reference Input   |  |  |

## **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degree Celsius  |  |  |
| Hz     | hertz           |  |  |
| kHz    | kilohertz       |  |  |
| MHz    | megahertz       |  |  |
| μA     | microampere     |  |  |
| μF     | microfarad      |  |  |
| μs     | microsecond     |  |  |
| μV     | microvolt       |  |  |
| mA     | milliampere     |  |  |
| mm     | millimeter      |  |  |
| ms     | millisecond     |  |  |
| mV     | millivolt       |  |  |
| ns     | nanosecond      |  |  |
| pА     | picoampere      |  |  |
| pF     | picofarad       |  |  |
| ps     | picosecond      |  |  |
| V      | volt            |  |  |



### Errata

This section describes the errors, workaround solution and silicon design fixes for Cypress zero delay clock buffers belonging to the families CY2300. Details include errata trigger conditions, scope of impact, available workaround and silicon revision applicability. Contact your local Cypress Sales Representative if you have questions.

#### **Part Numbers Affected**

| Part Number | Device Characteristics |
|-------------|------------------------|
| CY2300SXC   | All Variants           |
| CY2300SXCT  | All Variants           |

#### CY2300 Errata Summary

| Items                             | Part Number | Fix Status                                              |
|-----------------------------------|-------------|---------------------------------------------------------|
| Start up lock time issue [CY2300] | All         | Silicon fixed. New silicon available from WW 10 of 2013 |

#### CY2300 Qualification Status of fixed silicon

Product Status: In production

Qualification report last updated on 11/27/2012 http://www.cypress.com/?rID=72595

#### 1. Start up lock time issue

#### Problem Definition

Output of CY2300 fails to locks within 1 ms upon power up (as per datasheet spec).

#### Parameters Affected

PLL lock time (t<sub>LOCK</sub>)

#### Trigger Condition(S)

Start up

#### Scope of Impact

It can impact the performance of system and its throughput.

#### Workaround

Apply reference input (RefClk) before power up (VDD). If RefClk is applied after power up, noise gets coupled on the output and propagates back to the PLL causing it to take higher time to acquire lock. If reference input is present during power up, noise will not propagate to the PLL and device will start up normally without problems.

#### Fix Status

This issue is due to design marginality. Two minor design modifications have been made to address this problem.

- a. Addition of VCO bias detector block as shown in the following figure keeps comparator power down till VCO bias is present and thereby eliminating the propagation of noise to feedback.
- b. Bias generator enhancement for successful initialization.









# **Document History Page**

| Rev. | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 110517  | SZV                | 01/07/2002         | Changed from spec number 38-01039 to spec number 38-07252.                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A   | 121854  | RBI                | 12/14/2002         | Updated Operating Conditions:<br>Added t <sub>PU</sub> parameter and its details.                                                                                                                                                                                                                                                                                                                                                                                         |
| *B   | 246829  | RGL                | 08/02/2004         | Updated Ordering Information:<br>Updated part numbers (Added Lead Free Devices).                                                                                                                                                                                                                                                                                                                                                                                          |
| *C   | 2568533 | AESA               | 09/23/2008         | Removed Selector Guide.<br>Removed Operating Conditions (for CY2300SI Industrial Temperature<br>Devices).<br>Removed Electrical Characteristics (for CY2300SI Industrial Temperature<br>Devices).<br>Removed Switching Characteristics (for CY2300SI Industrial Temperature<br>Devices).<br>Updated Ordering Information:<br>Updated part numbers (Removed part numbers CY2300SC, CY2300SC,<br>CY2300SI, CY2300SI, CY2300SXI and CY2300SXIT).<br>Updated to new template. |
| *D   | 3026183 | BASH               | 09/01/2010         | Removed Benefits.<br>Updated Operating Conditions:<br>Updated details in "Description" column corresponding to C <sub>L</sub> parameter<br>(Added lower limit of 10 MHz for 18pF load capacitance).<br>Updated Ordering Information:<br>No change in part numbers.<br>Added Ordering Code Definitions.<br>Added Reference Documents, Acronyms and Units of Measure.                                                                                                       |
| *E   | 4126294 | CINM               | 11/25/2013         | Updated Package Drawing and Dimensions:<br>spec 51-85066 – Changed revision from *D to *F.<br>Added Errata.<br>Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                      |
| *F   | 4325140 | CINM               | 03/28/2014         | Updated Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *G   | 4578443 | TAVA               | 11/25/2014         | Updated Functional Description:<br>Added "For a complete list of related documentation, click here." at the end                                                                                                                                                                                                                                                                                                                                                           |
| *H   | 5240894 | PSR                | 04/25/2016         | Updated Features:<br>Added "10 MHz to 166.67 MHz output operating range".<br>Added Thermal Resistance.<br>Updated Package Drawing and Dimensions:<br>spec 51-85066 – Changed revision from *F to *H.<br>Updated to new template.                                                                                                                                                                                                                                          |
| *    | 5542709 | TAVA               | 12/05/2016         | Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *J   | 6010798 | PAWK               | 01/02/2018         | Updated Package Drawing and Dimensions:<br>spec 51-85066 – Changed revision from *H to *I.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                                    |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### PSoC<sup>®</sup> Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

<sup>©</sup> Cypress Semiconductor Corporation, 2002-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Phase Locked Loops - PLL category:

Click to view products by Cypress manufacturer:

Other Similar products are found below :

HMC700LP4TR CPLL58-2400-2500 MB15E07SLPFV1-G-BND-6E1 PI6C2409-1HWEX BA4116FV-E2 HMC820LP6CETR HMC828LP6CETR LMX2430TMX/NOPB HMC837LP6CETR HMC831LP6CETR NB3N5573DTG ADF4153ABCPZ PI6C2405A-1LE CD74HC4046AM CPLL66-2450-2450 NJM567D CY23S05SXI-1 STW81200T ADF4208BRUZ ADF4218LBRUZ ADF4355-3BCPZ ADF5355BCPZ ADF4355BCPZ ADF4169WCCPZ ADF4360-7BCPZ ADF4360-6BCPZ ADF4360-5BCPZRL7 ADF4360-5BCPZ ADF4360-4BCPZRL7 ADF4360-4BCPZ ADF4360-3BCPZ ADF4360-2BCPZRL7 ADF4252BCPZ ADF4159CCPZ ADF4169CCPZ ADF4252BCPZ-R7 ADF4360-0BCPZ ADF4360-1BCPZ ADF4360-1BCPZRL7 ADF4360-2BCPZRL7 ADF4360-2BCPZRL7 ADF4360-3BCPZRL7 ADF4360-7BCPZRL7 ADF4360-8BCPZ ADF4360-8BCPZRL7 ADF4360-9BCPZ ADF4360-9BCPZRL7 ADF4159CCPZ-RL7 ADF4159WCCPZ ADF4360-0BCPZRL7 AD9901KPZ