

# CY29947

# 2.5 V or 3.3 V, 200 MHz, 1:9 Clock Distribution Buffer

#### Features

- 2.5 V or 3.3 V operation
- 200 MHz clock support
- LVCMOS-/LVTTL-compatible inputs
- 9 clock outputs: drive up to 18 clock lines
- Synchronous Output Enable
- Output three-state control
- 250 ps max. output-to-output skew
- Pin compatible with MPC947, MPC9447
- Available in Industrial and Commercial temp. range
- 32-pin TQFP package

### Description

The CY29947 is a low-voltage 200 MHz clock distribution buffer with the capability to select one of two LVCMOS/LVTTL compatible clock inputs. The two clock sources can be used to provide for a test clock as well as the primary system clock. All other control inputs are LVCMOS/LVTTL compatible. The 9 outputs are LVCMOS or LVTTL compatible and can drive 50  $\Omega$  series or parallel terminated transmission lines.For series terminated transmission lines, each output can drive one or two traces giving the device an effective fanout of 1:18. The outputs can also be three-stated via the three-state input TS#. Low output-to-output skews make the CY29947 an ideal clock distribution buffer for nested clock trees in the most demanding of synchronous systems.

The CY29947 also provides a synchronous output enable input for enabling or disabling the output clocks. Since this input is internally synchronized to the input clock, potential output glitching or runt pulse generation is eliminated.

### **Block Diagram**





# Contents

| Pinouts                        |   |
|--------------------------------|---|
| Pin Definitions <sup>[1]</sup> |   |
| Output Enable/Disable          |   |
| Maximum Ratings                | 5 |
| DC Parameters                  | 5 |
| AC Parameters                  | 6 |
| Ordering Information           | 8 |
| Ordering Code Definitions      | 8 |
| Package Drawing and Dimension  |   |
| Acronyms                       |   |
|                                |   |

| Document Conventions                    | 10 |
|-----------------------------------------|----|
| Units of Measure                        | 10 |
| Revision History                        | 11 |
| Sales, Solutions, and Legal Information | 12 |
| Worldwide Sales and Design Support      | 12 |
| Products                                | 12 |
| PSoC® Solutions                         | 12 |
| Cypress Developer Community             | 12 |
| Technical Support                       |    |



#### **Pinouts**

#### Figure 1. 32-pin TQFP pinout



#### Pin Definitions [1]

| Pin                                           | Name     | PWR  | I/O   | Description                                                                                                                               |
|-----------------------------------------------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 3                                             | TCLK0    |      | I, PU | Test Clock Input                                                                                                                          |
| 4                                             | TCLK1    |      | I, PU | Test Clock Input                                                                                                                          |
| 2                                             | TCLK_SEL |      | I, PU | Test Clock Select Input. When LOW, TCLK0 is selected. When asserted HIGH, TCLK1 is selected.                                              |
| 11, 13, 15, 19,<br>21, 23, 26, 28,<br>30      | Q(8:0)   | VDDC | 0     | Clock Outputs                                                                                                                             |
| 5                                             | SYNC_OE  |      | I, PU | <b>Output Enable Input</b> . When asserted HIGH, the outputs are enabled and when set LOW the outputs are disabled in a LOW state.        |
| 6                                             | TS#      |      | I, PU | <b>Three-state Control Input</b> . When asserted LOW, the output buffers are three-stated. When set HIGH, the output buffers are enabled. |
| 10, 14, 18, 22,<br>27, 31                     | VDDC     |      |       | 3.3 V or 2.5 V Power Supply for Output Clock Buffers                                                                                      |
| 7                                             | VDD      |      |       | 3.3 V or 2.5 V Power Supply                                                                                                               |
| 1, 8, 9, 12, 16,<br>17, 20, 24, 25,<br>29, 32 | VSS      |      |       | Common Ground                                                                                                                             |



### **Output Enable/Disable**

The CY29947 features a control input to enable or disable the outputs. This data is latched on the falling edge of the input clock. When SYNC\_OE is asserted LOW, the outputs are disabled in a LOW state. When SYNC\_OE is set HIGH, the outputs are enabled as shown in Figure 2.



Figure 2. SYNC\_OE Timing Diagram



#### **Maximum Ratings**

Exceeding maximum ratings<sup>[2]</sup> may shorten the useful life of the device. User guidelines are not tested.

| Maximum Input Voltage Relative to V_{SS}:                                   |
|-----------------------------------------------------------------------------|
| Maximum Input Voltage Relative to V <sub>DD</sub> : V <sub>DD</sub> + 0.3 V |
| Storage Temperature:65 °C to + 150 °C                                       |
| Operating Temperature:40 °C to +85 °C                                       |
| Maximum ESD protection                                                      |

Maximum Power Supply: ......5.5 V Maximum Input Current: ..... ±20 mA

This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range:

 $V_{SS} < (V_{in} \text{ or } V_{out}) < V_{DD}$ 

Unused inputs must always be tied to an appropriate logic voltage level (either  $V_{SS}$  or  $V_{DD}$ ).

# **DC Parameters**

 $V_{DD}$  =  $V_{DDC}$  = 3.3 V ± 10% or 2.5 V ± 5%, Over the specified temperature range

| Parameter        | Description                        | Conditions                                                | Min             | Тур | Max             | Unit |
|------------------|------------------------------------|-----------------------------------------------------------|-----------------|-----|-----------------|------|
| V <sub>IL</sub>  | Input Low Voltage                  |                                                           | V <sub>SS</sub> | -   | 0.8             | V    |
| V <sub>IH</sub>  | Input High Voltage                 |                                                           | 2.0             | -   | V <sub>DD</sub> | V    |
| IIL              | Input Low Current <sup>[3]</sup>   |                                                           | _               | -   | -100            | μA   |
| IIH              | Input High Current <sup>[3]</sup>  |                                                           | _               | -   | 10              | μA   |
| V <sub>OL</sub>  | Output Low Voltage <sup>[4]</sup>  | I <sub>OL</sub> = 20 mA                                   | _               | -   | 0.4             | V    |
| V <sub>OH</sub>  | Output High Voltage <sup>[4]</sup> | I <sub>OH</sub> = –20 mA, V <sub>DD</sub> = 3.3 V         | 2.5             | -   | -               | V    |
|                  |                                    | I <sub>OH</sub> = –20 mA, V <sub>DD</sub> = 2.5 V         | 1.8             | -   | -               |      |
| I <sub>DDQ</sub> | Quiescent Supply Current           |                                                           | _               | 5   | 7               | mA   |
| I <sub>DD</sub>  | Dynamic Supply Current             | V <sub>DD</sub> = 3.3 V, Outputs @ 100 MHz,<br>CL = 30 pF | -               | 120 | -               | mA   |
|                  |                                    | V <sub>DD</sub> = 3.3 V, Outputs @ 160 MHz,<br>CL = 30 pF | -               | 200 | -               |      |
|                  |                                    | V <sub>DD</sub> = 2.5 V, Outputs @ 100 MHz,<br>CL = 30 pF | _               | 85  | _               |      |
|                  |                                    | V <sub>DD</sub> = 2.5 V, Outputs @ 160 MHz,<br>CL = 30 pF | -               | 140 | _               |      |
| Zout             | Output Impedance                   | V <sub>DD</sub> = 3.3 V                                   | 12              | 15  | 18              | Ω    |
|                  |                                    | V <sub>DD</sub> = 2.5 V                                   | 14              | 18  | 22              |      |
| C <sub>in</sub>  | Input Capacitance                  |                                                           | _               | 4   | -               | pF   |

#### Notes

- Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.
  Inputs have pull-up/pull-down resistors that effect input current.
- 4. Driving series or parallel terminated 50  $\Omega$  (or 50  $\Omega$  to V\_DD/2) transmission lines.



### **AC Parameters**

 $V_{DD}$  =  $V_{DDC}$  = 3.3 V  $\pm$  10% or 2.5 V  $\pm$  5%, Over the specified temperature range

| Parameter <sup>[5]</sup> | Description                                 | Conditions                              | Min  | Тур | Max   | Unit |
|--------------------------|---------------------------------------------|-----------------------------------------|------|-----|-------|------|
| Fmax                     | Input Frequency <sup>[6]</sup>              | V <sub>DD</sub> = 3.3 V                 | -    | _   | 200   | MHz  |
|                          |                                             | V <sub>DD</sub> = 2.5 V                 | -    | -   | 170   |      |
| Tpd                      | TCLK To Q Delay <sup>[6]</sup>              | V <sub>DD</sub> = 3.3 V                 | 4.75 | _   | 9.25  | ns   |
|                          |                                             | V <sub>DD</sub> = 2.5 V                 | 6.50 | -   | 10.50 |      |
| FoutDC                   | Output Duty Cycle <sup>[6, 7]</sup>         | Measured at V <sub>DD</sub> /2          | 45   | _   | 55    | %    |
| tpZL, tpZH               | Output Enable Time (all outputs)            |                                         | 2    | -   | 10    | ns   |
| tpLZ, tpHZ               | Output Disable Time (all outputs)           |                                         | 2    | _   | 10    | ns   |
| Tskew                    | Output-to-Output Skew <sup>[6, 8]</sup>     |                                         | -    | 150 | 250   | ps   |
| Tskew(pp)                | Part-to-Part Skew <sup>[9]</sup>            |                                         | -    | _   | 2.0   | ns   |
| Ts                       | Set-up Time <sup>[6, 10]</sup>              | SYNC_OE to TCLK                         | 0.0  | _   | -     | ps   |
| Th                       | Hold Time <sup>[6, 10]</sup>                | TCLK to SYNC_OE                         | 1.0  | _   | -     | ps   |
| Tr/Tf                    | Output Clocks Rise/Fall Time <sup>[8]</sup> | 0.8 V to 2.0 V, V <sub>DD</sub> = 3.3 V | 0.20 | _   | 1.0   | ns   |
|                          |                                             | 0.6 V to 1.8 V, $V_{DD}$ = 2.5 V        | 0.20 | _   | 1.3   | 1    |

Notes

Parameters are guaranteed by design and characterization. Not 100% tested in production. All parameters specified with loaded outputs.
 Outputs driving 50 Ω transmission lines.
 50% input duty cycle.
 See Figure 3 on page 7.
 Part-to-Part skew at a given temperature and voltage.

<sup>10.</sup> Set-up and hold times are relative to the falling edge of the input clock.





#### Figure 3. LVCMOS\_CLK CY29947 Test Reference for V<sub>CC</sub> = 3.3 V and V<sub>CC</sub> = 2.5 V





Figure 5. Output Duty Cycle (FoutDC)



Figure 6. Output-to-Output Skew tsk(0)





# **Ordering Information**

| Part Number | Package Type                | Production Flow              |
|-------------|-----------------------------|------------------------------|
| CY29947AXI  | 32-pin TQFP                 | Industrial, –40 °C to +85 °C |
| CY29947AXIT | 32-pin TQFP – Tape and Reel | Industrial, –40 °C to +85 °C |
| CY29947AXC  | 32-pin TQFP                 | Commercial, 0 °C to +70 °C   |
| CY29947AXCT | 32-pin TQFP – Tape and Reel | Commercial, 0 °C to +70 °C   |

#### Ordering Code Definitions





## Package Drawing and Dimension

Figure 7. 32-pin TQFP (7 × 7 × 1.0 mm) Package Outline, 51-85063



51-85063 \*D



# Acronyms

| Acronym | Description                                            |  |  |  |
|---------|--------------------------------------------------------|--|--|--|
| CMOS    | Complementary Metal Oxide Semiconductor                |  |  |  |
| ESD     | Electrostatic Discharge                                |  |  |  |
| I/O     | Input/Output                                           |  |  |  |
| LVCMOS  | Low Voltage Complementary Metal Oxide<br>Semiconductor |  |  |  |
| LVTTL   | Low Voltage Transistor-Transistor Logic                |  |  |  |
| PLL     | Phase Locked Loop                                      |  |  |  |
| TQFP    | Thin Quad Flat Pack                                    |  |  |  |
| VCO     | Voltage-Controlled Oscillator                          |  |  |  |

# **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| Hz     | hertz           |
| kHz    | kilohertz       |
| kV     | kilovolt        |
| MHz    | megahertz       |
| μA     | microampere     |
| mA     | milliampere     |
| ms     | millisecond     |
| mV     | millivolt       |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| ps     | picosecond      |
| V      | volt            |
| W      | watt            |





# **Revision History**

|      | Document Title: CY29947, 2.5 V or 3.3 V, 200 MHz, 1:9 Clock Distribution Buffer<br>Document Number: 38-07287 |            |                    |                                                                                                      |  |
|------|--------------------------------------------------------------------------------------------------------------|------------|--------------------|------------------------------------------------------------------------------------------------------|--|
| Rev. | ECN No.                                                                                                      | Issue Date | Orig. of<br>Change | Description of Change                                                                                |  |
| **   | 111098                                                                                                       | 02/07/02   | BRK                | New data sheet                                                                                       |  |
| *A   | 116781                                                                                                       | 08/14/02   | HWT                | Added Commercial Temperature Range in the ordering information                                       |  |
| *В   | 118462                                                                                                       | 09/09/02   | HWT                | Corrected the Package Drawing and Dimension in page 6 from 32 LQFP to 32 TQFP                        |  |
| *C   | 122879                                                                                                       | 12/22/02   | RBI                | Added power up requirements to Maximum Ratings                                                       |  |
| *D   | 2899714                                                                                                      | 03/26/10   | BASH               | Removed inactive parts from the ordering table. Replaced with active parts. Updated package diagram  |  |
| *E   | 3163585                                                                                                      | 02/05/2011 | CXQ                | Added Ordering Code Definitions.<br>Added Acronyms and Units of Measure.<br>Updated in new template. |  |
| *F   | 4311272                                                                                                      | 03/17/2014 | CINM               | Updated Package Drawing and Dimension:<br>spec 51-85063 – Changed revision from *C to *D.            |  |
|      |                                                                                                              |            |                    | Updated in new template.                                                                             |  |
|      |                                                                                                              |            |                    | Completing Sunset Review.                                                                            |  |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

| Products                 |                           |
|--------------------------|---------------------------|
| Automotive               | cypress.com/go/automotive |
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |

## PSoC<sup>®</sup> Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2002-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-07287 Rev. \*F

Revised March 17, 2014

All products and company names mentioned in this document may be the trademarks of their respective holders.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Drivers & Distribution category:

Click to view products by Cypress manufacturer:

Other Similar products are found below :

8501BYLF P9090-0NLGI8 854110AKILF 83210AYLF NB6VQ572MMNG 4RCD0232KC1ATG RS232-S5 6ES7390-1AF30-0AA0 CDCVF2505IDRQ1 NB7L572MNR4G SY100EP33VKG HMC7043LP7FETR ISPPAC-CLK5520V-01T100C EC4P-221-MRXD1 6EP1332-1SH71 6ES7211-1BE40-0XB0 AD246JN AD246JY AD9508SCPZ-EP AD9510BCPZ AD9510BCPZ-REEL7 AD9511BCPZ AD9511BCPZ-REEL7 AD9512BCPZ AD9512UCPZ-EP AD9514BCPZ AD9514BCPZ-REEL7 AD9515BCPZ AD9515BCPZ-REEL7 AD9572ACPZLVD AD9572ACPZPEC AD9513BCPZ-REEL7 ADCLK950BCPZ-REEL7 AD9553BCPZ HMC940LC4B CSPUA877ABVG8 9P936AFLFT 49FCT805CTQG 74FCT3807EQGI 74FCT388915TEPYG 853S013AMILF 853S058AGILF 8V79S680NLGI ISPPAC-CLK5312S-01TN48I ISPPAC-CLK5520V-01TN100I ISPPAC-CLK5510V-01TN48C 83905AMLFT 8S73034AMILF 8538BG-31LF 49FCT805BTPYG