

# CY62158H MoBL<sup>®</sup>

# 8-Mbit (1M words × 8-bit) Static RAM with Error-Correcting Code (ECC)

#### Features

- Ultra-low standby power
   Typical standby current: 5.5 μA
   Maximum standby current: 16 μA
- High speed: 45 ns
- Embedded error-correcting code (ECC) for single-bit error correction<sup>[1, 2]</sup>
- Operating voltage range: 4.5 V to 5.5 V
- 1.0-V data retention
- Transistor-transistor logic (TTL) compatible inputs and outputs
- Available in Pb-free 44-pin TSOP II package

#### **Functional Description**

CY62158H is a high-performance CMOS low-power (MoBL) SRAM device with embedded ECC.

Device is accessed by asserting both chip enable inputs –  $\overline{CE}_1$  as LOW and  $CE_2$  as HIGH.

Write to the device is performed by taking Chip Enable 1 ( $\overline{CE_1}$ ) LOW and Chip Enable 2 (CE<sub>2</sub>) HIGH and the Write Enable (WE) input LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>).

Read from the device is performed by taking Chip Enable 1 ( $\overline{CE}_1$ ) and Output Enable ( $\overline{OE}$ ) LOW and Chip Enable 2 ( $CE_2$ ) HIGH while forcing Write Enable ( $\overline{WE}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input and output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected ( $\overline{CE}_1$ HIGH or CE<sub>2</sub> LOW), the outputs are disabled ( $\overline{OE}$  HIGH), or a write operation is in progress ( $\overline{CE}_1$  LOW and CE<sub>2</sub> HIGH and  $\overline{WE}$ LOW). See the Truth Table – CY62158H on page 11 for a complete description of read and write modes.



# Logic Block Diagram – CY62158H

#### Notes

1. This device does not support automatic write-back on error detection.

2. SER FIT Rate <0.1 FIT/Mb. Refer AN88889 for details.

Cypress Semiconductor Corporation Document Number: 001-96968 Rev. \*E 198 Champion Court

San Jose, CA 95134-1709



# Contents

| Product Portfolio              | 3 |
|--------------------------------|---|
| Pin Configurations – CY62158H  |   |
| Maximum Ratings                | 4 |
| Operating Range                |   |
| DC Electrical Characteristics  |   |
| Capacitance                    | 5 |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    | 5 |
| Data Retention Characteristics | 6 |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table – CY62158H         |   |

| Ordering Information<br>Ordering Code Definitions |    |
|---------------------------------------------------|----|
| Package Diagram                                   |    |
| Acronyms                                          | 14 |
| Document Conventions                              | 14 |
| Units of Measure                                  | 14 |
| Document History Page                             | 15 |
| Sales, Solutions, and Legal Information           | 16 |
| Worldwide Sales and Design Support                | 16 |
| Products                                          | 16 |
| PSoC® Solutions                                   | 16 |
| Cypress Developer Community                       | 16 |
| Technical Support                                 | 16 |



#### **Product Portfolio**

|          |                               |            |                       |       | Power Dissipation         |                        |                               |                  |
|----------|-------------------------------|------------|-----------------------|-------|---------------------------|------------------------|-------------------------------|------------------|
| Product  | Features and Options (see Pin | Range      | V <sub>CC</sub> Range | Speed | Operating                 | g I <sub>CC</sub> (mA) | Standby                       | L (11 <b>A</b> ) |
| FIGUUCI  | Configurations – CY62158H)    | Kange      | (V)                   | (ns)  | <b>f</b> = 1              | f = f <sub>max</sub>   | Standby I <sub>SB2</sub> (µA) |                  |
|          |                               |            |                       |       | <b>Typ</b> <sup>[3]</sup> | Max                    | <b>Typ</b> <sup>[3]</sup>     | Max              |
| CY62158H | Dual Chip Enable              | Industrial | 4.5 V–5.5 V           | 45    | 29                        | 36                     | 5.5                           | 16               |

# Pin Configurations – CY62158H

Figure 1. 44-pin TSOP II Pinout <sup>[4]</sup>

|                   |          |   | _   |                  |
|-------------------|----------|---|-----|------------------|
| A <sub>4</sub>    | <b>1</b> | 4 | 4 🗖 | $A_5$            |
| A <sub>3</sub>    | 2        | 4 | 3 🗆 | $A_6$            |
| A <sub>2</sub>    | 3        | 4 | 2 🗆 | A <sub>7</sub>   |
| A <sub>1</sub>    | 4        | 4 | 1   | OE               |
| A <sub>0</sub>    | 5        | 4 | 0 🗆 | $CE_2$           |
| $\overline{CE}_1$ | 6        | 3 | 9 🗖 | A <sub>8</sub>   |
| NC                | 7        | 3 | 8 🗆 | NC               |
| NC                | 8 🗆      | 3 | 7 🗖 | NC               |
| I/O <sub>0</sub>  | 9        | 3 | 6 🗌 | I/O7             |
| I/O <sub>1</sub>  | 10       | 3 | 5   | I/O <sub>6</sub> |
| $V_{CC}$          | 11       | 3 | 4   | $V_{SS}$         |
| Vss               | 12       | 3 | 3 🗖 | $V_{CC}$         |
| I/O <sub>2</sub>  | 13       | 3 | 2 🗆 | I/O <sub>5</sub> |
| I/O3              | 14       | 3 | 1 🗋 | I/O <sub>4</sub> |
| NC                | 15       | 3 | 0   | NC               |
| NC                | 16       | 2 |     | NC               |
| WE                | 17       | 2 |     | A <sub>9</sub>   |
| A <sub>19</sub>   | 18       | 2 |     | A <sub>10</sub>  |
| A <sub>18</sub>   | 19       | 2 |     | A <sub>11</sub>  |
| A <sub>17</sub>   | 20       | 2 |     | A <sub>12</sub>  |
| A <sub>16</sub>   |          | 2 |     | A <sub>13</sub>  |
| A <sub>15</sub>   | 22       | 2 | 3   | A <sub>14</sub>  |
|                   |          |   |     |                  |

Notes
3. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 5 V (for V<sub>CC</sub> range of 4.5 V–5.5 V), T<sub>A</sub> = 25 °C.
4. NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration.



#### **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Storage temperature65 °C to + 150 °C                                            |
|---------------------------------------------------------------------------------|
| Ambient temperature<br>with power applied–55 °C to + 125 °C                     |
| Supply voltage to ground potential $\dots -0.5$ V to V <sub>CC</sub> + 0.5 V    |
| DC voltage applied to outputs in High Z state $^{[5]}$ –0.5 V to V_{CC} + 0.5 V |

#### **DC Electrical Characteristics**

| DC input voltage <sup>[5]</sup>                                            | –0.5 V to V <sub>CC</sub> + 0.5 V |
|----------------------------------------------------------------------------|-----------------------------------|
| Output current into outputs (LOW) .                                        | 20 mA                             |
| Static discharge voltage<br>(MIL-STD-883, Method 3015)<br>Latch-up current |                                   |
|                                                                            |                                   |

#### **Operating Range**

| Grade      | Ambient Temperature | <b>V<sub>CC</sub></b> <sup>[6]</sup> |
|------------|---------------------|--------------------------------------|
| Industrial | –40 °C to +85 °C    | 4.5 V to 5.5 V                       |

| Parameter                       | Deser                                                                            | scription Test Conditions 45 ns |                                                                                      |                       | Unit                       |                      |                       |    |
|---------------------------------|----------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------|-----------------------|----------------------------|----------------------|-----------------------|----|
| Farameter                       | Desci                                                                            | iption                          | Test conditions                                                                      |                       | Min Typ <sup>[7]</sup> Max |                      | Max                   |    |
| V <sub>OH</sub>                 | Output HIGH                                                                      | 4.5 V to 5.5 V                  | V <sub>CC</sub> = Min, I <sub>OH</sub> = -1.0 m                                      | A                     | 2.4                        | -                    | -                     | V  |
|                                 | voltage                                                                          | 4.5 V to 5.5 V                  | V <sub>CC</sub> = Min, I <sub>OH</sub> = –0.1 m                                      | A                     | $V_{CC} - 0.4^{[8]}$       | -                    | -                     |    |
| V <sub>OL</sub>                 | Output LOW<br>voltage                                                            | 4.5 V to 5.5 V                  | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2.1 mA                                      |                       | _                          | -                    | 0.4                   | V  |
| V <sub>IH</sub> <sup>[5]</sup>  | Input HIGH<br>voltage                                                            | 4.5 V to 5.5 V                  | -                                                                                    |                       | 2.2                        | -                    | V <sub>CC</sub> + 0.5 | V  |
| V <sub>IL</sub> <sup>[5]</sup>  | Input LOW<br>voltage                                                             | 4.5 V to 5.5 V                  | -                                                                                    |                       | -0.5                       | -                    | 0.8                   | V  |
| I <sub>IX</sub>                 | Input leakage current                                                            |                                 | $GND \leq V_{IN} \leq V_{CC}$                                                        |                       | -1.0                       | -                    | +1.0                  | μA |
| I <sub>OZ</sub>                 | Output leakage current                                                           |                                 | GND <u>&lt;</u> V <sub>OUT</sub> ≤ V <sub>CC</sub> , Out                             | put disabled          | -1.0                       | _                    | +1.0                  | μA |
| I <sub>CC</sub>                 | V <sub>CC</sub> operating su                                                     | upply current                   | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA, f = 22.22 MHz<br>CMOS levels (45 ns) |                       | _                          | 29.0                 | 36.0                  | mA |
|                                 |                                                                                  |                                 |                                                                                      | f = 1 MHz             | -                          | 7.0                  | 9.0                   |    |
| I <sub>SB1</sub> <sup>[9]</sup> | Automatic power down current –<br>CMOS inputs;<br>V <sub>CC</sub> = 4.5 to 5.5 V |                                 |                                                                                      | 0.2 V,<br>ta only),   | -                          | 5.5                  | 16.0                  | μΑ |
| I <sub>SB2</sub> <sup>[9]</sup> | Automatic power<br>CMOS inputs;                                                  | down current –                  |                                                                                      | 25 °C <sup>[10]</sup> | -                          | 5.5                  | 6.5                   | μΑ |
|                                 | $V_{CC} = 4.5$ to 5.5                                                            | V                               | $V_{IN} \ge V_{CC} - 0.2 \text{ V or}$                                               | 40 °C <sup>[10]</sup> | -                          | 6.3                  | 8.0                   |    |
|                                 |                                                                                  |                                 | $V_{IN} \leq 0.2$ V,<br>f = 0, V <sub>CC</sub> = V <sub>CC(max)</sub>                | 70 °C <sup>[10]</sup> | _                          | 8.4                  | 12.0                  |    |
|                                 |                                                                                  |                                 | 2 00 00(max)                                                                         | 85 °C                 | _                          | 12.0 <sup>[10]</sup> | 16.0                  |    |

#### Notes

- 5. V<sub>IL(min)</sub> = -2.0 V and V<sub>IH(max)</sub> = V<sub>CC</sub> + 2 V for pulse durations of less than 20 ns.
   6. Full Device AC operation assumes a 100 µs ramp time from 0 to V<sub>CC(min)</sub> and 200 µs wait time after V<sub>CC</sub> stabilization.
   7. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 5 V (for V<sub>CC</sub> range of 4.5 V–5.5 V), T<sub>A</sub> = 25 °C. 8. This parameter is guaranteed by design and not tested.
  9. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.
  10. The I<sub>SB2</sub> limits at 25 °C, 40 °C, 70 °C and typical limit at 85 °C are guaranteed by design and not 100% tested.



# Capacitance

| Parameter <sup>[11]</sup> | Description        | Test Conditions                                                | Max | Unit |
|---------------------------|--------------------|----------------------------------------------------------------|-----|------|
| C <sub>IN</sub>           | Input capacitance  | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(typ)}$ | 10  | pF   |
| C <sub>OUT</sub>          | Output capacitance |                                                                | 10  | pF   |

#### **Thermal Resistance**

| Parameter <sup>[11]</sup> | Description                                 | Test Conditions                                                         | 44-pin TSOP II | Unit |
|---------------------------|---------------------------------------------|-------------------------------------------------------------------------|----------------|------|
| $\Theta_{JA}$             | Thermal resistance<br>(junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 66.93          | °C/W |
| Θ <sup>JC</sup>           | Thermal resistance<br>(junction to case)    |                                                                         | 13.09          | °C/W |

# AC Test Loads and Waveforms



#### Figure 2. AC Test Loads and Waveforms



| Parameters        | 5.0 V | Unit |
|-------------------|-------|------|
| R1                | 1800  | Ω    |
| R2                | 990   | Ω    |
| R <sub>TH</sub>   | 639   | Ω    |
| V <sub>TH</sub>   | 1.77  | V    |
| V <sub>HIGH</sub> | 5.0   | V    |



#### **Data Retention Characteristics**

#### Over the Operating Range

| Parameter                             | Description                          | Conditions                                                                                                   | Min | <b>Typ</b> <sup>[12]</sup> | Max  | Unit |
|---------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|----------------------------|------|------|
| V <sub>DR</sub>                       | V <sub>CC</sub> for data retention   |                                                                                                              | 1.0 | -                          | -    | V    |
| I <sub>CCDR</sub> <sup>[13, 14]</sup> | Data retention current               | $1.2 \text{ V} \le \text{V}_{\text{CC}} \le 2.2 \text{ V},$                                                  | -   | 7.0                        | 26.0 | μA   |
|                                       |                                      | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V} \text{ or } \text{CE}_2 \le 0.2 \text{ V},$ |     |                            |      |      |
|                                       |                                      | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$                                             |     |                            |      |      |
|                                       |                                      | 2.2 V < V <sub>CC</sub> $\leq$ 3.6 V or<br>4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V,                        | -   | 5.5                        | 16.0 | μΑ   |
|                                       |                                      | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V} \text{ or } \text{CE}_2 \le 0.2 \text{ V},$ |     |                            |      |      |
|                                       |                                      | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$                                             |     |                            |      |      |
| t <sub>CDR</sub> <sup>[15]</sup>      | Chip deselect to data retention time |                                                                                                              | 0   | _                          | _    | -    |
| t <sub>R</sub> <sup>[15, 16]</sup>    | Operation recovery time              |                                                                                                              | 45  | -                          | -    | ns   |

#### **Data Retention Waveform**

#### Figure 3. Data Retention Waveform



#### Notes

12. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC}$  = 1.8 V (for  $V_{CC}$  range of 1.65 V–2.2 V),  $V_{CC}$  = 3 V (for  $V_{CC}$  range of 2.2 V–3.6 V), and  $V_{CC}$  = 5 V (for  $V_{CC}$  range of 4.5 V–5.5 V),  $T_A$  = 25 °C.

13. Chip enables ( $\overline{CE}_1$  and  $CE_2$ ) must be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.

<sup>14.</sup> I<sub>CCDR</sub> is guaranteed only after device is first powered up to V<sub>CC(min)</sub> and brought down to V<sub>DR</sub>.
15. These parameters are guaranteed by design.
16. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 µs or stable at V<sub>CC(min)</sub> ≥ 100 µs.



#### **Switching Characteristics**

| Parameter <sup>[17]</sup>       | Description                                                                            |      | 45 ns |      |
|---------------------------------|----------------------------------------------------------------------------------------|------|-------|------|
| Parameter                       |                                                                                        |      | Max   | Unit |
| Read Cycle                      |                                                                                        |      |       | ·    |
| t <sub>RC</sub>                 | Read cycle time                                                                        | 45.0 | -     | ns   |
| t <sub>AA</sub>                 | Address to data valid                                                                  | -    | 45.0  | ns   |
| t <sub>OHA</sub>                | Data hold from address change                                                          | 10.0 | -     | ns   |
| t <sub>ACE</sub>                | $\overline{CE}_1$ LOW and $CE_2$ HIGH to data valid / $\overline{CE}$ LOW to ERR valid | -    | 45.0  | ns   |
| t <sub>DOE</sub>                | OE LOW to data valid / OE LOW to ERR valid                                             | -    | 22.0  | ns   |
| t <sub>LZOE</sub>               | OE LOW to Low Z <sup>[18, 19, 20]</sup>                                                | 5.0  | _     | ns   |
| t <sub>HZOE</sub>               | OE HIGH to High Z <sup>[18, 19, 20, 21]</sup>                                          | -    | 18.0  | ns   |
| t <sub>LZCE</sub>               | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[18, 19, 20]</sup>          | 10.0 | _     | ns   |
| t <sub>HZCE</sub>               | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[18, 19, 20, 21]</sup>     | -    | 18.0  | ns   |
| t <sub>PU</sub>                 | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up <sup>[20]</sup>               | 0    | _     | ns   |
| t <sub>PD</sub>                 | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down <sup>[20]</sup>             | -    | 45.0  | ns   |
| Write Cycle <sup>[22, 23]</sup> | ]                                                                                      |      |       | ·    |
| t <sub>WC</sub>                 | Write cycle time                                                                       | 45.0 | _     | ns   |
| t <sub>SCE</sub>                | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                              | 35.0 | _     | ns   |
| t <sub>AW</sub>                 | Address setup to write end                                                             | 35.0 | _     | ns   |
| t <sub>HA</sub>                 | Address hold from write end                                                            | 0    | _     | ns   |
| t <sub>SA</sub>                 | Address setup to write start                                                           | 0    | _     | ns   |
| t <sub>PWE</sub>                | WE pulse width                                                                         | 35.0 | _     | ns   |
| t <sub>SD</sub>                 | Data setup to write end                                                                | 25.0 | _     | ns   |
| t <sub>HD</sub>                 | Data hold from write end                                                               | 0    | _     | ns   |
| t <sub>HZWE</sub>               | WE LOW to High Z <sup>[18, 19, 20, 21]</sup>                                           | _    | 18.0  | ns   |
| t <sub>LZWE</sub>               | WE HIGH to Low Z <sup>[18, 19, 20]</sup>                                               | 10.0 | -     | ns   |

Notes

- 17. Test conditions assume signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3V). Test conditions for the read cycle use output loading shown in AC Test Loads and Waveforms section, unless specified otherwise.</p>
- 18. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.
  19. Tested initially and after any design or process changes that may affect these parameters.
- 20. These parameters are guaranteed by design and are not tested.
- 21.  $t_{HZOE}$ ,  $t_{HZCE}$ , and  $t_{HZWE}$  transitions are measured when the outputs enter a high impedance state.
- 22. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
- 23. The minimum write cycle pulse width for Write cycle No. 2 (WE Controlled, OE Low) should be equal to he sum of tHZWE and tSD.



#### **Switching Waveforms**



Figure 5. Read Cycle No. 2 (OE Controlled)<sup>[25, 26, 27]</sup>



- Notes 24. The device is continuously selected.  $\overline{OE} = V_{IL}$ ,  $\overline{CE} = V_{IL}$
- 25. WE is HIGH for read cycle.
   26. For all dual chip enable devices, CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH.
- 27. Address valid prior to or coincident with  $\overline{CE}$  LOW transition.



# Switching Waveforms (continued)



Figure 6. Write Cycle No. 1 (WE Controlled)<sup>[28, 29, 30]</sup>

#### Notes

- 28. Eor all dual chip enable devices, CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH.
- 29. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
- 30. Data I/O is in the high-impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$ . 31. During this period, the I/Os are in output state. Do not apply input signals.



#### Switching Waveforms (continued)





#### Notes

- 32. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH.
- 33. The internal write time of the memory is defined by the overlap of  $\overline{WE} = V_{|L}$ ,  $\overline{CE}_1 = V_{|L}$ , and  $CE_2 = V_{|H}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.

34. Data I/O is in high impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$ .

- 35. The minimum write cycle pulse width should be equal to the sum of the  $t_{\mbox{HZWE}}$  and  $t_{\mbox{SD}}$
- 36. During this period I/O are in the output state. Do not apply input signals.



#### Truth Table – CY62158H

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE                | OE                | I/Os                                              | Mode                     | Power                       |
|-------------------|-------------------|-------------------|-------------------|---------------------------------------------------|--------------------------|-----------------------------|
| Н                 | X <sup>[37]</sup> | X <sup>[37]</sup> | X <sup>[37]</sup> | High Z                                            | Deselect /<br>Power down | Standby (I <sub>SB2</sub> ) |
| X <sup>[37]</sup> | L                 | X <sup>[37]</sup> | X <sup>[37]</sup> | High Z                                            | Deselect /<br>Power down | Standby (I <sub>SB2</sub> ) |
| L                 | Н                 | Н                 | L                 | Data Out<br>(I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read                     | Active (I <sub>CC</sub> )   |
| L                 | н                 | Н                 | Н                 | High Z                                            | Output disabled          | Active (I <sub>CC</sub> )   |
| L                 | Н                 | L                 | Х                 | Data In<br>(I/O <sub>0</sub> –I/O <sub>7</sub> )  | Write                    | Active (I <sub>CC</sub> )   |

Note 37. The 'X' (Don't care) state for the chip enables refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



# **Ordering Information**

| Speed<br>(ns) | Ordering Code    | Package<br>Diagram | Package Type (all Pb-free) | Operating<br>Range |
|---------------|------------------|--------------------|----------------------------|--------------------|
| 45            | CY62158H-45ZSXI  | 51-85087           | 44-pin TSOP II (Pb-free)   | Industrial         |
|               | CY62158H-45ZSXIT |                    |                            |                    |

#### **Ordering Code Definitions**





# Package Diagram

Figure 9. 44-pin TSOP Z44-II Package Outline, 51-85087







#### Acronyms

#### Table 1. Acronyms Used in this Document

| Acronym | Description                             |  |
|---------|-----------------------------------------|--|
| CE      | Chip Enable                             |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |
| I/O     | Input/Output                            |  |
| OE      | Output Enable                           |  |
| SRAM    | Static Random Access Memory             |  |
| VFBGA   | Very Fine-Pitch Ball Grid Array         |  |
| WE      | Write Enable                            |  |
| ECC     | Error Correcting Code                   |  |

#### **Document Conventions**

**Units of Measure** 

Table 2. Units of Measure

| Symbol | Unit of Measure |  |
|--------|-----------------|--|
| °C     | degree Celsius  |  |
| MHz    | megahertz       |  |
| μΑ     | microampere     |  |
| μs     | microsecond     |  |
| mA     | milliampere     |  |
| mm     | millimeter      |  |
| ns     | nanosecond      |  |
| Ω      | ohm             |  |
| %      | percent         |  |
| pF     | picofarad       |  |
| V      | volt            |  |



# **Document History Page**

| Document Title: CY62158H MoBL <sup>®</sup> , 8-Mbit (1M words × 8-bit) Static RAM with Error-Correcting Code (ECC)<br>Document Number: 001-96968 |         |                    |                    |                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                                                             | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                |
| *В                                                                                                                                               | 5258628 | NILE               | 05/06/2016         | Changed status from Preliminary to Final.                                                                                                                                                                                                                                                            |
| *C                                                                                                                                               | 5430402 | VINI               | 09/13/2016         | Updated DC Electrical Characteristics:<br>Updated Note 5 (Replaced 2 ns with 20 ns).<br>Updated Ordering Information:<br>Updated part numbers.<br>Updated to new template.                                                                                                                           |
| *D                                                                                                                                               | 5980470 | AESATMP8           | 11/30/2017         | Updated logo and Copyright.                                                                                                                                                                                                                                                                          |
| *E                                                                                                                                               | 6122301 | NILE               | 04/04/2018         | Updated Features:<br>Referred Note 1 in "Embedded error-correcting code (ECC) for single-bit<br>error correction".<br>Added Note 2 and referred the same note in "Embedded error-correcting<br>code (ECC) for single-bit error correction".<br>Updated to new template.<br>Completing Sunset Review. |



#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

#### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2015-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software in binary code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or systems, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Cypress manufacturer:

Other Similar products are found below :

CY6116A-35DMB CY7C1049GN-10VXI CY7C128A-45DMB GS8161Z36DD-200I GS88237CB-200I RMLV0408EGSB-4S2#AA0 IDT70V5388S166BG IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6F2008V2E-LF70000 K6T4008C1B-GB70 CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IDT71V67603S133BG IS62WV51216EBLL-45BLI IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 70V639S10BCG IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KVE33-133AXI 8602501XA 5962-3829425MUA 5962-3829430MUA 5962-8855206YA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866208UA 5962-8872502XA 5962-9062007MXA 5962-9161705MXA 70V3579S6BFI GS882Z18CD-150I M38510/28902BVA 8413202RA 5962-9161708MYA 5962-8971203XA 5962-8971202ZA 5962-8872501LA 5962-8866208YA 5962-8866205YA 5962-8866205UA 5962-8866203YA 5962-8855202YA