

## Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

## **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com



# 512-Kbit (32 K × 16) Static RAM

#### **Features**

■ Temperature range
□ Automotive: -40 °C to 125 °C

■ High speed

□ t<sub>AA</sub> = 15 ns

■ Optimized voltage range: 2.5 V to 2.7 V

■ Automatic power down when deselected

■ Independent control of upper and lower bits

■ CMOS for optimum speed and power

■ Package offered: 44-pin TSOP II

#### **Functional Description**

The CY7C1020CV26 is a high performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking chip enable  $(\overline{CE})$  and write enable  $(\overline{WE})$  inputs LOW. If byte low enable  $(\overline{BLE})$  is LOW, then data from I/O pins  $(I/O_1$  through  $I/O_8)$ , is written into the location specified on the address pins  $(A_0$  through  $A_{14})$ . If byte high enable  $(\overline{BHE})$  is LOW, then data from I/O pins  $(I/O_9$  through  $I/O_{16})$  is written into the location specified on the address pins  $(A_0$  through  $A_{14})$ .

Reading from the device is accomplished by taking chip enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the write enable ( $\overline{\text{WE}}$ ) HIGH. If byte low enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>1</sub> to I/O<sub>8</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on I/O<sub>9</sub> to I/O<sub>16</sub>. See the Truth Table on page 11 for a complete description of read and write modes.

The input/output pins (I/O $_1$  through I/O $_{16}$ ) are placed in a high impedance state when the device is deselected ( $\overline{CE}$  HIGH), the outputs are disabled ( $\overline{OE}$  HIGH), the  $\overline{BHE}$  and  $\overline{BLE}$  are disabled ( $\overline{BHE}$ ,  $\overline{BLE}$  HIGH), or during a write operation ( $\overline{CE}$  LOW, and  $\overline{WE}$  LOW).

The CY7C1020CV26 is available in a standard 44-pin TSOP Type II.

For a complete list of related documentation, click here.

## Logic Block Diagram





## Contents

| Pin Configuration            | 3  |
|------------------------------|----|
| Selection Guide              |    |
| Maximum Ratings              | 4  |
| Operating Range              | 4  |
| Electrical Characteristics   |    |
| Capacitance                  |    |
| AC Test Loads and Waveforms  |    |
| AC Switching Characteristics | 6  |
| Switching Waveforms          |    |
| Truth Table                  |    |
| Ordering Information         | 12 |
| Ordering Code Definitions    |    |

| Package Diagrams                        | 13 |
|-----------------------------------------|----|
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 16 |
| Worldwide Sales and Design Support      | 16 |
| Products                                | 16 |
| PSoC® Solutions                         | 16 |
| Cypress Developer Community             | 16 |
| Technical Support                       | 16 |



## **Pin Configuration**

Figure 1. 44-pin TSOP II pinout (Top View)



### **Selection Guide**

| Description                  | CY7C1020CV26-15 | Unit |
|------------------------------|-----------------|------|
| Maximum access time          | 15              | ns   |
| Maximum operating current    | 100             | mA   |
| Maximum CMOS standby current | 5               | mA   |



## **Maximum Ratings**

| DC input voltage <sup>[1]</sup> 0.5 V to V <sub>CC</sub> | +0.5 V |
|----------------------------------------------------------|--------|
| Current into outputs (LOW)                               | 20 mA  |
| Static discharge voltage (per MIL-STD-883, Method 3015)> | 2001 V |
| Latch up current>2                                       | 200 mA |

## **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Automotive | –40 °C to +125 °C   | 2.5 V to 2.7 V  |

#### **Electrical Characteristics**

Over the Operating Range

| Donomoton                      | Description                                      | Total Constitutions                                                                                                                                | CY7C1 | CY7C1020CV26          |      |  |
|--------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|------|--|
| Parameter                      | Description                                      | Test Conditions                                                                                                                                    | Min   | Max                   | Unit |  |
| V <sub>OH</sub>                | Output HIGH voltage                              | V <sub>CC</sub> = Minimum, I <sub>OH</sub> = -1.0 mA                                                                                               | 2.3   | -                     | V    |  |
| V <sub>OL</sub>                | Output LOW voltage                               | V <sub>CC</sub> = Minimum, I <sub>OL</sub> = 1.0 mA                                                                                                | _     | 0.4                   | V    |  |
| V <sub>IH</sub>                | Input HIGH voltage                               |                                                                                                                                                    | 2.0   | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub>                | Input LOW voltage <sup>[1]</sup>                 |                                                                                                                                                    | -0.3  | 0.8                   | V    |  |
| I <sub>IX</sub>                | Input load current                               | $GND \le V_1 \le V_{CC}$                                                                                                                           | -5    | +5                    | μΑ   |  |
| l <sub>oz</sub>                | Output leakage current                           | $GND \le V_1 \le V_{CC}$ , Output Disabled                                                                                                         | -5    | +5                    | μΑ   |  |
| I <sub>OS</sub> <sup>[2]</sup> | Output short circuit current                     | V <sub>CC</sub> = Maximum, V <sub>OUT</sub> = GND                                                                                                  | _     | -300                  | mA   |  |
| Icc                            | V <sub>CC</sub> operating supply current         | $V_{CC}$ = Maximum, $I_{OUT}$ = 0 mA,<br>$f = f_{MAX} = 1/t_{RC}$                                                                                  | _     | 100                   | mA   |  |
| I <sub>SB1</sub>               | Automatic CE power-down<br>Current – TTL Inputs  | $\begin{array}{l} \text{Maximum V}_{CC}, \overline{CE} \geq V_{IH}, \\ V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, f = f_{MAX} \end{array}$ | _     | 40                    | mA   |  |
| I <sub>SB2</sub>               | Automatic CE power-down<br>Current – CMOS Inputs | Maximum $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3 \text{ V}$ , $V_{IN} \ge V_{CC} - 0.3 \text{ V}$ , or $V_{IN} \le 0.3 \text{ V}$ , $f = 0$      | _     | 5                     | mA   |  |

<sup>1.</sup> VIL (min.) = -2.0V for pulse durations of less than 20 ns.

<sup>2.</sup> Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.



## Capacitance

| Parameter [3]    | Description        | Test Conditions                                                      | Max | Unit |
|------------------|--------------------|----------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 2.6 \text{V}$ | 8   | pF   |
| C <sub>OUT</sub> | Output capacitance |                                                                      | 8   | pF   |

### **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms [4]



Tested initially and after any design or process changes that may affect these parameters.
 Test conditions assume signal transition time of 1V/ns or less, timing reference levels of 1. Test conditions assume signal transition time of 1V/ns or less, timing reference levels of 1.3 V, input pulse levels of 0 to 2.5 V and transmission line loads as in (a) of Figure 2.



## **AC Switching Characteristics**

Over the Operating Range

| D                              | Description.                        | CY7C10 | 20CV26 |      |
|--------------------------------|-------------------------------------|--------|--------|------|
| Parameter                      | Description                         | Min    | Max    | Unit |
| Read Cycle                     |                                     | _      | •      | _    |
| t <sub>RC</sub>                | Read cycle time                     | 15     | _      | ns   |
| t <sub>AA</sub>                | Address to data valid               | -      | 15     | ns   |
| t <sub>OHA</sub>               | Data hold from address change       | 3      | _      | ns   |
| t <sub>ACE</sub>               | CE LOW to data valid                | _      | 15     | ns   |
| t <sub>DOE</sub>               | OE LOW to data valid                | _      | 7      | ns   |
| t <sub>LZOE</sub>              | OE LOW to low Z <sup>[5]</sup>      | 0      | _      | ns   |
| t <sub>HZOE</sub>              | OE HIGH to high Z <sup>[5, 6]</sup> | _      | 7      | ns   |
| t <sub>LZCE</sub>              | CE LOW to low Z <sup>[5]</sup>      | 3      | _      | ns   |
| t <sub>HZCE</sub>              | CE HIGH to high Z <sup>[5, 6]</sup> | _      | 7      | ns   |
| t <sub>PU</sub> <sup>[7]</sup> | CE LOW to power-up                  | 0      | _      | ns   |
| t <sub>PD</sub> <sup>[7]</sup> | CE HIGH to power-down               | _      | 15     | ns   |
| t <sub>DBE</sub>               | Byte enable to data valid           | -      | 7      | ns   |
| t <sub>LZBE</sub>              | Byte enable to low Z                | 0      | _      | ns   |
| t <sub>HZBE</sub>              | Byte disable to high Z              | _      | 7      | ns   |
| Write Cycle <sup>[8,</sup>     | 9]                                  |        |        |      |
| t <sub>WC</sub>                | Write cycle time                    | 15     | _      | ns   |
| t <sub>SCE</sub>               | CE LOW to write end                 | 10     | _      | ns   |
| t <sub>AW</sub>                | Address setup to write end          | 10     | _      | ns   |
| t <sub>HA</sub>                | Address hold from write end         | 0      | _      | ns   |
| t <sub>SA</sub>                | Address setup to write start        | 0      | _      | ns   |
| t <sub>PWE</sub>               | WE pulse width                      | 10     | _      | ns   |
| t <sub>SD</sub>                | Data setup to write end             | 8      | _      | ns   |
| t <sub>HD</sub>                | Data hold from write end            | 0      | _      | ns   |
| t <sub>LZWE</sub>              | WE HIGH to Low Z <sup>[5]</sup>     | 3      | _      | ns   |
| t <sub>HZWE</sub>              | WE LOW to High Z <sup>[5, 6]</sup>  |        | 4      | ns   |
| t <sub>BW</sub>                | Byte enable to end of write         | 10     | _      | ns   |

#### Notes

9. The minimum write pulse width for WRITE Cycle No.3 (WE Controlled, OE LOW) should be sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

<sup>5.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.

6. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in (b) of Figure 2 on page 5. Transition is measured ±500 mV from steady-state voltage.

7. This parameter is guaranteed by design and is not tested.

8. The internal write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE / BLE LOW. CE, WE and BHE / BLE must be LOW to initiate a write, and the transition of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write.



## **Switching Waveforms**

Figure 3. Read Cycle No. 1 [10, 11]



Figure 4. Read Cycle No. 2 (OE Controlled) [11, 12]



<sup>10. &</sup>lt;u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u> and/or <u>BHE</u> = V<sub>IL</sub>, 11. <u>WE</u> is HIGH for read cycle. 12. Address valid prior to or coincident with <u>CE</u> transition LOW.



## Switching Waveforms (continued)

Figure 5. Write Cycle No. 1 (CE Controlled) [13, 14]



Figure 6. Write Cycle No. 2 (BLE or BHE Controlled)



<sup>13.</sup> Data I/O is high impedance if  $\overline{OE}$  or  $\overline{BHE}$  and  $\overline{BLE} = V_{IH}$ .

14. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high impedance state.



## **Switching Waveforms** (continued)

Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW) [15]



 $<sup>\</sup>label{eq:Note} \textbf{Note} \\ \textbf{15. The minimum write pulse width for WRITE Cycle No.3 (\overline{WE} \ Controlled, \overline{OE} \ LOW) should be sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$.}$ 



## Switching Waveforms (continued)

Figure 8. Write Cycle No. 4 ( $\overline{\text{WE}}$  Controlled) [16, 17, 18]



<sup>16.</sup> The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.

<sup>17.</sup> Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

<sup>18.</sup> If  $\overline{CE}_1$  goes HIGH and  $\overline{CE}_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

<sup>19.</sup> During this period the I/Os are in output state. Do not apply input signals.



## **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>1</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>16</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | X   | Х   | High Z                             | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read – All bits            | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data Out                           | High Z                              | Read – Lower bits only     | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data Out                            | Read – Upper bits only     | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write – All bits           | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data In                            | High Z                              | Write – Lower bits only    | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data In                             | Write – Upper bits only    | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |
| L  | Х  | Х  | Н   | Н   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |



## **Ordering Information**

| Speed (ns) | Ordering Code       | Package<br>Name | Package Type                  | Operating<br>Range |
|------------|---------------------|-----------------|-------------------------------|--------------------|
| 15         | CY7C1020CV26-15ZSXE | Z44             | 44-pin TSOP Type II (Pb-free) | Automotive         |

#### **Ordering Code Definitions**





## **Package Diagrams**

Figure 9. 44-pin TSOP Z44-II Package Outline, 51-85087



51-85087 \*E



## Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| CE      | Chip Enable                             |
| CMOS    | Complementary Metal Oxide Semiconductor |
| I/O     | Input/Output                            |
| ŌĒ      | Output Enable                           |
| SRAM    | Static Random Access Memory             |
| TSOP    | Thin Small Outline Package              |
| TTL     | Transistor-Transistor Logic             |

## **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μΑ     | microampere     |
| mA     | milliampere     |
| mm     | millimeter      |
| mV     | millivolt       |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |



# **Document History Page**

| Document Title: CY7C1020CV26, 512-Kbit (32 K × 16) Static RAM Document Number: 38-05406 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                    | ECN NO. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                           |
| **                                                                                      | 128060  | 07/30/03           | EJH                | Customized data sheet to meet special requirements for CG5988AF Automotive temperature range: -40°C / +125°C                                                                                                                                                                                                                    |
| *A                                                                                      | 352999  | See ECN            | SYT                | Updated Document Title (to include the mention of '512Kb'). Removed 'CG5988AF' from the Datasheet. Updated Features (for better structure).                                                                                                                                                                                     |
| *B                                                                                      | 2903127 | 04/01/2010         | VIVG               | Updated Package Diagrams. Added Sales, Solutions, and Legal Information. Updated to new template.                                                                                                                                                                                                                               |
| *C                                                                                      | 3109992 | 12/14/2010         | AJU                | Added Ordering Code Definitions.                                                                                                                                                                                                                                                                                                |
| *D                                                                                      | 3346414 | 08/16/2011         | RAME               | Updated Ordering Code Definitions.                                                                                                                                                                                                                                                                                              |
| *E                                                                                      | 4499482 | 09/11/2014         | MEMJ               | Updated AC Switching Characteristics: Updated Note 7. Added Note 9 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 15 and referred the same note in Figure 7. Updated Package Diagrams: spec 51-85087 – Changed revision from *C to *E. Updated to new template. Completing Sunset Review. |
| *F                                                                                      | 4573200 | 11/18/2014         | MEMJ               | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end.                                                                                                                                                                                                                   |
| *G                                                                                      | 4919066 | 09/14/2015         | VINI               | Updated Switching Waveforms: Added Figure 8. Added Note 16, 17, 18, 19 and referred the same notes in Figure 8. Added Acronyms and Units of Measure. Updated to new template. Completing Sunset Review.                                                                                                                         |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers

Interface

Lighting & Power Control

Memory PSoC

Touch Sensing USB Controllers

Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

#### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

#### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2003-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Cypress manufacturer:

Other Similar products are found below:

CY6116A-35DMB CY7C1049GN-10VXI CY7C128A-45DMB GS8161Z36DD-200I GS88237CB-200I RMLV0408EGSB-4S2#AA0

IDT70V5388S166BG IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6F2008V2E-LF70000 K6T4008C1B-GB70

CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IDT71V67603S133BG IS62WV51216EBLL-45BLI

IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 70V639S10BCG IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI

IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KVE33-133AXI 8602501XA 5962-3829425MUA 5962-3829430MUA

5962-8855206YA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866208UA 5962-8872502XA 5962-9062007MXA 5962
9161705MXA 70V3579S6BFI GS882Z18CD-150I M38510/28902BVA 8413202RA 5962-8866203YA 5962-8871203XA 5962
8971202ZA 5962-8872501LA 5962-8866208YA 5962-8866205YA 5962-8866205UA 5962-8866203YA 5962-8855202YA