

# 512 K (32 K x 16) Static RAM

#### **Features**

- Pin-and function-compatible with CY7C1020CV33
- High speed

  □ t<sub>AA</sub> = 10 ns
- Low active power
  □ I<sub>CC</sub> = 60 mA @ 10 ns
- Low CMOS standby power
  □ I<sub>SB2</sub> = 3 mA
- 2.0 V Data retention
- Automatic power-down when deselected
- CMOS for optimum speed/power
- Independent control of upper and lower bits
- Available in Pb-free 44-pin 400-Mil wide Molded SOJ and 44-pin TSOP II packages

#### **Functional Description**

The CY7C1020DV33 is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

<u>Writing</u> to the device is <u>acc</u>omplished by taking chip enable  $(\overline{CE})$  and write enable  $(\overline{WE})$  inputs LOW. If byte low enable  $(\overline{BLE})$  is LOW, then data from I/O pins  $(I/O_0$  through  $I/O_7)$ , is written into the location specified <u>on</u> the address pins  $(A_0$  through  $A_{14})$ . If byte high enable  $(\overline{BHE})$  is LOW, then data from I/O pins  $(I/O_8$  through  $I/O_{15})$  is written into the location specified on the address pins  $(A_0$  through  $A_{14})$ .

Reading <u>from</u> the device is accomplished by taking chip enable (CE) <u>and</u> output enable (OE) LOW <u>while</u> forcing the write enable (WE) HIGH. If byte low enable (BLE) is LOW, then data from the memory location specified by the <u>add</u>ress pins will appear on I/O $_0$  to I/O $_7$ . If byte high enable (BHE) is LOW, then data from memory will appear on I/O $_8$  to I/O $_15$ . See the truth table at the back of this data sheet for a complete description of read and write modes.

The input/output pins (I/O $_0$  through I/O $_{15}$ ) are placed in a high-impedance state when the <u>device</u> is desel<u>ected</u> (CE\_HIGH), the <u>outputs are disabled</u> (OE HIGH), the BHE and BLE are disable<u>d</u> (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1020DV33 is available in Pb-free 44-pin 400-Mil wide Molded SOJ and 44-pin TSOP II packages.

For a complete list of related documentation, click here.



#### Notes

1. NC pins are not connected on the die.



#### **Selection Guide**

|                              | -10 (Industrial) | Unit |
|------------------------------|------------------|------|
| Maximum access time          | 10               | ns   |
| Maximum operating current    | 60               | mA   |
| Maximum CMOS standby current | 3                | mA   |

## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage temperature ......-65 °C to +150 °C Ambient temperature with power applied ...... –55 °C to +125 °C Supply voltage on  $V_{CC}$  to Relative  $GND^{[2]}$  ...-0.5 V to +4.6 V DC voltage applied to outputs in High-Z State  $^{[2]}$ .....-0.5 V to V<sub>CC</sub> + 0.5 V

| DC input voltage <sup>[2]</sup>                        | 0.5 V to V <sub>CC</sub> + 0.5 V |
|--------------------------------------------------------|----------------------------------|
| Current into outputs (LOW)                             | 20 mA                            |
| Static discharge voltage(per MIL-STD-883, Method 3015) | > 2001 V                         |
| Latch-up current                                       | > 200 mA                         |

## **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>CC</sub>                   | Speed |
|------------|------------------------|-----------------------------------|-------|
| Industrial | –40 °C to +85 °C       | $3.3 \text{ V} \pm 0.3 \text{ V}$ | 10 ns |

## **Electrical Characteristics** Over the Operating Range

| Davamatar        | Description                                    | Test Conditions                                                                                                                  |          | –10 (In | I I m i 4             |      |
|------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|---------|-----------------------|------|
| Parameter        | Description                                    | rest conditions                                                                                                                  |          |         | Max.                  | Unit |
| V <sub>OH</sub>  | Output HIGH voltage                            | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA                                                                                |          | 2.4     |                       | V    |
| V <sub>OL</sub>  | Output LOW voltage                             | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                                                 |          |         | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH voltage                             |                                                                                                                                  |          | 2.0     | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW voltage <sup>[2]</sup>               |                                                                                                                                  |          | -0.3    | 0.8                   | V    |
| I <sub>IX</sub>  | Input Load current                             | $GND \le V_I \le V_{CC}$                                                                                                         |          | -1      | +1                    | μΑ   |
| I <sub>OZ</sub>  | Output leakage current                         | $GND \le V_I \le V_{CC}$ , Output Disable                                                                                        | ed       | -1      | +1                    | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> operating                      | V <sub>CC</sub> = Max.,                                                                                                          | 100 MHz  |         | 60                    | mA   |
|                  | supply current                                 | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$                                                                            | 83 MHz   |         | 55                    | mA   |
|                  |                                                | I IWAX WRC                                                                                                                       | 66 MHz   |         | 45                    | mA   |
|                  |                                                |                                                                                                                                  | 40 MHz   |         | 30                    | mA   |
| I <sub>SB1</sub> | Automatic CE Power-down<br>Current—TTL Inputs  | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$                         |          |         | 10                    | mA   |
| I <sub>SB2</sub> | Automatic CE Power-down<br>Current—CMOS Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3 \text{ V}$ , $V_{IN} \ge V_{CC} - 0.3 \text{ V}$ , or $V_{IN} \le 0.3 \text{ V}$ | /, f = 0 |         | 3                     | mA   |

Document Number: 38-05461 Rev. \*I

Notes 2.  $V_{IL}$  (min.) = -2.0 V and  $V_{IH}$ (max) =  $V_{CC}$  + 1 V for pulse durations of less than 5 ns.



## Capacitance<sup>[3]</sup>

| Parameter        | Description Test Conditions |                                                     | Max. | Unit |  |
|------------------|-----------------------------|-----------------------------------------------------|------|------|--|
| C <sub>IN</sub>  | Input capacitance           | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 3.3$ V | 8    | pF   |  |
| C <sub>OUT</sub> | Output capacitance          |                                                     | 8    | pF   |  |

#### Thermal Resistance<sup>[3]</sup>

| Parameter       | Description                           | Test Conditions                                                         | SOJ   | TSOP II | Unit |
|-----------------|---------------------------------------|-------------------------------------------------------------------------|-------|---------|------|
| $\Theta_{JA}$   |                                       | Still air, soldered on a 3 x 4.5 inch, four-layer printed circuit board | 59.52 | 53.91   | °C/W |
| Θ <sub>JC</sub> | Thermal resistance (Junction to Case) |                                                                         | 36.75 | 21.24   | °C/W |

## AC Test Loads and Waveforms[4]





#### Notes

- 3. Tested initially and after any design or process changes that may affect these parameters.
- 4. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c).



## Switching Characteristics Over the Operating Range [5]

|                                                   | D                                             | -10 (Inc | dustrial) |      |
|---------------------------------------------------|-----------------------------------------------|----------|-----------|------|
| Parameter                                         | Description                                   | Min.     | Max.      | Unit |
| Read Cycle                                        |                                               | •        | -         | 1    |
| t <sub>power</sub> <sup>[6]</sup>                 | V <sub>CC</sub> (typical) to the first access | 100      |           | μS   |
| t <sub>RC</sub>                                   | Read cycle time                               | 10       |           | ns   |
| t <sub>AA</sub>                                   | Address to data valid                         |          | 10        | ns   |
| t <sub>OHA</sub>                                  | Data Hold from Address Change                 | 3        |           | ns   |
| t <sub>ACE</sub>                                  | CE LOW to data valid                          |          | 10        | ns   |
| t <sub>DOE</sub>                                  | OE LOW to data valid                          |          | 5         | ns   |
| t <sub>LZOE</sub>                                 | OE LOW to Low-Z <sup>[7]</sup>                | 0        |           | ns   |
| t <sub>HZOE</sub>                                 | OE HIGH to High-Z <sup>[7, 8]</sup>           |          | 5         | ns   |
| t <sub>LZCE</sub>                                 | CE LOW to Low-Z <sup>[7]</sup>                | 3        |           | ns   |
| t <sub>HZCE</sub>                                 | CE HIGH to High-Z <sup>[7, 8]</sup>           |          | 5         | ns   |
| t <sub>PU</sub> <sup>[9]</sup>                    | CE LOW to Power-up                            | 0        |           | ns   |
| t <sub>PD</sub> <sup>[9]</sup>                    | CE HIGH to Power-down                         |          | 10        | ns   |
| t <sub>DBE</sub>                                  | Byte enable to data valid                     |          | 5         | ns   |
| t <sub>LZBE</sub>                                 | Byte enable to low-Z                          | 0        |           | ns   |
| t <sub>HZBE</sub>                                 | Byte disable to high-Z                        |          | 5         | ns   |
| Write Cycle <sup>[10, 11]</sup>                   | •                                             |          | _         | 1    |
| t <sub>WC</sub>                                   | Write cycle time                              | 10       |           | ns   |
| t <sub>SCE</sub>                                  | CE LOW to write end                           | 8        |           | ns   |
| t <sub>AW</sub>                                   | Address set-up to write end                   | 8        |           | ns   |
| t <sub>HA</sub>                                   | Address hold from write end                   | 0        |           | ns   |
| t <sub>SA</sub>                                   | Address set-up to write start                 | 0        |           | ns   |
| t <sub>PWE</sub>                                  | WE pulse width                                | 7        |           | ns   |
| t <sub>SD</sub>                                   | Data set-up to write end                      | 5        |           | ns   |
| t <sub>HD</sub>                                   | Data hold from write end                      | 0        |           | ns   |
| t <sub>LZWE</sub> WE HIGH to Low-Z <sup>[7]</sup> |                                               | 3        |           | ns   |
| t <sub>HZWE</sub>                                 | WE LOW to High-Z <sup>[7, 8]</sup>            |          | 5         | ns   |
| t <sub>BW</sub>                                   | Byte enable to end of write                   | 7        |           | ns   |

#### Notes

- 5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V.

  6. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed

  7. t<sub>HZOE</sub>, t<sub>HZBE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in (c) of AC Test Loads. Transition is measured when the outputs enter a high impedance state.

  8. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> for any given device.

- This parameter is guaranteed by design and is not tested.
   The internal Write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE/BLE LOW. CE, WE and BHE/BLE must be LOW to initiate a Write and the transition of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write.
   The minimum write cycle time for Write Cycle 3 (WE controlled, OE LOW) is the sum of thzwe and tsp.



### **Data Retention Characteristics** (Over the Operating Range)

| Parameter                      | Description                          | Conditions                                                                                                                                                | Min.            | Max. | Unit |
|--------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|
| $V_{DR}$                       | V <sub>CC</sub>                      |                                                                                                                                                           | 2.0             |      | V    |
| I <sub>CCDR</sub>              | Data retention current               | $V_{CC} = V_{DR} = 2.0 \text{ V}, \overline{CE} \ge V_{CC} - 0.3 \text{ V},$ Industrial $V_{IN} \ge V_{CC} - 0.3 \text{ V}$ or $V_{IN} \le 0.3 \text{ V}$ |                 | 3    | mA   |
| t <sub>CDR</sub> [3]           | Chip deselect to data retention time |                                                                                                                                                           | 0               |      | ns   |
| t <sub>R</sub> <sup>[12]</sup> | Operation recovery time              |                                                                                                                                                           | t <sub>RC</sub> |      | ns   |

#### **Data Retention Waveform**



## **Switching Waveforms**

Read Cycle No. 1 (Address Transition Controlled)[13, 14]



## Read Cycle No. 2 (OE Controlled)[14, 15]



- 12. Full device operation requires lin<u>ear V<sub>CC</sub> ramp</u> from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 50 μs or stable at V<sub>CC(min.)</sub> ≥ 50 μs.

  13. Device is continuously selected. OE, CE, BHE and/or BLE = V<sub>IL</sub>.

  14. WE is HIGH for Read cycle.

  15. Address valid prior to or coincident with CE transition LOW.



## **Switching Waveforms** (continued)

## Write Cycle No. 1 (CE Controlled)[16, 17]



# Write Cycle No. 2 (BLE or BHE Controlled)



<sup>16.</sup> Data I/O is high impedance if  $\overline{OE}$  or  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IH}$ .

17. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)

# Write Cycle No. 3 (WE Controlled, OE LOW)



## **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>0</sub> -I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | X   | X   | High-Z                             | High-Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read—All bits              | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data Out                           | High-Z                              | Read—Lower bits only       | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High-Z                             | Data Out                            | Read—Upper bits only       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write—All bits             | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data In                            | High-Z                              | Write—Lower bits only      | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High-Z                             | Data In                             | Write—Upper bits only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High-Z                             | High-Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |
| L  | Х  | Х  | Н   | Н   | High-Z                             | High-Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |



## **Ordering Information**

| Speed (ns) | Ordering Code       | Ordering Code Package Name Package Type |                               | Operating Range |  |
|------------|---------------------|-----------------------------------------|-------------------------------|-----------------|--|
| 10         | CY7C1020DV33-10ZSXI | 51-85087                                | 44-pin TSOP Type II (Pb-free) | Industrial      |  |

#### **Ordering Code Definitions**



Shaded areas contain advance information. Please contact your local Cypress sales representative for availability of these parts.



## **Package Diagrams**

Figure 1. 44-pin (400-Mil) Molded SOJ (51-85082)



51-85082 \*E



### Package Diagrams (continued)

#### Figure 2. 44-Pin Thin Small Outline Package Type II (51-85087)



51-85087 \*E



# **Acronyms**

| Acronym | Description                             |
|---------|-----------------------------------------|
| BHE     | byte high enable                        |
| BLE     | byte low enable                         |
| CE      | chip enable                             |
| CMOS    | complementary metal oxide semiconductor |
| I/O     | input/output                            |
| ŌĒ      | output enable                           |
| SRAM    | static random access memory             |
| TSOP    | thin small outline package              |
| WE      | write enable                            |

## **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degrees Celsius |
| μΑ     | microamperes    |
| mA     | milliamperes    |
| MHz    | megahertz       |
| ns     | nanoseconds     |
| pF     | picofarads      |
| V      | volts           |
| Ω      | ohms            |
| W      | watts           |



# **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                          |
|------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 201560  | See ECN    | SWI                | Advance Information data sheet for C9 IPP                                                                                                                                                                                                                                                                                                                      |
| *A   | 233695  | See ECN    | RKF                | DC parameters modified as per EROS (Spec # 01-02165) Pb-free Offering in Ordering Information                                                                                                                                                                                                                                                                  |
| *B   | 262950  | See ECN    | RKF                | Changed I/O <sub>1</sub> – I/O <sub>16</sub> to I/O <sub>0</sub> – I/O <sub>15</sub> Added Data Retention Characteristics table Added T <sub>power</sub> spec in Switching Characteristics table Added 44-SOJ package diagram Shaded Ordering Information                                                                                                      |
| *C   | 307596  | See ECN    | RKF                | Reduced Speed bins to -8 and -10 ns                                                                                                                                                                                                                                                                                                                            |
| *D   | 560995  | See ECN    | VKN                | Converted from Preliminary to Final Removed Commercial operating range Removed 8 ns speed bin Added Automotive information Added I <sub>CC</sub> values for the frequencies 83MHz, 66MHz and 40MHz Updated Thermal Resistance table Updated Ordering Information table Changed Overshoot spec from V <sub>CC</sub> +2 V to V <sub>CC</sub> +1 V in footnote #4 |
| *E   | 2898399 | 03/24/2010 | AJU                | Updated Package Diagrams                                                                                                                                                                                                                                                                                                                                       |
| *F   | 3109992 | 12/14/2010 | AJU                | Added Ordering Code Definitions.                                                                                                                                                                                                                                                                                                                               |
| *G   | 3424450 | 10/28/2011 | TAVA               | Updated footnotes Updated Selection Guide, Operating Range, Electrical Characteristics Over the Operating Range, Switching Characteristics Over the Operating Range [5], Data Retention Characteristics (Over the Operating Range), Switching Waveforms, and Ordering Information. Updated Package Diagrams Added Acronyms, and Document Conventions           |
| *H   | 3861347 | 01/08/2013 | TAVA               | Updated Ordering Information (Updated part numbers). Updated Package Diagrams: spec 51-85082 – Changed revision from *D to *E. spec 51-85087 – Changed revision from *D to *E.                                                                                                                                                                                 |
| *    | 4574311 | 11/19/2014 | TAVA               | Added related documentation hyperlink in page 1. Added note 11 in Switching Characteristics Over the Operating Range [5]. Added note reference in the Switching Characteristics table.                                                                                                                                                                         |



#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc

Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2008-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Cypress manufacturer:

Other Similar products are found below:

CY6116A-35DMB CY7C1049GN-10VXI CY7C128A-45DMB GS8161Z36DD-200I GS88237CB-200I RMLV0408EGSB-4S2#AA0

IDT70V5388S166BG IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6F2008V2E-LF70000 K6T4008C1B-GB70

CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IDT71V67603S133BG IS62WV51216EBLL-45BLI

IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 70V639S10BCG IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI

IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KVE33-133AXI 8602501XA 5962-3829425MUA 5962-3829430MUA

5962-8855206YA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866208UA 5962-8872502XA 5962-9062007MXA 5962
9161705MXA 70V3579S6BFI GS882Z18CD-150I M38510/28902BVA 8413202RA 5962-8866203YA 5962-8871203XA 5962
8971202ZA 5962-8872501LA 5962-8866208YA 5962-8866205YA 5962-8866205UA 5962-8866203YA 5962-8855202YA