

# 64K × 16 Static RAM

### Features

- 3.3 V operation (3.0 V–3.6 V)
- High speed □ t<sub>AA</sub> = 15 ns
- CMOS for optimum speed/power
- Low Active Power □ 576 mW (max)
- Low CMOS Standby Power □ 1.80 mW (max)
- Automatic power-down when deselected
- Independent control of upper and lower bits
- Available in 44-pin TSOP II and 48-ball Mini BGA package

### **Functional Description**

The CY7C1021BNV33<sup>[1]</sup> is a high-performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking Chip Enable  $\overline{(CE)}$  and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>).

<u>Reading</u> from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes.

The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when <u>the</u> device is des<u>elected</u> (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1021BNV33 is available in standard 44-pin TSOP Type II and 48-ball mini BGA packages.

For a complete list of related documentation, click here.

Note

1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com.



## Logic Block Diagram



### **Selection Guide**

|                                   | -15 |
|-----------------------------------|-----|
| Maximum Access Time (ns)          | 15  |
| Maximum Operating Current (mA)    | 160 |
| Maximum CMOS Standby Current (mA) | 0.5 |



## Contents

| Pin Configurations             | 4 |
|--------------------------------|---|
| Maximum Ratings                |   |
| Operating Range                | 5 |
| Electrical Characteristics     | 5 |
| Capacitance                    | 5 |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics | 6 |
| Data Retention Waveform        | 6 |
| Switching Characteristics      | 7 |
| Switching Waveforms            |   |
| Truth Table                    |   |
| Ordering Information           |   |
| Ordering Code Definitions      |   |

| Package Diagrams                        | 13 |
|-----------------------------------------|----|
| Acronyms                                |    |
| Document Conventions                    | 15 |
| Units of Measure                        | 15 |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information | 17 |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
| Technical Support                       |    |
|                                         |    |



## **Pin Configurations**

### Figure 1. 44-pin TSOP Type II pinout

| TSOP II<br>Top View                                                                                                                                                                                                    |                                                                                                                                                                                                                                                          |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| $\begin{array}{c} A_{4} \Box \Box \\ A_{3} \Box \Box \\ A_{2} \Box \Box \\ A_{2} \Box \Box \\ A_{3} \Box \Box \\ A_{4} \Box \\ C \\ C$ | 44 A5<br>43 A6<br>42 A7<br>41 OE<br>40 BHE<br>39 BLE<br>38 VO15<br>37 VO13<br>35 VO13<br>35 VO12<br>34 VSS<br>33 VSC<br>32 VO11<br>31 VO12<br>34 VSS<br>33 VSC<br>32 VO11<br>31 VO10<br>30 VSS<br>32 VO12<br>34 NC<br>27 A8<br>26 A10<br>24 A11<br>23 NC |  |  |  |  |  |

Figure 2. 48-ball mini BGA pinout





## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Storage Temperature65 °C to +150 °C                                            |
|--------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied–55 °C to +125 °C                     |
| Supply Voltage on $V_{CC}$ to Relative GND $^{[2]}$ –0.5 V to +4.6 V           |
| DC Voltage Applied to Outputs in High Z State $^{[2]}$ 0.5 V to V_{CC} + 0.5 V |

| DC Input Voltage <sup>[2]</sup>                            | $-0.5$ V to V <sub>CC</sub> + 0.5 V |
|------------------------------------------------------------|-------------------------------------|
| Current into Outputs (LOW)                                 |                                     |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | > 2001 V                            |
| Latch-Up Current                                           | > 200 mA                            |

### **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |  |
|------------|---------------------|-----------------|--|
| Industrial | –40 °C to +85 °C    | $3.3~V\pm10\%$  |  |

## **Electrical Characteristics**

Over the Operating Range

| Deverseter       | Description                                      | Toot Openditions                                                                                                                                                                                                | -1   | Unit                  |      |  |
|------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|--|
| Parameter        | Description                                      | Test Conditions                                                                                                                                                                                                 | Min  | Max                   | Unit |  |
| V <sub>OH</sub>  | Output HIGH Voltage                              | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA                                                                                                                                                                              | 2.4  | -                     | V    |  |
| V <sub>OL</sub>  | Output LOW Voltage                               | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA                                                                                                                                                                 | -    | 0.4                   | V    |  |
| V <sub>IH</sub>  | Input HIGH Voltage                               |                                                                                                                                                                                                                 | 2.2  | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[2]</sup>                 |                                                                                                                                                                                                                 | -0.3 | 0.8                   | V    |  |
| I <sub>IX</sub>  | Input Load Current                               | $GND \leq V_I \leq V_{CC}$                                                                                                                                                                                      | –1   | +1                    | μA   |  |
| I <sub>OZ</sub>  | Output Leakage Current                           | $GND \leq V_I \leq V_{CC}$ , Output Disabled                                                                                                                                                                    | –1   | +1                    | μA   |  |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current         | $V_{CC}$ = Max, $I_{OUT}$ = 0 mA, f = $f_{MAX}$ = 1/ $t_{RC}$                                                                                                                                                   | -    | 160                   | mA   |  |
| I <sub>SB1</sub> | Automatic CE Power Down<br>Current – TTL Inputs  | $\operatorname{Max} V_{CC}, \overline{CE} \ge V_{IH}, V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}, f = f_{MAX}$                                                                                             | -    | 40                    | mA   |  |
| I <sub>SB2</sub> | Automatic CE Power Down<br>Current – CMOS Inputs | $\begin{array}{l} \text{Max } V_{CC}, \ \overline{\text{CE}} \geq V_{CC} - 0.3 \text{ V}, \\ V_{\text{IN}} \geq V_{CC} - 0.3 \text{ V} \text{ or } V_{\text{IN}} \leq 0.3 \text{ V}, \text{ f} = 0 \end{array}$ | -    | 500                   | μA   |  |

### Capacitance

| Parameter <sup>[3]</sup> | Description        | Test Conditions                   | Max | Unit |
|--------------------------|--------------------|-----------------------------------|-----|------|
| C <sub>IN</sub>          | Input capacitance  | T <sub>A</sub> = 25 °C, f = 1 MHz | 6   | pF   |
| C <sub>OUT</sub>         | Output capacitance |                                   | 8   | pF   |

### AC Test Loads and Waveforms



#### Notes

2. Minimum voltage is -2.0 V for pulse durations of less than 20 ns.

3. Tested initially and after any design or process changes that may affect these parameters.



### **Data Retention Characteristics**

Over the Operating Range (L version only)

| Parameter                       | Description                             | Conditions <sup>[4]</sup>                                                                                                                                                                                                                               | Min | Max | Unit |
|---------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention      |                                                                                                                                                                                                                                                         | 2.0 | Ι   | V    |
| I <sub>CCDR</sub>               | Data Retention Current                  | $\begin{array}{l} V_{\mathrm{CC}} = V_{\mathrm{DR}} = 2.0 \text{ V}, \ \overline{\mathrm{CE}} \geq V_{\mathrm{CC}} - 0.3 \text{ V}, \\ V_{\mathrm{IN}} \geq V_{\mathrm{CC}} - 0.3 \text{ V} \text{ or } V_{\mathrm{IN}} \leq 0.3 \text{ V} \end{array}$ | -   | 100 | μΑ   |
| t <sub>CDR</sub> <sup>[5]</sup> | Chip Deselect to Data Retention<br>Time |                                                                                                                                                                                                                                                         | 0   | _   | ns   |
| t <sub>R</sub> [6]              | Operation Recovery Time                 |                                                                                                                                                                                                                                                         | 15  | -   | ns   |

## **Data Retention Waveform**

Figure 4. Data Retention Waveform



#### Notes

- 4. No input may exceed V<sub>CC</sub> + 0.5 V. 5. Tested initially and after any design or process changes that may affect these parameters. 6.  $t_r \leq 3$  ns for the -12 and -15 speeds.  $t_r \leq 5$  ns for the -20 and slower speeds.



### **Switching Characteristics**

Over the Operating Range

| Parameter [7]     | Description                         | -1  | Unit |      |
|-------------------|-------------------------------------|-----|------|------|
| Parameter         | Description                         | Min | Max  | Unit |
| READ CYCLE        |                                     |     |      |      |
| t <sub>RC</sub>   | Read Cycle Time                     | 15  | -    | ns   |
| t <sub>AA</sub>   | Address to Data Valid               | -   | 15   | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change       | 3   | -    | ns   |
| t <sub>ACE</sub>  | CE LOW to Data Valid                | -   | 15   | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                | -   | 7    | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z                     | 0   | -    | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[8, 9]</sup> | -   | 7    | ns   |
| t <sub>LZCE</sub> | CE LOW to Low Z <sup>[9]</sup>      | 3   | _    | ns   |
| t <sub>HZCE</sub> | CE HIGH to High Z <sup>[8, 9]</sup> | -   | 7    | ns   |
| t <sub>PU</sub>   | CE LOW to Power-Up                  | 0   | _    | ns   |
| t <sub>PD</sub>   | CE HIGH to Power-Down               | -   | 15   | ns   |
| t <sub>DBE</sub>  | Byte Enable to Data Valid           | -   | 7    | ns   |
| t <sub>LZBE</sub> | Byte Enable to Low Z                | 0   | _    | ns   |
| t <sub>HZBE</sub> | Byte Disable to High Z              | -   | 7    | ns   |
| WRITE CYCLE       | [10, 11]                            |     |      | •    |
| t <sub>WC</sub>   | Write Cycle Time                    | 15  | _    | ns   |
| t <sub>SCE</sub>  | CE LOW to Write End                 | 10  | _    | ns   |
| t <sub>AW</sub>   | Address Set-Up to Write End         | 10  | _    | ns   |
| t <sub>HA</sub>   | Address Hold from Write End         | 0   | _    | ns   |
| t <sub>SA</sub>   | Address Set-Up to Write Start       | 0   | _    | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                      | 10  | _    | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End            | 8   | _    | ns   |
| t <sub>HD</sub>   | Data Hold from Write End            | 0   | _    | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[9]</sup>     | 3   | _    | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[8, 9]</sup>  | -   | 7    | ns   |
| t <sub>BW</sub>   | Byte Enable to End of Write         | 9   | _    | ns   |

Notes

- 7. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.
- t<sub>HZOE</sub>, t<sub>HZEE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of Figure 3 on page 5. Transition is measured ±500 mV from steady-state voltage. 8.
- 9. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
- The internal write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE/BLE LOW. CE, WE and BHE/BLE must be LOW to initiate a write, and LOW to HIGH transition on any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
   The minimum write cycle time for Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to the sum of tsD and tHZWE.



**Switching Waveforms** 





#### Notes

12. Device is continuously selected. OE, CE, BHE and/or BHE = V<sub>IL</sub>.
13. WE is HIGH for read cycle.
14. Address valid prior to or coincident with CE transition LOW.





### Switching Waveforms(continued)



Figure 7. Write Cycle No. 1 (CE Controlled) <sup>[15, 16, 17]</sup>

#### Notes

 <sup>15.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE, or both = V<sub>IL</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.
 16. Data I/O is high impedance if OE or BHE and/or BLE = V<sub>IH</sub>.
 17. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.

<sup>18.</sup> During this period, the I/Os are in output state. Do not apply input signals.



### Switching Waveforms(continued)



Figure 9. Write Cycle No. 3 (WE Controlled, OE LOW) <sup>[19, 20, 21]</sup>

Notes

Notes
19. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE, or both = V<sub>IL</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.
20. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.
21. The minimum write cycle pulse width should be equal to the sum of tsD and tHZWE.



## **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                             | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read - All bits            | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data Out                           | High Z                              | Read - Lower bits only     | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data Out                            | Read - Upper bits only     | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write - All bits           | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data In                            | High Z                              | Write - Lower bits only    | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data In                             | Write - Upper bits only    | Active (I <sub>CC</sub> )  |
| L  | н  | Н  | Х   | Х   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |
| L  | Х  | Х  | Н   | Н   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

\_\_\_\_\_



## **Ordering Information**

Cypress offers other versions of this type of product in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at http://www.cypress.com/products or contact your local sales representative.

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed<br>(ns) | Ordering Code         | Package<br>Diagram | Package Type                                 | Operating<br>Range |
|---------------|-----------------------|--------------------|----------------------------------------------|--------------------|
| 15            | CY7C1021BNV33L-15BAI  | 51-85096           | 48-ball Mini BGA (7 mm × 7 mm)               | Industrial         |
|               | CY7C1021BNV33L-15BAIT | 51-85096           | 48-ball Mini BGA (7 mm × 7 mm) Tape and Reel |                    |
|               | CY7C1021BNV33L-15ZXI  | 51-85087           | 44-pin TSOP Type II (Pb-free)                |                    |
|               | CY7C1021BNV33L-15ZXIT | 51-85087           | 44-pin TSOP Type II (Pb-free) Tape and Reel  |                    |

Please contact local sales representative regarding availability of these parts.

### **Ordering Code Definitions**





### **Package Diagrams**

Figure 10. 48-ball FBGA (7 mm × 7 mm × 1.2 mm) BA48 Package Outline, 51-85096





51-85096 \*J



### Package Diagrams(continued)



Figure 11. 44-pin TSOP Z44-II Package Outline, 51-85087



### Acronyms

| Acronym | Description                             |  |  |
|---------|-----------------------------------------|--|--|
| BGA     | Ball Grid Array                         |  |  |
| CE      | Chip Enable                             |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |
| FBGA    | Fine-pitch Ball Grid Array              |  |  |
| I/O     | Input/Output                            |  |  |
| OE      | Output Enable                           |  |  |
| SRAM    | Static Random Access Memory             |  |  |
| TSOP    | Thin Small-Outline Package              |  |  |
| TTL     | Transistor-Transistor Logic             |  |  |
| WE      | Write Enable                            |  |  |

## **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degree Celsius  |  |  |
| MHz    | megahertz       |  |  |
| μA     | microampere     |  |  |
| μs     | microsecond     |  |  |
| mA     | milliampere     |  |  |
| mm     | millimeter      |  |  |
| mW     | milliwatt       |  |  |
| ns     | nanosecond      |  |  |
| Ω      | ohm             |  |  |
| %      | percent         |  |  |
| pF     | picofarad       |  |  |
| V      | volt            |  |  |
| W      | watt            |  |  |





# **Document History Page**

| Document Title: CY7C1021BNV33, 64K × 16 Static RAM<br>Document Number: 001-06433 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|----------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev.                                                                             | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| **                                                                               | 423847  | NXR                | 02/02/2006         | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| *A                                                                               | 2897061 | AJU                | 03/22/2010         | Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagrams:<br>spec 51-85096 – Changed revision from *F to *H.<br>spec 51-85082 – Changed revision from *B to *C.<br>spec 51-85087 – Changed revision from *A to *C.                                                                                                                                                                              |  |
| *B                                                                               | 3109897 | AJU                | 12/14/2010         | Added Ordering Code Definitions under Ordering Information.                                                                                                                                                                                                                                                                                                                                                               |  |
| *C                                                                               | 3103073 | PRAS               | 03/08/2011         | Updated Package Diagrams:<br>spec 51-85096 – Changed revision from *H to *I.<br>Added Acronyms and Units of Measure.<br>Updated to new template.                                                                                                                                                                                                                                                                          |  |
| *D                                                                               | 3403051 | AJU                | 10/12/2011         | Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagrams:<br>spec 51-85082 – Changed revision from *C to *D<br>spec 51-85087 – Changed revision from *C to *D.                                                                                                                                                                                                                                  |  |
| *E                                                                               | 3937949 | MEMJ               | 03/19/2013         | Removed all references of 400-mil SOJ package in the document.<br>Updated Switching Characteristics:<br>Updated Note 10.<br>Updated Switching Waveforms:<br>Updated Figure 7, Figure 8.<br>Added Note 15, 18 and referred the same notes in Figure 7, Figure 8.<br>Referred Note 16, 17 in Figure 8.<br>Referred Note 19, 20 in Figure 9.<br>Updated Package Diagrams:<br>spec 51-85087 – Changed revision from *D to *E. |  |
| *F                                                                               | 4578447 | MEMJ               | 01/16/2015         | Updated Functional Description:<br>Added "For a complete list of related documentation, click here." at the end<br>Updated Switching Characteristics:<br>Added Note 11 and referred the same note in "WRITE CYCLE".<br>Updated Switching Waveforms:<br>Added Note 21 and referred the same note in Figure 9.<br>Updated Package Diagrams:<br>spec 51-85096 – Changed revision from *I to *J.                              |  |
| *G                                                                               | 5989860 | NILE               | 12/13/2017         | Updated Ordering Information:<br>Updated part numbers.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                        |  |



### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components

### **Technical Support**

cypress.com/support

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuccitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-06433 Rev. \*G

<sup>©</sup> Cypress Semiconductor Corporation, 2006–2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and other sont, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress parents you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly trough resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Cypress manufacturer:

Other Similar products are found below :

CY6116A-35DMB CY7C1049GN-10VXI CY7C128A-45DMB GS8161Z36DD-200I GS88237CB-200I RMLV0408EGSB-4S2#AA0 IDT70V5388S166BG IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6F2008V2E-LF70000 K6T4008C1B-GB70 CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IDT71V67603S133BG IS62WV51216EBLL-45BLI IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 70V639S10BCG IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KVE33-133AXI 8602501XA 5962-3829425MUA 5962-3829430MUA 5962-8855206YA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866208UA 5962-8872502XA 5962-9062007MXA 5962-9161705MXA 70V3579S6BFI GS882Z18CD-150I M38510/28902BVA 8413202RA 5962-9161708MYA 5962-8971203XA 5962-8971202ZA 5962-8872501LA 5962-8866208YA 5962-8866205YA 5962-8866205UA 5962-8866203YA 5962-8855202YA