

# 72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture

#### **Features**

- No Bus Latency<sup>™</sup> (NoBL<sup>™</sup>) architecture eliminates dead cycles between write and read cycles
- Supports up to 133 MHz bus operations with zero wait states
- Data transfers on every clock
- Pin compatible and functionally equivalent to ZBT<sup>™</sup> devices
- Internally self timed output buffer control to eliminate the need to use OE
- Registered inputs for flow through operation
- Byte Write capability
- 2.5-V I/O supply (V<sub>DDQ</sub>)
- Fast clock-to-output times
  □ 6.5 ns (for 133-MHz device)
- Clock Enable (CEN) pin to enable clock and suspend operation
- Synchronous self timed writes
- Asynchronous Output Enable (OE)
- CY7C1471BV25 available in JEDEC-standard Pb-free 100-pin TQFP package.
- Three Chip Enables ( $\overline{CE}_1$ ,  $\overline{CE}_2$ ,  $\overline{CE}_3$ ) for simple depth expansion.
- Automatic power down feature available using ZZ mode or CE deselect.
- Burst Capability linear or interleaved burst order
- Low standby power

### **Functional Description**

The CY7C1471BV25, is 2.5 V, 2 M  $\times$  36 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471BV25, is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read or write operations with data transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.

All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns (133-MHz device).

Write operations are controlled by two or four Byte Write Select  $(\overline{BW}_X)$  and a Write Enable  $(\overline{WE})$  input. All writes are conducted with on-chip synchronous self timed write circuitry.

Three synchronous Chip Enables  $(\overline{CE}_1, CE_2, \overline{CE}_3)$  and an asynchronous Output Enable  $(\overline{OE})$  provide easy bank selection and output tristate control. To avoid bus contention, the output drivers are synchronously tristated during the data portion of a write sequence.

For a complete list of related documentation, click here.

#### Selection Guide

| Description                  | 133 MHz | Unit |
|------------------------------|---------|------|
| Maximum Access Time          | 6.5     | ns   |
| Maximum Operating Current    | 305     | mA   |
| Maximum CMOS Standby Current | 120     | mA   |



## **Logic Block Diagram – CY7C1471BV25**





### Contents

| Pin Configurations                      | 5  |
|-----------------------------------------|----|
| Pin Definitions                         | 8  |
| Functional Overview                     | 9  |
| Single Read Accesses                    | 9  |
| Burst Read Accesses                     | 9  |
| Single Write Accesses                   | 9  |
| Burst Write Accesses                    | 10 |
| Sleep Mode                              | 10 |
| Interleaved Burst Address Table         | 10 |
| Linear Burst Address Table              |    |
| ZZ Mode Electrical Characteristics      | 10 |
| Truth Table                             | 11 |
| Truth Table for Read/Write              |    |
| Truth Table for Read/Write              |    |
| IEEE 1149.1 Serial Boundary Scan (JTAG) | 13 |
| Disabling the JTAG Feature              |    |
| Test Access Port (TAP)                  |    |
| PERFORMING A TAP RESET                  | 13 |
| TAP REGISTERS                           |    |
| TAP Instruction Set                     |    |
| TAP Controller State Diagram            |    |
| TAP Controller Block Diagram            |    |
| TAP Timing                              |    |
| TAP AC Switching Characteristics        |    |
| 2.5 V TAP AC Test Conditions            |    |
| 2.5 V TAP AC Output Load Equivalent     | 17 |
| TAP DC Electrical Characteristics       |    |
| and Operating Conditions                | 17 |

| Identification Register Definitions     | 18         |
|-----------------------------------------|------------|
| Scan Register Sizes                     | 18         |
| Identification Codes                    | 18         |
| Boundary Scan Exit Order                | 19         |
| Boundary Scan Exit Order                | 20         |
| Maximum Ratings                         | <b>2</b> 1 |
| Operating Range                         | <b>2</b> 1 |
| Electrical Characteristics              |            |
| Capacitance                             |            |
| Thermal Resistance                      | 22         |
| AC Test Loads and Waveforms             |            |
| Switching Characteristics               | 23         |
| Switching Waveforms                     | 24         |
| Ordering Information                    | 27         |
| Ordering Code Definitions               |            |
| Package Diagrams                        |            |
| Acronyms                                |            |
| Document Conventions                    |            |
| Units of Measure                        |            |
| Document History Page                   |            |
| Sales, Solutions, and Legal Information |            |
| Worldwide Sales and Design Support      |            |
| Products                                |            |
| PSoC® Solutions                         |            |
| Cypress Developer Community             |            |
| Technical Support                       | 34         |



### **Pin Configurations**

Figure 1. 100-pin TQFP (14 × 20 × 1.4 mm) Pinout





### **Pin Definitions**

| Name                                                                    | I/O                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> , A <sub>1</sub> , A                                     | Input-<br>Synchronous  | Address Inputs Used to Select One of the Address Locations. Sampled at the rising edge of the CLK. A <sub>[1:0]</sub> are fed to the two-bit burst counter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $\overline{BW}_A, \overline{BW}_B, \\ \overline{BW}_C, \overline{BW}_D$ | Input-<br>Synchronous  | Byte Write Inputs, Active LOW. Qualified with $\overline{\text{WE}}$ to conduct writes to the SRAM. Sampled on the rising edge of CLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| WE                                                                      | Input-<br>Synchronous  | <b>Write Enable Input, Active LOW.</b> Sampled on the rising edge of CLK if CEN is active LOW. This signal must be asserted LOW to initiate a write sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ADV/LD                                                                  | Input-<br>Synchronous  | Advance/Load Input. Used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/LD must be driven LOW to load a new address.                                                                                                                                                                                                                                                                                                                                                                                         |
| CLK                                                                     | Input-<br>Clock        | Clock Input. Captures all synchronous inputs to the device. CLK is qualified with $\overline{\text{CEN}}$ . CLK is only recognized if $\overline{\text{CEN}}$ is active LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>1</sub>                                                         | Input-<br>Synchronous  | Chip Enable 1 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>2</sub> and CE <sub>3</sub> to select or deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CE <sub>2</sub>                                                         | Input-<br>Synchronous  | Chip Enable 2 Input, Active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}_1}$ and $\overline{\text{CE}_3}$ to select or deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CE <sub>3</sub>                                                         | Input-<br>Synchronous  | Chip Enable 3 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}_1}$ and $\text{CE}_2$ to select or deselect the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OE                                                                      | Input-<br>Asynchronous | Output Enable, Asynchronous Input, Active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are enabled to behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state, when the device has been deselected.                                                                                                                                                                                                                                                     |
| CEN                                                                     | Input-<br>Synchronous  | Clock Enable Input, Active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Because deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ZZ                                                                      | Input-<br>Asynchronous | <b>ZZ "Sleep" Input</b> . This active HIGH input places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin must be LOW or left floating. ZZ pin has an internal pull down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $DQ_s$                                                                  | I/O-<br>Synchronous    | <b>Bidirectional Data I/O Lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, $DQ_s$ and $DQP_X$ are placed in a tristate condition. The outputs are automatically tristated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{OE}$ . |
| $DQP_X$                                                                 | I/O-<br>Synchronous    | <b>Bidirectional Data Parity I/O Lines.</b> Functionally, these signals are identical to $DQ_s$ . During write sequences, $DQP_X$ is controlled by $\overline{BW}_X$ correspondingly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MODE                                                                    | Input Strap Pin        | <b>Mode Input. Selects the Burst Order of the Device.</b> When tied to Gnd selects linear burst sequence. When tied to V <sub>DD</sub> or left floating selects interleaved burst sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $V_{DD}$                                                                | Power Supply           | Power Supply Inputs to the Core of the Device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $V_{\mathrm{DDQ}}$                                                      | I/O Power<br>Supply    | Power Supply for the I/O Circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>SS</sub>                                                         | Ground                 | Ground for the Device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| NC                                                                      | -                      | <b>No Connects</b> . Not internally connected to the die. 144M, 288M, 576M, and 1G are address expansion pins and are not internally connected to the die.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



#### **Functional Overview**

The CY7C1471BV25, is synchronous flow through burst SRAMs designed specifically to eliminate wait states during write read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the Clock Enable input signal (CEN). If CEN is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with CEN. Maximum access delay from the clock rise (t<sub>CDV</sub>) is 6.5 ns (133-MHz device).

Accesses are initiated by asserting all three Chip Enables ( $\overline{\text{CE}}_1$ ,  $\text{CE}_2$ ,  $\overline{\text{CE}}_3$ ) active at the rising edge of the clock. If  $\overline{\text{CEN}}$  is active LOW and ADV/ $\overline{\text{LD}}$  is asserted LOW, the address presented to the device is latched. The access is either a read or write operation, depending on the status of the Write Enable ( $\overline{\text{WE}}$ ). Use Byte Write Select ( $\overline{\text{BW}}_X$ ) to conduct Byte Write operations.

Write operations are qualified by the  $\overline{WE}$ . All writes are simplified with on-chip synchronous self- timed write circuitry.

Three synchronous Chip Enables  $(\overline{CE}_1, CE_2, \overline{CE}_3)$  and an asynchronous Output Enable  $(\overline{OE})$  simplify depth expansion. All operations (reads, writes, and deselects) are pipelined. ADV/LD must be driven LOW after the device is deselected to load a new address for the next operation.

#### Single Read Accesses

A read access is initiated when the following conditions are satisfied at clock rise:

- CEN is asserted LOW
- $\overline{\text{CE}}_1$ ,  $\text{CE}_2$ , and  $\overline{\text{CE}}_3$  are ALL asserted active
- WE is deasserted HIGH
- ADV/LD is asserted LOW.

The address presented to the address inputs is latched into the Address Register and presented to the memory array and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the output buffers. The data is available within 6.5 ns (133-MHz device) provided  $\overline{OE}$  is active LOW. After the first clock of the read access, the output buffers are controlled by  $\overline{OE}$  and the internal control logic.  $\overline{OE}$  must be driven LOW to drive out the requested data. On the subsequent clock, another operation (read/write/deselect) can be initiated. When the SRAM is deselected at clock rise by one of the chip enable signals, the output is tristated immediately.

#### **Burst Read Accesses**

The CY7C1471BV25, has an on-chip burst counter that enables the user the ability to supply a single address and  $cond\underline{uct}$  up to four reads without reasserting the address inputs. ADV/LD must be driven LOW to load a new address into the SRAM, as described in the Single Read Accesses section. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use  $A_0$  and  $A_1$  in the burst sequence, and wraps around when incremented sufficiently. A HIGH input on ADV/LD increments the internal burst counter regardless of the state of chip enable inputs or  $\overline{WE}$ .  $\overline{WE}$  is latched at the beginning of a burst cycle. Therefore, the

type of access (read or write) is maintained throughout the burst sequence.

#### **Single Write Accesses**

Write accesses are initiated when these conditions are satisfied at clock rise:

- CEN is asserted LOW
- CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are ALL asserted active
- WE is asserted LOW.

The address presented to the address bus is loaded into the Address Register. The write signals are latched into the Control Logic block. The data lines are automatically tristated regardless of the state of the  $\overline{\text{OE}}$  input signal. This allows the external logic to present the data on DQs and DQP<sub>X</sub>.

On the next clock rise the data presented to DQs and DQP $_{\rm X}$  (or a subset for Byte Write operations, see Truth Table for Read/Write on page 9 for details) inputs is latched into the device and the write is complete. Additional accesses (read/write/deselect) can be initiated on this cycle.

The data written during the write operation is controlled by  $BW_\chi$  signals. The CY7C1471BV25, provides Byte Write capability that is described in the Truth Table for Read/Write on page 9. The input  $\overline{WE}$  with the selected  $\overline{BW}_\chi$  input selectively writes to only the desired bytes. Bytes not selected during a Byte Write operation remain unaltered. A synchronous self timed write mechanism is provided to simplify the write operations. Byte Write capability is included to greatly simplify read/modify/write sequences, which can be reduced to simple byte write operations.

Because the CY7C1471BV25, is common I/O devices, data must not be driven into the device while the outputs are active. The  $\overline{\text{OE}}$  can be deasserted HIGH before presenting data to the DQs and DQP $_{X}$  inputs. This tristates the output drivers. As a safety precaution, DQs and DQP $_{X}$  are automatically tristated during the data portion of a write cycle, regardless of the state of  $\overline{\text{OE}}$ .

#### **Burst Write Accesses**

The CY7C1471BV25, has an on-chip burst counter that makes it possible to supply a single address and conduct up to four Write operations without reasserting the address inputs. Drive ADV/LD LOW to load the initial address, as described in Single Write Accesses on page 6. When ADV/LD is driven HIGH on the subsequent clock rise, the Chip Enables ( $\overline{\text{CE}}_1$ ,  $\overline{\text{CE}}_2$ , and  $\overline{\text{CE}}_3$ ) and  $\overline{\text{WE}}$  inputs are ignored and the burst counter is incremented. You must drive the correct BW $_X$  inputs in each cycle of the Burst Write to write the correct data bytes.

#### Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. You must select the device before entering the "sleep" mode.  $\overline{CE}_1$ ,  $\overline{CE}_2$ , and  $\overline{CE}_3$ , must remain inactive for the duration of  $t_{ZZREC}$  after the ZZ input returns LOW.



### **Interleaved Burst Address Table**

(MODE = Floating or  $V_{DD}$ )

| First<br>Address<br>A1:A0 | Address Address A1:A0 A1:A0 |    | Fourth<br>Address<br>A1:A0 |
|---------------------------|-----------------------------|----|----------------------------|
| 00 01                     |                             | 10 | 11                         |
| 01                        | 00                          | 11 | 10                         |
| 10                        | 11                          | 00 | 01                         |
| 11                        | 10                          | 01 | 00                         |

### **Linear Burst Address Table**

(MODE = GND)

| First<br>Address<br>A1:A0 | Address Address A1:A0 A1:A0 |    | Fourth<br>Address<br>A1:A0 |
|---------------------------|-----------------------------|----|----------------------------|
| 00                        | 01                          | 10 | 11                         |
| 01                        | 10                          | 11 | 00                         |
| 10                        | 11                          | 00 | 01                         |
| 11                        | 00                          | 01 | 10                         |

### **ZZ Mode Electrical Characteristics**

| Parameter          | Description                       | Test Conditions                 | Min               | Max               | Unit |
|--------------------|-----------------------------------|---------------------------------|-------------------|-------------------|------|
| I <sub>DDZZ</sub>  | Sleep mode standby current        | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _                 | 120               | mA   |
| t <sub>ZZS</sub>   | Device operation to ZZ            | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _                 | 2t <sub>CYC</sub> | ns   |
| t <sub>ZZREC</sub> | ZZ recovery time                  | ZZ ≤ 0.2 V                      | 2t <sub>CYC</sub> | _                 | ns   |
| t <sub>ZZI</sub>   | ZZ active to sleep current        | This parameter is sampled       | _                 | 2t <sub>CYC</sub> | ns   |
| t <sub>RZZI</sub>  | ZZ Inactive to exit sleep current | This parameter is sampled       | 0                 | 1                 | ns   |



### **Truth Table**

The truth table for CY7C1471BV25 follows. [1, 2, 3, 4, 5, 6, 7]

| Operation                     | Address Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADV/LD | WE | $\overline{\text{BW}}_{X}$ | OE | CEN | CLK  | DQ           |
|-------------------------------|--------------|-----------------|-----------------|-----------------|----|--------|----|----------------------------|----|-----|------|--------------|
| Deselect Cycle                | None         | Н               | Х               | Х               | L  | L      | Χ  | Х                          | Χ  | L   | L->H | Tristate     |
| Deselect Cycle                | None         | Х               | Х               | Н               | L  | L      | Χ  | Х                          | Χ  | L   | L->H | Tristate     |
| Deselect Cycle                | None         | Х               | L               | Х               | L  | L      | Χ  | Х                          | Χ  | L   | L->H | Tristate     |
| Continue Deselect Cycle       | None         | Х               | Х               | Х               | L  | Н      | Χ  | Х                          | Χ  | L   | L->H | Tristate     |
| Read Cycle (Begin Burst)      | External     | L               | Н               | L               | L  | L      | Н  | Х                          | L  | L   | L->H | Data Out (Q) |
| Read Cycle (Continue Burst)   | Next         | Х               | Х               | Х               | L  | Н      | Χ  | Х                          | L  | L   | L->H | Data Out (Q) |
| NOP/Dummy Read (Begin Burst)  | External     | L               | Н               | L               | L  | L      | Н  | Х                          | Н  | L   | L->H | Tristate     |
| Dummy Read (Continue Burst)   | Next         | Х               | Х               | Х               | L  | Н      | Χ  | Х                          | Н  | L   | L->H | Tristate     |
| Write Cycle (Begin Burst)     | External     | L               | Н               | L               | L  | L      | L  | L                          | Χ  | L   | L->H | Data In (D)  |
| Write Cycle (Continue Burst)  | Next         | Х               | Х               | Х               | L  | Н      | Χ  | L                          | Χ  | L   | L->H | Data In (D)  |
| NOP/Write Abort (Begin Burst) | None         | L               | Н               | L               | L  | L      | L  | Н                          | Χ  | L   | L->H | Tristate     |
| Write Abort (Continue Burst)  | Next         | Х               | Х               | Х               | L  | Н      | Χ  | Н                          | Χ  | L   | L->H | Tristate     |
| Ignore Clock Edge (Stall)     | Current      | Х               | Х               | Х               | L  | Х      | Χ  | Х                          | Χ  | Н   | L->H | _            |
| Sleep Mode                    | None         | Х               | Х               | Х               | Н  | Х      | Χ  | Х                          | Χ  | Χ   | Х    | Tristate     |

#### Notes

<sup>1.</sup> X = "Don't Care." H = Logic HIGH, L = Logic LOW.  $\overline{BW}_X$  = L signifies at least one Byte Write Select is active,  $\overline{BW}_X$  = Valid signifies that the desired Byte Write Selects are asserted, see Truth Table for Read/Write on page 9 for details.

2. Write is defined by  $\overline{BW}_X$ , and  $\overline{WE}$ . See Truth Table for Read/Write on page 9.

<sup>3.</sup> When a write cycle is detected, all IOs are tristated, even during byte writes.

<sup>4.</sup> The DQs and DQP<sub>X</sub> pins are controlled by the current cycle and the  $\overline{\text{OE}}$  signal.  $\overline{\text{OE}}$  is asynchronous and is not sampled with the clock.

<sup>5.</sup>  $\overline{\text{CEN}} = \text{H}$ , inserts wait states.

<sup>6.</sup> Device powers up deselected with the IOs in a tristate condition, regardless of  $\overline{\text{OE}}$ .

<sup>7.</sup>  $\overline{OE}$  is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQs and DQP<sub>X</sub> = tristate when  $\overline{OE}$  is inactive or when the device is deselected, and DQs and DQP<sub>X</sub> = data when  $\overline{OE}$  is active.



### **Truth Table for Read/Write**

The read-write truth table for CY7C1471BV25 follows. [8, 9, 10]

| Function                                               | WE | BW <sub>A</sub> | BW <sub>B</sub> | BW <sub>C</sub> | BW <sub>D</sub> |
|--------------------------------------------------------|----|-----------------|-----------------|-----------------|-----------------|
| Read                                                   | Н  | Х               | Х               | Х               | Х               |
| Write No bytes written                                 | L  | Н               | Н               | Н               | Н               |
| Write Byte A - (DQ <sub>A</sub> and DQP <sub>A</sub> ) | L  | L               | Н               | Н               | Н               |
| Write Byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | L  | Н               | L               | Н               | Н               |
| Write Byte C – (DQ <sub>C</sub> and DQP <sub>C</sub> ) | L  | Н               | Н               | L               | Н               |
| Write Byte D – (DQ <sub>D</sub> and DQP <sub>D</sub> ) | L  | Н               | Н               | Н               | L               |
| Write All Bytes                                        | L  | L               | L               | L               | L               |

<sup>8.</sup> X = "Don't Care." H = Logic HIGH, L = Logic LOW.  $\overline{BW}_X$  = L signifies at least one Byte Write Select is active,  $\overline{BW}_X$  = Valid signifies that the desired Byte Write Selects are asserted, see Truth Table for Read/Write on page 9 for details.

9. Write is defined by  $\overline{BW}_X$ , and  $\overline{WE}$ . See Truth Table for Read/Write on page 9.

10. This table is only a partial listing of the byte write combinations. Any combination of  $\overline{BW}_X$  is valid. Appropriate write is based on which byte write is active.



### **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Power Applied ...... -55 °C to +125 °C Supply Voltage on  $V_{DD}$  Relative to GND .....-0.5 V to +3.6 V Supply Voltage on  $V_{DDQ}$  Relative to GND .... -0.5~V to  $+V_{DD}$ DC Voltage Applied to Outputs in tristate ......-0.5 V to  $V_{DDQ}$  + 0.5 V

| DC Input Voltage                                    | 0.5 V to V <sub>DD</sub> + 0.5 V |
|-----------------------------------------------------|----------------------------------|
| Current into Outputs (LOW)                          | 20 mA                            |
| Static Discharge Voltage (MIL-STD-883, Method 3015) | > 2001 V                         |
| Latch-up Current                                    | > 200 mA                         |

### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>DD</sub>   | V <sub>DDQ</sub>                 |
|------------|------------------------|-------------------|----------------------------------|
| Industrial | –40 °C to +85 °C       | 2.5 V – 5% / + 5% | 2.5 V – 5%<br>to V <sub>DD</sub> |

### **Electrical Characteristics**

Over the Operating Range

| Parameter [11, 12]              | Description                                      | Test Conditions                                                                                                                                                                                         |                          | Min        | Max                     | Unit |
|---------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------|-------------------------|------|
| V <sub>DD</sub>                 | Power Supply Voltage                             |                                                                                                                                                                                                         |                          | 2.375      | 2.625                   | V    |
| $V_{DDQ}$                       | I/O Supply Voltage                               | For 2.5 V I/O                                                                                                                                                                                           |                          | 2.375      | $V_{DD}$                | V    |
| V <sub>OH</sub>                 | Output HIGH Voltage                              | For 2.5 V I/O, $I_{OH} = -1.0 \text{ mA}$                                                                                                                                                               |                          | 2.0        | _                       | V    |
| $V_{OL}$                        | Output LOW Voltage                               | For 2.5 V I/O, I <sub>OL</sub> = 1.0 mA                                                                                                                                                                 |                          | _          | 0.4                     | V    |
| V <sub>IH</sub>                 | Input HIGH Voltage [11]                          | For 2.5 V I/O                                                                                                                                                                                           | or 2.5 V I/O             |            | V <sub>DD</sub> + 0.3 V | V    |
| V <sub>IL</sub>                 | Input LOW Voltage [11]                           | For 2.5 V I/O                                                                                                                                                                                           |                          | -0.3       | 0.7                     | V    |
| I <sub>X</sub>                  | Input Leakage Current except ZZ and MODE         | $GND \le V_I \le V_{DDQ}$                                                                                                                                                                               |                          | <b>-</b> 5 | 5                       | μΑ   |
|                                 | Input Current of MODE                            | Input = V <sub>SS</sub>                                                                                                                                                                                 |                          | -30        | _                       | μΑ   |
|                                 |                                                  | Input = V <sub>DD</sub>                                                                                                                                                                                 | _                        | 5          | μΑ                      |      |
|                                 | Input Current of ZZ                              | Input = V <sub>SS</sub>                                                                                                                                                                                 | <b>-</b> 5               | _          | μΑ                      |      |
|                                 |                                                  | Input = V <sub>DD</sub>                                                                                                                                                                                 |                          | _          | 30                      | μΑ   |
| I <sub>OZ</sub>                 | Output Leakage Current                           | $GND \le V_I \le V_{DDQ_i}$ Output Disable                                                                                                                                                              | ed                       | <b>-</b> 5 | 5                       | μΑ   |
| I <sub>DD</sub> <sup>[13]</sup> | V <sub>DD</sub> Operating Supply Current         | $V_{DD} = Max$ , $I_{OUT} = 0$ mA,<br>$f = f_{MAX} = 1/t_{CYC}$                                                                                                                                         | 6.5 ns cycle,<br>133 MHz | _          | 305                     | mA   |
| I <sub>SB1</sub>                | Automatic CE Power Down<br>Current – TTL Inputs  | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX}$ , inputs switching                                                                                  | 6.5 ns cycle,<br>133 MHz | -          | 170                     | mA   |
| I <sub>SB2</sub>                | Automatic CE Power Down<br>Current – CMOS Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DD} - 0.3 \text{ V},$<br>f = 0, inputs static                                                                         | 6.5 ns cycle,<br>133 MHz | -          | 120                     | mA   |
| I <sub>SB3</sub>                | Automatic CE Power Down<br>Current – CMOS Inputs | $\begin{split} &V_{DD} = \text{Max, Device Deselected,} \\ &V_{IN} \! \leq \! 0.3  \text{V or}  V_{IN} \! \geq \! V_{DDQ} \! - \! 0.3  \text{V,} \\ &f = f_{MAX}, \text{ inputs switching} \end{split}$ | 6.5 ns cycle,<br>133 MHz | -          | 170                     | mA   |
| I <sub>SB4</sub>                | Automatic CE Power Down<br>Current – TTL Inputs  | $\begin{split} &V_{DD} = \text{Max, Device Deselected,} \\ &V_{IN} \geq V_{DD} - 0.3 \text{ V or } V_{IN} \leq 0.3 \text{ V,} \\ &f = 0, \text{ inputs static} \end{split}$                             | 6.5 ns cycle,<br>133 MHz | -          | 135                     | mA   |

<sup>11.</sup> Overshoot:  $V_{IH(AC)} < V_{DD} + 1.5 \text{ V}$  (pulse width less than  $t_{CYC}/2$ ). Undershoot:  $V_{IL(AC)} > -2 \text{ V}$  (pulse width less than  $t_{CYC}/2$ ). 12.  $T_{Power-up}$ : assumes a linear ramp from 0 V to  $V_{DD(min)}$  within 200 ms. During this time  $V_{IH} < V_{DD}$  and  $V_{DDQ} \le V_{DD}$ . 13. The operation current is calculated with 50% read cycle and 50% write cycle.



# Capacitance

| Parameter [14]       | Description               | Test Conditions                                                                                 | 100-pin TQFP<br>Max | Unit |
|----------------------|---------------------------|-------------------------------------------------------------------------------------------------|---------------------|------|
| C <sub>ADDRESS</sub> | Address input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, \\ V_{DD} = 2.5 \text{V}, V_{DDQ} = 2.5 \text{V}$ | 6                   | pF   |
| C <sub>DATA</sub>    | Data input capacitance    |                                                                                                 | 5                   | pF   |
| C <sub>CTRL</sub>    | Control input capacitance |                                                                                                 | 8                   | pF   |
| C <sub>CLK</sub>     | Clock input capacitance   |                                                                                                 | 6                   | pF   |
| C <sub>IO</sub>      | Input-Output capacitance  |                                                                                                 | 5                   | pF   |

### **Thermal Resistance**

| Parameter [14]    | Description | Test Conditions                                                 | 100-pin TQFP<br>Package | Unit |
|-------------------|-------------|-----------------------------------------------------------------|-------------------------|------|
| $\Theta_{JA}$     | 0           | Test conditions follow standard test methods and procedures for | 24.63                   | °C/W |
| $\Theta_{\sf JC}$ |             | measuring thermal impedance, according to EIA/JESD51.           | 2.28                    | °C/W |

### **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms

#### 2.5 V I/O Test Load



#### Note

<sup>14.</sup> Tested initially and after any design or process change that may affect these parameters.



### **Switching Characteristics**

Over the Operating Range

| Parameter [15, 16]                 | Description                               | 133      | 133 MHz |      |  |
|------------------------------------|-------------------------------------------|----------|---------|------|--|
|                                    | Description                               | Min      | Max     | Unit |  |
| t <sub>POWER</sub> <sup>[17]</sup> |                                           | 1        | _       | ms   |  |
| Clock                              |                                           | <u>.</u> |         |      |  |
| t <sub>CYC</sub>                   | Clock Cycle Time                          | 7.5      | _       | ns   |  |
| t <sub>CH</sub>                    | Clock HIGH                                | 2.5      | _       | ns   |  |
| t <sub>C]L</sub>                   | Clock LOW                                 | 2.5      | _       | ns   |  |
| Output Times                       |                                           |          |         |      |  |
| t <sub>CDV</sub>                   | Data Output Valid After CLK Rise          | -        | 6.5     | ns   |  |
| t <sub>DOH</sub>                   | Data Output Hold After CLK Rise           | 2.5      | _       | ns   |  |
| t <sub>CLZ</sub>                   | Clock to Low Z [18, 19, 20]               | 3.0      | _       | ns   |  |
| t <sub>CHZ</sub>                   | Clock to High Z [18, 19, 20]              | -        | 3.8     | ns   |  |
| t <sub>OEV</sub>                   | OE LOW to Output Valid                    | _        | 3.0     | ns   |  |
| t <sub>OELZ</sub>                  | OE LOW to Output Low Z [18, 19, 20]       | 0        | _       | ns   |  |
| t <sub>OEHZ</sub>                  | OE HIGH to Output High Z [18, 19, 20]     | -        | 3.0     | ns   |  |
| Setup Times                        |                                           |          | •       |      |  |
| t <sub>AS</sub>                    | Address Setup Before CLK Rise             | 1.5      | _       | ns   |  |
| t <sub>ALS</sub>                   | ADV/LD Setup Before CLK Rise              | 1.5      | _       | ns   |  |
| t <sub>WES</sub>                   | WE, BW <sub>X</sub> Setup Before CLK Rise | 1.5      | _       | ns   |  |
| t <sub>CENS</sub>                  | CEN Setup Before CLK Rise                 | 1.5      | _       | ns   |  |
| t <sub>DS</sub>                    | Data Input Setup Before CLK Rise          | 1.5      | _       | ns   |  |
| t <sub>CES</sub>                   | Chip Enable Setup Before CLK Rise         | 1.5      | _       | ns   |  |
| Hold Times                         |                                           |          | •       |      |  |
| t <sub>AH</sub>                    | Address Hold After CLK Rise               | 0.5      | _       | ns   |  |
| t <sub>ALH</sub>                   | ADV/LD Hold After CLK Rise                | 0.5      | _       | ns   |  |
| t <sub>WEH</sub>                   | WE, BW <sub>X</sub> Hold After CLK Rise   | 0.5      | -       | ns   |  |
| t <sub>CENH</sub>                  | CEN Hold After CLK Rise                   | 0.5      | _       | ns   |  |
| t <sub>DH</sub>                    | Data Input Hold After CLK Rise            | 0.5      | _       | ns   |  |
| t <sub>CEH</sub>                   | Chip Enable Hold After CLK Rise           | 0.5      | _       | ns   |  |

#### Notes

<sup>15.</sup> Timing reference level is 1.25 V when  $V_{DDQ}$  = 2.5 V.

<sup>15.</sup> Ifming reference level is 1.25 V when V<sub>DDQ</sub> = 2.5 V.

16. Test conditions shown in (a) of Figure 2 on page 11 unless otherwise noted.

17. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power is supplied above V<sub>DD(minimum)</sub> initially, before a read or write operation can be initiated.

18. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 2 on page 11. Transition is measured ±200 mV from steady-state voltage.

19. At any supplied voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High Z before Low Z under the same system conditions.

<sup>20.</sup> This parameter is sampled and not 100% tested.



### **Switching Waveforms**

Figure 3. Read/Write Timing [21, 22, 23]



DON'T CARE WUNDEFINED

<sup>21.</sup> For this waveform ZZ is tied LOW.

<sup>22.</sup> When  $\overline{\text{CE}}$  is LOW,  $\overline{\text{CE}}_1$  is LOW,  $\overline{\text{CE}}_2$  is HIGH, and  $\overline{\text{CE}}_3$  is LOW. When  $\overline{\text{CE}}$  is HIGH,  $\overline{\text{CE}}_1$  is HIGH,  $\overline{\text{CE}}_2$  is LOW or  $\overline{\text{CE}}_3$  is HIGH. 23. Order of the Burst sequence is determined by the status of the MODE (0 = Linear, 1 = Interleaved). Burst operations are optional.



### Switching Waveforms (continued)

Figure 4. NOP, STALL and DESELECT Cycles [24, 25, 26]



#### Notes

<sup>24.</sup> For this waveform ZZ is tied LOW.

25. When  $\overline{\text{CE}}$  is LOW,  $\overline{\text{CE}}_1$  is LOW, CE<sub>2</sub> is HIGH, and  $\overline{\text{CE}}_3$  is LOW. When  $\overline{\text{CE}}$  is HIGH,  $\overline{\text{CE}}_1$  is HIGH, CE<sub>2</sub> is LOW or  $\overline{\text{CE}}_3$  is HIGH.

26. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrates  $\overline{\text{CEN}}$  being used to create a pause. A write is not performed during this cycle.



### Switching Waveforms (continued)

Figure 5. ZZ Mode Timing  $^{[27,\ 28]}$ 



#### Notes

<sup>27.</sup> Device must be deselected when entering ZZ mode. See Truth Table on page 8 for all possible signal conditions to deselect the device. 28. DQs are in high Z when exiting ZZ sleep mode.



### **Ordering Information**

Cypress offers other versions of this type of product in different configurations and features. The following table contains only the list of parts that are currently available.

For a complete listing of all options, visit the Cypress website at <a href="http://www.cypress.com/products">www.cypress.com/products</a>, or contact your local sales representative.

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed<br>(MHz) | Ordering Code       | Package<br>Diagram |                                         | Operating Range |
|----------------|---------------------|--------------------|-----------------------------------------|-----------------|
| 133            | CY7C1471BV25-133AXI | 51-85050           | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Industrial      |

### **Ordering Code Definitions**





### **Package Diagrams**

Figure 6. 100-pin TQFP (14  $\times$  20  $\times$  1.4 mm) A100RA Package Outline, 51-85050



51-85050 \*E



## **Acronyms**

| Acronym | Description                                |  |  |  |  |
|---------|--------------------------------------------|--|--|--|--|
| BWS     | Byte Write Select                          |  |  |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor    |  |  |  |  |
| EIA     | Electronic Industries Alliance             |  |  |  |  |
| FBGA    | Fine-Pitch Ball Grid Array                 |  |  |  |  |
| I/O     | Input/Output                               |  |  |  |  |
| JEDEC   | Joint Electron Devices Engineering Council |  |  |  |  |
| LSB     | Least Significant Bit                      |  |  |  |  |
| MSB     | Most Significant Bit                       |  |  |  |  |
| OE      | Output Enable                              |  |  |  |  |
| SRAM    | Static Random Access Memory                |  |  |  |  |
| TQFP    | Thin Quad Flat Pack                        |  |  |  |  |
| TTL     | Transistor-Transistor Logic                |  |  |  |  |
| WE      | Write Enable                               |  |  |  |  |

### **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |  |  |  |  |  |
|--------|-----------------|--|--|--|--|--|
| °C     | degree Celsius  |  |  |  |  |  |
| μΑ     | microampere     |  |  |  |  |  |
| mA     | milliampere     |  |  |  |  |  |
| mm     | millimeter      |  |  |  |  |  |
| ms     | millisecond     |  |  |  |  |  |
| MHz    | megahertz       |  |  |  |  |  |
| ns     | nanosecond      |  |  |  |  |  |
| Ω      | ohm             |  |  |  |  |  |
| %      | percent         |  |  |  |  |  |
| pF     | picofarad       |  |  |  |  |  |
| V      | volt            |  |  |  |  |  |
| W      | watt            |  |  |  |  |  |



# **Document History Page**

|      | ocument Title: CY7C1471BV25 72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture occument Number: 001-15013 |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------|---------------------------------------------------------------------------------------------------------------------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | ECN No.                                                                                                             | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| **   | 1024500                                                                                                             | See ECN    | VKN /<br>KKVTMP    | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| *A   | 1274731                                                                                                             | See ECN    | VKN /<br>AESA      | Updated Switching Waveforms (Corrected typo in the "NOP, STALL and DESELECT Cycles" waveform (Figure 4)).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| *B   | 1562503                                                                                                             | See ECN    | VKN /<br>AESA      | Updated Features (Removed 1.8 V I/O supply information). Updated IEEE 1149.1 Serial Boundary Scan (JTAG) (Removed 1.8 V I/O supply information). Removed the section "1.8 V TAP AC Test Conditions". Removed the section "1.8 V TAP AC Output Load Equivalent". Updated TAP DC Electrical Characteristics and Operating Conditions (Removed 1.8 V I/O supply information). Updated Electrical Characteristics (Removed 1.8 V I/O supply information). Updated AC Test Loads and Waveforms (Removed 1.8 V I/O supply information). Updated Switching Characteristics (Removed 1.8 V I/O supply information). |  |
| *C   | 1897447                                                                                                             | See ECN    | VKN /<br>AESA      | Updated Electrical Characteristics (Added Note 13 and referred the same note in ${\rm I}_{\rm DD}$ parameter).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| *D   | 2082487                                                                                                             | See ECN    | VKN                | Changed status from Preliminary to Final.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| *E   | 2159486                                                                                                             | See ECN    | VKN /<br>PYRS      | Minor Change (Moved to the external web).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| *F   | 2898501                                                                                                             | 03/24/2010 | NJY                | Updated Ordering Information (Removed inactive part numbers). Updated Package Diagrams.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| *G   | 3207526                                                                                                             | 03/28/2011 | NJY                | Updated Ordering Information (Updated part numbers) and added Ordering Code Definitions. Updated Package Diagrams. Updated in new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| *H   | 3256583                                                                                                             | 05/13/2011 | NJY                | Added Acronyms and Units of Measure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |



# **Document History Page** (continued)

| Document Title: CY7C1471BV25 72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture<br>Document Number: 001-15013 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                                    | ECN No. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *                                                                                                                       | 3544389 | 03/07/2012 |                    | Updated Features (Removed CY7C1473BV25 related information). Updated Functional Description (Removed CY7C1473BV25 related information, removed "For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines."). Updated Selection Guide (Removed 100 MHz related information). Removed Logic Block Diagram – CY7C1473BV25. Updated Pin Configurations (Removed CY7C1473BV25 related information). Updated Functional Overview (Removed CY7C1473BV25 related information). Updated Truth Table (Removed CY7C1473BV25 related information). Updated IEEE 1149.1 Serial Boundary Scan (JTAG) (Removed CY7C1471BV25 and CY7C1473BV25 related information). Updated Identification Register Definitions (Removed CY7C1473BV25 related information). Updated Scan Register Sizes (Removed Bit Size (x 36) and Bit Size (x 18) columns). Removed "Boundary Scan Exit Order (2 M x 36)" and "Boundary Scan Exit Order (4 M x 18)". Updated Electrical Characteristics (Removed 100 MHz related information). Updated Capacitance (Removed 165-ball FBGA package related information) Updated Thermal Resistance (Removed 165-ball FBGA package related information). Updated Switching Characteristics (Removed 100 MHz related information). Updated Switching Characteristics (Removed 100 MHz related information). Updated Package Diagrams. Replaced IO with I/O in all instances across the document. |
| *J                                                                                                                      | 3564344 | 03/28/2012 | PRIT / NJY         | Updated Features (Included 165-ball FBGA package related information). Updated Pin Configurations (Included 165-ball FBGA package related information). Updated IEEE 1149.1 Serial Boundary Scan (JTAG) (Included CY7C1471BV25 related information). Updated Identification Register Definitions (Included CY7C1471BV25 related information). Updated Scan Register Sizes (Included 165-ball FBGA package related information, included Bit Size (x 36) column). Included Boundary Scan Exit Order. Updated Operating Range (Included Commercial Temperature range). Updated Capacitance (Included 165-ball FBGA package related information) Updated Thermal Resistance (Included 165-ball FBGA package related information). Updated Ordering Information (Updated part numbers). Updated Package Diagrams.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *K                                                                                                                      | 4396347 | 06/02/2014 | PRIT               | Updated Package Diagrams: spec 51-85050 – Changed revision from *D to *E. spec 51-85167 – Changed revision from *B to *C. Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *L                                                                                                                      | 4575272 | 11/20/2014 | PRIT               | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *M                                                                                                                      | 4785434 | 06/03/2015 | PRIT               | Updated Ordering Information (Updated part numbers). Updated Package Diagrams: Spec 51-85165 – Changed revision from *D to *E. Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



## **Document History Page** (continued)

| Document Title: CY7C1471BV25 72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture Document Number: 001-15013 |         |            |                    |                                                               |  |  |
|----------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|---------------------------------------------------------------|--|--|
| Rev.                                                                                                                 | ECN No. | Issue Date | Orig. of<br>Change | Description of Change                                         |  |  |
| *N                                                                                                                   | 5267388 | 05/11/2016 | PRIT               | Removed references to obsolete devices. Updated the template. |  |  |



### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/usb

cypress.com/wireless

#### **Products**

**USB** Controllers

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch

### **PSoC®Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

### **Cypress Developer Community**

Forums | Projects | Video | Blogs | Training | Components

### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2007-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-15013 Rev. \*N Revised May 11, 2016 Page 22 of 22

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Cypress manufacturer:

Other Similar products are found below:

CY6116A-35DMB CY7C1049GN-10VXI CY7C128A-45DMB GS8161Z36DD-200I GS88237CB-200I RMLV0408EGSB-4S2#AA0

IDT70V5388S166BG IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6F2008V2E-LF70000 K6T4008C1B-GB70

CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IDT71V67603S133BG IS62WV51216EBLL-45BLI

IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 70V639S10BCG IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI

IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KVE33-133AXI 8602501XA 5962-3829425MUA 5962-3829430MUA

5962-8855206YA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866208UA 5962-8872502XA 5962-9062007MXA 5962
9161705MXA 70V3579S6BFI GS882Z18CD-150I M38510/28902BVA 8413202RA 5962-8866203YA 5962-8871203XA 5962
8971202ZA 5962-8872501LA 5962-8866208YA 5962-8866205YA 5962-8866205UA 5962-8866203YA 5962-8855202YA